rtl81x9.c revision 1.75 1 1.75 ad /* $NetBSD: rtl81x9.c,v 1.75 2007/07/09 21:00:38 ad Exp $ */
2 1.1 haya
3 1.1 haya /*
4 1.1 haya * Copyright (c) 1997, 1998
5 1.1 haya * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by Bill Paul.
18 1.1 haya * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 haya * may be used to endorse or promote products derived from this software
20 1.1 haya * without specific prior written permission.
21 1.1 haya *
22 1.1 haya * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 haya * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 haya * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 haya * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 haya * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 haya * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 haya * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 haya * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 haya * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 haya * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 haya * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 haya *
34 1.1 haya * FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
35 1.1 haya */
36 1.1 haya
37 1.1 haya /*
38 1.1 haya * RealTek 8129/8139 PCI NIC driver
39 1.1 haya *
40 1.1 haya * Supports several extremely cheap PCI 10/100 adapters based on
41 1.1 haya * the RealTek chipset. Datasheets can be obtained from
42 1.1 haya * www.realtek.com.tw.
43 1.1 haya *
44 1.1 haya * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
45 1.1 haya * Electrical Engineering Department
46 1.1 haya * Columbia University, New York City
47 1.1 haya */
48 1.1 haya
49 1.1 haya /*
50 1.1 haya * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
51 1.1 haya * probably the worst PCI ethernet controller ever made, with the possible
52 1.1 haya * exception of the FEAST chip made by SMC. The 8139 supports bus-master
53 1.1 haya * DMA, but it has a terrible interface that nullifies any performance
54 1.1 haya * gains that bus-master DMA usually offers.
55 1.1 haya *
56 1.1 haya * For transmission, the chip offers a series of four TX descriptor
57 1.1 haya * registers. Each transmit frame must be in a contiguous buffer, aligned
58 1.1 haya * on a longword (32-bit) boundary. This means we almost always have to
59 1.1 haya * do mbuf copies in order to transmit a frame, except in the unlikely
60 1.1 haya * case where a) the packet fits into a single mbuf, and b) the packet
61 1.1 haya * is 32-bit aligned within the mbuf's data area. The presence of only
62 1.1 haya * four descriptor registers means that we can never have more than four
63 1.1 haya * packets queued for transmission at any one time.
64 1.1 haya *
65 1.1 haya * Reception is not much better. The driver has to allocate a single large
66 1.1 haya * buffer area (up to 64K in size) into which the chip will DMA received
67 1.1 haya * frames. Because we don't know where within this region received packets
68 1.1 haya * will begin or end, we have no choice but to copy data from the buffer
69 1.1 haya * area into mbufs in order to pass the packets up to the higher protocol
70 1.1 haya * levels.
71 1.1 haya *
72 1.1 haya * It's impossible given this rotten design to really achieve decent
73 1.45 tsutsui * performance at 100Mbps, unless you happen to have a 400MHz PII or
74 1.1 haya * some equally overmuscled CPU to drive it.
75 1.1 haya *
76 1.1 haya * On the bright side, the 8139 does have a built-in PHY, although
77 1.1 haya * rather than using an MDIO serial interface like most other NICs, the
78 1.1 haya * PHY registers are directly accessible through the 8139's register
79 1.1 haya * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
80 1.1 haya * filter.
81 1.1 haya *
82 1.1 haya * The 8129 chip is an older version of the 8139 that uses an external PHY
83 1.1 haya * chip. The 8129 has a serial MDIO interface for accessing the MII where
84 1.1 haya * the 8139 lets you directly access the on-board PHY registers. We need
85 1.1 haya * to select which interface to use depending on the chip type.
86 1.1 haya */
87 1.40 lukem
88 1.40 lukem #include <sys/cdefs.h>
89 1.75 ad __KERNEL_RCSID(0, "$NetBSD: rtl81x9.c,v 1.75 2007/07/09 21:00:38 ad Exp $");
90 1.1 haya
91 1.1 haya #include "bpfilter.h"
92 1.1 haya #include "rnd.h"
93 1.1 haya
94 1.1 haya #include <sys/param.h>
95 1.1 haya #include <sys/systm.h>
96 1.1 haya #include <sys/callout.h>
97 1.1 haya #include <sys/device.h>
98 1.1 haya #include <sys/sockio.h>
99 1.1 haya #include <sys/mbuf.h>
100 1.1 haya #include <sys/malloc.h>
101 1.1 haya #include <sys/kernel.h>
102 1.1 haya #include <sys/socket.h>
103 1.1 haya
104 1.17 thorpej #include <uvm/uvm_extern.h>
105 1.17 thorpej
106 1.1 haya #include <net/if.h>
107 1.1 haya #include <net/if_arp.h>
108 1.1 haya #include <net/if_ether.h>
109 1.1 haya #include <net/if_dl.h>
110 1.1 haya #include <net/if_media.h>
111 1.1 haya
112 1.1 haya #if NBPFILTER > 0
113 1.1 haya #include <net/bpf.h>
114 1.1 haya #endif
115 1.1 haya #if NRND > 0
116 1.1 haya #include <sys/rnd.h>
117 1.1 haya #endif
118 1.1 haya
119 1.1 haya #include <machine/bus.h>
120 1.3 tsutsui #include <machine/endian.h>
121 1.1 haya
122 1.1 haya #include <dev/mii/mii.h>
123 1.1 haya #include <dev/mii/miivar.h>
124 1.1 haya
125 1.1 haya #include <dev/ic/rtl81x9reg.h>
126 1.4 tsutsui #include <dev/ic/rtl81x9var.h>
127 1.1 haya
128 1.23 tsutsui #if defined(DEBUG)
129 1.1 haya #define STATIC
130 1.1 haya #else
131 1.1 haya #define STATIC static
132 1.1 haya #endif
133 1.1 haya
134 1.61 tsutsui STATIC void rtk_reset(struct rtk_softc *);
135 1.61 tsutsui STATIC void rtk_rxeof(struct rtk_softc *);
136 1.61 tsutsui STATIC void rtk_txeof(struct rtk_softc *);
137 1.61 tsutsui STATIC void rtk_start(struct ifnet *);
138 1.71 christos STATIC int rtk_ioctl(struct ifnet *, u_long, void *);
139 1.61 tsutsui STATIC int rtk_init(struct ifnet *);
140 1.61 tsutsui STATIC void rtk_stop(struct ifnet *, int);
141 1.49 perry
142 1.49 perry STATIC void rtk_watchdog(struct ifnet *);
143 1.49 perry STATIC void rtk_shutdown(void *);
144 1.49 perry STATIC int rtk_ifmedia_upd(struct ifnet *);
145 1.49 perry STATIC void rtk_ifmedia_sts(struct ifnet *, struct ifmediareq *);
146 1.49 perry
147 1.49 perry STATIC void rtk_eeprom_putbyte(struct rtk_softc *, int, int);
148 1.49 perry STATIC void rtk_mii_sync(struct rtk_softc *);
149 1.63 tsutsui STATIC void rtk_mii_send(struct rtk_softc *, uint32_t, int);
150 1.49 perry STATIC int rtk_mii_readreg(struct rtk_softc *, struct rtk_mii_frame *);
151 1.49 perry STATIC int rtk_mii_writereg(struct rtk_softc *, struct rtk_mii_frame *);
152 1.49 perry
153 1.49 perry STATIC int rtk_phy_readreg(struct device *, int, int);
154 1.49 perry STATIC void rtk_phy_writereg(struct device *, int, int, int);
155 1.49 perry STATIC void rtk_phy_statchg(struct device *);
156 1.61 tsutsui STATIC void rtk_tick(void *);
157 1.49 perry
158 1.61 tsutsui STATIC int rtk_enable(struct rtk_softc *);
159 1.61 tsutsui STATIC void rtk_disable(struct rtk_softc *);
160 1.61 tsutsui STATIC void rtk_power(int, void *);
161 1.10 tsutsui
162 1.73 joerg STATIC void rtk_list_tx_init(struct rtk_softc *);
163 1.1 haya
164 1.1 haya #define EE_SET(x) \
165 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
166 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) | (x))
167 1.1 haya
168 1.1 haya #define EE_CLR(x) \
169 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
170 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) & ~(x))
171 1.1 haya
172 1.67 tsutsui #define EE_DELAY() DELAY(100)
173 1.67 tsutsui
174 1.44 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
175 1.44 bouyer
176 1.1 haya /*
177 1.1 haya * Send a read command and address to the EEPROM, check for ACK.
178 1.1 haya */
179 1.50 jdolecek STATIC void
180 1.62 tsutsui rtk_eeprom_putbyte(struct rtk_softc *sc, int addr, int addr_len)
181 1.1 haya {
182 1.63 tsutsui int d, i;
183 1.1 haya
184 1.10 tsutsui d = (RTK_EECMD_READ << addr_len) | addr;
185 1.1 haya
186 1.1 haya /*
187 1.1 haya * Feed in each bit and stobe the clock.
188 1.1 haya */
189 1.23 tsutsui for (i = RTK_EECMD_LEN + addr_len; i > 0; i--) {
190 1.23 tsutsui if (d & (1 << (i - 1))) {
191 1.10 tsutsui EE_SET(RTK_EE_DATAIN);
192 1.1 haya } else {
193 1.10 tsutsui EE_CLR(RTK_EE_DATAIN);
194 1.1 haya }
195 1.67 tsutsui EE_DELAY();
196 1.10 tsutsui EE_SET(RTK_EE_CLK);
197 1.67 tsutsui EE_DELAY();
198 1.10 tsutsui EE_CLR(RTK_EE_CLK);
199 1.67 tsutsui EE_DELAY();
200 1.1 haya }
201 1.1 haya }
202 1.1 haya
203 1.1 haya /*
204 1.1 haya * Read a word of data stored in the EEPROM at address 'addr.'
205 1.1 haya */
206 1.63 tsutsui uint16_t
207 1.62 tsutsui rtk_read_eeprom(struct rtk_softc *sc, int addr, int addr_len)
208 1.1 haya {
209 1.63 tsutsui uint16_t word;
210 1.63 tsutsui int i;
211 1.1 haya
212 1.1 haya /* Enter EEPROM access mode. */
213 1.67 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM);
214 1.67 tsutsui EE_DELAY();
215 1.67 tsutsui EE_SET(RTK_EE_SEL);
216 1.1 haya
217 1.1 haya /*
218 1.1 haya * Send address of word we want to read.
219 1.1 haya */
220 1.8 thorpej rtk_eeprom_putbyte(sc, addr, addr_len);
221 1.1 haya
222 1.1 haya /*
223 1.1 haya * Start reading bits from EEPROM.
224 1.1 haya */
225 1.63 tsutsui word = 0;
226 1.23 tsutsui for (i = 16; i > 0; i--) {
227 1.10 tsutsui EE_SET(RTK_EE_CLK);
228 1.67 tsutsui EE_DELAY();
229 1.10 tsutsui if (CSR_READ_1(sc, RTK_EECMD) & RTK_EE_DATAOUT)
230 1.23 tsutsui word |= 1 << (i - 1);
231 1.10 tsutsui EE_CLR(RTK_EE_CLK);
232 1.67 tsutsui EE_DELAY();
233 1.1 haya }
234 1.1 haya
235 1.1 haya /* Turn off EEPROM access mode. */
236 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
237 1.1 haya
238 1.63 tsutsui return word;
239 1.1 haya }
240 1.1 haya
241 1.1 haya /*
242 1.1 haya * MII access routines are provided for the 8129, which
243 1.1 haya * doesn't have a built-in PHY. For the 8139, we fake things
244 1.8 thorpej * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
245 1.1 haya * direct access PHY registers.
246 1.1 haya */
247 1.1 haya #define MII_SET(x) \
248 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
249 1.10 tsutsui CSR_READ_1(sc, RTK_MII) | (x))
250 1.1 haya
251 1.1 haya #define MII_CLR(x) \
252 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
253 1.10 tsutsui CSR_READ_1(sc, RTK_MII) & ~(x))
254 1.1 haya
255 1.1 haya /*
256 1.1 haya * Sync the PHYs by setting data bit and strobing the clock 32 times.
257 1.1 haya */
258 1.50 jdolecek STATIC void
259 1.62 tsutsui rtk_mii_sync(struct rtk_softc *sc)
260 1.1 haya {
261 1.63 tsutsui int i;
262 1.1 haya
263 1.10 tsutsui MII_SET(RTK_MII_DIR|RTK_MII_DATAOUT);
264 1.1 haya
265 1.1 haya for (i = 0; i < 32; i++) {
266 1.10 tsutsui MII_SET(RTK_MII_CLK);
267 1.1 haya DELAY(1);
268 1.10 tsutsui MII_CLR(RTK_MII_CLK);
269 1.1 haya DELAY(1);
270 1.1 haya }
271 1.1 haya }
272 1.1 haya
273 1.1 haya /*
274 1.1 haya * Clock a series of bits through the MII.
275 1.1 haya */
276 1.50 jdolecek STATIC void
277 1.63 tsutsui rtk_mii_send(struct rtk_softc *sc, uint32_t bits, int cnt)
278 1.1 haya {
279 1.63 tsutsui int i;
280 1.1 haya
281 1.10 tsutsui MII_CLR(RTK_MII_CLK);
282 1.1 haya
283 1.23 tsutsui for (i = cnt; i > 0; i--) {
284 1.61 tsutsui if (bits & (1 << (i - 1))) {
285 1.10 tsutsui MII_SET(RTK_MII_DATAOUT);
286 1.61 tsutsui } else {
287 1.10 tsutsui MII_CLR(RTK_MII_DATAOUT);
288 1.61 tsutsui }
289 1.1 haya DELAY(1);
290 1.10 tsutsui MII_CLR(RTK_MII_CLK);
291 1.1 haya DELAY(1);
292 1.10 tsutsui MII_SET(RTK_MII_CLK);
293 1.1 haya }
294 1.1 haya }
295 1.1 haya
296 1.1 haya /*
297 1.1 haya * Read an PHY register through the MII.
298 1.1 haya */
299 1.50 jdolecek STATIC int
300 1.62 tsutsui rtk_mii_readreg(struct rtk_softc *sc, struct rtk_mii_frame *frame)
301 1.1 haya {
302 1.63 tsutsui int i, ack, s;
303 1.1 haya
304 1.9 thorpej s = splnet();
305 1.1 haya
306 1.1 haya /*
307 1.1 haya * Set up frame for RX.
308 1.1 haya */
309 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
310 1.10 tsutsui frame->mii_opcode = RTK_MII_READOP;
311 1.1 haya frame->mii_turnaround = 0;
312 1.1 haya frame->mii_data = 0;
313 1.23 tsutsui
314 1.10 tsutsui CSR_WRITE_2(sc, RTK_MII, 0);
315 1.1 haya
316 1.1 haya /*
317 1.61 tsutsui * Turn on data xmit.
318 1.1 haya */
319 1.10 tsutsui MII_SET(RTK_MII_DIR);
320 1.1 haya
321 1.8 thorpej rtk_mii_sync(sc);
322 1.1 haya
323 1.1 haya /*
324 1.1 haya * Send command/address info.
325 1.1 haya */
326 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
327 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
328 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
329 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
330 1.1 haya
331 1.1 haya /* Idle bit */
332 1.10 tsutsui MII_CLR((RTK_MII_CLK|RTK_MII_DATAOUT));
333 1.1 haya DELAY(1);
334 1.10 tsutsui MII_SET(RTK_MII_CLK);
335 1.1 haya DELAY(1);
336 1.1 haya
337 1.1 haya /* Turn off xmit. */
338 1.10 tsutsui MII_CLR(RTK_MII_DIR);
339 1.1 haya
340 1.1 haya /* Check for ack */
341 1.10 tsutsui MII_CLR(RTK_MII_CLK);
342 1.1 haya DELAY(1);
343 1.56 tsutsui ack = CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN;
344 1.10 tsutsui MII_SET(RTK_MII_CLK);
345 1.1 haya DELAY(1);
346 1.1 haya
347 1.1 haya /*
348 1.1 haya * Now try reading data bits. If the ack failed, we still
349 1.1 haya * need to clock through 16 cycles to keep the PHY(s) in sync.
350 1.1 haya */
351 1.1 haya if (ack) {
352 1.23 tsutsui for (i = 0; i < 16; i++) {
353 1.10 tsutsui MII_CLR(RTK_MII_CLK);
354 1.1 haya DELAY(1);
355 1.10 tsutsui MII_SET(RTK_MII_CLK);
356 1.1 haya DELAY(1);
357 1.1 haya }
358 1.1 haya goto fail;
359 1.1 haya }
360 1.1 haya
361 1.23 tsutsui for (i = 16; i > 0; i--) {
362 1.10 tsutsui MII_CLR(RTK_MII_CLK);
363 1.1 haya DELAY(1);
364 1.1 haya if (!ack) {
365 1.10 tsutsui if (CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN)
366 1.23 tsutsui frame->mii_data |= 1 << (i - 1);
367 1.1 haya DELAY(1);
368 1.1 haya }
369 1.10 tsutsui MII_SET(RTK_MII_CLK);
370 1.1 haya DELAY(1);
371 1.1 haya }
372 1.1 haya
373 1.23 tsutsui fail:
374 1.10 tsutsui MII_CLR(RTK_MII_CLK);
375 1.1 haya DELAY(1);
376 1.10 tsutsui MII_SET(RTK_MII_CLK);
377 1.1 haya DELAY(1);
378 1.1 haya
379 1.1 haya splx(s);
380 1.1 haya
381 1.1 haya if (ack)
382 1.63 tsutsui return 1;
383 1.63 tsutsui return 0;
384 1.1 haya }
385 1.1 haya
386 1.1 haya /*
387 1.1 haya * Write to a PHY register through the MII.
388 1.1 haya */
389 1.50 jdolecek STATIC int
390 1.62 tsutsui rtk_mii_writereg(struct rtk_softc *sc, struct rtk_mii_frame *frame)
391 1.1 haya {
392 1.63 tsutsui int s;
393 1.1 haya
394 1.9 thorpej s = splnet();
395 1.1 haya /*
396 1.1 haya * Set up frame for TX.
397 1.1 haya */
398 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
399 1.10 tsutsui frame->mii_opcode = RTK_MII_WRITEOP;
400 1.10 tsutsui frame->mii_turnaround = RTK_MII_TURNAROUND;
401 1.51 perry
402 1.1 haya /*
403 1.61 tsutsui * Turn on data output.
404 1.1 haya */
405 1.10 tsutsui MII_SET(RTK_MII_DIR);
406 1.1 haya
407 1.8 thorpej rtk_mii_sync(sc);
408 1.1 haya
409 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
410 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
411 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
412 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
413 1.8 thorpej rtk_mii_send(sc, frame->mii_turnaround, 2);
414 1.8 thorpej rtk_mii_send(sc, frame->mii_data, 16);
415 1.1 haya
416 1.1 haya /* Idle bit. */
417 1.10 tsutsui MII_SET(RTK_MII_CLK);
418 1.1 haya DELAY(1);
419 1.10 tsutsui MII_CLR(RTK_MII_CLK);
420 1.1 haya DELAY(1);
421 1.1 haya
422 1.1 haya /*
423 1.1 haya * Turn off xmit.
424 1.1 haya */
425 1.10 tsutsui MII_CLR(RTK_MII_DIR);
426 1.1 haya
427 1.1 haya splx(s);
428 1.1 haya
429 1.63 tsutsui return 0;
430 1.1 haya }
431 1.1 haya
432 1.50 jdolecek STATIC int
433 1.62 tsutsui rtk_phy_readreg(struct device *self, int phy, int reg)
434 1.1 haya {
435 1.63 tsutsui struct rtk_softc *sc = (void *)self;
436 1.63 tsutsui struct rtk_mii_frame frame;
437 1.63 tsutsui int rval;
438 1.63 tsutsui int rtk8139_reg;
439 1.1 haya
440 1.72 tsutsui if ((sc->sc_quirk & RTKQ_8129) == 0) {
441 1.1 haya if (phy != 7)
442 1.63 tsutsui return 0;
443 1.1 haya
444 1.63 tsutsui switch (reg) {
445 1.1 haya case MII_BMCR:
446 1.10 tsutsui rtk8139_reg = RTK_BMCR;
447 1.1 haya break;
448 1.1 haya case MII_BMSR:
449 1.10 tsutsui rtk8139_reg = RTK_BMSR;
450 1.1 haya break;
451 1.1 haya case MII_ANAR:
452 1.10 tsutsui rtk8139_reg = RTK_ANAR;
453 1.1 haya break;
454 1.12 drochner case MII_ANER:
455 1.12 drochner rtk8139_reg = RTK_ANER;
456 1.12 drochner break;
457 1.1 haya case MII_ANLPAR:
458 1.10 tsutsui rtk8139_reg = RTK_LPAR;
459 1.1 haya break;
460 1.1 haya default:
461 1.1 haya #if 0
462 1.1 haya printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
463 1.1 haya #endif
464 1.63 tsutsui return 0;
465 1.1 haya }
466 1.10 tsutsui rval = CSR_READ_2(sc, rtk8139_reg);
467 1.63 tsutsui return rval;
468 1.1 haya }
469 1.1 haya
470 1.34 thorpej memset((char *)&frame, 0, sizeof(frame));
471 1.1 haya
472 1.1 haya frame.mii_phyaddr = phy;
473 1.1 haya frame.mii_regaddr = reg;
474 1.8 thorpej rtk_mii_readreg(sc, &frame);
475 1.1 haya
476 1.63 tsutsui return frame.mii_data;
477 1.1 haya }
478 1.1 haya
479 1.62 tsutsui STATIC void rtk_phy_writereg(struct device *self, int phy, int reg, int data)
480 1.1 haya {
481 1.63 tsutsui struct rtk_softc *sc = (void *)self;
482 1.63 tsutsui struct rtk_mii_frame frame;
483 1.63 tsutsui int rtk8139_reg;
484 1.1 haya
485 1.72 tsutsui if ((sc->sc_quirk & RTKQ_8129) == 0) {
486 1.1 haya if (phy != 7)
487 1.1 haya return;
488 1.1 haya
489 1.63 tsutsui switch (reg) {
490 1.1 haya case MII_BMCR:
491 1.10 tsutsui rtk8139_reg = RTK_BMCR;
492 1.1 haya break;
493 1.1 haya case MII_BMSR:
494 1.10 tsutsui rtk8139_reg = RTK_BMSR;
495 1.1 haya break;
496 1.1 haya case MII_ANAR:
497 1.10 tsutsui rtk8139_reg = RTK_ANAR;
498 1.1 haya break;
499 1.12 drochner case MII_ANER:
500 1.12 drochner rtk8139_reg = RTK_ANER;
501 1.12 drochner break;
502 1.1 haya case MII_ANLPAR:
503 1.10 tsutsui rtk8139_reg = RTK_LPAR;
504 1.1 haya break;
505 1.1 haya default:
506 1.1 haya #if 0
507 1.1 haya printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
508 1.1 haya #endif
509 1.1 haya return;
510 1.1 haya }
511 1.10 tsutsui CSR_WRITE_2(sc, rtk8139_reg, data);
512 1.1 haya return;
513 1.1 haya }
514 1.1 haya
515 1.34 thorpej memset((char *)&frame, 0, sizeof(frame));
516 1.1 haya
517 1.1 haya frame.mii_phyaddr = phy;
518 1.1 haya frame.mii_regaddr = reg;
519 1.1 haya frame.mii_data = data;
520 1.1 haya
521 1.8 thorpej rtk_mii_writereg(sc, &frame);
522 1.1 haya }
523 1.1 haya
524 1.1 haya STATIC void
525 1.66 christos rtk_phy_statchg(struct device *v)
526 1.1 haya {
527 1.1 haya
528 1.1 haya /* Nothing to do. */
529 1.1 haya }
530 1.1 haya
531 1.8 thorpej #define rtk_calchash(addr) \
532 1.7 thorpej (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
533 1.1 haya
534 1.1 haya /*
535 1.1 haya * Program the 64-bit multicast hash filter.
536 1.1 haya */
537 1.50 jdolecek void
538 1.62 tsutsui rtk_setmulti(struct rtk_softc *sc)
539 1.1 haya {
540 1.63 tsutsui struct ifnet *ifp;
541 1.63 tsutsui uint32_t hashes[2] = { 0, 0 };
542 1.72 tsutsui uint32_t rxfilt;
543 1.1 haya struct ether_multi *enm;
544 1.1 haya struct ether_multistep step;
545 1.63 tsutsui int h, mcnt;
546 1.1 haya
547 1.1 haya ifp = &sc->ethercom.ec_if;
548 1.1 haya
549 1.10 tsutsui rxfilt = CSR_READ_4(sc, RTK_RXCFG);
550 1.1 haya
551 1.28 enami if (ifp->if_flags & IFF_PROMISC) {
552 1.63 tsutsui allmulti:
553 1.28 enami ifp->if_flags |= IFF_ALLMULTI;
554 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
555 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
556 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0xFFFFFFFF);
557 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0xFFFFFFFF);
558 1.1 haya return;
559 1.1 haya }
560 1.1 haya
561 1.1 haya /* first, zot all the existing hash bits */
562 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0);
563 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0);
564 1.1 haya
565 1.1 haya /* now program new ones */
566 1.1 haya ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
567 1.63 tsutsui mcnt = 0;
568 1.1 haya while (enm != NULL) {
569 1.4 tsutsui if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
570 1.4 tsutsui ETHER_ADDR_LEN) != 0)
571 1.28 enami goto allmulti;
572 1.4 tsutsui
573 1.8 thorpej h = rtk_calchash(enm->enm_addrlo);
574 1.1 haya if (h < 32)
575 1.1 haya hashes[0] |= (1 << h);
576 1.1 haya else
577 1.1 haya hashes[1] |= (1 << (h - 32));
578 1.1 haya mcnt++;
579 1.1 haya ETHER_NEXT_MULTI(step, enm);
580 1.1 haya }
581 1.28 enami
582 1.28 enami ifp->if_flags &= ~IFF_ALLMULTI;
583 1.1 haya
584 1.1 haya if (mcnt)
585 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
586 1.1 haya else
587 1.10 tsutsui rxfilt &= ~RTK_RXCFG_RX_MULTI;
588 1.1 haya
589 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
590 1.69 tsutsui
591 1.69 tsutsui /*
592 1.69 tsutsui * For some unfathomable reason, RealTek decided to reverse
593 1.69 tsutsui * the order of the multicast hash registers in the PCI Express
594 1.69 tsutsui * parts. This means we have to write the hash pattern in reverse
595 1.69 tsutsui * order for those devices.
596 1.69 tsutsui */
597 1.72 tsutsui if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
598 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR0, bswap32(hashes[1]));
599 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR4, bswap32(hashes[0]));
600 1.69 tsutsui } else {
601 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR0, hashes[0]);
602 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR4, hashes[1]);
603 1.69 tsutsui }
604 1.1 haya }
605 1.1 haya
606 1.50 jdolecek void
607 1.62 tsutsui rtk_reset(struct rtk_softc *sc)
608 1.1 haya {
609 1.63 tsutsui int i;
610 1.1 haya
611 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
612 1.1 haya
613 1.10 tsutsui for (i = 0; i < RTK_TIMEOUT; i++) {
614 1.1 haya DELAY(10);
615 1.23 tsutsui if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
616 1.1 haya break;
617 1.1 haya }
618 1.10 tsutsui if (i == RTK_TIMEOUT)
619 1.1 haya printf("%s: reset never completed!\n", sc->sc_dev.dv_xname);
620 1.1 haya }
621 1.1 haya
622 1.1 haya /*
623 1.1 haya * Attach the interface. Allocate softc structures, do ifmedia
624 1.1 haya * setup and ethernet/BPF attach.
625 1.1 haya */
626 1.1 haya void
627 1.62 tsutsui rtk_attach(struct rtk_softc *sc)
628 1.1 haya {
629 1.1 haya struct ifnet *ifp;
630 1.31 thorpej struct rtk_tx_desc *txd;
631 1.63 tsutsui uint16_t val;
632 1.63 tsutsui uint8_t eaddr[ETHER_ADDR_LEN];
633 1.10 tsutsui int error;
634 1.23 tsutsui int i, addr_len;
635 1.1 haya
636 1.75 ad callout_init(&sc->rtk_tick_ch, 0);
637 1.1 haya
638 1.6 tsutsui /*
639 1.6 tsutsui * Check EEPROM type 9346 or 9356.
640 1.6 tsutsui */
641 1.10 tsutsui if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
642 1.10 tsutsui addr_len = RTK_EEADDR_LEN1;
643 1.6 tsutsui else
644 1.10 tsutsui addr_len = RTK_EEADDR_LEN0;
645 1.6 tsutsui
646 1.6 tsutsui /*
647 1.6 tsutsui * Get station address.
648 1.6 tsutsui */
649 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR0, addr_len);
650 1.6 tsutsui eaddr[0] = val & 0xff;
651 1.6 tsutsui eaddr[1] = val >> 8;
652 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR1, addr_len);
653 1.6 tsutsui eaddr[2] = val & 0xff;
654 1.6 tsutsui eaddr[3] = val >> 8;
655 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR2, addr_len);
656 1.6 tsutsui eaddr[4] = val & 0xff;
657 1.6 tsutsui eaddr[5] = val >> 8;
658 1.6 tsutsui
659 1.1 haya if ((error = bus_dmamem_alloc(sc->sc_dmat,
660 1.23 tsutsui RTK_RXBUFLEN + 16, PAGE_SIZE, 0, &sc->sc_dmaseg, 1, &sc->sc_dmanseg,
661 1.1 haya BUS_DMA_NOWAIT)) != 0) {
662 1.1 haya printf("%s: can't allocate recv buffer, error = %d\n",
663 1.61 tsutsui sc->sc_dev.dv_xname, error);
664 1.10 tsutsui goto fail_0;
665 1.1 haya }
666 1.1 haya
667 1.10 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg,
668 1.71 christos RTK_RXBUFLEN + 16, (void **)&sc->rtk_rx_buf,
669 1.1 haya BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
670 1.1 haya printf("%s: can't map recv buffer, error = %d\n",
671 1.61 tsutsui sc->sc_dev.dv_xname, error);
672 1.10 tsutsui goto fail_1;
673 1.1 haya }
674 1.1 haya
675 1.1 haya if ((error = bus_dmamap_create(sc->sc_dmat,
676 1.23 tsutsui RTK_RXBUFLEN + 16, 1, RTK_RXBUFLEN + 16, 0, BUS_DMA_NOWAIT,
677 1.1 haya &sc->recv_dmamap)) != 0) {
678 1.1 haya printf("%s: can't create recv buffer DMA map, error = %d\n",
679 1.61 tsutsui sc->sc_dev.dv_xname, error);
680 1.10 tsutsui goto fail_2;
681 1.1 haya }
682 1.1 haya
683 1.1 haya if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
684 1.30 thorpej sc->rtk_rx_buf, RTK_RXBUFLEN + 16,
685 1.35 thorpej NULL, BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
686 1.1 haya printf("%s: can't load recv buffer DMA map, error = %d\n",
687 1.61 tsutsui sc->sc_dev.dv_xname, error);
688 1.10 tsutsui goto fail_3;
689 1.1 haya }
690 1.1 haya
691 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
692 1.31 thorpej txd = &sc->rtk_tx_descs[i];
693 1.4 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat,
694 1.6 tsutsui MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
695 1.31 thorpej &txd->txd_dmamap)) != 0) {
696 1.4 tsutsui printf("%s: can't create snd buffer DMA map,"
697 1.4 tsutsui " error = %d\n", sc->sc_dev.dv_xname, error);
698 1.10 tsutsui goto fail_4;
699 1.5 tsutsui }
700 1.31 thorpej txd->txd_txaddr = RTK_TXADDR0 + (i * 4);
701 1.31 thorpej txd->txd_txstat = RTK_TXSTAT0 + (i * 4);
702 1.31 thorpej }
703 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_free);
704 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_dirty);
705 1.31 thorpej
706 1.10 tsutsui /*
707 1.10 tsutsui * From this point forward, the attachment cannot fail. A failure
708 1.10 tsutsui * before this releases all resources thar may have been
709 1.10 tsutsui * allocated.
710 1.10 tsutsui */
711 1.10 tsutsui sc->sc_flags |= RTK_ATTACHED;
712 1.1 haya
713 1.6 tsutsui /* Reset the adapter. */
714 1.8 thorpej rtk_reset(sc);
715 1.6 tsutsui
716 1.23 tsutsui printf("%s: Ethernet address %s\n",
717 1.23 tsutsui sc->sc_dev.dv_xname, ether_sprintf(eaddr));
718 1.6 tsutsui
719 1.1 haya ifp = &sc->ethercom.ec_if;
720 1.1 haya ifp->if_softc = sc;
721 1.33 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
722 1.1 haya ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
723 1.8 thorpej ifp->if_ioctl = rtk_ioctl;
724 1.8 thorpej ifp->if_start = rtk_start;
725 1.8 thorpej ifp->if_watchdog = rtk_watchdog;
726 1.15 thorpej ifp->if_init = rtk_init;
727 1.15 thorpej ifp->if_stop = rtk_stop;
728 1.25 thorpej IFQ_SET_READY(&ifp->if_snd);
729 1.1 haya
730 1.1 haya /*
731 1.1 haya * Do ifmedia setup.
732 1.1 haya */
733 1.1 haya sc->mii.mii_ifp = ifp;
734 1.8 thorpej sc->mii.mii_readreg = rtk_phy_readreg;
735 1.8 thorpej sc->mii.mii_writereg = rtk_phy_writereg;
736 1.8 thorpej sc->mii.mii_statchg = rtk_phy_statchg;
737 1.61 tsutsui ifmedia_init(&sc->mii.mii_media, IFM_IMASK, rtk_ifmedia_upd,
738 1.61 tsutsui rtk_ifmedia_sts);
739 1.51 perry mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff,
740 1.23 tsutsui MII_PHY_ANY, MII_OFFSET_ANY, 0);
741 1.1 haya
742 1.1 haya /* Choose a default media. */
743 1.1 haya if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
744 1.10 tsutsui ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
745 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
746 1.1 haya } else {
747 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
748 1.1 haya }
749 1.1 haya
750 1.1 haya /*
751 1.1 haya * Call MI attach routines.
752 1.1 haya */
753 1.1 haya if_attach(ifp);
754 1.1 haya ether_ifattach(ifp, eaddr);
755 1.1 haya
756 1.10 tsutsui /*
757 1.10 tsutsui * Make sure the interface is shutdown during reboot.
758 1.10 tsutsui */
759 1.10 tsutsui sc->sc_sdhook = shutdownhook_establish(rtk_shutdown, sc);
760 1.10 tsutsui if (sc->sc_sdhook == NULL)
761 1.37 kanaoka printf("%s: WARNING: unable to establish shutdown hook\n",
762 1.23 tsutsui sc->sc_dev.dv_xname);
763 1.10 tsutsui /*
764 1.10 tsutsui * Add a suspend hook to make sure we come back up after a
765 1.10 tsutsui * resume.
766 1.10 tsutsui */
767 1.53 jmcneill sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
768 1.53 jmcneill rtk_power, sc);
769 1.10 tsutsui if (sc->sc_powerhook == NULL)
770 1.10 tsutsui printf("%s: WARNING: unable to establish power hook\n",
771 1.23 tsutsui sc->sc_dev.dv_xname);
772 1.1 haya
773 1.48 dan
774 1.48 dan #if NRND > 0
775 1.48 dan rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
776 1.48 dan RND_TYPE_NET, 0);
777 1.48 dan #endif
778 1.48 dan
779 1.10 tsutsui return;
780 1.23 tsutsui fail_4:
781 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
782 1.31 thorpej txd = &sc->rtk_tx_descs[i];
783 1.31 thorpej if (txd->txd_dmamap != NULL)
784 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
785 1.31 thorpej }
786 1.23 tsutsui fail_3:
787 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
788 1.23 tsutsui fail_2:
789 1.71 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->rtk_rx_buf,
790 1.23 tsutsui RTK_RXBUFLEN + 16);
791 1.23 tsutsui fail_1:
792 1.10 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
793 1.23 tsutsui fail_0:
794 1.1 haya return;
795 1.1 haya }
796 1.1 haya
797 1.1 haya /*
798 1.1 haya * Initialize the transmit descriptors.
799 1.1 haya */
800 1.73 joerg STATIC void
801 1.62 tsutsui rtk_list_tx_init(struct rtk_softc *sc)
802 1.1 haya {
803 1.31 thorpej struct rtk_tx_desc *txd;
804 1.31 thorpej int i;
805 1.31 thorpej
806 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL)
807 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
808 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL)
809 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
810 1.1 haya
811 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++) {
812 1.31 thorpej txd = &sc->rtk_tx_descs[i];
813 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
814 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
815 1.1 haya }
816 1.1 haya }
817 1.1 haya
818 1.1 haya /*
819 1.10 tsutsui * rtk_activate:
820 1.10 tsutsui * Handle device activation/deactivation requests.
821 1.10 tsutsui */
822 1.10 tsutsui int
823 1.62 tsutsui rtk_activate(struct device *self, enum devact act)
824 1.10 tsutsui {
825 1.63 tsutsui struct rtk_softc *sc = (void *)self;
826 1.63 tsutsui int s, error;
827 1.23 tsutsui
828 1.63 tsutsui error = 0;
829 1.10 tsutsui s = splnet();
830 1.10 tsutsui switch (act) {
831 1.10 tsutsui case DVACT_ACTIVATE:
832 1.10 tsutsui error = EOPNOTSUPP;
833 1.10 tsutsui break;
834 1.10 tsutsui case DVACT_DEACTIVATE:
835 1.10 tsutsui mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
836 1.10 tsutsui if_deactivate(&sc->ethercom.ec_if);
837 1.10 tsutsui break;
838 1.10 tsutsui }
839 1.10 tsutsui splx(s);
840 1.10 tsutsui
841 1.63 tsutsui return error;
842 1.10 tsutsui }
843 1.10 tsutsui
844 1.10 tsutsui /*
845 1.10 tsutsui * rtk_detach:
846 1.10 tsutsui * Detach a rtk interface.
847 1.10 tsutsui */
848 1.51 perry int
849 1.62 tsutsui rtk_detach(struct rtk_softc *sc)
850 1.10 tsutsui {
851 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
852 1.31 thorpej struct rtk_tx_desc *txd;
853 1.10 tsutsui int i;
854 1.10 tsutsui
855 1.10 tsutsui /*
856 1.39 wiz * Succeed now if there isn't any work to do.
857 1.10 tsutsui */
858 1.10 tsutsui if ((sc->sc_flags & RTK_ATTACHED) == 0)
859 1.63 tsutsui return 0;
860 1.23 tsutsui
861 1.10 tsutsui /* Unhook our tick handler. */
862 1.10 tsutsui callout_stop(&sc->rtk_tick_ch);
863 1.10 tsutsui
864 1.10 tsutsui /* Detach all PHYs. */
865 1.10 tsutsui mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
866 1.10 tsutsui
867 1.10 tsutsui /* Delete all remaining media. */
868 1.10 tsutsui ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
869 1.10 tsutsui
870 1.48 dan #if NRND > 0
871 1.48 dan rnd_detach_source(&sc->rnd_source);
872 1.48 dan #endif
873 1.48 dan
874 1.10 tsutsui ether_ifdetach(ifp);
875 1.10 tsutsui if_detach(ifp);
876 1.10 tsutsui
877 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
878 1.31 thorpej txd = &sc->rtk_tx_descs[i];
879 1.31 thorpej if (txd->txd_dmamap != NULL)
880 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
881 1.31 thorpej }
882 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
883 1.71 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->rtk_rx_buf,
884 1.23 tsutsui RTK_RXBUFLEN + 16);
885 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
886 1.10 tsutsui
887 1.10 tsutsui shutdownhook_disestablish(sc->sc_sdhook);
888 1.10 tsutsui powerhook_disestablish(sc->sc_powerhook);
889 1.23 tsutsui
890 1.63 tsutsui return 0;
891 1.10 tsutsui }
892 1.10 tsutsui
893 1.10 tsutsui /*
894 1.10 tsutsui * rtk_enable:
895 1.10 tsutsui * Enable the RTL81X9 chip.
896 1.10 tsutsui */
897 1.51 perry int
898 1.62 tsutsui rtk_enable(struct rtk_softc *sc)
899 1.10 tsutsui {
900 1.23 tsutsui
901 1.10 tsutsui if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
902 1.10 tsutsui if ((*sc->sc_enable)(sc) != 0) {
903 1.10 tsutsui printf("%s: device enable failed\n",
904 1.23 tsutsui sc->sc_dev.dv_xname);
905 1.63 tsutsui return EIO;
906 1.10 tsutsui }
907 1.10 tsutsui sc->sc_flags |= RTK_ENABLED;
908 1.10 tsutsui }
909 1.63 tsutsui return 0;
910 1.10 tsutsui }
911 1.10 tsutsui
912 1.10 tsutsui /*
913 1.10 tsutsui * rtk_disable:
914 1.10 tsutsui * Disable the RTL81X9 chip.
915 1.10 tsutsui */
916 1.51 perry void
917 1.62 tsutsui rtk_disable(struct rtk_softc *sc)
918 1.10 tsutsui {
919 1.23 tsutsui
920 1.10 tsutsui if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
921 1.10 tsutsui (*sc->sc_disable)(sc);
922 1.10 tsutsui sc->sc_flags &= ~RTK_ENABLED;
923 1.10 tsutsui }
924 1.10 tsutsui }
925 1.10 tsutsui
926 1.10 tsutsui /*
927 1.10 tsutsui * rtk_power:
928 1.10 tsutsui * Power management (suspend/resume) hook.
929 1.10 tsutsui */
930 1.51 perry void
931 1.62 tsutsui rtk_power(int why, void *arg)
932 1.10 tsutsui {
933 1.63 tsutsui struct rtk_softc *sc = (void *)arg;
934 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
935 1.10 tsutsui int s;
936 1.10 tsutsui
937 1.10 tsutsui s = splnet();
938 1.19 takemura switch (why) {
939 1.19 takemura case PWR_SUSPEND:
940 1.19 takemura case PWR_STANDBY:
941 1.15 thorpej rtk_stop(ifp, 0);
942 1.10 tsutsui if (sc->sc_power != NULL)
943 1.10 tsutsui (*sc->sc_power)(sc, why);
944 1.19 takemura break;
945 1.19 takemura case PWR_RESUME:
946 1.19 takemura if (ifp->if_flags & IFF_UP) {
947 1.19 takemura if (sc->sc_power != NULL)
948 1.19 takemura (*sc->sc_power)(sc, why);
949 1.19 takemura rtk_init(ifp);
950 1.19 takemura }
951 1.19 takemura break;
952 1.19 takemura case PWR_SOFTSUSPEND:
953 1.19 takemura case PWR_SOFTSTANDBY:
954 1.19 takemura case PWR_SOFTRESUME:
955 1.19 takemura break;
956 1.10 tsutsui }
957 1.10 tsutsui splx(s);
958 1.10 tsutsui }
959 1.10 tsutsui
960 1.10 tsutsui /*
961 1.1 haya * A frame has been uploaded: pass the resulting mbuf chain up to
962 1.1 haya * the higher level protocols.
963 1.1 haya *
964 1.22 tsutsui * You know there's something wrong with a PCI bus-master chip design.
965 1.1 haya *
966 1.1 haya * The receive operation is badly documented in the datasheet, so I'll
967 1.1 haya * attempt to document it here. The driver provides a buffer area and
968 1.1 haya * places its base address in the RX buffer start address register.
969 1.1 haya * The chip then begins copying frames into the RX buffer. Each frame
970 1.39 wiz * is preceded by a 32-bit RX status word which specifies the length
971 1.1 haya * of the frame and certain other status bits. Each frame (starting with
972 1.1 haya * the status word) is also 32-bit aligned. The frame length is in the
973 1.1 haya * first 16 bits of the status word; the lower 15 bits correspond with
974 1.1 haya * the 'rx status register' mentioned in the datasheet.
975 1.1 haya *
976 1.1 haya * Note: to make the Alpha happy, the frame payload needs to be aligned
977 1.22 tsutsui * on a 32-bit boundary. To achieve this, we copy the data to mbuf
978 1.22 tsutsui * shifted forward 2 bytes.
979 1.1 haya */
980 1.50 jdolecek STATIC void
981 1.62 tsutsui rtk_rxeof(struct rtk_softc *sc)
982 1.1 haya {
983 1.63 tsutsui struct mbuf *m;
984 1.63 tsutsui struct ifnet *ifp;
985 1.71 christos char *rxbufpos, *dst;
986 1.63 tsutsui u_int total_len, wrap;
987 1.63 tsutsui uint32_t rxstat;
988 1.63 tsutsui uint16_t cur_rx, new_rx;
989 1.63 tsutsui uint16_t limit;
990 1.63 tsutsui uint16_t rx_bytes, max_bytes;
991 1.1 haya
992 1.1 haya ifp = &sc->ethercom.ec_if;
993 1.1 haya
994 1.10 tsutsui cur_rx = (CSR_READ_2(sc, RTK_CURRXADDR) + 16) % RTK_RXBUFLEN;
995 1.1 haya
996 1.1 haya /* Do not try to read past this point. */
997 1.10 tsutsui limit = CSR_READ_2(sc, RTK_CURRXBUF) % RTK_RXBUFLEN;
998 1.1 haya
999 1.1 haya if (limit < cur_rx)
1000 1.10 tsutsui max_bytes = (RTK_RXBUFLEN - cur_rx) + limit;
1001 1.1 haya else
1002 1.1 haya max_bytes = limit - cur_rx;
1003 1.63 tsutsui rx_bytes = 0;
1004 1.1 haya
1005 1.63 tsutsui while ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_EMPTY_RXBUF) == 0) {
1006 1.71 christos rxbufpos = (char *)sc->rtk_rx_buf + cur_rx;
1007 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
1008 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_POSTREAD);
1009 1.63 tsutsui rxstat = le32toh(*(uint32_t *)rxbufpos);
1010 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
1011 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_PREREAD);
1012 1.1 haya
1013 1.1 haya /*
1014 1.1 haya * Here's a totally undocumented fact for you. When the
1015 1.1 haya * RealTek chip is in the process of copying a packet into
1016 1.1 haya * RAM for you, the length will be 0xfff0. If you spot a
1017 1.1 haya * packet header with this value, you need to stop. The
1018 1.1 haya * datasheet makes absolutely no mention of this and
1019 1.1 haya * RealTek should be shot for this.
1020 1.1 haya */
1021 1.22 tsutsui total_len = rxstat >> 16;
1022 1.22 tsutsui if (total_len == RTK_RXSTAT_UNFINISHED)
1023 1.1 haya break;
1024 1.22 tsutsui
1025 1.27 tsutsui if ((rxstat & RTK_RXSTAT_RXOK) == 0 ||
1026 1.54 tsutsui total_len < ETHER_MIN_LEN ||
1027 1.68 tsutsui total_len > (MCLBYTES - RTK_ETHER_ALIGN)) {
1028 1.1 haya ifp->if_ierrors++;
1029 1.1 haya
1030 1.1 haya /*
1031 1.51 perry * submitted by:[netbsd-pcmcia:00484]
1032 1.1 haya * Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
1033 1.1 haya * obtain from:
1034 1.1 haya * FreeBSD if_rl.c rev 1.24->1.25
1035 1.1 haya *
1036 1.1 haya */
1037 1.1 haya #if 0
1038 1.10 tsutsui if (rxstat & (RTK_RXSTAT_BADSYM|RTK_RXSTAT_RUNT|
1039 1.21 tsutsui RTK_RXSTAT_GIANT|RTK_RXSTAT_CRCERR|
1040 1.21 tsutsui RTK_RXSTAT_ALIGNERR)) {
1041 1.10 tsutsui CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB);
1042 1.21 tsutsui CSR_WRITE_2(sc, RTK_COMMAND,
1043 1.21 tsutsui RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1044 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1045 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR,
1046 1.21 tsutsui sc->recv_dmamap->dm_segs[0].ds_addr);
1047 1.1 haya cur_rx = 0;
1048 1.1 haya }
1049 1.1 haya break;
1050 1.1 haya #else
1051 1.15 thorpej rtk_init(ifp);
1052 1.1 haya return;
1053 1.1 haya #endif
1054 1.1 haya }
1055 1.1 haya
1056 1.51 perry /* No errors; receive the packet. */
1057 1.21 tsutsui rx_bytes += total_len + RTK_RXSTAT_LEN;
1058 1.1 haya
1059 1.1 haya /*
1060 1.1 haya * Avoid trying to read more bytes than we know
1061 1.1 haya * the chip has prepared for us.
1062 1.1 haya */
1063 1.1 haya if (rx_bytes > max_bytes)
1064 1.1 haya break;
1065 1.1 haya
1066 1.22 tsutsui /*
1067 1.22 tsutsui * Skip the status word, wrapping around to the beginning
1068 1.22 tsutsui * of the Rx area, if necessary.
1069 1.22 tsutsui */
1070 1.29 thorpej cur_rx = (cur_rx + RTK_RXSTAT_LEN) % RTK_RXBUFLEN;
1071 1.71 christos rxbufpos = (char *)sc->rtk_rx_buf + cur_rx;
1072 1.4 tsutsui
1073 1.22 tsutsui /*
1074 1.22 tsutsui * Compute the number of bytes at which the packet
1075 1.22 tsutsui * will wrap to the beginning of the ring buffer.
1076 1.22 tsutsui */
1077 1.29 thorpej wrap = RTK_RXBUFLEN - cur_rx;
1078 1.1 haya
1079 1.22 tsutsui /*
1080 1.22 tsutsui * Compute where the next pending packet is.
1081 1.22 tsutsui */
1082 1.22 tsutsui if (total_len > wrap)
1083 1.22 tsutsui new_rx = total_len - wrap;
1084 1.22 tsutsui else
1085 1.22 tsutsui new_rx = cur_rx + total_len;
1086 1.22 tsutsui /* Round up to 32-bit boundary. */
1087 1.57 tsutsui new_rx = ((new_rx + 3) & ~3) % RTK_RXBUFLEN;
1088 1.1 haya
1089 1.22 tsutsui /*
1090 1.54 tsutsui * The RealTek chip includes the CRC with every
1091 1.54 tsutsui * incoming packet; trim it off here.
1092 1.54 tsutsui */
1093 1.54 tsutsui total_len -= ETHER_CRC_LEN;
1094 1.54 tsutsui
1095 1.54 tsutsui /*
1096 1.22 tsutsui * Now allocate an mbuf (and possibly a cluster) to hold
1097 1.22 tsutsui * the packet. Note we offset the packet 2 bytes so that
1098 1.22 tsutsui * data after the Ethernet header will be 4-byte aligned.
1099 1.22 tsutsui */
1100 1.22 tsutsui MGETHDR(m, M_DONTWAIT, MT_DATA);
1101 1.22 tsutsui if (m == NULL) {
1102 1.22 tsutsui printf("%s: unable to allocate Rx mbuf\n",
1103 1.22 tsutsui sc->sc_dev.dv_xname);
1104 1.22 tsutsui ifp->if_ierrors++;
1105 1.22 tsutsui goto next_packet;
1106 1.22 tsutsui }
1107 1.22 tsutsui if (total_len > (MHLEN - RTK_ETHER_ALIGN)) {
1108 1.22 tsutsui MCLGET(m, M_DONTWAIT);
1109 1.22 tsutsui if ((m->m_flags & M_EXT) == 0) {
1110 1.22 tsutsui printf("%s: unable to allocate Rx cluster\n",
1111 1.22 tsutsui sc->sc_dev.dv_xname);
1112 1.22 tsutsui ifp->if_ierrors++;
1113 1.22 tsutsui m_freem(m);
1114 1.22 tsutsui m = NULL;
1115 1.22 tsutsui goto next_packet;
1116 1.22 tsutsui }
1117 1.22 tsutsui }
1118 1.22 tsutsui m->m_data += RTK_ETHER_ALIGN; /* for alignment */
1119 1.22 tsutsui m->m_pkthdr.rcvif = ifp;
1120 1.22 tsutsui m->m_pkthdr.len = m->m_len = total_len;
1121 1.71 christos dst = mtod(m, void *);
1122 1.1 haya
1123 1.22 tsutsui /*
1124 1.22 tsutsui * If the packet wraps, copy up to the wrapping point.
1125 1.22 tsutsui */
1126 1.1 haya if (total_len > wrap) {
1127 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1128 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_POSTREAD);
1129 1.22 tsutsui memcpy(dst, rxbufpos, wrap);
1130 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1131 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_PREREAD);
1132 1.22 tsutsui cur_rx = 0;
1133 1.30 thorpej rxbufpos = sc->rtk_rx_buf;
1134 1.22 tsutsui total_len -= wrap;
1135 1.22 tsutsui dst += wrap;
1136 1.1 haya }
1137 1.1 haya
1138 1.1 haya /*
1139 1.22 tsutsui * ...and now the rest.
1140 1.1 haya */
1141 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1142 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_POSTREAD);
1143 1.22 tsutsui memcpy(dst, rxbufpos, total_len);
1144 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1145 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_PREREAD);
1146 1.22 tsutsui
1147 1.23 tsutsui next_packet:
1148 1.57 tsutsui CSR_WRITE_2(sc, RTK_CURRXADDR, (new_rx - 16) % RTK_RXBUFLEN);
1149 1.22 tsutsui cur_rx = new_rx;
1150 1.1 haya
1151 1.1 haya if (m == NULL)
1152 1.1 haya continue;
1153 1.16 thorpej
1154 1.1 haya ifp->if_ipackets++;
1155 1.1 haya
1156 1.1 haya #if NBPFILTER > 0
1157 1.14 thorpej if (ifp->if_bpf)
1158 1.1 haya bpf_mtap(ifp->if_bpf, m);
1159 1.1 haya #endif
1160 1.1 haya /* pass it on. */
1161 1.1 haya (*ifp->if_input)(ifp, m);
1162 1.1 haya }
1163 1.1 haya }
1164 1.1 haya
1165 1.1 haya /*
1166 1.1 haya * A frame was downloaded to the chip. It's safe for us to clean up
1167 1.1 haya * the list buffers.
1168 1.1 haya */
1169 1.50 jdolecek STATIC void
1170 1.62 tsutsui rtk_txeof(struct rtk_softc *sc)
1171 1.1 haya {
1172 1.31 thorpej struct ifnet *ifp;
1173 1.31 thorpej struct rtk_tx_desc *txd;
1174 1.63 tsutsui uint32_t txstat;
1175 1.1 haya
1176 1.1 haya ifp = &sc->ethercom.ec_if;
1177 1.1 haya
1178 1.1 haya /*
1179 1.1 haya * Go through our tx list and free mbufs for those
1180 1.1 haya * frames that have been uploaded.
1181 1.1 haya */
1182 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1183 1.31 thorpej txstat = CSR_READ_4(sc, txd->txd_txstat);
1184 1.23 tsutsui if ((txstat & (RTK_TXSTAT_TX_OK|
1185 1.23 tsutsui RTK_TXSTAT_TX_UNDERRUN|RTK_TXSTAT_TXABRT)) == 0)
1186 1.1 haya break;
1187 1.1 haya
1188 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1189 1.31 thorpej
1190 1.31 thorpej bus_dmamap_sync(sc->sc_dmat, txd->txd_dmamap, 0,
1191 1.31 thorpej txd->txd_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1192 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1193 1.31 thorpej m_freem(txd->txd_mbuf);
1194 1.31 thorpej txd->txd_mbuf = NULL;
1195 1.4 tsutsui
1196 1.10 tsutsui ifp->if_collisions += (txstat & RTK_TXSTAT_COLLCNT) >> 24;
1197 1.1 haya
1198 1.10 tsutsui if (txstat & RTK_TXSTAT_TX_OK)
1199 1.1 haya ifp->if_opackets++;
1200 1.1 haya else {
1201 1.1 haya ifp->if_oerrors++;
1202 1.36 kanaoka
1203 1.36 kanaoka /*
1204 1.36 kanaoka * Increase Early TX threshold if underrun occurred.
1205 1.36 kanaoka * Increase step 64 bytes.
1206 1.36 kanaoka */
1207 1.36 kanaoka if (txstat & RTK_TXSTAT_TX_UNDERRUN) {
1208 1.52 xtraeme #ifdef DEBUG
1209 1.36 kanaoka printf("%s: transmit underrun;",
1210 1.36 kanaoka sc->sc_dev.dv_xname);
1211 1.52 xtraeme #endif
1212 1.65 tsutsui if (sc->sc_txthresh < RTK_TXTH_MAX) {
1213 1.36 kanaoka sc->sc_txthresh += 2;
1214 1.52 xtraeme #ifdef DEBUG
1215 1.36 kanaoka printf(" new threshold: %d bytes",
1216 1.36 kanaoka sc->sc_txthresh * 32);
1217 1.52 xtraeme #endif
1218 1.36 kanaoka }
1219 1.36 kanaoka printf("\n");
1220 1.36 kanaoka }
1221 1.23 tsutsui if (txstat & (RTK_TXSTAT_TXABRT|RTK_TXSTAT_OUTOFWIN))
1222 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1223 1.1 haya }
1224 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
1225 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1226 1.31 thorpej }
1227 1.55 tsutsui
1228 1.55 tsutsui /* Clear the timeout timer if there is no pending packet. */
1229 1.58 tsutsui if (SIMPLEQ_EMPTY(&sc->rtk_tx_dirty))
1230 1.55 tsutsui ifp->if_timer = 0;
1231 1.55 tsutsui
1232 1.1 haya }
1233 1.1 haya
1234 1.50 jdolecek int
1235 1.62 tsutsui rtk_intr(void *arg)
1236 1.1 haya {
1237 1.63 tsutsui struct rtk_softc *sc;
1238 1.63 tsutsui struct ifnet *ifp;
1239 1.63 tsutsui uint16_t status;
1240 1.63 tsutsui int handled;
1241 1.1 haya
1242 1.1 haya sc = arg;
1243 1.1 haya ifp = &sc->ethercom.ec_if;
1244 1.1 haya
1245 1.1 haya /* Disable interrupts. */
1246 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1247 1.1 haya
1248 1.63 tsutsui handled = 0;
1249 1.1 haya for (;;) {
1250 1.1 haya
1251 1.10 tsutsui status = CSR_READ_2(sc, RTK_ISR);
1252 1.74 joerg
1253 1.74 joerg if (status == 0xffff)
1254 1.74 joerg break; /* Card is gone... */
1255 1.74 joerg
1256 1.1 haya if (status)
1257 1.10 tsutsui CSR_WRITE_2(sc, RTK_ISR, status);
1258 1.1 haya
1259 1.10 tsutsui if ((status & RTK_INTRS) == 0)
1260 1.1 haya break;
1261 1.1 haya
1262 1.59 tsutsui handled = 1;
1263 1.59 tsutsui
1264 1.10 tsutsui if (status & RTK_ISR_RX_OK)
1265 1.8 thorpej rtk_rxeof(sc);
1266 1.1 haya
1267 1.10 tsutsui if (status & RTK_ISR_RX_ERR)
1268 1.8 thorpej rtk_rxeof(sc);
1269 1.1 haya
1270 1.23 tsutsui if (status & (RTK_ISR_TX_OK|RTK_ISR_TX_ERR))
1271 1.8 thorpej rtk_txeof(sc);
1272 1.1 haya
1273 1.10 tsutsui if (status & RTK_ISR_SYSTEM_ERR) {
1274 1.8 thorpej rtk_reset(sc);
1275 1.15 thorpej rtk_init(ifp);
1276 1.1 haya }
1277 1.1 haya }
1278 1.1 haya
1279 1.1 haya /* Re-enable interrupts. */
1280 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1281 1.1 haya
1282 1.25 thorpej if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
1283 1.8 thorpej rtk_start(ifp);
1284 1.1 haya
1285 1.48 dan #if NRND > 0
1286 1.48 dan if (RND_ENABLED(&sc->rnd_source))
1287 1.48 dan rnd_add_uint32(&sc->rnd_source, status);
1288 1.48 dan #endif
1289 1.48 dan
1290 1.63 tsutsui return handled;
1291 1.1 haya }
1292 1.1 haya
1293 1.1 haya /*
1294 1.1 haya * Main transmit routine.
1295 1.1 haya */
1296 1.1 haya
1297 1.50 jdolecek STATIC void
1298 1.62 tsutsui rtk_start(struct ifnet *ifp)
1299 1.1 haya {
1300 1.31 thorpej struct rtk_softc *sc;
1301 1.31 thorpej struct rtk_tx_desc *txd;
1302 1.63 tsutsui struct mbuf *m_head, *m_new;
1303 1.31 thorpej int error, len;
1304 1.1 haya
1305 1.1 haya sc = ifp->if_softc;
1306 1.1 haya
1307 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL) {
1308 1.25 thorpej IFQ_POLL(&ifp->if_snd, m_head);
1309 1.1 haya if (m_head == NULL)
1310 1.1 haya break;
1311 1.26 thorpej m_new = NULL;
1312 1.1 haya
1313 1.4 tsutsui /*
1314 1.4 tsutsui * Load the DMA map. If this fails, the packet didn't
1315 1.4 tsutsui * fit in one DMA segment, and we need to copy. Note,
1316 1.4 tsutsui * the packet must also be aligned.
1317 1.44 bouyer * if the packet is too small, copy it too, so we're sure
1318 1.44 bouyer * so have enouth room for the pad buffer.
1319 1.4 tsutsui */
1320 1.38 mrg if ((mtod(m_head, uintptr_t) & 3) != 0 ||
1321 1.44 bouyer m_head->m_pkthdr.len < ETHER_PAD_LEN ||
1322 1.31 thorpej bus_dmamap_load_mbuf(sc->sc_dmat, txd->txd_dmamap,
1323 1.35 thorpej m_head, BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1324 1.4 tsutsui MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1325 1.4 tsutsui if (m_new == NULL) {
1326 1.4 tsutsui printf("%s: unable to allocate Tx mbuf\n",
1327 1.4 tsutsui sc->sc_dev.dv_xname);
1328 1.4 tsutsui break;
1329 1.4 tsutsui }
1330 1.4 tsutsui if (m_head->m_pkthdr.len > MHLEN) {
1331 1.4 tsutsui MCLGET(m_new, M_DONTWAIT);
1332 1.4 tsutsui if ((m_new->m_flags & M_EXT) == 0) {
1333 1.4 tsutsui printf("%s: unable to allocate Tx "
1334 1.4 tsutsui "cluster\n", sc->sc_dev.dv_xname);
1335 1.4 tsutsui m_freem(m_new);
1336 1.4 tsutsui break;
1337 1.4 tsutsui }
1338 1.4 tsutsui }
1339 1.4 tsutsui m_copydata(m_head, 0, m_head->m_pkthdr.len,
1340 1.71 christos mtod(m_new, void *));
1341 1.4 tsutsui m_new->m_pkthdr.len = m_new->m_len =
1342 1.4 tsutsui m_head->m_pkthdr.len;
1343 1.44 bouyer if (m_head->m_pkthdr.len < ETHER_PAD_LEN) {
1344 1.44 bouyer memset(
1345 1.71 christos mtod(m_new, char *) + m_head->m_pkthdr.len,
1346 1.44 bouyer 0, ETHER_PAD_LEN - m_head->m_pkthdr.len);
1347 1.44 bouyer m_new->m_pkthdr.len = m_new->m_len =
1348 1.44 bouyer ETHER_PAD_LEN;
1349 1.44 bouyer }
1350 1.4 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat,
1351 1.35 thorpej txd->txd_dmamap, m_new,
1352 1.35 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1353 1.4 tsutsui if (error) {
1354 1.4 tsutsui printf("%s: unable to load Tx buffer, "
1355 1.4 tsutsui "error = %d\n", sc->sc_dev.dv_xname, error);
1356 1.4 tsutsui break;
1357 1.4 tsutsui }
1358 1.4 tsutsui }
1359 1.25 thorpej IFQ_DEQUEUE(&ifp->if_snd, m_head);
1360 1.44 bouyer #if NBPFILTER > 0
1361 1.44 bouyer /*
1362 1.44 bouyer * If there's a BPF listener, bounce a copy of this frame
1363 1.44 bouyer * to him.
1364 1.44 bouyer */
1365 1.44 bouyer if (ifp->if_bpf)
1366 1.44 bouyer bpf_mtap(ifp->if_bpf, m_head);
1367 1.44 bouyer #endif
1368 1.26 thorpej if (m_new != NULL) {
1369 1.26 thorpej m_freem(m_head);
1370 1.26 thorpej m_head = m_new;
1371 1.26 thorpej }
1372 1.31 thorpej txd->txd_mbuf = m_head;
1373 1.4 tsutsui
1374 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
1375 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_dirty, txd, txd_q);
1376 1.1 haya
1377 1.1 haya /*
1378 1.1 haya * Transmit the frame.
1379 1.61 tsutsui */
1380 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat,
1381 1.31 thorpej txd->txd_dmamap, 0, txd->txd_dmamap->dm_mapsize,
1382 1.4 tsutsui BUS_DMASYNC_PREWRITE);
1383 1.4 tsutsui
1384 1.31 thorpej len = txd->txd_dmamap->dm_segs[0].ds_len;
1385 1.4 tsutsui
1386 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr,
1387 1.31 thorpej txd->txd_dmamap->dm_segs[0].ds_addr);
1388 1.65 tsutsui CSR_WRITE_4(sc, txd->txd_txstat,
1389 1.65 tsutsui RTK_TXSTAT_THRESH(sc->sc_txthresh) | len);
1390 1.60 tsutsui
1391 1.60 tsutsui /*
1392 1.60 tsutsui * Set a timeout in case the chip goes out to lunch.
1393 1.60 tsutsui */
1394 1.60 tsutsui ifp->if_timer = 5;
1395 1.1 haya }
1396 1.1 haya
1397 1.1 haya /*
1398 1.1 haya * We broke out of the loop because all our TX slots are
1399 1.1 haya * full. Mark the NIC as busy until it drains some of the
1400 1.1 haya * packets from the queue.
1401 1.1 haya */
1402 1.41 lukem if (SIMPLEQ_EMPTY(&sc->rtk_tx_free))
1403 1.1 haya ifp->if_flags |= IFF_OACTIVE;
1404 1.1 haya }
1405 1.1 haya
1406 1.50 jdolecek STATIC int
1407 1.62 tsutsui rtk_init(struct ifnet *ifp)
1408 1.1 haya {
1409 1.63 tsutsui struct rtk_softc *sc = ifp->if_softc;
1410 1.63 tsutsui int error, i;
1411 1.63 tsutsui uint32_t rxcfg;
1412 1.1 haya
1413 1.15 thorpej if ((error = rtk_enable(sc)) != 0)
1414 1.15 thorpej goto out;
1415 1.1 haya
1416 1.1 haya /*
1417 1.15 thorpej * Cancel pending I/O.
1418 1.1 haya */
1419 1.15 thorpej rtk_stop(ifp, 0);
1420 1.1 haya
1421 1.1 haya /* Init our MAC address */
1422 1.1 haya for (i = 0; i < ETHER_ADDR_LEN; i++) {
1423 1.10 tsutsui CSR_WRITE_1(sc, RTK_IDR0 + i, LLADDR(ifp->if_sadl)[i]);
1424 1.1 haya }
1425 1.1 haya
1426 1.1 haya /* Init the RX buffer pointer register. */
1427 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
1428 1.4 tsutsui sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1429 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
1430 1.1 haya
1431 1.1 haya /* Init TX descriptors. */
1432 1.8 thorpej rtk_list_tx_init(sc);
1433 1.1 haya
1434 1.36 kanaoka /* Init Early TX threshold. */
1435 1.65 tsutsui sc->sc_txthresh = RTK_TXTH_256;
1436 1.1 haya /*
1437 1.1 haya * Enable transmit and receive.
1438 1.1 haya */
1439 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1440 1.1 haya
1441 1.1 haya /*
1442 1.1 haya * Set the initial TX and RX configuration.
1443 1.1 haya */
1444 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1445 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1446 1.1 haya
1447 1.1 haya /* Set the individual bit to receive frames for this host only. */
1448 1.10 tsutsui rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1449 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_INDIV;
1450 1.1 haya
1451 1.1 haya /* If we want promiscuous mode, set the allframes bit. */
1452 1.1 haya if (ifp->if_flags & IFF_PROMISC) {
1453 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1454 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1455 1.1 haya } else {
1456 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1457 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1458 1.1 haya }
1459 1.1 haya
1460 1.1 haya /*
1461 1.1 haya * Set capture broadcast bit to capture broadcast frames.
1462 1.1 haya */
1463 1.1 haya if (ifp->if_flags & IFF_BROADCAST) {
1464 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_BROAD;
1465 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1466 1.1 haya } else {
1467 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_BROAD;
1468 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1469 1.1 haya }
1470 1.1 haya
1471 1.1 haya /*
1472 1.1 haya * Program the multicast filter, if necessary.
1473 1.1 haya */
1474 1.8 thorpej rtk_setmulti(sc);
1475 1.1 haya
1476 1.1 haya /*
1477 1.1 haya * Enable interrupts.
1478 1.1 haya */
1479 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1480 1.1 haya
1481 1.1 haya /* Start RX/TX process. */
1482 1.10 tsutsui CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1483 1.1 haya
1484 1.1 haya /* Enable receiver and transmitter. */
1485 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1486 1.1 haya
1487 1.10 tsutsui CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD|RTK_CFG1_FULLDUPLEX);
1488 1.1 haya
1489 1.1 haya /*
1490 1.1 haya * Set current media.
1491 1.1 haya */
1492 1.1 haya mii_mediachg(&sc->mii);
1493 1.1 haya
1494 1.1 haya ifp->if_flags |= IFF_RUNNING;
1495 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1496 1.1 haya
1497 1.15 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1498 1.1 haya
1499 1.15 thorpej out:
1500 1.15 thorpej if (error) {
1501 1.15 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1502 1.15 thorpej ifp->if_timer = 0;
1503 1.15 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1504 1.15 thorpej }
1505 1.63 tsutsui return error;
1506 1.1 haya }
1507 1.1 haya
1508 1.1 haya /*
1509 1.1 haya * Set media options.
1510 1.1 haya */
1511 1.50 jdolecek STATIC int
1512 1.62 tsutsui rtk_ifmedia_upd(struct ifnet *ifp)
1513 1.1 haya {
1514 1.63 tsutsui struct rtk_softc *sc;
1515 1.1 haya
1516 1.1 haya sc = ifp->if_softc;
1517 1.1 haya
1518 1.63 tsutsui return mii_mediachg(&sc->mii);
1519 1.1 haya }
1520 1.1 haya
1521 1.1 haya /*
1522 1.1 haya * Report current media status.
1523 1.1 haya */
1524 1.50 jdolecek STATIC void
1525 1.62 tsutsui rtk_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1526 1.1 haya {
1527 1.63 tsutsui struct rtk_softc *sc;
1528 1.1 haya
1529 1.1 haya sc = ifp->if_softc;
1530 1.1 haya
1531 1.1 haya mii_pollstat(&sc->mii);
1532 1.1 haya ifmr->ifm_status = sc->mii.mii_media_status;
1533 1.1 haya ifmr->ifm_active = sc->mii.mii_media_active;
1534 1.1 haya }
1535 1.1 haya
1536 1.50 jdolecek STATIC int
1537 1.71 christos rtk_ioctl(struct ifnet *ifp, u_long command, void *data)
1538 1.1 haya {
1539 1.63 tsutsui struct rtk_softc *sc = ifp->if_softc;
1540 1.63 tsutsui struct ifreq *ifr = (struct ifreq *)data;
1541 1.63 tsutsui int s, error;
1542 1.1 haya
1543 1.9 thorpej s = splnet();
1544 1.1 haya
1545 1.12 drochner switch (command) {
1546 1.1 haya case SIOCGIFMEDIA:
1547 1.1 haya case SIOCSIFMEDIA:
1548 1.1 haya error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
1549 1.1 haya break;
1550 1.15 thorpej
1551 1.1 haya default:
1552 1.15 thorpej error = ether_ioctl(ifp, command, data);
1553 1.15 thorpej if (error == ENETRESET) {
1554 1.47 thorpej if (ifp->if_flags & IFF_RUNNING) {
1555 1.15 thorpej /*
1556 1.15 thorpej * Multicast list has changed. Set the
1557 1.15 thorpej * hardware filter accordingly.
1558 1.15 thorpej */
1559 1.15 thorpej rtk_setmulti(sc);
1560 1.15 thorpej }
1561 1.15 thorpej error = 0;
1562 1.15 thorpej }
1563 1.1 haya break;
1564 1.1 haya }
1565 1.1 haya
1566 1.12 drochner splx(s);
1567 1.1 haya
1568 1.63 tsutsui return error;
1569 1.1 haya }
1570 1.1 haya
1571 1.50 jdolecek STATIC void
1572 1.62 tsutsui rtk_watchdog(struct ifnet *ifp)
1573 1.1 haya {
1574 1.63 tsutsui struct rtk_softc *sc;
1575 1.1 haya
1576 1.1 haya sc = ifp->if_softc;
1577 1.1 haya
1578 1.1 haya printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
1579 1.1 haya ifp->if_oerrors++;
1580 1.8 thorpej rtk_txeof(sc);
1581 1.8 thorpej rtk_rxeof(sc);
1582 1.15 thorpej rtk_init(ifp);
1583 1.1 haya }
1584 1.1 haya
1585 1.1 haya /*
1586 1.1 haya * Stop the adapter and free any mbufs allocated to the
1587 1.1 haya * RX and TX lists.
1588 1.1 haya */
1589 1.50 jdolecek STATIC void
1590 1.62 tsutsui rtk_stop(struct ifnet *ifp, int disable)
1591 1.1 haya {
1592 1.15 thorpej struct rtk_softc *sc = ifp->if_softc;
1593 1.31 thorpej struct rtk_tx_desc *txd;
1594 1.1 haya
1595 1.8 thorpej callout_stop(&sc->rtk_tick_ch);
1596 1.1 haya
1597 1.1 haya mii_down(&sc->mii);
1598 1.1 haya
1599 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1600 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1601 1.1 haya
1602 1.1 haya /*
1603 1.1 haya * Free the TX list buffers.
1604 1.1 haya */
1605 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1606 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1607 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1608 1.31 thorpej m_freem(txd->txd_mbuf);
1609 1.31 thorpej txd->txd_mbuf = NULL;
1610 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
1611 1.1 haya }
1612 1.1 haya
1613 1.15 thorpej if (disable)
1614 1.15 thorpej rtk_disable(sc);
1615 1.15 thorpej
1616 1.1 haya ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1617 1.15 thorpej ifp->if_timer = 0;
1618 1.1 haya }
1619 1.1 haya
1620 1.1 haya /*
1621 1.1 haya * Stop all chip I/O so that the kernel's probe routines don't
1622 1.1 haya * get confused by errant DMAs when rebooting.
1623 1.1 haya */
1624 1.50 jdolecek STATIC void
1625 1.63 tsutsui rtk_shutdown(void *arg)
1626 1.1 haya {
1627 1.63 tsutsui struct rtk_softc *sc = (struct rtk_softc *)arg;
1628 1.1 haya
1629 1.15 thorpej rtk_stop(&sc->ethercom.ec_if, 0);
1630 1.1 haya }
1631 1.1 haya
1632 1.1 haya STATIC void
1633 1.62 tsutsui rtk_tick(void *arg)
1634 1.1 haya {
1635 1.8 thorpej struct rtk_softc *sc = arg;
1636 1.63 tsutsui int s;
1637 1.1 haya
1638 1.63 tsutsui s = splnet();
1639 1.1 haya mii_tick(&sc->mii);
1640 1.1 haya splx(s);
1641 1.1 haya
1642 1.8 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1643 1.1 haya }
1644