rtl81x9.c revision 1.84 1 1.84 tsutsui /* $NetBSD: rtl81x9.c,v 1.84 2009/04/26 02:25:57 tsutsui Exp $ */
2 1.1 haya
3 1.1 haya /*
4 1.1 haya * Copyright (c) 1997, 1998
5 1.1 haya * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by Bill Paul.
18 1.1 haya * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 haya * may be used to endorse or promote products derived from this software
20 1.1 haya * without specific prior written permission.
21 1.1 haya *
22 1.1 haya * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 haya * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 haya * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 haya * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 haya * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 haya * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 haya * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 haya * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 haya * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 haya * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 haya * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 haya *
34 1.1 haya * FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
35 1.1 haya */
36 1.1 haya
37 1.1 haya /*
38 1.1 haya * RealTek 8129/8139 PCI NIC driver
39 1.1 haya *
40 1.1 haya * Supports several extremely cheap PCI 10/100 adapters based on
41 1.1 haya * the RealTek chipset. Datasheets can be obtained from
42 1.1 haya * www.realtek.com.tw.
43 1.1 haya *
44 1.1 haya * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
45 1.1 haya * Electrical Engineering Department
46 1.1 haya * Columbia University, New York City
47 1.1 haya */
48 1.1 haya
49 1.1 haya /*
50 1.1 haya * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
51 1.1 haya * probably the worst PCI ethernet controller ever made, with the possible
52 1.1 haya * exception of the FEAST chip made by SMC. The 8139 supports bus-master
53 1.1 haya * DMA, but it has a terrible interface that nullifies any performance
54 1.1 haya * gains that bus-master DMA usually offers.
55 1.1 haya *
56 1.1 haya * For transmission, the chip offers a series of four TX descriptor
57 1.1 haya * registers. Each transmit frame must be in a contiguous buffer, aligned
58 1.1 haya * on a longword (32-bit) boundary. This means we almost always have to
59 1.1 haya * do mbuf copies in order to transmit a frame, except in the unlikely
60 1.1 haya * case where a) the packet fits into a single mbuf, and b) the packet
61 1.1 haya * is 32-bit aligned within the mbuf's data area. The presence of only
62 1.1 haya * four descriptor registers means that we can never have more than four
63 1.1 haya * packets queued for transmission at any one time.
64 1.1 haya *
65 1.1 haya * Reception is not much better. The driver has to allocate a single large
66 1.1 haya * buffer area (up to 64K in size) into which the chip will DMA received
67 1.1 haya * frames. Because we don't know where within this region received packets
68 1.1 haya * will begin or end, we have no choice but to copy data from the buffer
69 1.1 haya * area into mbufs in order to pass the packets up to the higher protocol
70 1.1 haya * levels.
71 1.1 haya *
72 1.1 haya * It's impossible given this rotten design to really achieve decent
73 1.45 tsutsui * performance at 100Mbps, unless you happen to have a 400MHz PII or
74 1.1 haya * some equally overmuscled CPU to drive it.
75 1.1 haya *
76 1.1 haya * On the bright side, the 8139 does have a built-in PHY, although
77 1.1 haya * rather than using an MDIO serial interface like most other NICs, the
78 1.1 haya * PHY registers are directly accessible through the 8139's register
79 1.1 haya * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
80 1.1 haya * filter.
81 1.1 haya *
82 1.1 haya * The 8129 chip is an older version of the 8139 that uses an external PHY
83 1.1 haya * chip. The 8129 has a serial MDIO interface for accessing the MII where
84 1.1 haya * the 8139 lets you directly access the on-board PHY registers. We need
85 1.1 haya * to select which interface to use depending on the chip type.
86 1.1 haya */
87 1.40 lukem
88 1.40 lukem #include <sys/cdefs.h>
89 1.84 tsutsui __KERNEL_RCSID(0, "$NetBSD: rtl81x9.c,v 1.84 2009/04/26 02:25:57 tsutsui Exp $");
90 1.1 haya
91 1.1 haya #include "bpfilter.h"
92 1.1 haya #include "rnd.h"
93 1.1 haya
94 1.1 haya #include <sys/param.h>
95 1.1 haya #include <sys/systm.h>
96 1.1 haya #include <sys/callout.h>
97 1.1 haya #include <sys/device.h>
98 1.1 haya #include <sys/sockio.h>
99 1.1 haya #include <sys/mbuf.h>
100 1.1 haya #include <sys/malloc.h>
101 1.1 haya #include <sys/kernel.h>
102 1.1 haya #include <sys/socket.h>
103 1.1 haya
104 1.17 thorpej #include <uvm/uvm_extern.h>
105 1.17 thorpej
106 1.1 haya #include <net/if.h>
107 1.1 haya #include <net/if_arp.h>
108 1.1 haya #include <net/if_ether.h>
109 1.1 haya #include <net/if_dl.h>
110 1.1 haya #include <net/if_media.h>
111 1.1 haya
112 1.1 haya #if NBPFILTER > 0
113 1.1 haya #include <net/bpf.h>
114 1.1 haya #endif
115 1.1 haya #if NRND > 0
116 1.1 haya #include <sys/rnd.h>
117 1.1 haya #endif
118 1.1 haya
119 1.77 ad #include <sys/bus.h>
120 1.3 tsutsui #include <machine/endian.h>
121 1.1 haya
122 1.1 haya #include <dev/mii/mii.h>
123 1.1 haya #include <dev/mii/miivar.h>
124 1.1 haya
125 1.1 haya #include <dev/ic/rtl81x9reg.h>
126 1.4 tsutsui #include <dev/ic/rtl81x9var.h>
127 1.1 haya
128 1.23 tsutsui #if defined(DEBUG)
129 1.1 haya #define STATIC
130 1.1 haya #else
131 1.1 haya #define STATIC static
132 1.1 haya #endif
133 1.1 haya
134 1.61 tsutsui STATIC void rtk_reset(struct rtk_softc *);
135 1.61 tsutsui STATIC void rtk_rxeof(struct rtk_softc *);
136 1.61 tsutsui STATIC void rtk_txeof(struct rtk_softc *);
137 1.61 tsutsui STATIC void rtk_start(struct ifnet *);
138 1.71 christos STATIC int rtk_ioctl(struct ifnet *, u_long, void *);
139 1.61 tsutsui STATIC int rtk_init(struct ifnet *);
140 1.61 tsutsui STATIC void rtk_stop(struct ifnet *, int);
141 1.49 perry
142 1.49 perry STATIC void rtk_watchdog(struct ifnet *);
143 1.49 perry
144 1.49 perry STATIC void rtk_eeprom_putbyte(struct rtk_softc *, int, int);
145 1.49 perry STATIC void rtk_mii_sync(struct rtk_softc *);
146 1.63 tsutsui STATIC void rtk_mii_send(struct rtk_softc *, uint32_t, int);
147 1.49 perry STATIC int rtk_mii_readreg(struct rtk_softc *, struct rtk_mii_frame *);
148 1.49 perry STATIC int rtk_mii_writereg(struct rtk_softc *, struct rtk_mii_frame *);
149 1.49 perry
150 1.78 uwe STATIC int rtk_phy_readreg(device_t, int, int);
151 1.78 uwe STATIC void rtk_phy_writereg(device_t, int, int, int);
152 1.78 uwe STATIC void rtk_phy_statchg(device_t);
153 1.61 tsutsui STATIC void rtk_tick(void *);
154 1.49 perry
155 1.61 tsutsui STATIC int rtk_enable(struct rtk_softc *);
156 1.61 tsutsui STATIC void rtk_disable(struct rtk_softc *);
157 1.10 tsutsui
158 1.73 joerg STATIC void rtk_list_tx_init(struct rtk_softc *);
159 1.1 haya
160 1.1 haya #define EE_SET(x) \
161 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
162 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) | (x))
163 1.1 haya
164 1.1 haya #define EE_CLR(x) \
165 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
166 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) & ~(x))
167 1.1 haya
168 1.67 tsutsui #define EE_DELAY() DELAY(100)
169 1.67 tsutsui
170 1.44 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
171 1.44 bouyer
172 1.1 haya /*
173 1.1 haya * Send a read command and address to the EEPROM, check for ACK.
174 1.1 haya */
175 1.50 jdolecek STATIC void
176 1.62 tsutsui rtk_eeprom_putbyte(struct rtk_softc *sc, int addr, int addr_len)
177 1.1 haya {
178 1.63 tsutsui int d, i;
179 1.1 haya
180 1.10 tsutsui d = (RTK_EECMD_READ << addr_len) | addr;
181 1.1 haya
182 1.1 haya /*
183 1.1 haya * Feed in each bit and stobe the clock.
184 1.1 haya */
185 1.23 tsutsui for (i = RTK_EECMD_LEN + addr_len; i > 0; i--) {
186 1.23 tsutsui if (d & (1 << (i - 1))) {
187 1.10 tsutsui EE_SET(RTK_EE_DATAIN);
188 1.1 haya } else {
189 1.10 tsutsui EE_CLR(RTK_EE_DATAIN);
190 1.1 haya }
191 1.67 tsutsui EE_DELAY();
192 1.10 tsutsui EE_SET(RTK_EE_CLK);
193 1.67 tsutsui EE_DELAY();
194 1.10 tsutsui EE_CLR(RTK_EE_CLK);
195 1.67 tsutsui EE_DELAY();
196 1.1 haya }
197 1.1 haya }
198 1.1 haya
199 1.1 haya /*
200 1.1 haya * Read a word of data stored in the EEPROM at address 'addr.'
201 1.1 haya */
202 1.63 tsutsui uint16_t
203 1.62 tsutsui rtk_read_eeprom(struct rtk_softc *sc, int addr, int addr_len)
204 1.1 haya {
205 1.63 tsutsui uint16_t word;
206 1.63 tsutsui int i;
207 1.1 haya
208 1.1 haya /* Enter EEPROM access mode. */
209 1.67 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM);
210 1.67 tsutsui EE_DELAY();
211 1.67 tsutsui EE_SET(RTK_EE_SEL);
212 1.1 haya
213 1.1 haya /*
214 1.1 haya * Send address of word we want to read.
215 1.1 haya */
216 1.8 thorpej rtk_eeprom_putbyte(sc, addr, addr_len);
217 1.1 haya
218 1.1 haya /*
219 1.1 haya * Start reading bits from EEPROM.
220 1.1 haya */
221 1.63 tsutsui word = 0;
222 1.23 tsutsui for (i = 16; i > 0; i--) {
223 1.10 tsutsui EE_SET(RTK_EE_CLK);
224 1.67 tsutsui EE_DELAY();
225 1.10 tsutsui if (CSR_READ_1(sc, RTK_EECMD) & RTK_EE_DATAOUT)
226 1.23 tsutsui word |= 1 << (i - 1);
227 1.10 tsutsui EE_CLR(RTK_EE_CLK);
228 1.67 tsutsui EE_DELAY();
229 1.1 haya }
230 1.1 haya
231 1.1 haya /* Turn off EEPROM access mode. */
232 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
233 1.1 haya
234 1.63 tsutsui return word;
235 1.1 haya }
236 1.1 haya
237 1.1 haya /*
238 1.1 haya * MII access routines are provided for the 8129, which
239 1.1 haya * doesn't have a built-in PHY. For the 8139, we fake things
240 1.8 thorpej * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
241 1.1 haya * direct access PHY registers.
242 1.1 haya */
243 1.1 haya #define MII_SET(x) \
244 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
245 1.10 tsutsui CSR_READ_1(sc, RTK_MII) | (x))
246 1.1 haya
247 1.1 haya #define MII_CLR(x) \
248 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
249 1.10 tsutsui CSR_READ_1(sc, RTK_MII) & ~(x))
250 1.1 haya
251 1.1 haya /*
252 1.1 haya * Sync the PHYs by setting data bit and strobing the clock 32 times.
253 1.1 haya */
254 1.50 jdolecek STATIC void
255 1.62 tsutsui rtk_mii_sync(struct rtk_softc *sc)
256 1.1 haya {
257 1.63 tsutsui int i;
258 1.1 haya
259 1.10 tsutsui MII_SET(RTK_MII_DIR|RTK_MII_DATAOUT);
260 1.1 haya
261 1.1 haya for (i = 0; i < 32; i++) {
262 1.10 tsutsui MII_SET(RTK_MII_CLK);
263 1.1 haya DELAY(1);
264 1.10 tsutsui MII_CLR(RTK_MII_CLK);
265 1.1 haya DELAY(1);
266 1.1 haya }
267 1.1 haya }
268 1.1 haya
269 1.1 haya /*
270 1.1 haya * Clock a series of bits through the MII.
271 1.1 haya */
272 1.50 jdolecek STATIC void
273 1.63 tsutsui rtk_mii_send(struct rtk_softc *sc, uint32_t bits, int cnt)
274 1.1 haya {
275 1.63 tsutsui int i;
276 1.1 haya
277 1.10 tsutsui MII_CLR(RTK_MII_CLK);
278 1.1 haya
279 1.23 tsutsui for (i = cnt; i > 0; i--) {
280 1.61 tsutsui if (bits & (1 << (i - 1))) {
281 1.10 tsutsui MII_SET(RTK_MII_DATAOUT);
282 1.61 tsutsui } else {
283 1.10 tsutsui MII_CLR(RTK_MII_DATAOUT);
284 1.61 tsutsui }
285 1.1 haya DELAY(1);
286 1.10 tsutsui MII_CLR(RTK_MII_CLK);
287 1.1 haya DELAY(1);
288 1.10 tsutsui MII_SET(RTK_MII_CLK);
289 1.1 haya }
290 1.1 haya }
291 1.1 haya
292 1.1 haya /*
293 1.1 haya * Read an PHY register through the MII.
294 1.1 haya */
295 1.50 jdolecek STATIC int
296 1.62 tsutsui rtk_mii_readreg(struct rtk_softc *sc, struct rtk_mii_frame *frame)
297 1.1 haya {
298 1.63 tsutsui int i, ack, s;
299 1.1 haya
300 1.9 thorpej s = splnet();
301 1.1 haya
302 1.1 haya /*
303 1.1 haya * Set up frame for RX.
304 1.1 haya */
305 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
306 1.10 tsutsui frame->mii_opcode = RTK_MII_READOP;
307 1.1 haya frame->mii_turnaround = 0;
308 1.1 haya frame->mii_data = 0;
309 1.23 tsutsui
310 1.10 tsutsui CSR_WRITE_2(sc, RTK_MII, 0);
311 1.1 haya
312 1.1 haya /*
313 1.61 tsutsui * Turn on data xmit.
314 1.1 haya */
315 1.10 tsutsui MII_SET(RTK_MII_DIR);
316 1.1 haya
317 1.8 thorpej rtk_mii_sync(sc);
318 1.1 haya
319 1.1 haya /*
320 1.1 haya * Send command/address info.
321 1.1 haya */
322 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
323 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
324 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
325 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
326 1.1 haya
327 1.1 haya /* Idle bit */
328 1.10 tsutsui MII_CLR((RTK_MII_CLK|RTK_MII_DATAOUT));
329 1.1 haya DELAY(1);
330 1.10 tsutsui MII_SET(RTK_MII_CLK);
331 1.1 haya DELAY(1);
332 1.1 haya
333 1.1 haya /* Turn off xmit. */
334 1.10 tsutsui MII_CLR(RTK_MII_DIR);
335 1.1 haya
336 1.1 haya /* Check for ack */
337 1.10 tsutsui MII_CLR(RTK_MII_CLK);
338 1.1 haya DELAY(1);
339 1.56 tsutsui ack = CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN;
340 1.10 tsutsui MII_SET(RTK_MII_CLK);
341 1.1 haya DELAY(1);
342 1.1 haya
343 1.1 haya /*
344 1.1 haya * Now try reading data bits. If the ack failed, we still
345 1.1 haya * need to clock through 16 cycles to keep the PHY(s) in sync.
346 1.1 haya */
347 1.1 haya if (ack) {
348 1.23 tsutsui for (i = 0; i < 16; i++) {
349 1.10 tsutsui MII_CLR(RTK_MII_CLK);
350 1.1 haya DELAY(1);
351 1.10 tsutsui MII_SET(RTK_MII_CLK);
352 1.1 haya DELAY(1);
353 1.1 haya }
354 1.1 haya goto fail;
355 1.1 haya }
356 1.1 haya
357 1.23 tsutsui for (i = 16; i > 0; i--) {
358 1.10 tsutsui MII_CLR(RTK_MII_CLK);
359 1.1 haya DELAY(1);
360 1.1 haya if (!ack) {
361 1.10 tsutsui if (CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN)
362 1.23 tsutsui frame->mii_data |= 1 << (i - 1);
363 1.1 haya DELAY(1);
364 1.1 haya }
365 1.10 tsutsui MII_SET(RTK_MII_CLK);
366 1.1 haya DELAY(1);
367 1.1 haya }
368 1.1 haya
369 1.23 tsutsui fail:
370 1.10 tsutsui MII_CLR(RTK_MII_CLK);
371 1.1 haya DELAY(1);
372 1.10 tsutsui MII_SET(RTK_MII_CLK);
373 1.1 haya DELAY(1);
374 1.1 haya
375 1.1 haya splx(s);
376 1.1 haya
377 1.1 haya if (ack)
378 1.63 tsutsui return 1;
379 1.63 tsutsui return 0;
380 1.1 haya }
381 1.1 haya
382 1.1 haya /*
383 1.1 haya * Write to a PHY register through the MII.
384 1.1 haya */
385 1.50 jdolecek STATIC int
386 1.62 tsutsui rtk_mii_writereg(struct rtk_softc *sc, struct rtk_mii_frame *frame)
387 1.1 haya {
388 1.63 tsutsui int s;
389 1.1 haya
390 1.9 thorpej s = splnet();
391 1.1 haya /*
392 1.1 haya * Set up frame for TX.
393 1.1 haya */
394 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
395 1.10 tsutsui frame->mii_opcode = RTK_MII_WRITEOP;
396 1.10 tsutsui frame->mii_turnaround = RTK_MII_TURNAROUND;
397 1.51 perry
398 1.1 haya /*
399 1.61 tsutsui * Turn on data output.
400 1.1 haya */
401 1.10 tsutsui MII_SET(RTK_MII_DIR);
402 1.1 haya
403 1.8 thorpej rtk_mii_sync(sc);
404 1.1 haya
405 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
406 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
407 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
408 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
409 1.8 thorpej rtk_mii_send(sc, frame->mii_turnaround, 2);
410 1.8 thorpej rtk_mii_send(sc, frame->mii_data, 16);
411 1.1 haya
412 1.1 haya /* Idle bit. */
413 1.10 tsutsui MII_SET(RTK_MII_CLK);
414 1.1 haya DELAY(1);
415 1.10 tsutsui MII_CLR(RTK_MII_CLK);
416 1.1 haya DELAY(1);
417 1.1 haya
418 1.1 haya /*
419 1.1 haya * Turn off xmit.
420 1.1 haya */
421 1.10 tsutsui MII_CLR(RTK_MII_DIR);
422 1.1 haya
423 1.1 haya splx(s);
424 1.1 haya
425 1.63 tsutsui return 0;
426 1.1 haya }
427 1.1 haya
428 1.50 jdolecek STATIC int
429 1.78 uwe rtk_phy_readreg(device_t self, int phy, int reg)
430 1.1 haya {
431 1.78 uwe struct rtk_softc *sc = device_private(self);
432 1.63 tsutsui struct rtk_mii_frame frame;
433 1.63 tsutsui int rval;
434 1.63 tsutsui int rtk8139_reg;
435 1.1 haya
436 1.72 tsutsui if ((sc->sc_quirk & RTKQ_8129) == 0) {
437 1.1 haya if (phy != 7)
438 1.63 tsutsui return 0;
439 1.1 haya
440 1.63 tsutsui switch (reg) {
441 1.1 haya case MII_BMCR:
442 1.10 tsutsui rtk8139_reg = RTK_BMCR;
443 1.1 haya break;
444 1.1 haya case MII_BMSR:
445 1.10 tsutsui rtk8139_reg = RTK_BMSR;
446 1.1 haya break;
447 1.1 haya case MII_ANAR:
448 1.10 tsutsui rtk8139_reg = RTK_ANAR;
449 1.1 haya break;
450 1.12 drochner case MII_ANER:
451 1.12 drochner rtk8139_reg = RTK_ANER;
452 1.12 drochner break;
453 1.1 haya case MII_ANLPAR:
454 1.10 tsutsui rtk8139_reg = RTK_LPAR;
455 1.1 haya break;
456 1.1 haya default:
457 1.1 haya #if 0
458 1.78 uwe printf("%s: bad phy register\n", device_xname(self));
459 1.1 haya #endif
460 1.63 tsutsui return 0;
461 1.1 haya }
462 1.10 tsutsui rval = CSR_READ_2(sc, rtk8139_reg);
463 1.63 tsutsui return rval;
464 1.1 haya }
465 1.1 haya
466 1.84 tsutsui memset(&frame, 0, sizeof(frame));
467 1.1 haya
468 1.1 haya frame.mii_phyaddr = phy;
469 1.1 haya frame.mii_regaddr = reg;
470 1.8 thorpej rtk_mii_readreg(sc, &frame);
471 1.1 haya
472 1.63 tsutsui return frame.mii_data;
473 1.1 haya }
474 1.1 haya
475 1.78 uwe STATIC void
476 1.78 uwe rtk_phy_writereg(device_t self, int phy, int reg, int data)
477 1.1 haya {
478 1.78 uwe struct rtk_softc *sc = device_private(self);
479 1.63 tsutsui struct rtk_mii_frame frame;
480 1.63 tsutsui int rtk8139_reg;
481 1.1 haya
482 1.72 tsutsui if ((sc->sc_quirk & RTKQ_8129) == 0) {
483 1.1 haya if (phy != 7)
484 1.1 haya return;
485 1.1 haya
486 1.63 tsutsui switch (reg) {
487 1.1 haya case MII_BMCR:
488 1.10 tsutsui rtk8139_reg = RTK_BMCR;
489 1.1 haya break;
490 1.1 haya case MII_BMSR:
491 1.10 tsutsui rtk8139_reg = RTK_BMSR;
492 1.1 haya break;
493 1.1 haya case MII_ANAR:
494 1.10 tsutsui rtk8139_reg = RTK_ANAR;
495 1.1 haya break;
496 1.12 drochner case MII_ANER:
497 1.12 drochner rtk8139_reg = RTK_ANER;
498 1.12 drochner break;
499 1.1 haya case MII_ANLPAR:
500 1.10 tsutsui rtk8139_reg = RTK_LPAR;
501 1.1 haya break;
502 1.1 haya default:
503 1.1 haya #if 0
504 1.78 uwe printf("%s: bad phy register\n", device_xname(self));
505 1.1 haya #endif
506 1.1 haya return;
507 1.1 haya }
508 1.10 tsutsui CSR_WRITE_2(sc, rtk8139_reg, data);
509 1.1 haya return;
510 1.1 haya }
511 1.1 haya
512 1.84 tsutsui memset(&frame, 0, sizeof(frame));
513 1.1 haya
514 1.1 haya frame.mii_phyaddr = phy;
515 1.1 haya frame.mii_regaddr = reg;
516 1.1 haya frame.mii_data = data;
517 1.1 haya
518 1.8 thorpej rtk_mii_writereg(sc, &frame);
519 1.1 haya }
520 1.1 haya
521 1.1 haya STATIC void
522 1.78 uwe rtk_phy_statchg(device_t v)
523 1.1 haya {
524 1.1 haya
525 1.1 haya /* Nothing to do. */
526 1.1 haya }
527 1.1 haya
528 1.8 thorpej #define rtk_calchash(addr) \
529 1.7 thorpej (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
530 1.1 haya
531 1.1 haya /*
532 1.1 haya * Program the 64-bit multicast hash filter.
533 1.1 haya */
534 1.50 jdolecek void
535 1.62 tsutsui rtk_setmulti(struct rtk_softc *sc)
536 1.1 haya {
537 1.63 tsutsui struct ifnet *ifp;
538 1.63 tsutsui uint32_t hashes[2] = { 0, 0 };
539 1.72 tsutsui uint32_t rxfilt;
540 1.1 haya struct ether_multi *enm;
541 1.1 haya struct ether_multistep step;
542 1.63 tsutsui int h, mcnt;
543 1.1 haya
544 1.1 haya ifp = &sc->ethercom.ec_if;
545 1.1 haya
546 1.10 tsutsui rxfilt = CSR_READ_4(sc, RTK_RXCFG);
547 1.1 haya
548 1.28 enami if (ifp->if_flags & IFF_PROMISC) {
549 1.63 tsutsui allmulti:
550 1.28 enami ifp->if_flags |= IFF_ALLMULTI;
551 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
552 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
553 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0xFFFFFFFF);
554 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0xFFFFFFFF);
555 1.1 haya return;
556 1.1 haya }
557 1.1 haya
558 1.1 haya /* first, zot all the existing hash bits */
559 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0);
560 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0);
561 1.1 haya
562 1.1 haya /* now program new ones */
563 1.1 haya ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
564 1.63 tsutsui mcnt = 0;
565 1.1 haya while (enm != NULL) {
566 1.4 tsutsui if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
567 1.4 tsutsui ETHER_ADDR_LEN) != 0)
568 1.28 enami goto allmulti;
569 1.4 tsutsui
570 1.8 thorpej h = rtk_calchash(enm->enm_addrlo);
571 1.1 haya if (h < 32)
572 1.1 haya hashes[0] |= (1 << h);
573 1.1 haya else
574 1.1 haya hashes[1] |= (1 << (h - 32));
575 1.1 haya mcnt++;
576 1.1 haya ETHER_NEXT_MULTI(step, enm);
577 1.1 haya }
578 1.28 enami
579 1.28 enami ifp->if_flags &= ~IFF_ALLMULTI;
580 1.1 haya
581 1.1 haya if (mcnt)
582 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
583 1.1 haya else
584 1.10 tsutsui rxfilt &= ~RTK_RXCFG_RX_MULTI;
585 1.1 haya
586 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
587 1.69 tsutsui
588 1.69 tsutsui /*
589 1.69 tsutsui * For some unfathomable reason, RealTek decided to reverse
590 1.69 tsutsui * the order of the multicast hash registers in the PCI Express
591 1.69 tsutsui * parts. This means we have to write the hash pattern in reverse
592 1.69 tsutsui * order for those devices.
593 1.69 tsutsui */
594 1.72 tsutsui if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
595 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR0, bswap32(hashes[1]));
596 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR4, bswap32(hashes[0]));
597 1.69 tsutsui } else {
598 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR0, hashes[0]);
599 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR4, hashes[1]);
600 1.69 tsutsui }
601 1.1 haya }
602 1.1 haya
603 1.50 jdolecek void
604 1.62 tsutsui rtk_reset(struct rtk_softc *sc)
605 1.1 haya {
606 1.63 tsutsui int i;
607 1.1 haya
608 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
609 1.1 haya
610 1.10 tsutsui for (i = 0; i < RTK_TIMEOUT; i++) {
611 1.1 haya DELAY(10);
612 1.23 tsutsui if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
613 1.1 haya break;
614 1.1 haya }
615 1.10 tsutsui if (i == RTK_TIMEOUT)
616 1.82 tsutsui printf("%s: reset never completed!\n",
617 1.82 tsutsui device_xname(sc->sc_dev));
618 1.1 haya }
619 1.1 haya
620 1.1 haya /*
621 1.1 haya * Attach the interface. Allocate softc structures, do ifmedia
622 1.1 haya * setup and ethernet/BPF attach.
623 1.1 haya */
624 1.1 haya void
625 1.62 tsutsui rtk_attach(struct rtk_softc *sc)
626 1.1 haya {
627 1.82 tsutsui device_t self = sc->sc_dev;
628 1.1 haya struct ifnet *ifp;
629 1.31 thorpej struct rtk_tx_desc *txd;
630 1.63 tsutsui uint16_t val;
631 1.63 tsutsui uint8_t eaddr[ETHER_ADDR_LEN];
632 1.10 tsutsui int error;
633 1.23 tsutsui int i, addr_len;
634 1.1 haya
635 1.75 ad callout_init(&sc->rtk_tick_ch, 0);
636 1.1 haya
637 1.6 tsutsui /*
638 1.6 tsutsui * Check EEPROM type 9346 or 9356.
639 1.6 tsutsui */
640 1.10 tsutsui if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
641 1.10 tsutsui addr_len = RTK_EEADDR_LEN1;
642 1.6 tsutsui else
643 1.10 tsutsui addr_len = RTK_EEADDR_LEN0;
644 1.6 tsutsui
645 1.6 tsutsui /*
646 1.6 tsutsui * Get station address.
647 1.6 tsutsui */
648 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR0, addr_len);
649 1.6 tsutsui eaddr[0] = val & 0xff;
650 1.6 tsutsui eaddr[1] = val >> 8;
651 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR1, addr_len);
652 1.6 tsutsui eaddr[2] = val & 0xff;
653 1.6 tsutsui eaddr[3] = val >> 8;
654 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR2, addr_len);
655 1.6 tsutsui eaddr[4] = val & 0xff;
656 1.6 tsutsui eaddr[5] = val >> 8;
657 1.6 tsutsui
658 1.1 haya if ((error = bus_dmamem_alloc(sc->sc_dmat,
659 1.23 tsutsui RTK_RXBUFLEN + 16, PAGE_SIZE, 0, &sc->sc_dmaseg, 1, &sc->sc_dmanseg,
660 1.1 haya BUS_DMA_NOWAIT)) != 0) {
661 1.78 uwe aprint_error_dev(self,
662 1.82 tsutsui "can't allocate recv buffer, error = %d\n", error);
663 1.10 tsutsui goto fail_0;
664 1.1 haya }
665 1.1 haya
666 1.10 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg,
667 1.71 christos RTK_RXBUFLEN + 16, (void **)&sc->rtk_rx_buf,
668 1.1 haya BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
669 1.78 uwe aprint_error_dev(self,
670 1.82 tsutsui "can't map recv buffer, error = %d\n", error);
671 1.10 tsutsui goto fail_1;
672 1.1 haya }
673 1.1 haya
674 1.1 haya if ((error = bus_dmamap_create(sc->sc_dmat,
675 1.23 tsutsui RTK_RXBUFLEN + 16, 1, RTK_RXBUFLEN + 16, 0, BUS_DMA_NOWAIT,
676 1.1 haya &sc->recv_dmamap)) != 0) {
677 1.78 uwe aprint_error_dev(self,
678 1.82 tsutsui "can't create recv buffer DMA map, error = %d\n", error);
679 1.10 tsutsui goto fail_2;
680 1.1 haya }
681 1.1 haya
682 1.1 haya if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
683 1.30 thorpej sc->rtk_rx_buf, RTK_RXBUFLEN + 16,
684 1.35 thorpej NULL, BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
685 1.78 uwe aprint_error_dev(self,
686 1.82 tsutsui "can't load recv buffer DMA map, error = %d\n", error);
687 1.10 tsutsui goto fail_3;
688 1.1 haya }
689 1.1 haya
690 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
691 1.31 thorpej txd = &sc->rtk_tx_descs[i];
692 1.4 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat,
693 1.6 tsutsui MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
694 1.31 thorpej &txd->txd_dmamap)) != 0) {
695 1.78 uwe aprint_error_dev(self,
696 1.82 tsutsui "can't create snd buffer DMA map, error = %d\n",
697 1.82 tsutsui error);
698 1.10 tsutsui goto fail_4;
699 1.5 tsutsui }
700 1.31 thorpej txd->txd_txaddr = RTK_TXADDR0 + (i * 4);
701 1.31 thorpej txd->txd_txstat = RTK_TXSTAT0 + (i * 4);
702 1.31 thorpej }
703 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_free);
704 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_dirty);
705 1.31 thorpej
706 1.10 tsutsui /*
707 1.10 tsutsui * From this point forward, the attachment cannot fail. A failure
708 1.10 tsutsui * before this releases all resources thar may have been
709 1.10 tsutsui * allocated.
710 1.10 tsutsui */
711 1.10 tsutsui sc->sc_flags |= RTK_ATTACHED;
712 1.1 haya
713 1.6 tsutsui /* Reset the adapter. */
714 1.8 thorpej rtk_reset(sc);
715 1.6 tsutsui
716 1.78 uwe aprint_normal_dev(self, "Ethernet address %s\n", ether_sprintf(eaddr));
717 1.6 tsutsui
718 1.1 haya ifp = &sc->ethercom.ec_if;
719 1.1 haya ifp->if_softc = sc;
720 1.78 uwe strcpy(ifp->if_xname, device_xname(self));
721 1.1 haya ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
722 1.8 thorpej ifp->if_ioctl = rtk_ioctl;
723 1.8 thorpej ifp->if_start = rtk_start;
724 1.8 thorpej ifp->if_watchdog = rtk_watchdog;
725 1.15 thorpej ifp->if_init = rtk_init;
726 1.15 thorpej ifp->if_stop = rtk_stop;
727 1.25 thorpej IFQ_SET_READY(&ifp->if_snd);
728 1.1 haya
729 1.1 haya /*
730 1.1 haya * Do ifmedia setup.
731 1.1 haya */
732 1.1 haya sc->mii.mii_ifp = ifp;
733 1.8 thorpej sc->mii.mii_readreg = rtk_phy_readreg;
734 1.8 thorpej sc->mii.mii_writereg = rtk_phy_writereg;
735 1.8 thorpej sc->mii.mii_statchg = rtk_phy_statchg;
736 1.81 dyoung sc->ethercom.ec_mii = &sc->mii;
737 1.81 dyoung ifmedia_init(&sc->mii.mii_media, IFM_IMASK, ether_mediachange,
738 1.81 dyoung ether_mediastatus);
739 1.78 uwe mii_attach(self, &sc->mii, 0xffffffff,
740 1.23 tsutsui MII_PHY_ANY, MII_OFFSET_ANY, 0);
741 1.1 haya
742 1.1 haya /* Choose a default media. */
743 1.1 haya if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
744 1.10 tsutsui ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
745 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
746 1.1 haya } else {
747 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
748 1.1 haya }
749 1.1 haya
750 1.1 haya /*
751 1.1 haya * Call MI attach routines.
752 1.1 haya */
753 1.1 haya if_attach(ifp);
754 1.1 haya ether_ifattach(ifp, eaddr);
755 1.1 haya
756 1.48 dan #if NRND > 0
757 1.78 uwe rnd_attach_source(&sc->rnd_source, device_xname(self),
758 1.48 dan RND_TYPE_NET, 0);
759 1.48 dan #endif
760 1.48 dan
761 1.10 tsutsui return;
762 1.23 tsutsui fail_4:
763 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
764 1.31 thorpej txd = &sc->rtk_tx_descs[i];
765 1.31 thorpej if (txd->txd_dmamap != NULL)
766 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
767 1.31 thorpej }
768 1.23 tsutsui fail_3:
769 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
770 1.23 tsutsui fail_2:
771 1.84 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->rtk_rx_buf,
772 1.23 tsutsui RTK_RXBUFLEN + 16);
773 1.23 tsutsui fail_1:
774 1.10 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
775 1.23 tsutsui fail_0:
776 1.1 haya return;
777 1.1 haya }
778 1.1 haya
779 1.1 haya /*
780 1.1 haya * Initialize the transmit descriptors.
781 1.1 haya */
782 1.73 joerg STATIC void
783 1.62 tsutsui rtk_list_tx_init(struct rtk_softc *sc)
784 1.1 haya {
785 1.31 thorpej struct rtk_tx_desc *txd;
786 1.31 thorpej int i;
787 1.31 thorpej
788 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL)
789 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
790 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL)
791 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
792 1.1 haya
793 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++) {
794 1.31 thorpej txd = &sc->rtk_tx_descs[i];
795 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
796 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
797 1.1 haya }
798 1.1 haya }
799 1.1 haya
800 1.1 haya /*
801 1.10 tsutsui * rtk_activate:
802 1.10 tsutsui * Handle device activation/deactivation requests.
803 1.10 tsutsui */
804 1.10 tsutsui int
805 1.78 uwe rtk_activate(device_t self, enum devact act)
806 1.10 tsutsui {
807 1.78 uwe struct rtk_softc *sc = device_private(self);
808 1.63 tsutsui int s, error;
809 1.23 tsutsui
810 1.63 tsutsui error = 0;
811 1.10 tsutsui s = splnet();
812 1.10 tsutsui switch (act) {
813 1.10 tsutsui case DVACT_ACTIVATE:
814 1.10 tsutsui error = EOPNOTSUPP;
815 1.10 tsutsui break;
816 1.10 tsutsui case DVACT_DEACTIVATE:
817 1.10 tsutsui mii_activate(&sc->mii, act, MII_PHY_ANY, MII_OFFSET_ANY);
818 1.10 tsutsui if_deactivate(&sc->ethercom.ec_if);
819 1.10 tsutsui break;
820 1.10 tsutsui }
821 1.10 tsutsui splx(s);
822 1.10 tsutsui
823 1.63 tsutsui return error;
824 1.10 tsutsui }
825 1.10 tsutsui
826 1.10 tsutsui /*
827 1.10 tsutsui * rtk_detach:
828 1.10 tsutsui * Detach a rtk interface.
829 1.10 tsutsui */
830 1.51 perry int
831 1.62 tsutsui rtk_detach(struct rtk_softc *sc)
832 1.10 tsutsui {
833 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
834 1.31 thorpej struct rtk_tx_desc *txd;
835 1.10 tsutsui int i;
836 1.10 tsutsui
837 1.10 tsutsui /*
838 1.39 wiz * Succeed now if there isn't any work to do.
839 1.10 tsutsui */
840 1.10 tsutsui if ((sc->sc_flags & RTK_ATTACHED) == 0)
841 1.63 tsutsui return 0;
842 1.23 tsutsui
843 1.10 tsutsui /* Unhook our tick handler. */
844 1.10 tsutsui callout_stop(&sc->rtk_tick_ch);
845 1.10 tsutsui
846 1.10 tsutsui /* Detach all PHYs. */
847 1.10 tsutsui mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
848 1.10 tsutsui
849 1.10 tsutsui /* Delete all remaining media. */
850 1.10 tsutsui ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
851 1.10 tsutsui
852 1.48 dan #if NRND > 0
853 1.48 dan rnd_detach_source(&sc->rnd_source);
854 1.48 dan #endif
855 1.48 dan
856 1.10 tsutsui ether_ifdetach(ifp);
857 1.10 tsutsui if_detach(ifp);
858 1.10 tsutsui
859 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
860 1.31 thorpej txd = &sc->rtk_tx_descs[i];
861 1.31 thorpej if (txd->txd_dmamap != NULL)
862 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
863 1.31 thorpej }
864 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
865 1.84 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->rtk_rx_buf,
866 1.23 tsutsui RTK_RXBUFLEN + 16);
867 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
868 1.10 tsutsui
869 1.63 tsutsui return 0;
870 1.10 tsutsui }
871 1.10 tsutsui
872 1.10 tsutsui /*
873 1.10 tsutsui * rtk_enable:
874 1.10 tsutsui * Enable the RTL81X9 chip.
875 1.10 tsutsui */
876 1.51 perry int
877 1.62 tsutsui rtk_enable(struct rtk_softc *sc)
878 1.10 tsutsui {
879 1.23 tsutsui
880 1.10 tsutsui if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
881 1.10 tsutsui if ((*sc->sc_enable)(sc) != 0) {
882 1.10 tsutsui printf("%s: device enable failed\n",
883 1.82 tsutsui device_xname(sc->sc_dev));
884 1.63 tsutsui return EIO;
885 1.10 tsutsui }
886 1.10 tsutsui sc->sc_flags |= RTK_ENABLED;
887 1.10 tsutsui }
888 1.63 tsutsui return 0;
889 1.10 tsutsui }
890 1.10 tsutsui
891 1.10 tsutsui /*
892 1.10 tsutsui * rtk_disable:
893 1.10 tsutsui * Disable the RTL81X9 chip.
894 1.10 tsutsui */
895 1.51 perry void
896 1.62 tsutsui rtk_disable(struct rtk_softc *sc)
897 1.10 tsutsui {
898 1.23 tsutsui
899 1.10 tsutsui if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
900 1.10 tsutsui (*sc->sc_disable)(sc);
901 1.10 tsutsui sc->sc_flags &= ~RTK_ENABLED;
902 1.10 tsutsui }
903 1.10 tsutsui }
904 1.10 tsutsui
905 1.10 tsutsui /*
906 1.1 haya * A frame has been uploaded: pass the resulting mbuf chain up to
907 1.1 haya * the higher level protocols.
908 1.1 haya *
909 1.22 tsutsui * You know there's something wrong with a PCI bus-master chip design.
910 1.1 haya *
911 1.1 haya * The receive operation is badly documented in the datasheet, so I'll
912 1.1 haya * attempt to document it here. The driver provides a buffer area and
913 1.1 haya * places its base address in the RX buffer start address register.
914 1.1 haya * The chip then begins copying frames into the RX buffer. Each frame
915 1.39 wiz * is preceded by a 32-bit RX status word which specifies the length
916 1.1 haya * of the frame and certain other status bits. Each frame (starting with
917 1.1 haya * the status word) is also 32-bit aligned. The frame length is in the
918 1.1 haya * first 16 bits of the status word; the lower 15 bits correspond with
919 1.1 haya * the 'rx status register' mentioned in the datasheet.
920 1.1 haya *
921 1.1 haya * Note: to make the Alpha happy, the frame payload needs to be aligned
922 1.22 tsutsui * on a 32-bit boundary. To achieve this, we copy the data to mbuf
923 1.22 tsutsui * shifted forward 2 bytes.
924 1.1 haya */
925 1.50 jdolecek STATIC void
926 1.62 tsutsui rtk_rxeof(struct rtk_softc *sc)
927 1.1 haya {
928 1.63 tsutsui struct mbuf *m;
929 1.63 tsutsui struct ifnet *ifp;
930 1.84 tsutsui uint8_t *rxbufpos, *dst;
931 1.63 tsutsui u_int total_len, wrap;
932 1.63 tsutsui uint32_t rxstat;
933 1.63 tsutsui uint16_t cur_rx, new_rx;
934 1.63 tsutsui uint16_t limit;
935 1.63 tsutsui uint16_t rx_bytes, max_bytes;
936 1.1 haya
937 1.1 haya ifp = &sc->ethercom.ec_if;
938 1.1 haya
939 1.10 tsutsui cur_rx = (CSR_READ_2(sc, RTK_CURRXADDR) + 16) % RTK_RXBUFLEN;
940 1.1 haya
941 1.1 haya /* Do not try to read past this point. */
942 1.10 tsutsui limit = CSR_READ_2(sc, RTK_CURRXBUF) % RTK_RXBUFLEN;
943 1.1 haya
944 1.1 haya if (limit < cur_rx)
945 1.10 tsutsui max_bytes = (RTK_RXBUFLEN - cur_rx) + limit;
946 1.1 haya else
947 1.1 haya max_bytes = limit - cur_rx;
948 1.63 tsutsui rx_bytes = 0;
949 1.1 haya
950 1.63 tsutsui while ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_EMPTY_RXBUF) == 0) {
951 1.84 tsutsui rxbufpos = sc->rtk_rx_buf + cur_rx;
952 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
953 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_POSTREAD);
954 1.63 tsutsui rxstat = le32toh(*(uint32_t *)rxbufpos);
955 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
956 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_PREREAD);
957 1.1 haya
958 1.1 haya /*
959 1.1 haya * Here's a totally undocumented fact for you. When the
960 1.1 haya * RealTek chip is in the process of copying a packet into
961 1.1 haya * RAM for you, the length will be 0xfff0. If you spot a
962 1.1 haya * packet header with this value, you need to stop. The
963 1.1 haya * datasheet makes absolutely no mention of this and
964 1.1 haya * RealTek should be shot for this.
965 1.1 haya */
966 1.22 tsutsui total_len = rxstat >> 16;
967 1.22 tsutsui if (total_len == RTK_RXSTAT_UNFINISHED)
968 1.1 haya break;
969 1.22 tsutsui
970 1.27 tsutsui if ((rxstat & RTK_RXSTAT_RXOK) == 0 ||
971 1.54 tsutsui total_len < ETHER_MIN_LEN ||
972 1.68 tsutsui total_len > (MCLBYTES - RTK_ETHER_ALIGN)) {
973 1.1 haya ifp->if_ierrors++;
974 1.1 haya
975 1.1 haya /*
976 1.51 perry * submitted by:[netbsd-pcmcia:00484]
977 1.1 haya * Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
978 1.1 haya * obtain from:
979 1.1 haya * FreeBSD if_rl.c rev 1.24->1.25
980 1.1 haya *
981 1.1 haya */
982 1.1 haya #if 0
983 1.10 tsutsui if (rxstat & (RTK_RXSTAT_BADSYM|RTK_RXSTAT_RUNT|
984 1.21 tsutsui RTK_RXSTAT_GIANT|RTK_RXSTAT_CRCERR|
985 1.21 tsutsui RTK_RXSTAT_ALIGNERR)) {
986 1.10 tsutsui CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB);
987 1.21 tsutsui CSR_WRITE_2(sc, RTK_COMMAND,
988 1.21 tsutsui RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
989 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
990 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR,
991 1.21 tsutsui sc->recv_dmamap->dm_segs[0].ds_addr);
992 1.1 haya cur_rx = 0;
993 1.1 haya }
994 1.1 haya break;
995 1.1 haya #else
996 1.15 thorpej rtk_init(ifp);
997 1.1 haya return;
998 1.1 haya #endif
999 1.1 haya }
1000 1.1 haya
1001 1.51 perry /* No errors; receive the packet. */
1002 1.21 tsutsui rx_bytes += total_len + RTK_RXSTAT_LEN;
1003 1.1 haya
1004 1.1 haya /*
1005 1.1 haya * Avoid trying to read more bytes than we know
1006 1.1 haya * the chip has prepared for us.
1007 1.1 haya */
1008 1.1 haya if (rx_bytes > max_bytes)
1009 1.1 haya break;
1010 1.1 haya
1011 1.22 tsutsui /*
1012 1.22 tsutsui * Skip the status word, wrapping around to the beginning
1013 1.22 tsutsui * of the Rx area, if necessary.
1014 1.22 tsutsui */
1015 1.29 thorpej cur_rx = (cur_rx + RTK_RXSTAT_LEN) % RTK_RXBUFLEN;
1016 1.84 tsutsui rxbufpos = sc->rtk_rx_buf + cur_rx;
1017 1.4 tsutsui
1018 1.22 tsutsui /*
1019 1.22 tsutsui * Compute the number of bytes at which the packet
1020 1.22 tsutsui * will wrap to the beginning of the ring buffer.
1021 1.22 tsutsui */
1022 1.29 thorpej wrap = RTK_RXBUFLEN - cur_rx;
1023 1.1 haya
1024 1.22 tsutsui /*
1025 1.22 tsutsui * Compute where the next pending packet is.
1026 1.22 tsutsui */
1027 1.22 tsutsui if (total_len > wrap)
1028 1.22 tsutsui new_rx = total_len - wrap;
1029 1.22 tsutsui else
1030 1.22 tsutsui new_rx = cur_rx + total_len;
1031 1.22 tsutsui /* Round up to 32-bit boundary. */
1032 1.83 tsutsui new_rx = roundup2(new_rx, sizeof(uint32_t)) % RTK_RXBUFLEN;
1033 1.1 haya
1034 1.22 tsutsui /*
1035 1.54 tsutsui * The RealTek chip includes the CRC with every
1036 1.54 tsutsui * incoming packet; trim it off here.
1037 1.54 tsutsui */
1038 1.54 tsutsui total_len -= ETHER_CRC_LEN;
1039 1.54 tsutsui
1040 1.54 tsutsui /*
1041 1.22 tsutsui * Now allocate an mbuf (and possibly a cluster) to hold
1042 1.22 tsutsui * the packet. Note we offset the packet 2 bytes so that
1043 1.22 tsutsui * data after the Ethernet header will be 4-byte aligned.
1044 1.22 tsutsui */
1045 1.22 tsutsui MGETHDR(m, M_DONTWAIT, MT_DATA);
1046 1.22 tsutsui if (m == NULL) {
1047 1.22 tsutsui printf("%s: unable to allocate Rx mbuf\n",
1048 1.82 tsutsui device_xname(sc->sc_dev));
1049 1.22 tsutsui ifp->if_ierrors++;
1050 1.22 tsutsui goto next_packet;
1051 1.22 tsutsui }
1052 1.22 tsutsui if (total_len > (MHLEN - RTK_ETHER_ALIGN)) {
1053 1.22 tsutsui MCLGET(m, M_DONTWAIT);
1054 1.22 tsutsui if ((m->m_flags & M_EXT) == 0) {
1055 1.22 tsutsui printf("%s: unable to allocate Rx cluster\n",
1056 1.82 tsutsui device_xname(sc->sc_dev));
1057 1.22 tsutsui ifp->if_ierrors++;
1058 1.22 tsutsui m_freem(m);
1059 1.22 tsutsui m = NULL;
1060 1.22 tsutsui goto next_packet;
1061 1.22 tsutsui }
1062 1.22 tsutsui }
1063 1.22 tsutsui m->m_data += RTK_ETHER_ALIGN; /* for alignment */
1064 1.22 tsutsui m->m_pkthdr.rcvif = ifp;
1065 1.22 tsutsui m->m_pkthdr.len = m->m_len = total_len;
1066 1.71 christos dst = mtod(m, void *);
1067 1.1 haya
1068 1.22 tsutsui /*
1069 1.22 tsutsui * If the packet wraps, copy up to the wrapping point.
1070 1.22 tsutsui */
1071 1.1 haya if (total_len > wrap) {
1072 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1073 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_POSTREAD);
1074 1.22 tsutsui memcpy(dst, rxbufpos, wrap);
1075 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1076 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_PREREAD);
1077 1.22 tsutsui cur_rx = 0;
1078 1.30 thorpej rxbufpos = sc->rtk_rx_buf;
1079 1.22 tsutsui total_len -= wrap;
1080 1.22 tsutsui dst += wrap;
1081 1.1 haya }
1082 1.1 haya
1083 1.1 haya /*
1084 1.22 tsutsui * ...and now the rest.
1085 1.1 haya */
1086 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1087 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_POSTREAD);
1088 1.22 tsutsui memcpy(dst, rxbufpos, total_len);
1089 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1090 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_PREREAD);
1091 1.22 tsutsui
1092 1.23 tsutsui next_packet:
1093 1.57 tsutsui CSR_WRITE_2(sc, RTK_CURRXADDR, (new_rx - 16) % RTK_RXBUFLEN);
1094 1.22 tsutsui cur_rx = new_rx;
1095 1.1 haya
1096 1.1 haya if (m == NULL)
1097 1.1 haya continue;
1098 1.16 thorpej
1099 1.1 haya ifp->if_ipackets++;
1100 1.1 haya
1101 1.1 haya #if NBPFILTER > 0
1102 1.14 thorpej if (ifp->if_bpf)
1103 1.1 haya bpf_mtap(ifp->if_bpf, m);
1104 1.1 haya #endif
1105 1.1 haya /* pass it on. */
1106 1.1 haya (*ifp->if_input)(ifp, m);
1107 1.1 haya }
1108 1.1 haya }
1109 1.1 haya
1110 1.1 haya /*
1111 1.1 haya * A frame was downloaded to the chip. It's safe for us to clean up
1112 1.1 haya * the list buffers.
1113 1.1 haya */
1114 1.50 jdolecek STATIC void
1115 1.62 tsutsui rtk_txeof(struct rtk_softc *sc)
1116 1.1 haya {
1117 1.31 thorpej struct ifnet *ifp;
1118 1.31 thorpej struct rtk_tx_desc *txd;
1119 1.63 tsutsui uint32_t txstat;
1120 1.1 haya
1121 1.1 haya ifp = &sc->ethercom.ec_if;
1122 1.1 haya
1123 1.1 haya /*
1124 1.1 haya * Go through our tx list and free mbufs for those
1125 1.1 haya * frames that have been uploaded.
1126 1.1 haya */
1127 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1128 1.31 thorpej txstat = CSR_READ_4(sc, txd->txd_txstat);
1129 1.23 tsutsui if ((txstat & (RTK_TXSTAT_TX_OK|
1130 1.23 tsutsui RTK_TXSTAT_TX_UNDERRUN|RTK_TXSTAT_TXABRT)) == 0)
1131 1.1 haya break;
1132 1.1 haya
1133 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1134 1.31 thorpej
1135 1.31 thorpej bus_dmamap_sync(sc->sc_dmat, txd->txd_dmamap, 0,
1136 1.31 thorpej txd->txd_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1137 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1138 1.31 thorpej m_freem(txd->txd_mbuf);
1139 1.31 thorpej txd->txd_mbuf = NULL;
1140 1.4 tsutsui
1141 1.10 tsutsui ifp->if_collisions += (txstat & RTK_TXSTAT_COLLCNT) >> 24;
1142 1.1 haya
1143 1.10 tsutsui if (txstat & RTK_TXSTAT_TX_OK)
1144 1.1 haya ifp->if_opackets++;
1145 1.1 haya else {
1146 1.1 haya ifp->if_oerrors++;
1147 1.36 kanaoka
1148 1.36 kanaoka /*
1149 1.36 kanaoka * Increase Early TX threshold if underrun occurred.
1150 1.36 kanaoka * Increase step 64 bytes.
1151 1.36 kanaoka */
1152 1.36 kanaoka if (txstat & RTK_TXSTAT_TX_UNDERRUN) {
1153 1.52 xtraeme #ifdef DEBUG
1154 1.36 kanaoka printf("%s: transmit underrun;",
1155 1.82 tsutsui device_xname(sc->sc_dev));
1156 1.52 xtraeme #endif
1157 1.65 tsutsui if (sc->sc_txthresh < RTK_TXTH_MAX) {
1158 1.36 kanaoka sc->sc_txthresh += 2;
1159 1.52 xtraeme #ifdef DEBUG
1160 1.36 kanaoka printf(" new threshold: %d bytes",
1161 1.36 kanaoka sc->sc_txthresh * 32);
1162 1.52 xtraeme #endif
1163 1.36 kanaoka }
1164 1.36 kanaoka printf("\n");
1165 1.36 kanaoka }
1166 1.23 tsutsui if (txstat & (RTK_TXSTAT_TXABRT|RTK_TXSTAT_OUTOFWIN))
1167 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1168 1.1 haya }
1169 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
1170 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1171 1.31 thorpej }
1172 1.55 tsutsui
1173 1.55 tsutsui /* Clear the timeout timer if there is no pending packet. */
1174 1.58 tsutsui if (SIMPLEQ_EMPTY(&sc->rtk_tx_dirty))
1175 1.55 tsutsui ifp->if_timer = 0;
1176 1.55 tsutsui
1177 1.1 haya }
1178 1.1 haya
1179 1.50 jdolecek int
1180 1.62 tsutsui rtk_intr(void *arg)
1181 1.1 haya {
1182 1.63 tsutsui struct rtk_softc *sc;
1183 1.63 tsutsui struct ifnet *ifp;
1184 1.63 tsutsui uint16_t status;
1185 1.63 tsutsui int handled;
1186 1.1 haya
1187 1.1 haya sc = arg;
1188 1.1 haya ifp = &sc->ethercom.ec_if;
1189 1.1 haya
1190 1.82 tsutsui if (!device_has_power(sc->sc_dev))
1191 1.80 joerg return 0;
1192 1.80 joerg
1193 1.1 haya /* Disable interrupts. */
1194 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1195 1.1 haya
1196 1.63 tsutsui handled = 0;
1197 1.1 haya for (;;) {
1198 1.1 haya
1199 1.10 tsutsui status = CSR_READ_2(sc, RTK_ISR);
1200 1.74 joerg
1201 1.74 joerg if (status == 0xffff)
1202 1.74 joerg break; /* Card is gone... */
1203 1.74 joerg
1204 1.1 haya if (status)
1205 1.10 tsutsui CSR_WRITE_2(sc, RTK_ISR, status);
1206 1.1 haya
1207 1.10 tsutsui if ((status & RTK_INTRS) == 0)
1208 1.1 haya break;
1209 1.1 haya
1210 1.59 tsutsui handled = 1;
1211 1.59 tsutsui
1212 1.10 tsutsui if (status & RTK_ISR_RX_OK)
1213 1.8 thorpej rtk_rxeof(sc);
1214 1.1 haya
1215 1.10 tsutsui if (status & RTK_ISR_RX_ERR)
1216 1.8 thorpej rtk_rxeof(sc);
1217 1.1 haya
1218 1.23 tsutsui if (status & (RTK_ISR_TX_OK|RTK_ISR_TX_ERR))
1219 1.8 thorpej rtk_txeof(sc);
1220 1.1 haya
1221 1.10 tsutsui if (status & RTK_ISR_SYSTEM_ERR) {
1222 1.8 thorpej rtk_reset(sc);
1223 1.15 thorpej rtk_init(ifp);
1224 1.1 haya }
1225 1.1 haya }
1226 1.1 haya
1227 1.1 haya /* Re-enable interrupts. */
1228 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1229 1.1 haya
1230 1.25 thorpej if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
1231 1.8 thorpej rtk_start(ifp);
1232 1.1 haya
1233 1.48 dan #if NRND > 0
1234 1.48 dan if (RND_ENABLED(&sc->rnd_source))
1235 1.48 dan rnd_add_uint32(&sc->rnd_source, status);
1236 1.48 dan #endif
1237 1.48 dan
1238 1.63 tsutsui return handled;
1239 1.1 haya }
1240 1.1 haya
1241 1.1 haya /*
1242 1.1 haya * Main transmit routine.
1243 1.1 haya */
1244 1.1 haya
1245 1.50 jdolecek STATIC void
1246 1.62 tsutsui rtk_start(struct ifnet *ifp)
1247 1.1 haya {
1248 1.31 thorpej struct rtk_softc *sc;
1249 1.31 thorpej struct rtk_tx_desc *txd;
1250 1.63 tsutsui struct mbuf *m_head, *m_new;
1251 1.31 thorpej int error, len;
1252 1.1 haya
1253 1.1 haya sc = ifp->if_softc;
1254 1.1 haya
1255 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL) {
1256 1.25 thorpej IFQ_POLL(&ifp->if_snd, m_head);
1257 1.1 haya if (m_head == NULL)
1258 1.1 haya break;
1259 1.26 thorpej m_new = NULL;
1260 1.1 haya
1261 1.4 tsutsui /*
1262 1.4 tsutsui * Load the DMA map. If this fails, the packet didn't
1263 1.4 tsutsui * fit in one DMA segment, and we need to copy. Note,
1264 1.4 tsutsui * the packet must also be aligned.
1265 1.44 bouyer * if the packet is too small, copy it too, so we're sure
1266 1.44 bouyer * so have enouth room for the pad buffer.
1267 1.4 tsutsui */
1268 1.38 mrg if ((mtod(m_head, uintptr_t) & 3) != 0 ||
1269 1.44 bouyer m_head->m_pkthdr.len < ETHER_PAD_LEN ||
1270 1.31 thorpej bus_dmamap_load_mbuf(sc->sc_dmat, txd->txd_dmamap,
1271 1.35 thorpej m_head, BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1272 1.4 tsutsui MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1273 1.4 tsutsui if (m_new == NULL) {
1274 1.4 tsutsui printf("%s: unable to allocate Tx mbuf\n",
1275 1.82 tsutsui device_xname(sc->sc_dev));
1276 1.4 tsutsui break;
1277 1.4 tsutsui }
1278 1.4 tsutsui if (m_head->m_pkthdr.len > MHLEN) {
1279 1.4 tsutsui MCLGET(m_new, M_DONTWAIT);
1280 1.4 tsutsui if ((m_new->m_flags & M_EXT) == 0) {
1281 1.4 tsutsui printf("%s: unable to allocate Tx "
1282 1.82 tsutsui "cluster\n",
1283 1.82 tsutsui device_xname(sc->sc_dev));
1284 1.4 tsutsui m_freem(m_new);
1285 1.4 tsutsui break;
1286 1.4 tsutsui }
1287 1.4 tsutsui }
1288 1.4 tsutsui m_copydata(m_head, 0, m_head->m_pkthdr.len,
1289 1.71 christos mtod(m_new, void *));
1290 1.4 tsutsui m_new->m_pkthdr.len = m_new->m_len =
1291 1.4 tsutsui m_head->m_pkthdr.len;
1292 1.44 bouyer if (m_head->m_pkthdr.len < ETHER_PAD_LEN) {
1293 1.44 bouyer memset(
1294 1.71 christos mtod(m_new, char *) + m_head->m_pkthdr.len,
1295 1.44 bouyer 0, ETHER_PAD_LEN - m_head->m_pkthdr.len);
1296 1.44 bouyer m_new->m_pkthdr.len = m_new->m_len =
1297 1.44 bouyer ETHER_PAD_LEN;
1298 1.44 bouyer }
1299 1.4 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat,
1300 1.35 thorpej txd->txd_dmamap, m_new,
1301 1.35 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1302 1.4 tsutsui if (error) {
1303 1.4 tsutsui printf("%s: unable to load Tx buffer, "
1304 1.82 tsutsui "error = %d\n",
1305 1.82 tsutsui device_xname(sc->sc_dev), error);
1306 1.4 tsutsui break;
1307 1.4 tsutsui }
1308 1.4 tsutsui }
1309 1.25 thorpej IFQ_DEQUEUE(&ifp->if_snd, m_head);
1310 1.44 bouyer #if NBPFILTER > 0
1311 1.44 bouyer /*
1312 1.44 bouyer * If there's a BPF listener, bounce a copy of this frame
1313 1.44 bouyer * to him.
1314 1.44 bouyer */
1315 1.44 bouyer if (ifp->if_bpf)
1316 1.44 bouyer bpf_mtap(ifp->if_bpf, m_head);
1317 1.44 bouyer #endif
1318 1.26 thorpej if (m_new != NULL) {
1319 1.26 thorpej m_freem(m_head);
1320 1.26 thorpej m_head = m_new;
1321 1.26 thorpej }
1322 1.31 thorpej txd->txd_mbuf = m_head;
1323 1.4 tsutsui
1324 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
1325 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_dirty, txd, txd_q);
1326 1.1 haya
1327 1.1 haya /*
1328 1.1 haya * Transmit the frame.
1329 1.61 tsutsui */
1330 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat,
1331 1.31 thorpej txd->txd_dmamap, 0, txd->txd_dmamap->dm_mapsize,
1332 1.4 tsutsui BUS_DMASYNC_PREWRITE);
1333 1.4 tsutsui
1334 1.31 thorpej len = txd->txd_dmamap->dm_segs[0].ds_len;
1335 1.4 tsutsui
1336 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr,
1337 1.31 thorpej txd->txd_dmamap->dm_segs[0].ds_addr);
1338 1.65 tsutsui CSR_WRITE_4(sc, txd->txd_txstat,
1339 1.65 tsutsui RTK_TXSTAT_THRESH(sc->sc_txthresh) | len);
1340 1.60 tsutsui
1341 1.60 tsutsui /*
1342 1.60 tsutsui * Set a timeout in case the chip goes out to lunch.
1343 1.60 tsutsui */
1344 1.60 tsutsui ifp->if_timer = 5;
1345 1.1 haya }
1346 1.1 haya
1347 1.1 haya /*
1348 1.1 haya * We broke out of the loop because all our TX slots are
1349 1.1 haya * full. Mark the NIC as busy until it drains some of the
1350 1.1 haya * packets from the queue.
1351 1.1 haya */
1352 1.41 lukem if (SIMPLEQ_EMPTY(&sc->rtk_tx_free))
1353 1.1 haya ifp->if_flags |= IFF_OACTIVE;
1354 1.1 haya }
1355 1.1 haya
1356 1.50 jdolecek STATIC int
1357 1.62 tsutsui rtk_init(struct ifnet *ifp)
1358 1.1 haya {
1359 1.63 tsutsui struct rtk_softc *sc = ifp->if_softc;
1360 1.63 tsutsui int error, i;
1361 1.63 tsutsui uint32_t rxcfg;
1362 1.1 haya
1363 1.15 thorpej if ((error = rtk_enable(sc)) != 0)
1364 1.15 thorpej goto out;
1365 1.1 haya
1366 1.1 haya /*
1367 1.15 thorpej * Cancel pending I/O.
1368 1.1 haya */
1369 1.15 thorpej rtk_stop(ifp, 0);
1370 1.1 haya
1371 1.1 haya /* Init our MAC address */
1372 1.1 haya for (i = 0; i < ETHER_ADDR_LEN; i++) {
1373 1.76 dyoung CSR_WRITE_1(sc, RTK_IDR0 + i, CLLADDR(ifp->if_sadl)[i]);
1374 1.1 haya }
1375 1.1 haya
1376 1.1 haya /* Init the RX buffer pointer register. */
1377 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
1378 1.4 tsutsui sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1379 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
1380 1.1 haya
1381 1.1 haya /* Init TX descriptors. */
1382 1.8 thorpej rtk_list_tx_init(sc);
1383 1.1 haya
1384 1.36 kanaoka /* Init Early TX threshold. */
1385 1.65 tsutsui sc->sc_txthresh = RTK_TXTH_256;
1386 1.1 haya /*
1387 1.1 haya * Enable transmit and receive.
1388 1.1 haya */
1389 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1390 1.1 haya
1391 1.1 haya /*
1392 1.1 haya * Set the initial TX and RX configuration.
1393 1.1 haya */
1394 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1395 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1396 1.1 haya
1397 1.1 haya /* Set the individual bit to receive frames for this host only. */
1398 1.10 tsutsui rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1399 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_INDIV;
1400 1.1 haya
1401 1.1 haya /* If we want promiscuous mode, set the allframes bit. */
1402 1.1 haya if (ifp->if_flags & IFF_PROMISC) {
1403 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1404 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1405 1.1 haya } else {
1406 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1407 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1408 1.1 haya }
1409 1.1 haya
1410 1.1 haya /*
1411 1.1 haya * Set capture broadcast bit to capture broadcast frames.
1412 1.1 haya */
1413 1.1 haya if (ifp->if_flags & IFF_BROADCAST) {
1414 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_BROAD;
1415 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1416 1.1 haya } else {
1417 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_BROAD;
1418 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1419 1.1 haya }
1420 1.1 haya
1421 1.1 haya /*
1422 1.1 haya * Program the multicast filter, if necessary.
1423 1.1 haya */
1424 1.8 thorpej rtk_setmulti(sc);
1425 1.1 haya
1426 1.1 haya /*
1427 1.1 haya * Enable interrupts.
1428 1.1 haya */
1429 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1430 1.1 haya
1431 1.1 haya /* Start RX/TX process. */
1432 1.10 tsutsui CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1433 1.1 haya
1434 1.1 haya /* Enable receiver and transmitter. */
1435 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1436 1.1 haya
1437 1.10 tsutsui CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD|RTK_CFG1_FULLDUPLEX);
1438 1.1 haya
1439 1.1 haya /*
1440 1.1 haya * Set current media.
1441 1.1 haya */
1442 1.81 dyoung if ((error = ether_mediachange(ifp)) != 0)
1443 1.81 dyoung goto out;
1444 1.1 haya
1445 1.1 haya ifp->if_flags |= IFF_RUNNING;
1446 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1447 1.1 haya
1448 1.15 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1449 1.1 haya
1450 1.15 thorpej out:
1451 1.15 thorpej if (error) {
1452 1.15 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1453 1.15 thorpej ifp->if_timer = 0;
1454 1.82 tsutsui printf("%s: interface not running\n", device_xname(sc->sc_dev));
1455 1.15 thorpej }
1456 1.63 tsutsui return error;
1457 1.1 haya }
1458 1.1 haya
1459 1.50 jdolecek STATIC int
1460 1.71 christos rtk_ioctl(struct ifnet *ifp, u_long command, void *data)
1461 1.1 haya {
1462 1.63 tsutsui struct rtk_softc *sc = ifp->if_softc;
1463 1.63 tsutsui int s, error;
1464 1.1 haya
1465 1.9 thorpej s = splnet();
1466 1.81 dyoung error = ether_ioctl(ifp, command, data);
1467 1.81 dyoung if (error == ENETRESET) {
1468 1.81 dyoung if (ifp->if_flags & IFF_RUNNING) {
1469 1.81 dyoung /*
1470 1.81 dyoung * Multicast list has changed. Set the
1471 1.81 dyoung * hardware filter accordingly.
1472 1.81 dyoung */
1473 1.81 dyoung rtk_setmulti(sc);
1474 1.15 thorpej }
1475 1.81 dyoung error = 0;
1476 1.1 haya }
1477 1.12 drochner splx(s);
1478 1.1 haya
1479 1.63 tsutsui return error;
1480 1.1 haya }
1481 1.1 haya
1482 1.50 jdolecek STATIC void
1483 1.62 tsutsui rtk_watchdog(struct ifnet *ifp)
1484 1.1 haya {
1485 1.63 tsutsui struct rtk_softc *sc;
1486 1.1 haya
1487 1.1 haya sc = ifp->if_softc;
1488 1.1 haya
1489 1.82 tsutsui printf("%s: watchdog timeout\n", device_xname(sc->sc_dev));
1490 1.1 haya ifp->if_oerrors++;
1491 1.8 thorpej rtk_txeof(sc);
1492 1.8 thorpej rtk_rxeof(sc);
1493 1.15 thorpej rtk_init(ifp);
1494 1.1 haya }
1495 1.1 haya
1496 1.1 haya /*
1497 1.1 haya * Stop the adapter and free any mbufs allocated to the
1498 1.1 haya * RX and TX lists.
1499 1.1 haya */
1500 1.50 jdolecek STATIC void
1501 1.62 tsutsui rtk_stop(struct ifnet *ifp, int disable)
1502 1.1 haya {
1503 1.15 thorpej struct rtk_softc *sc = ifp->if_softc;
1504 1.31 thorpej struct rtk_tx_desc *txd;
1505 1.1 haya
1506 1.8 thorpej callout_stop(&sc->rtk_tick_ch);
1507 1.1 haya
1508 1.1 haya mii_down(&sc->mii);
1509 1.1 haya
1510 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1511 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1512 1.1 haya
1513 1.1 haya /*
1514 1.1 haya * Free the TX list buffers.
1515 1.1 haya */
1516 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1517 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1518 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1519 1.31 thorpej m_freem(txd->txd_mbuf);
1520 1.31 thorpej txd->txd_mbuf = NULL;
1521 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
1522 1.1 haya }
1523 1.1 haya
1524 1.15 thorpej if (disable)
1525 1.15 thorpej rtk_disable(sc);
1526 1.15 thorpej
1527 1.1 haya ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1528 1.15 thorpej ifp->if_timer = 0;
1529 1.1 haya }
1530 1.1 haya
1531 1.1 haya STATIC void
1532 1.62 tsutsui rtk_tick(void *arg)
1533 1.1 haya {
1534 1.8 thorpej struct rtk_softc *sc = arg;
1535 1.63 tsutsui int s;
1536 1.1 haya
1537 1.63 tsutsui s = splnet();
1538 1.1 haya mii_tick(&sc->mii);
1539 1.1 haya splx(s);
1540 1.1 haya
1541 1.8 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1542 1.1 haya }
1543