Home | History | Annotate | Line # | Download | only in ic
rtl81x9.c revision 1.9
      1  1.9  thorpej /*	$NetBSD: rtl81x9.c,v 1.9 2000/05/15 01:55:53 thorpej Exp $	*/
      2  1.1     haya 
      3  1.1     haya /*
      4  1.1     haya  * Copyright (c) 1997, 1998
      5  1.1     haya  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      6  1.1     haya  *
      7  1.1     haya  * Redistribution and use in source and binary forms, with or without
      8  1.1     haya  * modification, are permitted provided that the following conditions
      9  1.1     haya  * are met:
     10  1.1     haya  * 1. Redistributions of source code must retain the above copyright
     11  1.1     haya  *    notice, this list of conditions and the following disclaimer.
     12  1.1     haya  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1     haya  *    notice, this list of conditions and the following disclaimer in the
     14  1.1     haya  *    documentation and/or other materials provided with the distribution.
     15  1.1     haya  * 3. All advertising materials mentioning features or use of this software
     16  1.1     haya  *    must display the following acknowledgement:
     17  1.1     haya  *	This product includes software developed by Bill Paul.
     18  1.1     haya  * 4. Neither the name of the author nor the names of any co-contributors
     19  1.1     haya  *    may be used to endorse or promote products derived from this software
     20  1.1     haya  *    without specific prior written permission.
     21  1.1     haya  *
     22  1.1     haya  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23  1.1     haya  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1     haya  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1     haya  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26  1.1     haya  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  1.1     haya  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  1.1     haya  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  1.1     haya  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  1.1     haya  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  1.1     haya  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32  1.1     haya  * THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1     haya  *
     34  1.1     haya  *	FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
     35  1.1     haya  */
     36  1.1     haya 
     37  1.1     haya /*
     38  1.1     haya  * RealTek 8129/8139 PCI NIC driver
     39  1.1     haya  *
     40  1.1     haya  * Supports several extremely cheap PCI 10/100 adapters based on
     41  1.1     haya  * the RealTek chipset. Datasheets can be obtained from
     42  1.1     haya  * www.realtek.com.tw.
     43  1.1     haya  *
     44  1.1     haya  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     45  1.1     haya  * Electrical Engineering Department
     46  1.1     haya  * Columbia University, New York City
     47  1.1     haya  */
     48  1.1     haya 
     49  1.1     haya /*
     50  1.1     haya  * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
     51  1.1     haya  * probably the worst PCI ethernet controller ever made, with the possible
     52  1.1     haya  * exception of the FEAST chip made by SMC. The 8139 supports bus-master
     53  1.1     haya  * DMA, but it has a terrible interface that nullifies any performance
     54  1.1     haya  * gains that bus-master DMA usually offers.
     55  1.1     haya  *
     56  1.1     haya  * For transmission, the chip offers a series of four TX descriptor
     57  1.1     haya  * registers. Each transmit frame must be in a contiguous buffer, aligned
     58  1.1     haya  * on a longword (32-bit) boundary. This means we almost always have to
     59  1.1     haya  * do mbuf copies in order to transmit a frame, except in the unlikely
     60  1.1     haya  * case where a) the packet fits into a single mbuf, and b) the packet
     61  1.1     haya  * is 32-bit aligned within the mbuf's data area. The presence of only
     62  1.1     haya  * four descriptor registers means that we can never have more than four
     63  1.1     haya  * packets queued for transmission at any one time.
     64  1.1     haya  *
     65  1.1     haya  * Reception is not much better. The driver has to allocate a single large
     66  1.1     haya  * buffer area (up to 64K in size) into which the chip will DMA received
     67  1.1     haya  * frames. Because we don't know where within this region received packets
     68  1.1     haya  * will begin or end, we have no choice but to copy data from the buffer
     69  1.1     haya  * area into mbufs in order to pass the packets up to the higher protocol
     70  1.1     haya  * levels.
     71  1.1     haya  *
     72  1.1     haya  * It's impossible given this rotten design to really achieve decent
     73  1.1     haya  * performance at 100Mbps, unless you happen to have a 400Mhz PII or
     74  1.1     haya  * some equally overmuscled CPU to drive it.
     75  1.1     haya  *
     76  1.1     haya  * On the bright side, the 8139 does have a built-in PHY, although
     77  1.1     haya  * rather than using an MDIO serial interface like most other NICs, the
     78  1.1     haya  * PHY registers are directly accessible through the 8139's register
     79  1.1     haya  * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
     80  1.1     haya  * filter.
     81  1.1     haya  *
     82  1.1     haya  * The 8129 chip is an older version of the 8139 that uses an external PHY
     83  1.1     haya  * chip. The 8129 has a serial MDIO interface for accessing the MII where
     84  1.1     haya  * the 8139 lets you directly access the on-board PHY registers. We need
     85  1.1     haya  * to select which interface to use depending on the chip type.
     86  1.1     haya  */
     87  1.1     haya 
     88  1.1     haya #include "opt_inet.h"
     89  1.1     haya #include "opt_ns.h"
     90  1.1     haya #include "bpfilter.h"
     91  1.1     haya #include "rnd.h"
     92  1.1     haya 
     93  1.1     haya #include <sys/param.h>
     94  1.1     haya #include <sys/systm.h>
     95  1.1     haya #include <sys/callout.h>
     96  1.1     haya #include <sys/device.h>
     97  1.1     haya #include <sys/sockio.h>
     98  1.1     haya #include <sys/mbuf.h>
     99  1.1     haya #include <sys/malloc.h>
    100  1.1     haya #include <sys/kernel.h>
    101  1.1     haya #include <sys/socket.h>
    102  1.1     haya 
    103  1.1     haya #include <net/if.h>
    104  1.1     haya #include <net/if_arp.h>
    105  1.1     haya #include <net/if_ether.h>
    106  1.1     haya #include <net/if_dl.h>
    107  1.1     haya #include <net/if_media.h>
    108  1.1     haya #ifdef INET
    109  1.1     haya #include <netinet/in.h>
    110  1.1     haya #include <netinet/if_inarp.h>
    111  1.1     haya #endif
    112  1.1     haya #ifdef NS
    113  1.1     haya #include <netns/ns.h>
    114  1.1     haya #include <netns/ns_if.h>
    115  1.1     haya #endif
    116  1.1     haya 
    117  1.1     haya #if NBPFILTER > 0
    118  1.1     haya #include <net/bpf.h>
    119  1.1     haya #endif
    120  1.1     haya #if NRND > 0
    121  1.1     haya #include <sys/rnd.h>
    122  1.1     haya #endif
    123  1.1     haya 
    124  1.1     haya #include <machine/bus.h>
    125  1.3  tsutsui #include <machine/endian.h>
    126  1.1     haya 
    127  1.1     haya #include <dev/mii/mii.h>
    128  1.1     haya #include <dev/mii/miivar.h>
    129  1.1     haya 
    130  1.1     haya #include <dev/ic/rtl81x9reg.h>
    131  1.4  tsutsui #include <dev/ic/rtl81x9var.h>
    132  1.1     haya 
    133  1.1     haya #if defined DEBUG
    134  1.1     haya #define STATIC
    135  1.1     haya #else
    136  1.1     haya #define STATIC static
    137  1.1     haya #endif
    138  1.1     haya 
    139  1.8  thorpej STATIC void rtk_reset		__P((struct rtk_softc *));
    140  1.8  thorpej STATIC void rtk_rxeof		__P((struct rtk_softc *));
    141  1.8  thorpej STATIC void rtk_txeof		__P((struct rtk_softc *));
    142  1.8  thorpej STATIC void rtk_start		__P((struct ifnet *));
    143  1.8  thorpej STATIC int rtk_ioctl		__P((struct ifnet *, u_long, caddr_t));
    144  1.8  thorpej STATIC void rtk_init		__P((void *));
    145  1.8  thorpej STATIC void rtk_stop		__P((struct rtk_softc *));
    146  1.8  thorpej STATIC void rtk_watchdog		__P((struct ifnet *));
    147  1.8  thorpej STATIC void rtk_shutdown		__P((void *));
    148  1.8  thorpej STATIC int rtk_ifmedia_upd	__P((struct ifnet *));
    149  1.8  thorpej STATIC void rtk_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
    150  1.8  thorpej 
    151  1.8  thorpej STATIC u_int16_t rtk_read_eeprom __P((struct rtk_softc *, int, int));
    152  1.8  thorpej STATIC void rtk_eeprom_putbyte	__P((struct rtk_softc *, int, int));
    153  1.8  thorpej STATIC void rtk_mii_sync		__P((struct rtk_softc *));
    154  1.8  thorpej STATIC void rtk_mii_send		__P((struct rtk_softc *, u_int32_t, int));
    155  1.8  thorpej STATIC int rtk_mii_readreg	__P((struct rtk_softc *, struct rtk_mii_frame *));
    156  1.8  thorpej STATIC int rtk_mii_writereg	__P((struct rtk_softc *, struct rtk_mii_frame *));
    157  1.8  thorpej 
    158  1.8  thorpej STATIC int rtk_phy_readreg	__P((struct device *, int, int));
    159  1.8  thorpej STATIC void rtk_phy_writereg	__P((struct device *, int, int, int));
    160  1.8  thorpej STATIC void rtk_phy_statchg	__P((struct device *));
    161  1.8  thorpej STATIC void rtk_tick __P((void *));
    162  1.1     haya 
    163  1.8  thorpej STATIC void rtk_setmulti		__P((struct rtk_softc *));
    164  1.8  thorpej STATIC int rtk_list_tx_init	__P((struct rtk_softc *));
    165  1.1     haya 
    166  1.8  thorpej STATIC int rtk_ether_ioctl __P((struct ifnet *, u_long, caddr_t));
    167  1.1     haya 
    168  1.1     haya 
    169  1.1     haya #define EE_SET(x)					\
    170  1.1     haya 	CSR_WRITE_1(sc, RL_EECMD,			\
    171  1.5  tsutsui 		CSR_READ_1(sc, RL_EECMD) | (x))
    172  1.1     haya 
    173  1.1     haya #define EE_CLR(x)					\
    174  1.1     haya 	CSR_WRITE_1(sc, RL_EECMD,			\
    175  1.5  tsutsui 		CSR_READ_1(sc, RL_EECMD) & ~(x))
    176  1.1     haya 
    177  1.1     haya /*
    178  1.1     haya  * Send a read command and address to the EEPROM, check for ACK.
    179  1.1     haya  */
    180  1.8  thorpej STATIC void rtk_eeprom_putbyte(sc, addr, addr_len)
    181  1.8  thorpej 	struct rtk_softc		*sc;
    182  1.5  tsutsui 	int			addr, addr_len;
    183  1.1     haya {
    184  1.2  tsutsui 	int			d, i;
    185  1.1     haya 
    186  1.5  tsutsui 	d = (RL_EECMD_READ << addr_len) | addr;
    187  1.1     haya 
    188  1.1     haya 	/*
    189  1.1     haya 	 * Feed in each bit and stobe the clock.
    190  1.1     haya 	 */
    191  1.5  tsutsui 	for (i = RL_EECMD_LEN + addr_len - 1; i >= 0; i--) {
    192  1.5  tsutsui 		if (d & (1 << i)) {
    193  1.1     haya 			EE_SET(RL_EE_DATAIN);
    194  1.1     haya 		} else {
    195  1.1     haya 			EE_CLR(RL_EE_DATAIN);
    196  1.1     haya 		}
    197  1.1     haya 		DELAY(100);
    198  1.1     haya 		EE_SET(RL_EE_CLK);
    199  1.1     haya 		DELAY(150);
    200  1.1     haya 		EE_CLR(RL_EE_CLK);
    201  1.1     haya 		DELAY(100);
    202  1.1     haya 	}
    203  1.1     haya }
    204  1.1     haya 
    205  1.1     haya /*
    206  1.1     haya  * Read a word of data stored in the EEPROM at address 'addr.'
    207  1.1     haya  */
    208  1.8  thorpej u_int16_t rtk_read_eeprom(sc, addr, addr_len)
    209  1.8  thorpej 	struct rtk_softc		*sc;
    210  1.5  tsutsui 	int			addr, addr_len;
    211  1.1     haya {
    212  1.5  tsutsui 	u_int16_t		word = 0;
    213  1.2  tsutsui 	int			i;
    214  1.1     haya 
    215  1.1     haya 	/* Enter EEPROM access mode. */
    216  1.1     haya 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL);
    217  1.1     haya 
    218  1.1     haya 	/*
    219  1.1     haya 	 * Send address of word we want to read.
    220  1.1     haya 	 */
    221  1.8  thorpej 	rtk_eeprom_putbyte(sc, addr, addr_len);
    222  1.1     haya 
    223  1.1     haya 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_PROGRAM|RL_EE_SEL);
    224  1.1     haya 
    225  1.1     haya 	/*
    226  1.1     haya 	 * Start reading bits from EEPROM.
    227  1.1     haya 	 */
    228  1.5  tsutsui 	for (i = 15; i >= 0; i--) {
    229  1.1     haya 		EE_SET(RL_EE_CLK);
    230  1.1     haya 		DELAY(100);
    231  1.1     haya 		if (CSR_READ_1(sc, RL_EECMD) & RL_EE_DATAOUT)
    232  1.5  tsutsui 			word |= (1 << i);
    233  1.1     haya 		EE_CLR(RL_EE_CLK);
    234  1.1     haya 		DELAY(100);
    235  1.1     haya 	}
    236  1.1     haya 
    237  1.1     haya 	/* Turn off EEPROM access mode. */
    238  1.1     haya 	CSR_WRITE_1(sc, RL_EECMD, RL_EEMODE_OFF);
    239  1.1     haya 
    240  1.5  tsutsui 	return (word);
    241  1.1     haya }
    242  1.1     haya 
    243  1.1     haya /*
    244  1.1     haya  * MII access routines are provided for the 8129, which
    245  1.1     haya  * doesn't have a built-in PHY. For the 8139, we fake things
    246  1.8  thorpej  * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
    247  1.1     haya  * direct access PHY registers.
    248  1.1     haya  */
    249  1.1     haya #define MII_SET(x)					\
    250  1.1     haya 	CSR_WRITE_1(sc, RL_MII,				\
    251  1.6  tsutsui 		CSR_READ_1(sc, RL_MII) | (x))
    252  1.1     haya 
    253  1.1     haya #define MII_CLR(x)					\
    254  1.1     haya 	CSR_WRITE_1(sc, RL_MII,				\
    255  1.6  tsutsui 		CSR_READ_1(sc, RL_MII) & ~(x))
    256  1.1     haya 
    257  1.1     haya /*
    258  1.1     haya  * Sync the PHYs by setting data bit and strobing the clock 32 times.
    259  1.1     haya  */
    260  1.8  thorpej STATIC void rtk_mii_sync(sc)
    261  1.8  thorpej 	struct rtk_softc		*sc;
    262  1.1     haya {
    263  1.2  tsutsui 	int			i;
    264  1.1     haya 
    265  1.1     haya 	MII_SET(RL_MII_DIR|RL_MII_DATAOUT);
    266  1.1     haya 
    267  1.1     haya 	for (i = 0; i < 32; i++) {
    268  1.1     haya 		MII_SET(RL_MII_CLK);
    269  1.1     haya 		DELAY(1);
    270  1.1     haya 		MII_CLR(RL_MII_CLK);
    271  1.1     haya 		DELAY(1);
    272  1.1     haya 	}
    273  1.1     haya 
    274  1.1     haya 	return;
    275  1.1     haya }
    276  1.1     haya 
    277  1.1     haya /*
    278  1.1     haya  * Clock a series of bits through the MII.
    279  1.1     haya  */
    280  1.8  thorpej STATIC void rtk_mii_send(sc, bits, cnt)
    281  1.8  thorpej 	struct rtk_softc		*sc;
    282  1.1     haya 	u_int32_t		bits;
    283  1.1     haya 	int			cnt;
    284  1.1     haya {
    285  1.1     haya 	int			i;
    286  1.1     haya 
    287  1.1     haya 	MII_CLR(RL_MII_CLK);
    288  1.1     haya 
    289  1.1     haya 	for (i = (0x1 << (cnt - 1)); i; i >>= 1) {
    290  1.1     haya                 if (bits & i) {
    291  1.1     haya 			MII_SET(RL_MII_DATAOUT);
    292  1.1     haya                 } else {
    293  1.1     haya 			MII_CLR(RL_MII_DATAOUT);
    294  1.1     haya                 }
    295  1.1     haya 		DELAY(1);
    296  1.1     haya 		MII_CLR(RL_MII_CLK);
    297  1.1     haya 		DELAY(1);
    298  1.1     haya 		MII_SET(RL_MII_CLK);
    299  1.1     haya 	}
    300  1.1     haya }
    301  1.1     haya 
    302  1.1     haya /*
    303  1.1     haya  * Read an PHY register through the MII.
    304  1.1     haya  */
    305  1.8  thorpej STATIC int rtk_mii_readreg(sc, frame)
    306  1.8  thorpej 	struct rtk_softc		*sc;
    307  1.8  thorpej 	struct rtk_mii_frame	*frame;
    308  1.1     haya 
    309  1.1     haya {
    310  1.1     haya 	int			i, ack, s;
    311  1.1     haya 
    312  1.9  thorpej 	s = splnet();
    313  1.1     haya 
    314  1.1     haya 	/*
    315  1.1     haya 	 * Set up frame for RX.
    316  1.1     haya 	 */
    317  1.1     haya 	frame->mii_stdelim = RL_MII_STARTDELIM;
    318  1.1     haya 	frame->mii_opcode = RL_MII_READOP;
    319  1.1     haya 	frame->mii_turnaround = 0;
    320  1.1     haya 	frame->mii_data = 0;
    321  1.1     haya 
    322  1.1     haya 	CSR_WRITE_2(sc, RL_MII, 0);
    323  1.1     haya 
    324  1.1     haya 	/*
    325  1.1     haya  	 * Turn on data xmit.
    326  1.1     haya 	 */
    327  1.1     haya 	MII_SET(RL_MII_DIR);
    328  1.1     haya 
    329  1.8  thorpej 	rtk_mii_sync(sc);
    330  1.1     haya 
    331  1.1     haya 	/*
    332  1.1     haya 	 * Send command/address info.
    333  1.1     haya 	 */
    334  1.8  thorpej 	rtk_mii_send(sc, frame->mii_stdelim, 2);
    335  1.8  thorpej 	rtk_mii_send(sc, frame->mii_opcode, 2);
    336  1.8  thorpej 	rtk_mii_send(sc, frame->mii_phyaddr, 5);
    337  1.8  thorpej 	rtk_mii_send(sc, frame->mii_regaddr, 5);
    338  1.1     haya 
    339  1.1     haya 	/* Idle bit */
    340  1.1     haya 	MII_CLR((RL_MII_CLK|RL_MII_DATAOUT));
    341  1.1     haya 	DELAY(1);
    342  1.1     haya 	MII_SET(RL_MII_CLK);
    343  1.1     haya 	DELAY(1);
    344  1.1     haya 
    345  1.1     haya 	/* Turn off xmit. */
    346  1.1     haya 	MII_CLR(RL_MII_DIR);
    347  1.1     haya 
    348  1.1     haya 	/* Check for ack */
    349  1.1     haya 	MII_CLR(RL_MII_CLK);
    350  1.1     haya 	DELAY(1);
    351  1.1     haya 	MII_SET(RL_MII_CLK);
    352  1.1     haya 	DELAY(1);
    353  1.1     haya 	ack = CSR_READ_2(sc, RL_MII) & RL_MII_DATAIN;
    354  1.1     haya 
    355  1.1     haya 	/*
    356  1.1     haya 	 * Now try reading data bits. If the ack failed, we still
    357  1.1     haya 	 * need to clock through 16 cycles to keep the PHY(s) in sync.
    358  1.1     haya 	 */
    359  1.1     haya 	if (ack) {
    360  1.1     haya 		for(i = 0; i < 16; i++) {
    361  1.1     haya 			MII_CLR(RL_MII_CLK);
    362  1.1     haya 			DELAY(1);
    363  1.1     haya 			MII_SET(RL_MII_CLK);
    364  1.1     haya 			DELAY(1);
    365  1.1     haya 		}
    366  1.1     haya 		goto fail;
    367  1.1     haya 	}
    368  1.1     haya 
    369  1.1     haya 	for (i = 0x8000; i; i >>= 1) {
    370  1.1     haya 		MII_CLR(RL_MII_CLK);
    371  1.1     haya 		DELAY(1);
    372  1.1     haya 		if (!ack) {
    373  1.1     haya 			if (CSR_READ_2(sc, RL_MII) & RL_MII_DATAIN)
    374  1.1     haya 				frame->mii_data |= i;
    375  1.1     haya 			DELAY(1);
    376  1.1     haya 		}
    377  1.1     haya 		MII_SET(RL_MII_CLK);
    378  1.1     haya 		DELAY(1);
    379  1.1     haya 	}
    380  1.1     haya 
    381  1.1     haya fail:
    382  1.1     haya 
    383  1.1     haya 	MII_CLR(RL_MII_CLK);
    384  1.1     haya 	DELAY(1);
    385  1.1     haya 	MII_SET(RL_MII_CLK);
    386  1.1     haya 	DELAY(1);
    387  1.1     haya 
    388  1.1     haya 	splx(s);
    389  1.1     haya 
    390  1.1     haya 	if (ack)
    391  1.1     haya 		return(1);
    392  1.1     haya 	return(0);
    393  1.1     haya }
    394  1.1     haya 
    395  1.1     haya /*
    396  1.1     haya  * Write to a PHY register through the MII.
    397  1.1     haya  */
    398  1.8  thorpej STATIC int rtk_mii_writereg(sc, frame)
    399  1.8  thorpej 	struct rtk_softc		*sc;
    400  1.8  thorpej 	struct rtk_mii_frame	*frame;
    401  1.1     haya 
    402  1.1     haya {
    403  1.1     haya 	int			s;
    404  1.1     haya 
    405  1.9  thorpej 	s = splnet();
    406  1.1     haya 	/*
    407  1.1     haya 	 * Set up frame for TX.
    408  1.1     haya 	 */
    409  1.1     haya 
    410  1.1     haya 	frame->mii_stdelim = RL_MII_STARTDELIM;
    411  1.1     haya 	frame->mii_opcode = RL_MII_WRITEOP;
    412  1.1     haya 	frame->mii_turnaround = RL_MII_TURNAROUND;
    413  1.1     haya 
    414  1.1     haya 	/*
    415  1.1     haya  	 * Turn on data output.
    416  1.1     haya 	 */
    417  1.1     haya 	MII_SET(RL_MII_DIR);
    418  1.1     haya 
    419  1.8  thorpej 	rtk_mii_sync(sc);
    420  1.1     haya 
    421  1.8  thorpej 	rtk_mii_send(sc, frame->mii_stdelim, 2);
    422  1.8  thorpej 	rtk_mii_send(sc, frame->mii_opcode, 2);
    423  1.8  thorpej 	rtk_mii_send(sc, frame->mii_phyaddr, 5);
    424  1.8  thorpej 	rtk_mii_send(sc, frame->mii_regaddr, 5);
    425  1.8  thorpej 	rtk_mii_send(sc, frame->mii_turnaround, 2);
    426  1.8  thorpej 	rtk_mii_send(sc, frame->mii_data, 16);
    427  1.1     haya 
    428  1.1     haya 	/* Idle bit. */
    429  1.1     haya 	MII_SET(RL_MII_CLK);
    430  1.1     haya 	DELAY(1);
    431  1.1     haya 	MII_CLR(RL_MII_CLK);
    432  1.1     haya 	DELAY(1);
    433  1.1     haya 
    434  1.1     haya 	/*
    435  1.1     haya 	 * Turn off xmit.
    436  1.1     haya 	 */
    437  1.1     haya 	MII_CLR(RL_MII_DIR);
    438  1.1     haya 
    439  1.1     haya 	splx(s);
    440  1.1     haya 
    441  1.1     haya 	return(0);
    442  1.1     haya }
    443  1.1     haya 
    444  1.8  thorpej STATIC int rtk_phy_readreg(self, phy, reg)
    445  1.1     haya 	struct device		*self;
    446  1.1     haya 	int			phy, reg;
    447  1.1     haya {
    448  1.8  thorpej 	struct rtk_softc		*sc = (void *)self;
    449  1.8  thorpej 	struct rtk_mii_frame	frame;
    450  1.1     haya 	u_int16_t		rval = 0;
    451  1.1     haya 	u_int16_t		rl8139_reg = 0;
    452  1.1     haya 
    453  1.8  thorpej 	if (sc->rtk_type == RL_8139) {
    454  1.1     haya 		if (phy != 7)
    455  1.1     haya 			return (0);
    456  1.1     haya 
    457  1.1     haya 		switch(reg) {
    458  1.1     haya 		case MII_BMCR:
    459  1.1     haya 			rl8139_reg = RL_BMCR;
    460  1.1     haya 			break;
    461  1.1     haya 		case MII_BMSR:
    462  1.1     haya 			rl8139_reg = RL_BMSR;
    463  1.1     haya 			break;
    464  1.1     haya 		case MII_ANAR:
    465  1.1     haya 			rl8139_reg = RL_ANAR;
    466  1.1     haya 			break;
    467  1.1     haya 		case MII_ANLPAR:
    468  1.1     haya 			rl8139_reg = RL_LPAR;
    469  1.1     haya 			break;
    470  1.1     haya 		default:
    471  1.1     haya #if 0
    472  1.1     haya 			printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
    473  1.1     haya #endif
    474  1.1     haya 			return(0);
    475  1.1     haya 		}
    476  1.1     haya 		rval = CSR_READ_2(sc, rl8139_reg);
    477  1.1     haya 		return(rval);
    478  1.1     haya 	}
    479  1.1     haya 
    480  1.1     haya 	bzero((char *)&frame, sizeof(frame));
    481  1.1     haya 
    482  1.1     haya 	frame.mii_phyaddr = phy;
    483  1.1     haya 	frame.mii_regaddr = reg;
    484  1.8  thorpej 	rtk_mii_readreg(sc, &frame);
    485  1.1     haya 
    486  1.1     haya 	return(frame.mii_data);
    487  1.1     haya }
    488  1.1     haya 
    489  1.8  thorpej STATIC void rtk_phy_writereg(self, phy, reg, data)
    490  1.1     haya 	struct device		*self;
    491  1.1     haya 	int			phy, reg;
    492  1.1     haya 	int			data;
    493  1.1     haya {
    494  1.8  thorpej 	struct rtk_softc		*sc = (void *)self;
    495  1.8  thorpej 	struct rtk_mii_frame	frame;
    496  1.1     haya 	u_int16_t		rl8139_reg = 0;
    497  1.1     haya 
    498  1.8  thorpej 	if (sc->rtk_type == RL_8139) {
    499  1.1     haya 		if (phy != 7)
    500  1.1     haya 			return;
    501  1.1     haya 
    502  1.1     haya 		switch(reg) {
    503  1.1     haya 		case MII_BMCR:
    504  1.1     haya 			rl8139_reg = RL_BMCR;
    505  1.1     haya 			break;
    506  1.1     haya 		case MII_BMSR:
    507  1.1     haya 			rl8139_reg = RL_BMSR;
    508  1.1     haya 			break;
    509  1.1     haya 		case MII_ANAR:
    510  1.1     haya 			rl8139_reg = RL_ANAR;
    511  1.1     haya 			break;
    512  1.1     haya 		case MII_ANLPAR:
    513  1.1     haya 			rl8139_reg = RL_LPAR;
    514  1.1     haya 			break;
    515  1.1     haya 		default:
    516  1.1     haya #if 0
    517  1.1     haya 			printf("%s: bad phy register\n", sc->sc_dev.dv_xname);
    518  1.1     haya #endif
    519  1.1     haya 			return;
    520  1.1     haya 		}
    521  1.1     haya 		CSR_WRITE_2(sc, rl8139_reg, data);
    522  1.1     haya 		return;
    523  1.1     haya 	}
    524  1.1     haya 
    525  1.1     haya 	bzero((char *)&frame, sizeof(frame));
    526  1.1     haya 
    527  1.1     haya 	frame.mii_phyaddr = phy;
    528  1.1     haya 	frame.mii_regaddr = reg;
    529  1.1     haya 	frame.mii_data = data;
    530  1.1     haya 
    531  1.8  thorpej 	rtk_mii_writereg(sc, &frame);
    532  1.1     haya 
    533  1.1     haya 	return;
    534  1.1     haya }
    535  1.1     haya 
    536  1.1     haya STATIC void
    537  1.8  thorpej rtk_phy_statchg(v)
    538  1.1     haya 	struct device *v;
    539  1.1     haya {
    540  1.1     haya 
    541  1.1     haya 	/* Nothing to do. */
    542  1.1     haya }
    543  1.1     haya 
    544  1.8  thorpej #define	rtk_calchash(addr) \
    545  1.7  thorpej 	(ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
    546  1.1     haya 
    547  1.1     haya /*
    548  1.1     haya  * Program the 64-bit multicast hash filter.
    549  1.1     haya  */
    550  1.8  thorpej STATIC void rtk_setmulti(sc)
    551  1.8  thorpej 	struct rtk_softc		*sc;
    552  1.1     haya {
    553  1.1     haya 	struct ifnet		*ifp;
    554  1.1     haya 	int			h = 0;
    555  1.1     haya 	u_int32_t		hashes[2] = { 0, 0 };
    556  1.1     haya 	u_int32_t		rxfilt;
    557  1.1     haya 	int			mcnt = 0;
    558  1.1     haya 	struct ether_multi *enm;
    559  1.1     haya 	struct ether_multistep step;
    560  1.1     haya 
    561  1.1     haya 	ifp = &sc->ethercom.ec_if;
    562  1.1     haya 
    563  1.1     haya 	rxfilt = CSR_READ_4(sc, RL_RXCFG);
    564  1.1     haya 
    565  1.1     haya 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
    566  1.1     haya 		rxfilt |= RL_RXCFG_RX_MULTI;
    567  1.1     haya 		CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
    568  1.1     haya 		CSR_WRITE_4(sc, RL_MAR0, 0xFFFFFFFF);
    569  1.1     haya 		CSR_WRITE_4(sc, RL_MAR4, 0xFFFFFFFF);
    570  1.1     haya 		return;
    571  1.1     haya 	}
    572  1.1     haya 
    573  1.1     haya 	/* first, zot all the existing hash bits */
    574  1.1     haya 	CSR_WRITE_4(sc, RL_MAR0, 0);
    575  1.1     haya 	CSR_WRITE_4(sc, RL_MAR4, 0);
    576  1.1     haya 
    577  1.1     haya 	/* now program new ones */
    578  1.1     haya 	ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
    579  1.1     haya 	while (enm != NULL) {
    580  1.4  tsutsui 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    581  1.4  tsutsui 		    ETHER_ADDR_LEN) != 0)
    582  1.4  tsutsui 			continue;
    583  1.4  tsutsui 
    584  1.8  thorpej 		h = rtk_calchash(enm->enm_addrlo);
    585  1.1     haya 		if (h < 32)
    586  1.1     haya 			hashes[0] |= (1 << h);
    587  1.1     haya 		else
    588  1.1     haya 			hashes[1] |= (1 << (h - 32));
    589  1.1     haya 		mcnt++;
    590  1.1     haya 		ETHER_NEXT_MULTI(step, enm);
    591  1.1     haya 	}
    592  1.1     haya 
    593  1.1     haya 	if (mcnt)
    594  1.1     haya 		rxfilt |= RL_RXCFG_RX_MULTI;
    595  1.1     haya 	else
    596  1.1     haya 		rxfilt &= ~RL_RXCFG_RX_MULTI;
    597  1.1     haya 
    598  1.1     haya 	CSR_WRITE_4(sc, RL_RXCFG, rxfilt);
    599  1.1     haya 	CSR_WRITE_4(sc, RL_MAR0, hashes[0]);
    600  1.1     haya 	CSR_WRITE_4(sc, RL_MAR4, hashes[1]);
    601  1.1     haya 
    602  1.1     haya 	return;
    603  1.1     haya }
    604  1.1     haya 
    605  1.8  thorpej void rtk_reset(sc)
    606  1.8  thorpej 	struct rtk_softc		*sc;
    607  1.1     haya {
    608  1.2  tsutsui 	int			i;
    609  1.1     haya 
    610  1.1     haya 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_RESET);
    611  1.1     haya 
    612  1.1     haya 	for (i = 0; i < RL_TIMEOUT; i++) {
    613  1.1     haya 		DELAY(10);
    614  1.1     haya 		if (!(CSR_READ_1(sc, RL_COMMAND) & RL_CMD_RESET))
    615  1.1     haya 			break;
    616  1.1     haya 	}
    617  1.1     haya 	if (i == RL_TIMEOUT)
    618  1.1     haya 		printf("%s: reset never completed!\n", sc->sc_dev.dv_xname);
    619  1.1     haya 
    620  1.1     haya         return;
    621  1.1     haya }
    622  1.1     haya 
    623  1.1     haya /*
    624  1.1     haya  * Attach the interface. Allocate softc structures, do ifmedia
    625  1.1     haya  * setup and ethernet/BPF attach.
    626  1.1     haya  */
    627  1.1     haya void
    628  1.8  thorpej rtk_attach(sc)
    629  1.8  thorpej 	struct rtk_softc *sc;
    630  1.1     haya {
    631  1.1     haya 
    632  1.1     haya 	struct ifnet *ifp;
    633  1.6  tsutsui 	u_int16_t val;
    634  1.6  tsutsui 	u_int8_t eaddr[ETHER_ADDR_LEN];
    635  1.1     haya 	bus_dma_segment_t dmaseg;
    636  1.1     haya 	int error,dmanseg;
    637  1.6  tsutsui 	int i,addr_len;
    638  1.1     haya 
    639  1.8  thorpej 	callout_init(&sc->rtk_tick_ch);
    640  1.1     haya 
    641  1.6  tsutsui 	/*
    642  1.6  tsutsui 	 * Check EEPROM type 9346 or 9356.
    643  1.6  tsutsui 	 */
    644  1.8  thorpej 	if (rtk_read_eeprom(sc, RL_EE_ID, RL_EEADDR_LEN1) == 0x8129)
    645  1.6  tsutsui 		addr_len = RL_EEADDR_LEN1;
    646  1.6  tsutsui 	else
    647  1.6  tsutsui 		addr_len = RL_EEADDR_LEN0;
    648  1.6  tsutsui 
    649  1.6  tsutsui 	/*
    650  1.6  tsutsui 	 * Get station address.
    651  1.6  tsutsui 	 */
    652  1.8  thorpej 	val = rtk_read_eeprom(sc, RL_EE_EADDR0, addr_len);
    653  1.6  tsutsui 	eaddr[0] = val & 0xff;
    654  1.6  tsutsui 	eaddr[1] = val >> 8;
    655  1.8  thorpej 	val = rtk_read_eeprom(sc, RL_EE_EADDR1, addr_len);
    656  1.6  tsutsui 	eaddr[2] = val & 0xff;
    657  1.6  tsutsui 	eaddr[3] = val >> 8;
    658  1.8  thorpej 	val = rtk_read_eeprom(sc, RL_EE_EADDR2, addr_len);
    659  1.6  tsutsui 	eaddr[4] = val & 0xff;
    660  1.6  tsutsui 	eaddr[5] = val >> 8;
    661  1.6  tsutsui 
    662  1.1     haya 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    663  1.1     haya 	    RL_RXBUFLEN + 32, NBPG, 0, &dmaseg, 1, &dmanseg,
    664  1.1     haya 	    BUS_DMA_NOWAIT)) != 0) {
    665  1.1     haya 		printf("%s: can't allocate recv buffer, error = %d\n",
    666  1.1     haya 		       sc->sc_dev.dv_xname, error);
    667  1.1     haya 		goto fail;
    668  1.1     haya 	}
    669  1.1     haya 
    670  1.1     haya 	if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
    671  1.8  thorpej 	    RL_RXBUFLEN + 32, (caddr_t *)&sc->rtk_cdata.rtk_rx_buf,
    672  1.1     haya 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    673  1.1     haya 		printf("%s: can't map recv buffer, error = %d\n",
    674  1.1     haya 		       sc->sc_dev.dv_xname, error);
    675  1.1     haya 		goto fail;
    676  1.1     haya 	}
    677  1.1     haya 
    678  1.1     haya 	/* Leave a few bytes before the start of the RX ring buffer. */
    679  1.8  thorpej 	sc->rtk_cdata.rtk_rx_buf_ptr = sc->rtk_cdata.rtk_rx_buf;
    680  1.8  thorpej 	sc->rtk_cdata.rtk_rx_buf += sizeof(u_int64_t);
    681  1.1     haya 
    682  1.1     haya 	if ((error = bus_dmamap_create(sc->sc_dmat,
    683  1.1     haya 	    RL_RXBUFLEN + 32 - sizeof(u_int64_t), 1,
    684  1.1     haya 	    RL_RXBUFLEN + 32 - sizeof(u_int64_t), 0, BUS_DMA_NOWAIT,
    685  1.1     haya 	    &sc->recv_dmamap)) != 0) {
    686  1.1     haya 		printf("%s: can't create recv buffer DMA map, error = %d\n",
    687  1.1     haya 		       sc->sc_dev.dv_xname, error);
    688  1.1     haya 		goto fail;
    689  1.1     haya 	}
    690  1.1     haya 
    691  1.1     haya 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
    692  1.8  thorpej 	    sc->rtk_cdata.rtk_rx_buf, RL_RXBUFLEN + 32 - sizeof(u_int64_t), NULL,
    693  1.1     haya 	    BUS_DMA_NOWAIT)) != 0) {
    694  1.1     haya 		printf("%s: can't load recv buffer DMA map, error = %d\n",
    695  1.1     haya 		       sc->sc_dev.dv_xname, error);
    696  1.1     haya 		goto fail;
    697  1.1     haya 	}
    698  1.1     haya 
    699  1.1     haya 	for (i = 0; i < RL_TX_LIST_CNT; i++)
    700  1.4  tsutsui 		if ((error = bus_dmamap_create(sc->sc_dmat,
    701  1.6  tsutsui 		    MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
    702  1.4  tsutsui 		    &sc->snd_dmamap[i])) != 0) {
    703  1.4  tsutsui 			printf("%s: can't create snd buffer DMA map,"
    704  1.4  tsutsui 			    " error = %d\n", sc->sc_dev.dv_xname, error);
    705  1.4  tsutsui 		    goto fail;
    706  1.5  tsutsui 		}
    707  1.1     haya 
    708  1.6  tsutsui 	/* Reset the adapter. */
    709  1.8  thorpej 	rtk_reset(sc);
    710  1.6  tsutsui 
    711  1.6  tsutsui 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    712  1.6  tsutsui 	       ether_sprintf(eaddr));
    713  1.6  tsutsui 
    714  1.1     haya 	ifp = &sc->ethercom.ec_if;
    715  1.1     haya 	ifp->if_softc = sc;
    716  1.1     haya 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    717  1.1     haya 	ifp->if_mtu = ETHERMTU;
    718  1.1     haya 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    719  1.8  thorpej 	ifp->if_ioctl = rtk_ioctl;
    720  1.1     haya #if 0
    721  1.1     haya 	ifp->if_output = ether_output;
    722  1.1     haya #endif
    723  1.8  thorpej 	ifp->if_start = rtk_start;
    724  1.8  thorpej 	ifp->if_watchdog = rtk_watchdog;
    725  1.1     haya 	ifp->if_snd.ifq_maxlen = IFQ_MAXLEN;
    726  1.1     haya 
    727  1.1     haya 	/*
    728  1.1     haya 	 * Do ifmedia setup.
    729  1.1     haya 	 */
    730  1.1     haya 	sc->mii.mii_ifp = ifp;
    731  1.8  thorpej 	sc->mii.mii_readreg = rtk_phy_readreg;
    732  1.8  thorpej 	sc->mii.mii_writereg = rtk_phy_writereg;
    733  1.8  thorpej 	sc->mii.mii_statchg = rtk_phy_statchg;
    734  1.8  thorpej 	ifmedia_init(&sc->mii.mii_media, 0, rtk_ifmedia_upd, rtk_ifmedia_sts);
    735  1.1     haya 	mii_attach(&sc->sc_dev, &sc->mii, 0xffffffff,
    736  1.1     haya 				MII_PHY_ANY, MII_OFFSET_ANY, 0);
    737  1.1     haya 
    738  1.1     haya 	/* Choose a default media. */
    739  1.1     haya 	if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
    740  1.1     haya 		ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE,
    741  1.1     haya 			    0, NULL);
    742  1.1     haya 		ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
    743  1.1     haya 	} else {
    744  1.1     haya 		ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
    745  1.1     haya 	}
    746  1.1     haya 
    747  1.1     haya 	/*
    748  1.1     haya 	 * Call MI attach routines.
    749  1.1     haya 	 */
    750  1.1     haya 	if_attach(ifp);
    751  1.1     haya 	ether_ifattach(ifp, eaddr);
    752  1.1     haya 
    753  1.1     haya #if NBPFILTER > 0
    754  1.1     haya 	bpfattach(&sc->ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
    755  1.1     haya 		  sizeof(struct ether_header));
    756  1.1     haya #endif
    757  1.8  thorpej 	shutdownhook_establish(rtk_shutdown, sc);
    758  1.1     haya 
    759  1.1     haya fail:
    760  1.1     haya 	return;
    761  1.1     haya }
    762  1.1     haya 
    763  1.1     haya /*
    764  1.1     haya  * Initialize the transmit descriptors.
    765  1.1     haya  */
    766  1.8  thorpej STATIC int rtk_list_tx_init(sc)
    767  1.8  thorpej 	struct rtk_softc		*sc;
    768  1.1     haya {
    769  1.8  thorpej 	struct rtk_chain_data	*cd;
    770  1.1     haya 	int			i;
    771  1.1     haya 
    772  1.8  thorpej 	cd = &sc->rtk_cdata;
    773  1.1     haya 	for (i = 0; i < RL_TX_LIST_CNT; i++) {
    774  1.8  thorpej 		cd->rtk_tx_chain[i] = NULL;
    775  1.1     haya 		CSR_WRITE_4(sc,
    776  1.1     haya 		    RL_TXADDR0 + (i * sizeof(u_int32_t)), 0x0000000);
    777  1.1     haya 	}
    778  1.1     haya 
    779  1.8  thorpej 	sc->rtk_cdata.cur_tx = 0;
    780  1.8  thorpej 	sc->rtk_cdata.last_tx = 0;
    781  1.1     haya 
    782  1.1     haya 	return(0);
    783  1.1     haya }
    784  1.1     haya 
    785  1.1     haya /*
    786  1.1     haya  * A frame has been uploaded: pass the resulting mbuf chain up to
    787  1.1     haya  * the higher level protocols.
    788  1.1     haya  *
    789  1.1     haya  * You know there's something wrong with a PCI bus-master chip design
    790  1.1     haya  * when you have to use m_devget().
    791  1.1     haya  *
    792  1.1     haya  * The receive operation is badly documented in the datasheet, so I'll
    793  1.1     haya  * attempt to document it here. The driver provides a buffer area and
    794  1.1     haya  * places its base address in the RX buffer start address register.
    795  1.1     haya  * The chip then begins copying frames into the RX buffer. Each frame
    796  1.1     haya  * is preceeded by a 32-bit RX status word which specifies the length
    797  1.1     haya  * of the frame and certain other status bits. Each frame (starting with
    798  1.1     haya  * the status word) is also 32-bit aligned. The frame length is in the
    799  1.1     haya  * first 16 bits of the status word; the lower 15 bits correspond with
    800  1.1     haya  * the 'rx status register' mentioned in the datasheet.
    801  1.1     haya  *
    802  1.1     haya  * Note: to make the Alpha happy, the frame payload needs to be aligned
    803  1.1     haya  * on a 32-bit boundary. To achieve this, we cheat a bit by copying from
    804  1.1     haya  * the ring buffer starting at an address two bytes before the actual
    805  1.1     haya  * data location. We can then shave off the first two bytes using m_adj().
    806  1.1     haya  * The reason we do this is because m_devget() doesn't let us specify an
    807  1.1     haya  * offset into the mbuf storage space, so we have to artificially create
    808  1.1     haya  * one. The ring is allocated in such a way that there are a few unused
    809  1.1     haya  * bytes of space preceecing it so that it will be safe for us to do the
    810  1.1     haya  * 2-byte backstep even if reading from the ring at offset 0.
    811  1.1     haya  */
    812  1.8  thorpej STATIC void rtk_rxeof(sc)
    813  1.8  thorpej 	struct rtk_softc		*sc;
    814  1.1     haya {
    815  1.1     haya         struct ether_header	*eh;
    816  1.1     haya         struct mbuf		*m;
    817  1.1     haya         struct ifnet		*ifp;
    818  1.1     haya 	int			total_len = 0;
    819  1.1     haya 	u_int32_t		rxstat;
    820  1.1     haya 	caddr_t			rxbufpos;
    821  1.1     haya 	int			wrap = 0;
    822  1.1     haya 	u_int16_t		cur_rx;
    823  1.1     haya 	u_int16_t		limit;
    824  1.1     haya 	u_int16_t		rx_bytes = 0, max_bytes;
    825  1.1     haya 
    826  1.1     haya 	ifp = &sc->ethercom.ec_if;
    827  1.1     haya 
    828  1.1     haya 	cur_rx = (CSR_READ_2(sc, RL_CURRXADDR) + 16) % RL_RXBUFLEN;
    829  1.1     haya 
    830  1.1     haya 	/* Do not try to read past this point. */
    831  1.1     haya 	limit = CSR_READ_2(sc, RL_CURRXBUF) % RL_RXBUFLEN;
    832  1.1     haya 
    833  1.1     haya 	if (limit < cur_rx)
    834  1.1     haya 		max_bytes = (RL_RXBUFLEN - cur_rx) + limit;
    835  1.1     haya 	else
    836  1.1     haya 		max_bytes = limit - cur_rx;
    837  1.1     haya 
    838  1.1     haya 	while((CSR_READ_1(sc, RL_COMMAND) & RL_CMD_EMPTY_RXBUF) == 0) {
    839  1.8  thorpej 		rxbufpos = sc->rtk_cdata.rtk_rx_buf + cur_rx;
    840  1.4  tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
    841  1.4  tsutsui 		    sizeof(u_int32_t *), BUS_DMASYNC_POSTREAD);
    842  1.3  tsutsui 		rxstat = le32toh(*(u_int32_t *)rxbufpos);
    843  1.4  tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
    844  1.4  tsutsui 		    sizeof(u_int32_t *), BUS_DMASYNC_PREREAD);
    845  1.1     haya 
    846  1.1     haya 		/*
    847  1.1     haya 		 * Here's a totally undocumented fact for you. When the
    848  1.1     haya 		 * RealTek chip is in the process of copying a packet into
    849  1.1     haya 		 * RAM for you, the length will be 0xfff0. If you spot a
    850  1.1     haya 		 * packet header with this value, you need to stop. The
    851  1.1     haya 		 * datasheet makes absolutely no mention of this and
    852  1.1     haya 		 * RealTek should be shot for this.
    853  1.1     haya 		 */
    854  1.1     haya 		if ((u_int16_t)(rxstat >> 16) == RL_RXSTAT_UNFINISHED)
    855  1.1     haya 			break;
    856  1.1     haya 
    857  1.1     haya 		if (!(rxstat & RL_RXSTAT_RXOK)) {
    858  1.1     haya 			ifp->if_ierrors++;
    859  1.1     haya 
    860  1.1     haya 			/*
    861  1.1     haya 			 * submitted by:[netbsd-pcmcia:00484]
    862  1.1     haya 			 *	Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
    863  1.1     haya 			 * obtain from:
    864  1.1     haya 			 *     FreeBSD if_rl.c rev 1.24->1.25
    865  1.1     haya 			 *
    866  1.1     haya 			 */
    867  1.1     haya #if 0
    868  1.1     haya 			if (rxstat & (RL_RXSTAT_BADSYM|RL_RXSTAT_RUNT|
    869  1.1     haya 					RL_RXSTAT_GIANT|RL_RXSTAT_CRCERR|
    870  1.1     haya 					RL_RXSTAT_ALIGNERR)) {
    871  1.1     haya 			if (rxstat & (RL_RXSTAT_BADSYM|RL_RXSTAT_RUNT|
    872  1.1     haya 					RL_RXSTAT_GIANT|RL_RXSTAT_CRCERR|
    873  1.1     haya 					RL_RXSTAT_ALIGNERR)) {
    874  1.1     haya 				CSR_WRITE_2(sc, RL_COMMAND, RL_CMD_TX_ENB);
    875  1.1     haya 				CSR_WRITE_2(sc, RL_COMMAND, RL_CMD_TX_ENB|
    876  1.1     haya 							RL_CMD_RX_ENB);
    877  1.1     haya 				CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
    878  1.1     haya 				CSR_WRITE_4(sc, RL_RXADDR,
    879  1.1     haya 					    sc->recv_dmamap->dm_segs[0].ds_addr);
    880  1.1     haya 				CSR_WRITE_2(sc, RL_CURRXADDR, cur_rx - 16);
    881  1.1     haya 				cur_rx = 0;
    882  1.1     haya 			}
    883  1.1     haya 			break;
    884  1.1     haya #else
    885  1.8  thorpej 			rtk_init(sc);
    886  1.1     haya 			return;
    887  1.1     haya #endif
    888  1.1     haya 		}
    889  1.1     haya 
    890  1.1     haya 		/* No errors; receive the packet. */
    891  1.1     haya 		total_len = rxstat >> 16;
    892  1.1     haya 		rx_bytes += total_len + 4;
    893  1.1     haya 
    894  1.1     haya 		/*
    895  1.1     haya 		 * XXX The RealTek chip includes the CRC with every
    896  1.1     haya 		 * received frame, and there's no way to turn this
    897  1.1     haya 		 * behavior off (at least, I can't find anything in
    898  1.1     haya 	 	 * the manual that explains how to do it) so we have
    899  1.1     haya 		 * to trim off the CRC manually.
    900  1.1     haya 		 */
    901  1.1     haya 		total_len -= ETHER_CRC_LEN;
    902  1.1     haya 
    903  1.1     haya 		/*
    904  1.1     haya 		 * Avoid trying to read more bytes than we know
    905  1.1     haya 		 * the chip has prepared for us.
    906  1.1     haya 		 */
    907  1.1     haya 		if (rx_bytes > max_bytes)
    908  1.1     haya 			break;
    909  1.1     haya 
    910  1.4  tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
    911  1.6  tsutsui 		    cur_rx + sizeof(u_int32_t), total_len,
    912  1.6  tsutsui 		    BUS_DMASYNC_POSTREAD);
    913  1.4  tsutsui 
    914  1.8  thorpej 		rxbufpos = sc->rtk_cdata.rtk_rx_buf +
    915  1.1     haya 			((cur_rx + sizeof(u_int32_t)) % RL_RXBUFLEN);
    916  1.1     haya 
    917  1.8  thorpej 		if (rxbufpos == (sc->rtk_cdata.rtk_rx_buf + RL_RXBUFLEN))
    918  1.8  thorpej 			rxbufpos = sc->rtk_cdata.rtk_rx_buf;
    919  1.1     haya 
    920  1.8  thorpej 		wrap = (sc->rtk_cdata.rtk_rx_buf + RL_RXBUFLEN) - rxbufpos;
    921  1.1     haya 
    922  1.1     haya 		if (total_len > wrap) {
    923  1.1     haya 			m = m_devget(rxbufpos - RL_ETHER_ALIGN,
    924  1.1     haya 			   wrap + RL_ETHER_ALIGN, 0, ifp, NULL);
    925  1.1     haya 			if (m == NULL) {
    926  1.1     haya 				ifp->if_ierrors++;
    927  1.1     haya 				printf("%s: out of mbufs, tried to "
    928  1.6  tsutsui 				    "copy %d bytes\n", sc->sc_dev.dv_xname,
    929  1.6  tsutsui 				    wrap);
    930  1.1     haya 			}
    931  1.1     haya 			else {
    932  1.1     haya 				m_adj(m, RL_ETHER_ALIGN);
    933  1.1     haya 				m_copyback(m, wrap, total_len - wrap,
    934  1.8  thorpej 					sc->rtk_cdata.rtk_rx_buf);
    935  1.1     haya 			}
    936  1.1     haya 			cur_rx = (total_len - wrap + ETHER_CRC_LEN);
    937  1.1     haya 		} else {
    938  1.1     haya 			m = m_devget(rxbufpos - RL_ETHER_ALIGN,
    939  1.1     haya 			    total_len + RL_ETHER_ALIGN, 0, ifp, NULL);
    940  1.1     haya 			if (m == NULL) {
    941  1.1     haya 				ifp->if_ierrors++;
    942  1.1     haya 				printf("%s: out of mbufs, tried to "
    943  1.6  tsutsui 				    "copy %d bytes\n", sc->sc_dev.dv_xname,
    944  1.6  tsutsui 				    total_len);
    945  1.1     haya 			} else
    946  1.1     haya 				m_adj(m, RL_ETHER_ALIGN);
    947  1.1     haya 			cur_rx += total_len + 4 + ETHER_CRC_LEN;
    948  1.1     haya 		}
    949  1.1     haya 
    950  1.1     haya 		/*
    951  1.1     haya 		 * Round up to 32-bit boundary.
    952  1.1     haya 		 */
    953  1.1     haya 		cur_rx = (cur_rx + 3) & ~3;
    954  1.1     haya 		CSR_WRITE_2(sc, RL_CURRXADDR, cur_rx - 16);
    955  1.1     haya 
    956  1.1     haya 		if (m == NULL)
    957  1.1     haya 			continue;
    958  1.1     haya 
    959  1.1     haya 		eh = mtod(m, struct ether_header *);
    960  1.1     haya 		ifp->if_ipackets++;
    961  1.1     haya 
    962  1.1     haya #if NBPFILTER > 0
    963  1.1     haya 		/*
    964  1.1     haya 		 * Handle BPF listeners. Let the BPF user see the packet, but
    965  1.1     haya 		 * don't pass it up to the ether_input() layer unless it's
    966  1.1     haya 		 * a broadcast packet, multicast packet, matches our ethernet
    967  1.1     haya 		 * address or the interface is in promiscuous mode.
    968  1.1     haya 		 */
    969  1.1     haya 		if (ifp->if_bpf) {
    970  1.1     haya 			bpf_mtap(ifp->if_bpf, m);
    971  1.4  tsutsui 			if ((ifp->if_flags & IFF_PROMISC) != 0 &&
    972  1.4  tsutsui 				ETHER_IS_MULTICAST(eh->ether_dhost) == 0 &&
    973  1.4  tsutsui 				memcmp(eh->ether_dhost, LLADDR(ifp->if_sadl),
    974  1.4  tsutsui 						ETHER_ADDR_LEN) != 0) {
    975  1.1     haya 				m_freem(m);
    976  1.1     haya 				continue;
    977  1.1     haya 			}
    978  1.1     haya 		}
    979  1.1     haya #endif
    980  1.1     haya 		/* pass it on. */
    981  1.1     haya 		(*ifp->if_input)(ifp, m);
    982  1.4  tsutsui 
    983  1.4  tsutsui 		bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
    984  1.4  tsutsui 		    cur_rx + sizeof(u_int32_t),
    985  1.4  tsutsui 		    total_len, BUS_DMASYNC_PREREAD);
    986  1.1     haya 	}
    987  1.1     haya 
    988  1.1     haya 	return;
    989  1.1     haya }
    990  1.1     haya 
    991  1.1     haya /*
    992  1.1     haya  * A frame was downloaded to the chip. It's safe for us to clean up
    993  1.1     haya  * the list buffers.
    994  1.1     haya  */
    995  1.8  thorpej STATIC void rtk_txeof(sc)
    996  1.8  thorpej 	struct rtk_softc		*sc;
    997  1.1     haya {
    998  1.1     haya 	struct ifnet		*ifp;
    999  1.1     haya 	u_int32_t		txstat;
   1000  1.1     haya 
   1001  1.1     haya 	ifp = &sc->ethercom.ec_if;
   1002  1.1     haya 
   1003  1.1     haya 	/* Clear the timeout timer. */
   1004  1.1     haya 	ifp->if_timer = 0;
   1005  1.1     haya 
   1006  1.1     haya 	/*
   1007  1.1     haya 	 * Go through our tx list and free mbufs for those
   1008  1.1     haya 	 * frames that have been uploaded.
   1009  1.1     haya 	 */
   1010  1.1     haya 	do {
   1011  1.1     haya 		txstat = CSR_READ_4(sc, RL_LAST_TXSTAT(sc));
   1012  1.1     haya 		if (!(txstat & (RL_TXSTAT_TX_OK|
   1013  1.1     haya 		    RL_TXSTAT_TX_UNDERRUN|RL_TXSTAT_TXABRT)))
   1014  1.1     haya 			break;
   1015  1.1     haya 
   1016  1.4  tsutsui 		bus_dmamap_sync(sc->sc_dmat,
   1017  1.8  thorpej 		    sc->snd_dmamap[sc->rtk_cdata.last_tx], 0,
   1018  1.8  thorpej 		    sc->snd_dmamap[sc->rtk_cdata.last_tx]->dm_mapsize,
   1019  1.4  tsutsui 		    BUS_DMASYNC_POSTWRITE);
   1020  1.4  tsutsui 		bus_dmamap_unload(sc->sc_dmat,
   1021  1.8  thorpej 		    sc->snd_dmamap[sc->rtk_cdata.last_tx]);
   1022  1.4  tsutsui 		m_freem(RL_LAST_TXMBUF(sc));
   1023  1.4  tsutsui 		RL_LAST_TXMBUF(sc) = NULL;
   1024  1.4  tsutsui 
   1025  1.1     haya 		ifp->if_collisions += (txstat & RL_TXSTAT_COLLCNT) >> 24;
   1026  1.1     haya 
   1027  1.1     haya 		if (txstat & RL_TXSTAT_TX_OK)
   1028  1.1     haya 			ifp->if_opackets++;
   1029  1.1     haya 		else {
   1030  1.1     haya 			ifp->if_oerrors++;
   1031  1.1     haya 			if ((txstat & RL_TXSTAT_TXABRT) ||
   1032  1.1     haya 			    (txstat & RL_TXSTAT_OUTOFWIN))
   1033  1.1     haya 				CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
   1034  1.1     haya 		}
   1035  1.8  thorpej 		RL_INC(sc->rtk_cdata.last_tx);
   1036  1.1     haya 		ifp->if_flags &= ~IFF_OACTIVE;
   1037  1.8  thorpej 	} while (sc->rtk_cdata.last_tx != sc->rtk_cdata.cur_tx);
   1038  1.1     haya 
   1039  1.1     haya 	return;
   1040  1.1     haya }
   1041  1.1     haya 
   1042  1.8  thorpej int rtk_intr(arg)
   1043  1.1     haya 	void			*arg;
   1044  1.1     haya {
   1045  1.8  thorpej 	struct rtk_softc		*sc;
   1046  1.1     haya 	struct ifnet		*ifp;
   1047  1.1     haya 	u_int16_t		status;
   1048  1.1     haya 	int handled = 0;
   1049  1.1     haya 
   1050  1.1     haya 	sc = arg;
   1051  1.1     haya 	ifp = &sc->ethercom.ec_if;
   1052  1.1     haya 
   1053  1.1     haya 	/* Disable interrupts. */
   1054  1.1     haya 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
   1055  1.1     haya 
   1056  1.1     haya 	for (;;) {
   1057  1.1     haya 
   1058  1.1     haya 		status = CSR_READ_2(sc, RL_ISR);
   1059  1.1     haya 		if (status)
   1060  1.1     haya 			CSR_WRITE_2(sc, RL_ISR, status);
   1061  1.1     haya 
   1062  1.1     haya 		handled = 1;
   1063  1.1     haya 
   1064  1.1     haya 		if ((status & RL_INTRS) == 0)
   1065  1.1     haya 			break;
   1066  1.1     haya 
   1067  1.1     haya 		if (status & RL_ISR_RX_OK)
   1068  1.8  thorpej 			rtk_rxeof(sc);
   1069  1.1     haya 
   1070  1.1     haya 		if (status & RL_ISR_RX_ERR)
   1071  1.8  thorpej 			rtk_rxeof(sc);
   1072  1.1     haya 
   1073  1.1     haya 		if ((status & RL_ISR_TX_OK) || (status & RL_ISR_TX_ERR))
   1074  1.8  thorpej 			rtk_txeof(sc);
   1075  1.1     haya 
   1076  1.1     haya 		if (status & RL_ISR_SYSTEM_ERR) {
   1077  1.8  thorpej 			rtk_reset(sc);
   1078  1.8  thorpej 			rtk_init(sc);
   1079  1.1     haya 		}
   1080  1.1     haya 
   1081  1.1     haya 	}
   1082  1.1     haya 
   1083  1.1     haya 	/* Re-enable interrupts. */
   1084  1.1     haya 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS);
   1085  1.1     haya 
   1086  1.1     haya 	if (ifp->if_snd.ifq_head != NULL) {
   1087  1.8  thorpej 		rtk_start(ifp);
   1088  1.1     haya 	}
   1089  1.1     haya 
   1090  1.1     haya 	return (handled);
   1091  1.1     haya }
   1092  1.1     haya 
   1093  1.1     haya /*
   1094  1.1     haya  * Main transmit routine.
   1095  1.1     haya  */
   1096  1.1     haya 
   1097  1.8  thorpej STATIC void rtk_start(ifp)
   1098  1.1     haya 	struct ifnet		*ifp;
   1099  1.1     haya {
   1100  1.8  thorpej 	struct rtk_softc		*sc;
   1101  1.4  tsutsui 	struct mbuf		*m_head = NULL, *m_new;
   1102  1.4  tsutsui 	int			error, idx, len;
   1103  1.1     haya 
   1104  1.1     haya 	sc = ifp->if_softc;
   1105  1.1     haya 
   1106  1.1     haya 	while(RL_CUR_TXMBUF(sc) == NULL) {
   1107  1.1     haya 		IF_DEQUEUE(&ifp->if_snd, m_head);
   1108  1.1     haya 		if (m_head == NULL)
   1109  1.1     haya 			break;
   1110  1.1     haya 
   1111  1.8  thorpej 		idx = sc->rtk_cdata.cur_tx;
   1112  1.4  tsutsui 
   1113  1.4  tsutsui 		/*
   1114  1.4  tsutsui 		 * Load the DMA map.  If this fails, the packet didn't
   1115  1.4  tsutsui 		 * fit in one DMA segment, and we need to copy.  Note,
   1116  1.4  tsutsui 		 * the packet must also be aligned.
   1117  1.4  tsutsui 		 */
   1118  1.4  tsutsui 		if ((mtod(m_head, bus_addr_t) & 3) != 0 ||
   1119  1.4  tsutsui 		    bus_dmamap_load_mbuf(sc->sc_dmat, sc->snd_dmamap[idx],
   1120  1.4  tsutsui 			m_head, BUS_DMA_NOWAIT) != 0) {
   1121  1.4  tsutsui 			MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   1122  1.4  tsutsui 			if (m_new == NULL) {
   1123  1.4  tsutsui 				printf("%s: unable to allocate Tx mbuf\n",
   1124  1.4  tsutsui 				    sc->sc_dev.dv_xname);
   1125  1.4  tsutsui 				IF_PREPEND(&ifp->if_snd, m_new);
   1126  1.4  tsutsui 				break;
   1127  1.4  tsutsui 			}
   1128  1.4  tsutsui 			if (m_head->m_pkthdr.len > MHLEN) {
   1129  1.4  tsutsui 				MCLGET(m_new, M_DONTWAIT);
   1130  1.4  tsutsui 				if ((m_new->m_flags & M_EXT) == 0) {
   1131  1.4  tsutsui 					printf("%s: unable to allocate Tx "
   1132  1.4  tsutsui 					    "cluster\n", sc->sc_dev.dv_xname);
   1133  1.4  tsutsui 					m_freem(m_new);
   1134  1.4  tsutsui 					IF_PREPEND(&ifp->if_snd, m_head);
   1135  1.4  tsutsui 					break;
   1136  1.4  tsutsui 				}
   1137  1.4  tsutsui 			}
   1138  1.4  tsutsui 			m_copydata(m_head, 0, m_head->m_pkthdr.len,
   1139  1.4  tsutsui 			    mtod(m_new, caddr_t));
   1140  1.4  tsutsui 			m_new->m_pkthdr.len = m_new->m_len =
   1141  1.4  tsutsui 			    m_head->m_pkthdr.len;
   1142  1.4  tsutsui 			m_freem(m_head);
   1143  1.4  tsutsui 			m_head = m_new;
   1144  1.4  tsutsui 			error = bus_dmamap_load_mbuf(sc->sc_dmat,
   1145  1.4  tsutsui 			    sc->snd_dmamap[idx], m_head, BUS_DMA_NOWAIT);
   1146  1.4  tsutsui 			if (error) {
   1147  1.4  tsutsui 				printf("%s: unable to load Tx buffer, "
   1148  1.4  tsutsui 				    "error = %d\n", sc->sc_dev.dv_xname, error);
   1149  1.4  tsutsui 				IF_PREPEND(&ifp->if_snd, m_head);
   1150  1.4  tsutsui 				break;
   1151  1.4  tsutsui 			}
   1152  1.4  tsutsui 		}
   1153  1.4  tsutsui 
   1154  1.4  tsutsui 		RL_CUR_TXMBUF(sc) = m_head;
   1155  1.1     haya 
   1156  1.1     haya #if NBPFILTER > 0
   1157  1.1     haya 		/*
   1158  1.1     haya 		 * If there's a BPF listener, bounce a copy of this frame
   1159  1.1     haya 		 * to him.
   1160  1.1     haya 		 */
   1161  1.1     haya 		if (ifp->if_bpf)
   1162  1.1     haya 			bpf_mtap(ifp->if_bpf, RL_CUR_TXMBUF(sc));
   1163  1.1     haya #endif
   1164  1.1     haya 		/*
   1165  1.1     haya 		 * Transmit the frame.
   1166  1.1     haya 	 	 */
   1167  1.4  tsutsui 		bus_dmamap_sync(sc->sc_dmat,
   1168  1.4  tsutsui 		    sc->snd_dmamap[idx], 0, sc->snd_dmamap[idx]->dm_mapsize,
   1169  1.4  tsutsui 		    BUS_DMASYNC_PREWRITE);
   1170  1.4  tsutsui 
   1171  1.4  tsutsui 		len = sc->snd_dmamap[idx]->dm_segs[0].ds_len;
   1172  1.4  tsutsui 		if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
   1173  1.4  tsutsui 			len = (ETHER_MIN_LEN - ETHER_CRC_LEN);
   1174  1.4  tsutsui 
   1175  1.1     haya 		CSR_WRITE_4(sc, RL_CUR_TXADDR(sc),
   1176  1.4  tsutsui 			    sc->snd_dmamap[idx]->dm_segs[0].ds_addr);
   1177  1.4  tsutsui 		CSR_WRITE_4(sc, RL_CUR_TXSTAT(sc), RL_TX_EARLYTHRESH | len);
   1178  1.1     haya 
   1179  1.8  thorpej 		RL_INC(sc->rtk_cdata.cur_tx);
   1180  1.1     haya 	}
   1181  1.1     haya 
   1182  1.1     haya 	/*
   1183  1.1     haya 	 * We broke out of the loop because all our TX slots are
   1184  1.1     haya 	 * full. Mark the NIC as busy until it drains some of the
   1185  1.1     haya 	 * packets from the queue.
   1186  1.1     haya 	 */
   1187  1.1     haya 	if (RL_CUR_TXMBUF(sc) != NULL)
   1188  1.1     haya 		ifp->if_flags |= IFF_OACTIVE;
   1189  1.1     haya 
   1190  1.1     haya 	/*
   1191  1.1     haya 	 * Set a timeout in case the chip goes out to lunch.
   1192  1.1     haya 	 */
   1193  1.1     haya 	ifp->if_timer = 5;
   1194  1.1     haya 
   1195  1.1     haya 	return;
   1196  1.1     haya }
   1197  1.1     haya 
   1198  1.8  thorpej STATIC void rtk_init(xsc)
   1199  1.1     haya 	void			*xsc;
   1200  1.1     haya {
   1201  1.8  thorpej 	struct rtk_softc		*sc = xsc;
   1202  1.1     haya 	struct ifnet		*ifp = &sc->ethercom.ec_if;
   1203  1.1     haya 	int			s, i;
   1204  1.4  tsutsui 	u_int32_t		rxcfg;
   1205  1.1     haya 	u_int16_t		phy_bmcr = 0;
   1206  1.1     haya 
   1207  1.9  thorpej 	s = splnet();
   1208  1.1     haya 
   1209  1.1     haya 	/*
   1210  1.1     haya 	 * XXX Hack for the 8139: the built-in autoneg logic's state
   1211  1.8  thorpej 	 * gets reset by rtk_init() when we don't want it to. Try
   1212  1.1     haya 	 * to preserve it.
   1213  1.1     haya 	 */
   1214  1.8  thorpej 	if (sc->rtk_type == RL_8139)
   1215  1.8  thorpej 		phy_bmcr = rtk_phy_readreg((struct device *)sc, 7, MII_BMCR);
   1216  1.1     haya 
   1217  1.1     haya 	/*
   1218  1.1     haya 	 * Cancel pending I/O and free all RX/TX buffers.
   1219  1.1     haya 	 */
   1220  1.8  thorpej 	rtk_stop(sc);
   1221  1.1     haya 
   1222  1.1     haya 	/* Init our MAC address */
   1223  1.1     haya 	for (i = 0; i < ETHER_ADDR_LEN; i++) {
   1224  1.1     haya 		CSR_WRITE_1(sc, RL_IDR0 + i, LLADDR(ifp->if_sadl)[i]);
   1225  1.1     haya 	}
   1226  1.1     haya 
   1227  1.1     haya 	/* Init the RX buffer pointer register. */
   1228  1.4  tsutsui 	bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
   1229  1.4  tsutsui 	    sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1230  1.1     haya 	CSR_WRITE_4(sc, RL_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
   1231  1.1     haya 
   1232  1.1     haya 	/* Init TX descriptors. */
   1233  1.8  thorpej 	rtk_list_tx_init(sc);
   1234  1.1     haya 
   1235  1.1     haya 	/*
   1236  1.1     haya 	 * Enable transmit and receive.
   1237  1.1     haya 	 */
   1238  1.1     haya 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
   1239  1.1     haya 
   1240  1.1     haya 	/*
   1241  1.1     haya 	 * Set the initial TX and RX configuration.
   1242  1.1     haya 	 */
   1243  1.1     haya 	CSR_WRITE_4(sc, RL_TXCFG, RL_TXCFG_CONFIG);
   1244  1.1     haya 	CSR_WRITE_4(sc, RL_RXCFG, RL_RXCFG_CONFIG);
   1245  1.1     haya 
   1246  1.1     haya 	/* Set the individual bit to receive frames for this host only. */
   1247  1.1     haya 	rxcfg = CSR_READ_4(sc, RL_RXCFG);
   1248  1.1     haya 	rxcfg |= RL_RXCFG_RX_INDIV;
   1249  1.1     haya 
   1250  1.1     haya 	/* If we want promiscuous mode, set the allframes bit. */
   1251  1.1     haya 	if (ifp->if_flags & IFF_PROMISC) {
   1252  1.1     haya 		rxcfg |= RL_RXCFG_RX_ALLPHYS;
   1253  1.1     haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1254  1.1     haya 	} else {
   1255  1.1     haya 		rxcfg &= ~RL_RXCFG_RX_ALLPHYS;
   1256  1.1     haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1257  1.1     haya 	}
   1258  1.1     haya 
   1259  1.1     haya 	/*
   1260  1.1     haya 	 * Set capture broadcast bit to capture broadcast frames.
   1261  1.1     haya 	 */
   1262  1.1     haya 	if (ifp->if_flags & IFF_BROADCAST) {
   1263  1.1     haya 		rxcfg |= RL_RXCFG_RX_BROAD;
   1264  1.1     haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1265  1.1     haya 	} else {
   1266  1.1     haya 		rxcfg &= ~RL_RXCFG_RX_BROAD;
   1267  1.1     haya 		CSR_WRITE_4(sc, RL_RXCFG, rxcfg);
   1268  1.1     haya 	}
   1269  1.1     haya 
   1270  1.1     haya 	/*
   1271  1.1     haya 	 * Program the multicast filter, if necessary.
   1272  1.1     haya 	 */
   1273  1.8  thorpej 	rtk_setmulti(sc);
   1274  1.1     haya 
   1275  1.1     haya 	/*
   1276  1.1     haya 	 * Enable interrupts.
   1277  1.1     haya 	 */
   1278  1.1     haya 	CSR_WRITE_2(sc, RL_IMR, RL_INTRS);
   1279  1.1     haya 
   1280  1.1     haya 	/* Start RX/TX process. */
   1281  1.1     haya 	CSR_WRITE_4(sc, RL_MISSEDPKT, 0);
   1282  1.1     haya 
   1283  1.1     haya 	/* Enable receiver and transmitter. */
   1284  1.1     haya 	CSR_WRITE_1(sc, RL_COMMAND, RL_CMD_TX_ENB|RL_CMD_RX_ENB);
   1285  1.1     haya 
   1286  1.1     haya 	/* Restore state of BMCR */
   1287  1.8  thorpej 	if (sc->rtk_type == RL_8139)
   1288  1.8  thorpej 		rtk_phy_writereg((struct device *)sc, 7, MII_BMCR, phy_bmcr);
   1289  1.1     haya 
   1290  1.1     haya 	CSR_WRITE_1(sc, RL_CFG1, RL_CFG1_DRVLOAD|RL_CFG1_FULLDUPLEX);
   1291  1.1     haya 
   1292  1.1     haya 	/*
   1293  1.1     haya 	 * Set current media.
   1294  1.1     haya 	 */
   1295  1.1     haya 	mii_mediachg(&sc->mii);
   1296  1.1     haya 
   1297  1.1     haya 	ifp->if_flags |= IFF_RUNNING;
   1298  1.1     haya 	ifp->if_flags &= ~IFF_OACTIVE;
   1299  1.1     haya 
   1300  1.1     haya 	(void)splx(s);
   1301  1.1     haya 
   1302  1.8  thorpej 	callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
   1303  1.1     haya }
   1304  1.1     haya 
   1305  1.1     haya /*
   1306  1.1     haya  * Set media options.
   1307  1.1     haya  */
   1308  1.8  thorpej STATIC int rtk_ifmedia_upd(ifp)
   1309  1.1     haya 	struct ifnet		*ifp;
   1310  1.1     haya {
   1311  1.8  thorpej 	struct rtk_softc		*sc;
   1312  1.1     haya 	struct ifmedia		*ifm;
   1313  1.1     haya 
   1314  1.1     haya 	sc = ifp->if_softc;
   1315  1.1     haya 	ifm = &sc->mii.mii_media;
   1316  1.1     haya 
   1317  1.1     haya 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
   1318  1.1     haya 		return(EINVAL);
   1319  1.1     haya 
   1320  1.1     haya 	return (mii_mediachg(&sc->mii));
   1321  1.1     haya }
   1322  1.1     haya 
   1323  1.1     haya /*
   1324  1.1     haya  * Report current media status.
   1325  1.1     haya  */
   1326  1.8  thorpej STATIC void rtk_ifmedia_sts(ifp, ifmr)
   1327  1.1     haya 	struct ifnet		*ifp;
   1328  1.1     haya 	struct ifmediareq	*ifmr;
   1329  1.1     haya {
   1330  1.8  thorpej 	struct rtk_softc		*sc;
   1331  1.1     haya 
   1332  1.1     haya 	sc = ifp->if_softc;
   1333  1.1     haya 
   1334  1.1     haya 	mii_pollstat(&sc->mii);
   1335  1.1     haya 	ifmr->ifm_status = sc->mii.mii_media_status;
   1336  1.1     haya 	ifmr->ifm_active = sc->mii.mii_media_active;
   1337  1.1     haya }
   1338  1.1     haya 
   1339  1.1     haya STATIC int
   1340  1.8  thorpej rtk_ether_ioctl(ifp, cmd, data)
   1341  1.1     haya 	struct ifnet *ifp;
   1342  1.1     haya 	u_long cmd;
   1343  1.1     haya 	caddr_t data;
   1344  1.1     haya {
   1345  1.1     haya 	struct ifaddr *ifa = (struct ifaddr *) data;
   1346  1.8  thorpej 	struct rtk_softc *sc = ifp->if_softc;
   1347  1.1     haya 
   1348  1.1     haya 	switch (cmd) {
   1349  1.1     haya 	case SIOCSIFADDR:
   1350  1.1     haya 		ifp->if_flags |= IFF_UP;
   1351  1.1     haya 
   1352  1.1     haya 		switch (ifa->ifa_addr->sa_family) {
   1353  1.1     haya #ifdef INET
   1354  1.1     haya 		case AF_INET:
   1355  1.8  thorpej 			rtk_init(sc);
   1356  1.1     haya 			arp_ifinit(ifp, ifa);
   1357  1.1     haya 			break;
   1358  1.1     haya #endif
   1359  1.1     haya #ifdef NS
   1360  1.1     haya 		case AF_NS:
   1361  1.1     haya 		    {
   1362  1.2  tsutsui 			 struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
   1363  1.1     haya 
   1364  1.1     haya 			 if (ns_nullhost(*ina))
   1365  1.1     haya 				ina->x_host = *(union ns_host *)
   1366  1.1     haya 				    LLADDR(ifp->if_sadl);
   1367  1.1     haya 			 else
   1368  1.1     haya 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
   1369  1.1     haya 				    ifp->if_addrlen);
   1370  1.1     haya 			 /* Set new address. */
   1371  1.8  thorpej 			 rtk_init(sc);
   1372  1.1     haya 			 break;
   1373  1.1     haya 		    }
   1374  1.1     haya #endif
   1375  1.1     haya 		default:
   1376  1.8  thorpej 			rtk_init(sc);
   1377  1.1     haya 			break;
   1378  1.1     haya 		}
   1379  1.1     haya 		break;
   1380  1.1     haya 
   1381  1.1     haya 	default:
   1382  1.1     haya 		return (EINVAL);
   1383  1.1     haya 	}
   1384  1.1     haya 
   1385  1.1     haya 	return (0);
   1386  1.1     haya }
   1387  1.1     haya 
   1388  1.8  thorpej STATIC int rtk_ioctl(ifp, command, data)
   1389  1.1     haya 	struct ifnet		*ifp;
   1390  1.1     haya 	u_long			command;
   1391  1.1     haya 	caddr_t			data;
   1392  1.1     haya {
   1393  1.8  thorpej 	struct rtk_softc		*sc = ifp->if_softc;
   1394  1.1     haya 	struct ifreq		*ifr = (struct ifreq *) data;
   1395  1.1     haya 	int			s, error = 0;
   1396  1.1     haya 
   1397  1.9  thorpej 	s = splnet();
   1398  1.1     haya 
   1399  1.1     haya 	switch(command) {
   1400  1.1     haya 	case SIOCSIFADDR:
   1401  1.1     haya 	case SIOCGIFADDR:
   1402  1.1     haya 	case SIOCSIFMTU:
   1403  1.8  thorpej 		error = rtk_ether_ioctl(ifp, command, data);
   1404  1.1     haya 		break;
   1405  1.1     haya 	case SIOCSIFFLAGS:
   1406  1.1     haya 		if (ifp->if_flags & IFF_UP) {
   1407  1.8  thorpej 			rtk_init(sc);
   1408  1.1     haya 		} else {
   1409  1.1     haya 			if (ifp->if_flags & IFF_RUNNING)
   1410  1.8  thorpej 				rtk_stop(sc);
   1411  1.1     haya 		}
   1412  1.1     haya 		error = 0;
   1413  1.1     haya 		break;
   1414  1.1     haya 	case SIOCADDMULTI:
   1415  1.1     haya 	case SIOCDELMULTI:
   1416  1.8  thorpej 		rtk_setmulti(sc);
   1417  1.1     haya 		error = 0;
   1418  1.1     haya 		break;
   1419  1.1     haya 	case SIOCGIFMEDIA:
   1420  1.1     haya 	case SIOCSIFMEDIA:
   1421  1.1     haya 		error = ifmedia_ioctl(ifp, ifr, &sc->mii.mii_media, command);
   1422  1.1     haya 		break;
   1423  1.1     haya 	default:
   1424  1.1     haya 		error = EINVAL;
   1425  1.1     haya 		break;
   1426  1.1     haya 	}
   1427  1.1     haya 
   1428  1.1     haya 	(void)splx(s);
   1429  1.1     haya 
   1430  1.1     haya 	return(error);
   1431  1.1     haya }
   1432  1.1     haya 
   1433  1.8  thorpej STATIC void rtk_watchdog(ifp)
   1434  1.1     haya 	struct ifnet		*ifp;
   1435  1.1     haya {
   1436  1.8  thorpej 	struct rtk_softc		*sc;
   1437  1.1     haya 
   1438  1.1     haya 	sc = ifp->if_softc;
   1439  1.1     haya 
   1440  1.1     haya 	printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
   1441  1.1     haya 	ifp->if_oerrors++;
   1442  1.8  thorpej 	rtk_txeof(sc);
   1443  1.8  thorpej 	rtk_rxeof(sc);
   1444  1.8  thorpej 	rtk_init(sc);
   1445  1.1     haya 
   1446  1.1     haya 	return;
   1447  1.1     haya }
   1448  1.1     haya 
   1449  1.1     haya /*
   1450  1.1     haya  * Stop the adapter and free any mbufs allocated to the
   1451  1.1     haya  * RX and TX lists.
   1452  1.1     haya  */
   1453  1.8  thorpej STATIC void rtk_stop(sc)
   1454  1.8  thorpej 	struct rtk_softc		*sc;
   1455  1.1     haya {
   1456  1.2  tsutsui 	int			i;
   1457  1.1     haya 	struct ifnet		*ifp;
   1458  1.1     haya 
   1459  1.1     haya 	ifp = &sc->ethercom.ec_if;
   1460  1.1     haya 	ifp->if_timer = 0;
   1461  1.1     haya 
   1462  1.8  thorpej 	callout_stop(&sc->rtk_tick_ch);
   1463  1.1     haya 
   1464  1.1     haya 	mii_down(&sc->mii);
   1465  1.1     haya 
   1466  1.1     haya 	CSR_WRITE_1(sc, RL_COMMAND, 0x00);
   1467  1.1     haya 	CSR_WRITE_2(sc, RL_IMR, 0x0000);
   1468  1.1     haya 
   1469  1.1     haya 	/*
   1470  1.1     haya 	 * Free the TX list buffers.
   1471  1.1     haya 	 */
   1472  1.1     haya 	for (i = 0; i < RL_TX_LIST_CNT; i++) {
   1473  1.8  thorpej 		if (sc->rtk_cdata.rtk_tx_chain[i] != NULL) {
   1474  1.8  thorpej 			m_freem(sc->rtk_cdata.rtk_tx_chain[i]);
   1475  1.8  thorpej 			sc->rtk_cdata.rtk_tx_chain[i] = NULL;
   1476  1.1     haya 			CSR_WRITE_4(sc, RL_TXADDR0 + i, 0x0000000);
   1477  1.1     haya 		}
   1478  1.1     haya 	}
   1479  1.1     haya 
   1480  1.1     haya 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1481  1.1     haya 
   1482  1.1     haya 	return;
   1483  1.1     haya }
   1484  1.1     haya 
   1485  1.1     haya /*
   1486  1.1     haya  * Stop all chip I/O so that the kernel's probe routines don't
   1487  1.1     haya  * get confused by errant DMAs when rebooting.
   1488  1.1     haya  */
   1489  1.8  thorpej STATIC void rtk_shutdown(vsc)
   1490  1.1     haya 	void			*vsc;
   1491  1.1     haya {
   1492  1.8  thorpej 	struct rtk_softc		*sc = (struct rtk_softc *)vsc;
   1493  1.1     haya 
   1494  1.8  thorpej 	rtk_stop(sc);
   1495  1.1     haya 
   1496  1.1     haya 	return;
   1497  1.1     haya }
   1498  1.1     haya 
   1499  1.1     haya STATIC void
   1500  1.8  thorpej rtk_tick(arg)
   1501  1.1     haya 	void *arg;
   1502  1.1     haya {
   1503  1.8  thorpej 	struct rtk_softc *sc = arg;
   1504  1.1     haya 	int s = splnet();
   1505  1.1     haya 
   1506  1.1     haya 	mii_tick(&sc->mii);
   1507  1.1     haya 	splx(s);
   1508  1.1     haya 
   1509  1.8  thorpej 	callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
   1510  1.1     haya }
   1511