rtl81x9.c revision 1.90 1 1.90 joerg /* $NetBSD: rtl81x9.c,v 1.90 2010/04/05 07:19:36 joerg Exp $ */
2 1.1 haya
3 1.1 haya /*
4 1.1 haya * Copyright (c) 1997, 1998
5 1.1 haya * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by Bill Paul.
18 1.1 haya * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 haya * may be used to endorse or promote products derived from this software
20 1.1 haya * without specific prior written permission.
21 1.1 haya *
22 1.1 haya * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 haya * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 haya * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 haya * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 haya * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 haya * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 haya * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 haya * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 haya * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 haya * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 haya * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 haya *
34 1.1 haya * FreeBSD Id: if_rl.c,v 1.17 1999/06/19 20:17:37 wpaul Exp
35 1.1 haya */
36 1.1 haya
37 1.1 haya /*
38 1.1 haya * RealTek 8129/8139 PCI NIC driver
39 1.1 haya *
40 1.1 haya * Supports several extremely cheap PCI 10/100 adapters based on
41 1.1 haya * the RealTek chipset. Datasheets can be obtained from
42 1.1 haya * www.realtek.com.tw.
43 1.1 haya *
44 1.1 haya * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
45 1.1 haya * Electrical Engineering Department
46 1.1 haya * Columbia University, New York City
47 1.1 haya */
48 1.1 haya
49 1.1 haya /*
50 1.1 haya * The RealTek 8139 PCI NIC redefines the meaning of 'low end.' This is
51 1.1 haya * probably the worst PCI ethernet controller ever made, with the possible
52 1.1 haya * exception of the FEAST chip made by SMC. The 8139 supports bus-master
53 1.1 haya * DMA, but it has a terrible interface that nullifies any performance
54 1.1 haya * gains that bus-master DMA usually offers.
55 1.1 haya *
56 1.1 haya * For transmission, the chip offers a series of four TX descriptor
57 1.1 haya * registers. Each transmit frame must be in a contiguous buffer, aligned
58 1.1 haya * on a longword (32-bit) boundary. This means we almost always have to
59 1.1 haya * do mbuf copies in order to transmit a frame, except in the unlikely
60 1.1 haya * case where a) the packet fits into a single mbuf, and b) the packet
61 1.1 haya * is 32-bit aligned within the mbuf's data area. The presence of only
62 1.1 haya * four descriptor registers means that we can never have more than four
63 1.1 haya * packets queued for transmission at any one time.
64 1.1 haya *
65 1.1 haya * Reception is not much better. The driver has to allocate a single large
66 1.1 haya * buffer area (up to 64K in size) into which the chip will DMA received
67 1.1 haya * frames. Because we don't know where within this region received packets
68 1.1 haya * will begin or end, we have no choice but to copy data from the buffer
69 1.1 haya * area into mbufs in order to pass the packets up to the higher protocol
70 1.1 haya * levels.
71 1.1 haya *
72 1.1 haya * It's impossible given this rotten design to really achieve decent
73 1.45 tsutsui * performance at 100Mbps, unless you happen to have a 400MHz PII or
74 1.1 haya * some equally overmuscled CPU to drive it.
75 1.1 haya *
76 1.1 haya * On the bright side, the 8139 does have a built-in PHY, although
77 1.1 haya * rather than using an MDIO serial interface like most other NICs, the
78 1.1 haya * PHY registers are directly accessible through the 8139's register
79 1.1 haya * space. The 8139 supports autonegotiation, as well as a 64-bit multicast
80 1.1 haya * filter.
81 1.1 haya *
82 1.1 haya * The 8129 chip is an older version of the 8139 that uses an external PHY
83 1.1 haya * chip. The 8129 has a serial MDIO interface for accessing the MII where
84 1.1 haya * the 8139 lets you directly access the on-board PHY registers. We need
85 1.1 haya * to select which interface to use depending on the chip type.
86 1.1 haya */
87 1.40 lukem
88 1.40 lukem #include <sys/cdefs.h>
89 1.90 joerg __KERNEL_RCSID(0, "$NetBSD: rtl81x9.c,v 1.90 2010/04/05 07:19:36 joerg Exp $");
90 1.1 haya
91 1.1 haya #include "rnd.h"
92 1.1 haya
93 1.1 haya #include <sys/param.h>
94 1.1 haya #include <sys/systm.h>
95 1.1 haya #include <sys/callout.h>
96 1.1 haya #include <sys/device.h>
97 1.1 haya #include <sys/sockio.h>
98 1.1 haya #include <sys/mbuf.h>
99 1.1 haya #include <sys/malloc.h>
100 1.1 haya #include <sys/kernel.h>
101 1.1 haya #include <sys/socket.h>
102 1.1 haya
103 1.17 thorpej #include <uvm/uvm_extern.h>
104 1.17 thorpej
105 1.1 haya #include <net/if.h>
106 1.1 haya #include <net/if_arp.h>
107 1.1 haya #include <net/if_ether.h>
108 1.1 haya #include <net/if_dl.h>
109 1.1 haya #include <net/if_media.h>
110 1.1 haya
111 1.1 haya #include <net/bpf.h>
112 1.1 haya #if NRND > 0
113 1.1 haya #include <sys/rnd.h>
114 1.1 haya #endif
115 1.1 haya
116 1.77 ad #include <sys/bus.h>
117 1.3 tsutsui #include <machine/endian.h>
118 1.1 haya
119 1.1 haya #include <dev/mii/mii.h>
120 1.1 haya #include <dev/mii/miivar.h>
121 1.1 haya
122 1.1 haya #include <dev/ic/rtl81x9reg.h>
123 1.4 tsutsui #include <dev/ic/rtl81x9var.h>
124 1.1 haya
125 1.85 tsutsui static void rtk_reset(struct rtk_softc *);
126 1.85 tsutsui static void rtk_rxeof(struct rtk_softc *);
127 1.85 tsutsui static void rtk_txeof(struct rtk_softc *);
128 1.85 tsutsui static void rtk_start(struct ifnet *);
129 1.85 tsutsui static int rtk_ioctl(struct ifnet *, u_long, void *);
130 1.85 tsutsui static int rtk_init(struct ifnet *);
131 1.85 tsutsui static void rtk_stop(struct ifnet *, int);
132 1.85 tsutsui
133 1.85 tsutsui static void rtk_watchdog(struct ifnet *);
134 1.85 tsutsui
135 1.85 tsutsui static void rtk_eeprom_putbyte(struct rtk_softc *, int, int);
136 1.85 tsutsui static void rtk_mii_sync(struct rtk_softc *);
137 1.85 tsutsui static void rtk_mii_send(struct rtk_softc *, uint32_t, int);
138 1.85 tsutsui static int rtk_mii_readreg(struct rtk_softc *, struct rtk_mii_frame *);
139 1.85 tsutsui static int rtk_mii_writereg(struct rtk_softc *, struct rtk_mii_frame *);
140 1.85 tsutsui
141 1.85 tsutsui static int rtk_phy_readreg(device_t, int, int);
142 1.85 tsutsui static void rtk_phy_writereg(device_t, int, int, int);
143 1.85 tsutsui static void rtk_phy_statchg(device_t);
144 1.85 tsutsui static void rtk_tick(void *);
145 1.49 perry
146 1.85 tsutsui static int rtk_enable(struct rtk_softc *);
147 1.85 tsutsui static void rtk_disable(struct rtk_softc *);
148 1.10 tsutsui
149 1.85 tsutsui static void rtk_list_tx_init(struct rtk_softc *);
150 1.1 haya
151 1.1 haya #define EE_SET(x) \
152 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
153 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) | (x))
154 1.1 haya
155 1.1 haya #define EE_CLR(x) \
156 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, \
157 1.10 tsutsui CSR_READ_1(sc, RTK_EECMD) & ~(x))
158 1.1 haya
159 1.67 tsutsui #define EE_DELAY() DELAY(100)
160 1.67 tsutsui
161 1.44 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
162 1.44 bouyer
163 1.1 haya /*
164 1.1 haya * Send a read command and address to the EEPROM, check for ACK.
165 1.1 haya */
166 1.85 tsutsui static void
167 1.62 tsutsui rtk_eeprom_putbyte(struct rtk_softc *sc, int addr, int addr_len)
168 1.1 haya {
169 1.63 tsutsui int d, i;
170 1.1 haya
171 1.10 tsutsui d = (RTK_EECMD_READ << addr_len) | addr;
172 1.1 haya
173 1.1 haya /*
174 1.1 haya * Feed in each bit and stobe the clock.
175 1.1 haya */
176 1.23 tsutsui for (i = RTK_EECMD_LEN + addr_len; i > 0; i--) {
177 1.23 tsutsui if (d & (1 << (i - 1))) {
178 1.10 tsutsui EE_SET(RTK_EE_DATAIN);
179 1.1 haya } else {
180 1.10 tsutsui EE_CLR(RTK_EE_DATAIN);
181 1.1 haya }
182 1.67 tsutsui EE_DELAY();
183 1.10 tsutsui EE_SET(RTK_EE_CLK);
184 1.67 tsutsui EE_DELAY();
185 1.10 tsutsui EE_CLR(RTK_EE_CLK);
186 1.67 tsutsui EE_DELAY();
187 1.1 haya }
188 1.1 haya }
189 1.1 haya
190 1.1 haya /*
191 1.1 haya * Read a word of data stored in the EEPROM at address 'addr.'
192 1.1 haya */
193 1.63 tsutsui uint16_t
194 1.62 tsutsui rtk_read_eeprom(struct rtk_softc *sc, int addr, int addr_len)
195 1.1 haya {
196 1.63 tsutsui uint16_t word;
197 1.63 tsutsui int i;
198 1.1 haya
199 1.1 haya /* Enter EEPROM access mode. */
200 1.67 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_PROGRAM);
201 1.67 tsutsui EE_DELAY();
202 1.67 tsutsui EE_SET(RTK_EE_SEL);
203 1.1 haya
204 1.1 haya /*
205 1.1 haya * Send address of word we want to read.
206 1.1 haya */
207 1.8 thorpej rtk_eeprom_putbyte(sc, addr, addr_len);
208 1.1 haya
209 1.1 haya /*
210 1.1 haya * Start reading bits from EEPROM.
211 1.1 haya */
212 1.63 tsutsui word = 0;
213 1.23 tsutsui for (i = 16; i > 0; i--) {
214 1.10 tsutsui EE_SET(RTK_EE_CLK);
215 1.67 tsutsui EE_DELAY();
216 1.10 tsutsui if (CSR_READ_1(sc, RTK_EECMD) & RTK_EE_DATAOUT)
217 1.23 tsutsui word |= 1 << (i - 1);
218 1.10 tsutsui EE_CLR(RTK_EE_CLK);
219 1.67 tsutsui EE_DELAY();
220 1.1 haya }
221 1.1 haya
222 1.1 haya /* Turn off EEPROM access mode. */
223 1.10 tsutsui CSR_WRITE_1(sc, RTK_EECMD, RTK_EEMODE_OFF);
224 1.1 haya
225 1.63 tsutsui return word;
226 1.1 haya }
227 1.1 haya
228 1.1 haya /*
229 1.1 haya * MII access routines are provided for the 8129, which
230 1.1 haya * doesn't have a built-in PHY. For the 8139, we fake things
231 1.8 thorpej * up by diverting rtk_phy_readreg()/rtk_phy_writereg() to the
232 1.1 haya * direct access PHY registers.
233 1.1 haya */
234 1.1 haya #define MII_SET(x) \
235 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
236 1.10 tsutsui CSR_READ_1(sc, RTK_MII) | (x))
237 1.1 haya
238 1.1 haya #define MII_CLR(x) \
239 1.23 tsutsui CSR_WRITE_1(sc, RTK_MII, \
240 1.10 tsutsui CSR_READ_1(sc, RTK_MII) & ~(x))
241 1.1 haya
242 1.1 haya /*
243 1.1 haya * Sync the PHYs by setting data bit and strobing the clock 32 times.
244 1.1 haya */
245 1.85 tsutsui static void
246 1.62 tsutsui rtk_mii_sync(struct rtk_softc *sc)
247 1.1 haya {
248 1.63 tsutsui int i;
249 1.1 haya
250 1.10 tsutsui MII_SET(RTK_MII_DIR|RTK_MII_DATAOUT);
251 1.1 haya
252 1.1 haya for (i = 0; i < 32; i++) {
253 1.10 tsutsui MII_SET(RTK_MII_CLK);
254 1.1 haya DELAY(1);
255 1.10 tsutsui MII_CLR(RTK_MII_CLK);
256 1.1 haya DELAY(1);
257 1.1 haya }
258 1.1 haya }
259 1.1 haya
260 1.1 haya /*
261 1.1 haya * Clock a series of bits through the MII.
262 1.1 haya */
263 1.85 tsutsui static void
264 1.63 tsutsui rtk_mii_send(struct rtk_softc *sc, uint32_t bits, int cnt)
265 1.1 haya {
266 1.63 tsutsui int i;
267 1.1 haya
268 1.10 tsutsui MII_CLR(RTK_MII_CLK);
269 1.1 haya
270 1.23 tsutsui for (i = cnt; i > 0; i--) {
271 1.61 tsutsui if (bits & (1 << (i - 1))) {
272 1.10 tsutsui MII_SET(RTK_MII_DATAOUT);
273 1.61 tsutsui } else {
274 1.10 tsutsui MII_CLR(RTK_MII_DATAOUT);
275 1.61 tsutsui }
276 1.1 haya DELAY(1);
277 1.10 tsutsui MII_CLR(RTK_MII_CLK);
278 1.1 haya DELAY(1);
279 1.10 tsutsui MII_SET(RTK_MII_CLK);
280 1.1 haya }
281 1.1 haya }
282 1.1 haya
283 1.1 haya /*
284 1.1 haya * Read an PHY register through the MII.
285 1.1 haya */
286 1.85 tsutsui static int
287 1.62 tsutsui rtk_mii_readreg(struct rtk_softc *sc, struct rtk_mii_frame *frame)
288 1.1 haya {
289 1.63 tsutsui int i, ack, s;
290 1.1 haya
291 1.9 thorpej s = splnet();
292 1.1 haya
293 1.1 haya /*
294 1.1 haya * Set up frame for RX.
295 1.1 haya */
296 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
297 1.10 tsutsui frame->mii_opcode = RTK_MII_READOP;
298 1.1 haya frame->mii_turnaround = 0;
299 1.1 haya frame->mii_data = 0;
300 1.23 tsutsui
301 1.10 tsutsui CSR_WRITE_2(sc, RTK_MII, 0);
302 1.1 haya
303 1.1 haya /*
304 1.61 tsutsui * Turn on data xmit.
305 1.1 haya */
306 1.10 tsutsui MII_SET(RTK_MII_DIR);
307 1.1 haya
308 1.8 thorpej rtk_mii_sync(sc);
309 1.1 haya
310 1.1 haya /*
311 1.1 haya * Send command/address info.
312 1.1 haya */
313 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
314 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
315 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
316 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
317 1.1 haya
318 1.1 haya /* Idle bit */
319 1.10 tsutsui MII_CLR((RTK_MII_CLK|RTK_MII_DATAOUT));
320 1.1 haya DELAY(1);
321 1.10 tsutsui MII_SET(RTK_MII_CLK);
322 1.1 haya DELAY(1);
323 1.1 haya
324 1.1 haya /* Turn off xmit. */
325 1.10 tsutsui MII_CLR(RTK_MII_DIR);
326 1.1 haya
327 1.1 haya /* Check for ack */
328 1.10 tsutsui MII_CLR(RTK_MII_CLK);
329 1.1 haya DELAY(1);
330 1.56 tsutsui ack = CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN;
331 1.10 tsutsui MII_SET(RTK_MII_CLK);
332 1.1 haya DELAY(1);
333 1.1 haya
334 1.1 haya /*
335 1.1 haya * Now try reading data bits. If the ack failed, we still
336 1.1 haya * need to clock through 16 cycles to keep the PHY(s) in sync.
337 1.1 haya */
338 1.1 haya if (ack) {
339 1.23 tsutsui for (i = 0; i < 16; i++) {
340 1.10 tsutsui MII_CLR(RTK_MII_CLK);
341 1.1 haya DELAY(1);
342 1.10 tsutsui MII_SET(RTK_MII_CLK);
343 1.1 haya DELAY(1);
344 1.1 haya }
345 1.1 haya goto fail;
346 1.1 haya }
347 1.1 haya
348 1.23 tsutsui for (i = 16; i > 0; i--) {
349 1.10 tsutsui MII_CLR(RTK_MII_CLK);
350 1.1 haya DELAY(1);
351 1.1 haya if (!ack) {
352 1.10 tsutsui if (CSR_READ_2(sc, RTK_MII) & RTK_MII_DATAIN)
353 1.23 tsutsui frame->mii_data |= 1 << (i - 1);
354 1.1 haya DELAY(1);
355 1.1 haya }
356 1.10 tsutsui MII_SET(RTK_MII_CLK);
357 1.1 haya DELAY(1);
358 1.1 haya }
359 1.1 haya
360 1.23 tsutsui fail:
361 1.10 tsutsui MII_CLR(RTK_MII_CLK);
362 1.1 haya DELAY(1);
363 1.10 tsutsui MII_SET(RTK_MII_CLK);
364 1.1 haya DELAY(1);
365 1.1 haya
366 1.1 haya splx(s);
367 1.1 haya
368 1.1 haya if (ack)
369 1.63 tsutsui return 1;
370 1.63 tsutsui return 0;
371 1.1 haya }
372 1.1 haya
373 1.1 haya /*
374 1.1 haya * Write to a PHY register through the MII.
375 1.1 haya */
376 1.85 tsutsui static int
377 1.62 tsutsui rtk_mii_writereg(struct rtk_softc *sc, struct rtk_mii_frame *frame)
378 1.1 haya {
379 1.63 tsutsui int s;
380 1.1 haya
381 1.9 thorpej s = splnet();
382 1.1 haya /*
383 1.1 haya * Set up frame for TX.
384 1.1 haya */
385 1.10 tsutsui frame->mii_stdelim = RTK_MII_STARTDELIM;
386 1.10 tsutsui frame->mii_opcode = RTK_MII_WRITEOP;
387 1.10 tsutsui frame->mii_turnaround = RTK_MII_TURNAROUND;
388 1.51 perry
389 1.1 haya /*
390 1.61 tsutsui * Turn on data output.
391 1.1 haya */
392 1.10 tsutsui MII_SET(RTK_MII_DIR);
393 1.1 haya
394 1.8 thorpej rtk_mii_sync(sc);
395 1.1 haya
396 1.8 thorpej rtk_mii_send(sc, frame->mii_stdelim, 2);
397 1.8 thorpej rtk_mii_send(sc, frame->mii_opcode, 2);
398 1.8 thorpej rtk_mii_send(sc, frame->mii_phyaddr, 5);
399 1.8 thorpej rtk_mii_send(sc, frame->mii_regaddr, 5);
400 1.8 thorpej rtk_mii_send(sc, frame->mii_turnaround, 2);
401 1.8 thorpej rtk_mii_send(sc, frame->mii_data, 16);
402 1.1 haya
403 1.1 haya /* Idle bit. */
404 1.10 tsutsui MII_SET(RTK_MII_CLK);
405 1.1 haya DELAY(1);
406 1.10 tsutsui MII_CLR(RTK_MII_CLK);
407 1.1 haya DELAY(1);
408 1.1 haya
409 1.1 haya /*
410 1.1 haya * Turn off xmit.
411 1.1 haya */
412 1.10 tsutsui MII_CLR(RTK_MII_DIR);
413 1.1 haya
414 1.1 haya splx(s);
415 1.1 haya
416 1.63 tsutsui return 0;
417 1.1 haya }
418 1.1 haya
419 1.85 tsutsui static int
420 1.78 uwe rtk_phy_readreg(device_t self, int phy, int reg)
421 1.1 haya {
422 1.78 uwe struct rtk_softc *sc = device_private(self);
423 1.63 tsutsui struct rtk_mii_frame frame;
424 1.63 tsutsui int rval;
425 1.63 tsutsui int rtk8139_reg;
426 1.1 haya
427 1.72 tsutsui if ((sc->sc_quirk & RTKQ_8129) == 0) {
428 1.1 haya if (phy != 7)
429 1.63 tsutsui return 0;
430 1.1 haya
431 1.63 tsutsui switch (reg) {
432 1.1 haya case MII_BMCR:
433 1.10 tsutsui rtk8139_reg = RTK_BMCR;
434 1.1 haya break;
435 1.1 haya case MII_BMSR:
436 1.10 tsutsui rtk8139_reg = RTK_BMSR;
437 1.1 haya break;
438 1.1 haya case MII_ANAR:
439 1.10 tsutsui rtk8139_reg = RTK_ANAR;
440 1.1 haya break;
441 1.12 drochner case MII_ANER:
442 1.12 drochner rtk8139_reg = RTK_ANER;
443 1.12 drochner break;
444 1.1 haya case MII_ANLPAR:
445 1.10 tsutsui rtk8139_reg = RTK_LPAR;
446 1.1 haya break;
447 1.1 haya default:
448 1.1 haya #if 0
449 1.78 uwe printf("%s: bad phy register\n", device_xname(self));
450 1.1 haya #endif
451 1.63 tsutsui return 0;
452 1.1 haya }
453 1.10 tsutsui rval = CSR_READ_2(sc, rtk8139_reg);
454 1.63 tsutsui return rval;
455 1.1 haya }
456 1.1 haya
457 1.84 tsutsui memset(&frame, 0, sizeof(frame));
458 1.1 haya
459 1.1 haya frame.mii_phyaddr = phy;
460 1.1 haya frame.mii_regaddr = reg;
461 1.8 thorpej rtk_mii_readreg(sc, &frame);
462 1.1 haya
463 1.63 tsutsui return frame.mii_data;
464 1.1 haya }
465 1.1 haya
466 1.85 tsutsui static void
467 1.78 uwe rtk_phy_writereg(device_t self, int phy, int reg, int data)
468 1.1 haya {
469 1.78 uwe struct rtk_softc *sc = device_private(self);
470 1.63 tsutsui struct rtk_mii_frame frame;
471 1.63 tsutsui int rtk8139_reg;
472 1.1 haya
473 1.72 tsutsui if ((sc->sc_quirk & RTKQ_8129) == 0) {
474 1.1 haya if (phy != 7)
475 1.1 haya return;
476 1.1 haya
477 1.63 tsutsui switch (reg) {
478 1.1 haya case MII_BMCR:
479 1.10 tsutsui rtk8139_reg = RTK_BMCR;
480 1.1 haya break;
481 1.1 haya case MII_BMSR:
482 1.10 tsutsui rtk8139_reg = RTK_BMSR;
483 1.1 haya break;
484 1.1 haya case MII_ANAR:
485 1.10 tsutsui rtk8139_reg = RTK_ANAR;
486 1.1 haya break;
487 1.12 drochner case MII_ANER:
488 1.12 drochner rtk8139_reg = RTK_ANER;
489 1.12 drochner break;
490 1.1 haya case MII_ANLPAR:
491 1.10 tsutsui rtk8139_reg = RTK_LPAR;
492 1.1 haya break;
493 1.1 haya default:
494 1.1 haya #if 0
495 1.78 uwe printf("%s: bad phy register\n", device_xname(self));
496 1.1 haya #endif
497 1.1 haya return;
498 1.1 haya }
499 1.10 tsutsui CSR_WRITE_2(sc, rtk8139_reg, data);
500 1.1 haya return;
501 1.1 haya }
502 1.1 haya
503 1.84 tsutsui memset(&frame, 0, sizeof(frame));
504 1.1 haya
505 1.1 haya frame.mii_phyaddr = phy;
506 1.1 haya frame.mii_regaddr = reg;
507 1.1 haya frame.mii_data = data;
508 1.1 haya
509 1.8 thorpej rtk_mii_writereg(sc, &frame);
510 1.1 haya }
511 1.1 haya
512 1.85 tsutsui static void
513 1.78 uwe rtk_phy_statchg(device_t v)
514 1.1 haya {
515 1.1 haya
516 1.1 haya /* Nothing to do. */
517 1.1 haya }
518 1.1 haya
519 1.8 thorpej #define rtk_calchash(addr) \
520 1.7 thorpej (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
521 1.1 haya
522 1.1 haya /*
523 1.1 haya * Program the 64-bit multicast hash filter.
524 1.1 haya */
525 1.50 jdolecek void
526 1.62 tsutsui rtk_setmulti(struct rtk_softc *sc)
527 1.1 haya {
528 1.63 tsutsui struct ifnet *ifp;
529 1.63 tsutsui uint32_t hashes[2] = { 0, 0 };
530 1.72 tsutsui uint32_t rxfilt;
531 1.1 haya struct ether_multi *enm;
532 1.1 haya struct ether_multistep step;
533 1.63 tsutsui int h, mcnt;
534 1.1 haya
535 1.1 haya ifp = &sc->ethercom.ec_if;
536 1.1 haya
537 1.10 tsutsui rxfilt = CSR_READ_4(sc, RTK_RXCFG);
538 1.1 haya
539 1.28 enami if (ifp->if_flags & IFF_PROMISC) {
540 1.63 tsutsui allmulti:
541 1.28 enami ifp->if_flags |= IFF_ALLMULTI;
542 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
543 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
544 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0xFFFFFFFF);
545 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0xFFFFFFFF);
546 1.1 haya return;
547 1.1 haya }
548 1.1 haya
549 1.1 haya /* first, zot all the existing hash bits */
550 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR0, 0);
551 1.10 tsutsui CSR_WRITE_4(sc, RTK_MAR4, 0);
552 1.1 haya
553 1.1 haya /* now program new ones */
554 1.1 haya ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
555 1.63 tsutsui mcnt = 0;
556 1.1 haya while (enm != NULL) {
557 1.4 tsutsui if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
558 1.4 tsutsui ETHER_ADDR_LEN) != 0)
559 1.28 enami goto allmulti;
560 1.4 tsutsui
561 1.8 thorpej h = rtk_calchash(enm->enm_addrlo);
562 1.1 haya if (h < 32)
563 1.1 haya hashes[0] |= (1 << h);
564 1.1 haya else
565 1.1 haya hashes[1] |= (1 << (h - 32));
566 1.1 haya mcnt++;
567 1.1 haya ETHER_NEXT_MULTI(step, enm);
568 1.1 haya }
569 1.28 enami
570 1.28 enami ifp->if_flags &= ~IFF_ALLMULTI;
571 1.1 haya
572 1.1 haya if (mcnt)
573 1.10 tsutsui rxfilt |= RTK_RXCFG_RX_MULTI;
574 1.1 haya else
575 1.10 tsutsui rxfilt &= ~RTK_RXCFG_RX_MULTI;
576 1.1 haya
577 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxfilt);
578 1.69 tsutsui
579 1.69 tsutsui /*
580 1.69 tsutsui * For some unfathomable reason, RealTek decided to reverse
581 1.69 tsutsui * the order of the multicast hash registers in the PCI Express
582 1.69 tsutsui * parts. This means we have to write the hash pattern in reverse
583 1.69 tsutsui * order for those devices.
584 1.69 tsutsui */
585 1.72 tsutsui if ((sc->sc_quirk & RTKQ_PCIE) != 0) {
586 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR0, bswap32(hashes[1]));
587 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR4, bswap32(hashes[0]));
588 1.69 tsutsui } else {
589 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR0, hashes[0]);
590 1.69 tsutsui CSR_WRITE_4(sc, RTK_MAR4, hashes[1]);
591 1.69 tsutsui }
592 1.1 haya }
593 1.1 haya
594 1.50 jdolecek void
595 1.62 tsutsui rtk_reset(struct rtk_softc *sc)
596 1.1 haya {
597 1.63 tsutsui int i;
598 1.1 haya
599 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_RESET);
600 1.1 haya
601 1.10 tsutsui for (i = 0; i < RTK_TIMEOUT; i++) {
602 1.1 haya DELAY(10);
603 1.23 tsutsui if ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_RESET) == 0)
604 1.1 haya break;
605 1.1 haya }
606 1.10 tsutsui if (i == RTK_TIMEOUT)
607 1.82 tsutsui printf("%s: reset never completed!\n",
608 1.82 tsutsui device_xname(sc->sc_dev));
609 1.1 haya }
610 1.1 haya
611 1.1 haya /*
612 1.1 haya * Attach the interface. Allocate softc structures, do ifmedia
613 1.1 haya * setup and ethernet/BPF attach.
614 1.1 haya */
615 1.1 haya void
616 1.62 tsutsui rtk_attach(struct rtk_softc *sc)
617 1.1 haya {
618 1.82 tsutsui device_t self = sc->sc_dev;
619 1.1 haya struct ifnet *ifp;
620 1.31 thorpej struct rtk_tx_desc *txd;
621 1.63 tsutsui uint16_t val;
622 1.63 tsutsui uint8_t eaddr[ETHER_ADDR_LEN];
623 1.10 tsutsui int error;
624 1.23 tsutsui int i, addr_len;
625 1.1 haya
626 1.75 ad callout_init(&sc->rtk_tick_ch, 0);
627 1.1 haya
628 1.6 tsutsui /*
629 1.6 tsutsui * Check EEPROM type 9346 or 9356.
630 1.6 tsutsui */
631 1.10 tsutsui if (rtk_read_eeprom(sc, RTK_EE_ID, RTK_EEADDR_LEN1) == 0x8129)
632 1.10 tsutsui addr_len = RTK_EEADDR_LEN1;
633 1.6 tsutsui else
634 1.10 tsutsui addr_len = RTK_EEADDR_LEN0;
635 1.6 tsutsui
636 1.6 tsutsui /*
637 1.6 tsutsui * Get station address.
638 1.6 tsutsui */
639 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR0, addr_len);
640 1.6 tsutsui eaddr[0] = val & 0xff;
641 1.6 tsutsui eaddr[1] = val >> 8;
642 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR1, addr_len);
643 1.6 tsutsui eaddr[2] = val & 0xff;
644 1.6 tsutsui eaddr[3] = val >> 8;
645 1.10 tsutsui val = rtk_read_eeprom(sc, RTK_EE_EADDR2, addr_len);
646 1.6 tsutsui eaddr[4] = val & 0xff;
647 1.6 tsutsui eaddr[5] = val >> 8;
648 1.6 tsutsui
649 1.1 haya if ((error = bus_dmamem_alloc(sc->sc_dmat,
650 1.23 tsutsui RTK_RXBUFLEN + 16, PAGE_SIZE, 0, &sc->sc_dmaseg, 1, &sc->sc_dmanseg,
651 1.1 haya BUS_DMA_NOWAIT)) != 0) {
652 1.78 uwe aprint_error_dev(self,
653 1.82 tsutsui "can't allocate recv buffer, error = %d\n", error);
654 1.10 tsutsui goto fail_0;
655 1.1 haya }
656 1.1 haya
657 1.10 tsutsui if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg,
658 1.71 christos RTK_RXBUFLEN + 16, (void **)&sc->rtk_rx_buf,
659 1.1 haya BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
660 1.78 uwe aprint_error_dev(self,
661 1.82 tsutsui "can't map recv buffer, error = %d\n", error);
662 1.10 tsutsui goto fail_1;
663 1.1 haya }
664 1.1 haya
665 1.1 haya if ((error = bus_dmamap_create(sc->sc_dmat,
666 1.23 tsutsui RTK_RXBUFLEN + 16, 1, RTK_RXBUFLEN + 16, 0, BUS_DMA_NOWAIT,
667 1.1 haya &sc->recv_dmamap)) != 0) {
668 1.78 uwe aprint_error_dev(self,
669 1.82 tsutsui "can't create recv buffer DMA map, error = %d\n", error);
670 1.10 tsutsui goto fail_2;
671 1.1 haya }
672 1.1 haya
673 1.1 haya if ((error = bus_dmamap_load(sc->sc_dmat, sc->recv_dmamap,
674 1.30 thorpej sc->rtk_rx_buf, RTK_RXBUFLEN + 16,
675 1.35 thorpej NULL, BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
676 1.78 uwe aprint_error_dev(self,
677 1.82 tsutsui "can't load recv buffer DMA map, error = %d\n", error);
678 1.10 tsutsui goto fail_3;
679 1.1 haya }
680 1.1 haya
681 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
682 1.31 thorpej txd = &sc->rtk_tx_descs[i];
683 1.4 tsutsui if ((error = bus_dmamap_create(sc->sc_dmat,
684 1.6 tsutsui MCLBYTES, 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
685 1.31 thorpej &txd->txd_dmamap)) != 0) {
686 1.78 uwe aprint_error_dev(self,
687 1.82 tsutsui "can't create snd buffer DMA map, error = %d\n",
688 1.82 tsutsui error);
689 1.10 tsutsui goto fail_4;
690 1.5 tsutsui }
691 1.31 thorpej txd->txd_txaddr = RTK_TXADDR0 + (i * 4);
692 1.31 thorpej txd->txd_txstat = RTK_TXSTAT0 + (i * 4);
693 1.31 thorpej }
694 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_free);
695 1.31 thorpej SIMPLEQ_INIT(&sc->rtk_tx_dirty);
696 1.31 thorpej
697 1.10 tsutsui /*
698 1.10 tsutsui * From this point forward, the attachment cannot fail. A failure
699 1.10 tsutsui * before this releases all resources thar may have been
700 1.10 tsutsui * allocated.
701 1.10 tsutsui */
702 1.10 tsutsui sc->sc_flags |= RTK_ATTACHED;
703 1.1 haya
704 1.6 tsutsui /* Reset the adapter. */
705 1.8 thorpej rtk_reset(sc);
706 1.6 tsutsui
707 1.78 uwe aprint_normal_dev(self, "Ethernet address %s\n", ether_sprintf(eaddr));
708 1.6 tsutsui
709 1.1 haya ifp = &sc->ethercom.ec_if;
710 1.1 haya ifp->if_softc = sc;
711 1.78 uwe strcpy(ifp->if_xname, device_xname(self));
712 1.1 haya ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
713 1.8 thorpej ifp->if_ioctl = rtk_ioctl;
714 1.8 thorpej ifp->if_start = rtk_start;
715 1.8 thorpej ifp->if_watchdog = rtk_watchdog;
716 1.15 thorpej ifp->if_init = rtk_init;
717 1.15 thorpej ifp->if_stop = rtk_stop;
718 1.25 thorpej IFQ_SET_READY(&ifp->if_snd);
719 1.1 haya
720 1.1 haya /*
721 1.1 haya * Do ifmedia setup.
722 1.1 haya */
723 1.1 haya sc->mii.mii_ifp = ifp;
724 1.8 thorpej sc->mii.mii_readreg = rtk_phy_readreg;
725 1.8 thorpej sc->mii.mii_writereg = rtk_phy_writereg;
726 1.8 thorpej sc->mii.mii_statchg = rtk_phy_statchg;
727 1.81 dyoung sc->ethercom.ec_mii = &sc->mii;
728 1.81 dyoung ifmedia_init(&sc->mii.mii_media, IFM_IMASK, ether_mediachange,
729 1.81 dyoung ether_mediastatus);
730 1.78 uwe mii_attach(self, &sc->mii, 0xffffffff,
731 1.23 tsutsui MII_PHY_ANY, MII_OFFSET_ANY, 0);
732 1.1 haya
733 1.1 haya /* Choose a default media. */
734 1.1 haya if (LIST_FIRST(&sc->mii.mii_phys) == NULL) {
735 1.10 tsutsui ifmedia_add(&sc->mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
736 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_NONE);
737 1.1 haya } else {
738 1.1 haya ifmedia_set(&sc->mii.mii_media, IFM_ETHER|IFM_AUTO);
739 1.1 haya }
740 1.1 haya
741 1.1 haya /*
742 1.1 haya * Call MI attach routines.
743 1.1 haya */
744 1.1 haya if_attach(ifp);
745 1.1 haya ether_ifattach(ifp, eaddr);
746 1.1 haya
747 1.48 dan #if NRND > 0
748 1.78 uwe rnd_attach_source(&sc->rnd_source, device_xname(self),
749 1.48 dan RND_TYPE_NET, 0);
750 1.48 dan #endif
751 1.48 dan
752 1.10 tsutsui return;
753 1.23 tsutsui fail_4:
754 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
755 1.31 thorpej txd = &sc->rtk_tx_descs[i];
756 1.31 thorpej if (txd->txd_dmamap != NULL)
757 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
758 1.31 thorpej }
759 1.23 tsutsui fail_3:
760 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
761 1.23 tsutsui fail_2:
762 1.84 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->rtk_rx_buf,
763 1.23 tsutsui RTK_RXBUFLEN + 16);
764 1.23 tsutsui fail_1:
765 1.10 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
766 1.23 tsutsui fail_0:
767 1.1 haya return;
768 1.1 haya }
769 1.1 haya
770 1.1 haya /*
771 1.1 haya * Initialize the transmit descriptors.
772 1.1 haya */
773 1.85 tsutsui static void
774 1.62 tsutsui rtk_list_tx_init(struct rtk_softc *sc)
775 1.1 haya {
776 1.31 thorpej struct rtk_tx_desc *txd;
777 1.31 thorpej int i;
778 1.31 thorpej
779 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL)
780 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
781 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL)
782 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
783 1.1 haya
784 1.10 tsutsui for (i = 0; i < RTK_TX_LIST_CNT; i++) {
785 1.31 thorpej txd = &sc->rtk_tx_descs[i];
786 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
787 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
788 1.1 haya }
789 1.1 haya }
790 1.1 haya
791 1.1 haya /*
792 1.10 tsutsui * rtk_activate:
793 1.10 tsutsui * Handle device activation/deactivation requests.
794 1.10 tsutsui */
795 1.10 tsutsui int
796 1.78 uwe rtk_activate(device_t self, enum devact act)
797 1.10 tsutsui {
798 1.78 uwe struct rtk_softc *sc = device_private(self);
799 1.23 tsutsui
800 1.10 tsutsui switch (act) {
801 1.10 tsutsui case DVACT_DEACTIVATE:
802 1.10 tsutsui if_deactivate(&sc->ethercom.ec_if);
803 1.87 dyoung return 0;
804 1.87 dyoung default:
805 1.87 dyoung return EOPNOTSUPP;
806 1.10 tsutsui }
807 1.10 tsutsui }
808 1.10 tsutsui
809 1.10 tsutsui /*
810 1.10 tsutsui * rtk_detach:
811 1.10 tsutsui * Detach a rtk interface.
812 1.10 tsutsui */
813 1.51 perry int
814 1.62 tsutsui rtk_detach(struct rtk_softc *sc)
815 1.10 tsutsui {
816 1.10 tsutsui struct ifnet *ifp = &sc->ethercom.ec_if;
817 1.31 thorpej struct rtk_tx_desc *txd;
818 1.10 tsutsui int i;
819 1.10 tsutsui
820 1.10 tsutsui /*
821 1.39 wiz * Succeed now if there isn't any work to do.
822 1.10 tsutsui */
823 1.10 tsutsui if ((sc->sc_flags & RTK_ATTACHED) == 0)
824 1.63 tsutsui return 0;
825 1.23 tsutsui
826 1.10 tsutsui /* Unhook our tick handler. */
827 1.10 tsutsui callout_stop(&sc->rtk_tick_ch);
828 1.10 tsutsui
829 1.10 tsutsui /* Detach all PHYs. */
830 1.10 tsutsui mii_detach(&sc->mii, MII_PHY_ANY, MII_OFFSET_ANY);
831 1.10 tsutsui
832 1.10 tsutsui /* Delete all remaining media. */
833 1.10 tsutsui ifmedia_delete_instance(&sc->mii.mii_media, IFM_INST_ANY);
834 1.10 tsutsui
835 1.48 dan #if NRND > 0
836 1.48 dan rnd_detach_source(&sc->rnd_source);
837 1.48 dan #endif
838 1.48 dan
839 1.10 tsutsui ether_ifdetach(ifp);
840 1.10 tsutsui if_detach(ifp);
841 1.10 tsutsui
842 1.31 thorpej for (i = 0; i < RTK_TX_LIST_CNT; i++) {
843 1.31 thorpej txd = &sc->rtk_tx_descs[i];
844 1.31 thorpej if (txd->txd_dmamap != NULL)
845 1.31 thorpej bus_dmamap_destroy(sc->sc_dmat, txd->txd_dmamap);
846 1.31 thorpej }
847 1.10 tsutsui bus_dmamap_destroy(sc->sc_dmat, sc->recv_dmamap);
848 1.84 tsutsui bus_dmamem_unmap(sc->sc_dmat, sc->rtk_rx_buf,
849 1.23 tsutsui RTK_RXBUFLEN + 16);
850 1.24 tsutsui bus_dmamem_free(sc->sc_dmat, &sc->sc_dmaseg, sc->sc_dmanseg);
851 1.10 tsutsui
852 1.63 tsutsui return 0;
853 1.10 tsutsui }
854 1.10 tsutsui
855 1.10 tsutsui /*
856 1.10 tsutsui * rtk_enable:
857 1.10 tsutsui * Enable the RTL81X9 chip.
858 1.10 tsutsui */
859 1.51 perry int
860 1.62 tsutsui rtk_enable(struct rtk_softc *sc)
861 1.10 tsutsui {
862 1.23 tsutsui
863 1.10 tsutsui if (RTK_IS_ENABLED(sc) == 0 && sc->sc_enable != NULL) {
864 1.10 tsutsui if ((*sc->sc_enable)(sc) != 0) {
865 1.10 tsutsui printf("%s: device enable failed\n",
866 1.82 tsutsui device_xname(sc->sc_dev));
867 1.63 tsutsui return EIO;
868 1.10 tsutsui }
869 1.10 tsutsui sc->sc_flags |= RTK_ENABLED;
870 1.10 tsutsui }
871 1.63 tsutsui return 0;
872 1.10 tsutsui }
873 1.10 tsutsui
874 1.10 tsutsui /*
875 1.10 tsutsui * rtk_disable:
876 1.10 tsutsui * Disable the RTL81X9 chip.
877 1.10 tsutsui */
878 1.51 perry void
879 1.62 tsutsui rtk_disable(struct rtk_softc *sc)
880 1.10 tsutsui {
881 1.23 tsutsui
882 1.10 tsutsui if (RTK_IS_ENABLED(sc) && sc->sc_disable != NULL) {
883 1.10 tsutsui (*sc->sc_disable)(sc);
884 1.10 tsutsui sc->sc_flags &= ~RTK_ENABLED;
885 1.10 tsutsui }
886 1.10 tsutsui }
887 1.10 tsutsui
888 1.10 tsutsui /*
889 1.1 haya * A frame has been uploaded: pass the resulting mbuf chain up to
890 1.1 haya * the higher level protocols.
891 1.1 haya *
892 1.22 tsutsui * You know there's something wrong with a PCI bus-master chip design.
893 1.1 haya *
894 1.1 haya * The receive operation is badly documented in the datasheet, so I'll
895 1.1 haya * attempt to document it here. The driver provides a buffer area and
896 1.1 haya * places its base address in the RX buffer start address register.
897 1.1 haya * The chip then begins copying frames into the RX buffer. Each frame
898 1.39 wiz * is preceded by a 32-bit RX status word which specifies the length
899 1.1 haya * of the frame and certain other status bits. Each frame (starting with
900 1.1 haya * the status word) is also 32-bit aligned. The frame length is in the
901 1.1 haya * first 16 bits of the status word; the lower 15 bits correspond with
902 1.1 haya * the 'rx status register' mentioned in the datasheet.
903 1.1 haya *
904 1.1 haya * Note: to make the Alpha happy, the frame payload needs to be aligned
905 1.22 tsutsui * on a 32-bit boundary. To achieve this, we copy the data to mbuf
906 1.22 tsutsui * shifted forward 2 bytes.
907 1.1 haya */
908 1.85 tsutsui static void
909 1.62 tsutsui rtk_rxeof(struct rtk_softc *sc)
910 1.1 haya {
911 1.63 tsutsui struct mbuf *m;
912 1.63 tsutsui struct ifnet *ifp;
913 1.84 tsutsui uint8_t *rxbufpos, *dst;
914 1.63 tsutsui u_int total_len, wrap;
915 1.63 tsutsui uint32_t rxstat;
916 1.63 tsutsui uint16_t cur_rx, new_rx;
917 1.63 tsutsui uint16_t limit;
918 1.63 tsutsui uint16_t rx_bytes, max_bytes;
919 1.1 haya
920 1.1 haya ifp = &sc->ethercom.ec_if;
921 1.1 haya
922 1.10 tsutsui cur_rx = (CSR_READ_2(sc, RTK_CURRXADDR) + 16) % RTK_RXBUFLEN;
923 1.1 haya
924 1.1 haya /* Do not try to read past this point. */
925 1.10 tsutsui limit = CSR_READ_2(sc, RTK_CURRXBUF) % RTK_RXBUFLEN;
926 1.1 haya
927 1.1 haya if (limit < cur_rx)
928 1.10 tsutsui max_bytes = (RTK_RXBUFLEN - cur_rx) + limit;
929 1.1 haya else
930 1.1 haya max_bytes = limit - cur_rx;
931 1.63 tsutsui rx_bytes = 0;
932 1.1 haya
933 1.63 tsutsui while ((CSR_READ_1(sc, RTK_COMMAND) & RTK_CMD_EMPTY_RXBUF) == 0) {
934 1.84 tsutsui rxbufpos = sc->rtk_rx_buf + cur_rx;
935 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
936 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_POSTREAD);
937 1.63 tsutsui rxstat = le32toh(*(uint32_t *)rxbufpos);
938 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, cur_rx,
939 1.21 tsutsui RTK_RXSTAT_LEN, BUS_DMASYNC_PREREAD);
940 1.1 haya
941 1.1 haya /*
942 1.1 haya * Here's a totally undocumented fact for you. When the
943 1.1 haya * RealTek chip is in the process of copying a packet into
944 1.1 haya * RAM for you, the length will be 0xfff0. If you spot a
945 1.1 haya * packet header with this value, you need to stop. The
946 1.1 haya * datasheet makes absolutely no mention of this and
947 1.1 haya * RealTek should be shot for this.
948 1.1 haya */
949 1.22 tsutsui total_len = rxstat >> 16;
950 1.22 tsutsui if (total_len == RTK_RXSTAT_UNFINISHED)
951 1.1 haya break;
952 1.22 tsutsui
953 1.27 tsutsui if ((rxstat & RTK_RXSTAT_RXOK) == 0 ||
954 1.54 tsutsui total_len < ETHER_MIN_LEN ||
955 1.68 tsutsui total_len > (MCLBYTES - RTK_ETHER_ALIGN)) {
956 1.1 haya ifp->if_ierrors++;
957 1.1 haya
958 1.1 haya /*
959 1.51 perry * submitted by:[netbsd-pcmcia:00484]
960 1.1 haya * Takahiro Kambe <taca (at) sky.yamashina.kyoto.jp>
961 1.1 haya * obtain from:
962 1.1 haya * FreeBSD if_rl.c rev 1.24->1.25
963 1.1 haya *
964 1.1 haya */
965 1.1 haya #if 0
966 1.10 tsutsui if (rxstat & (RTK_RXSTAT_BADSYM|RTK_RXSTAT_RUNT|
967 1.21 tsutsui RTK_RXSTAT_GIANT|RTK_RXSTAT_CRCERR|
968 1.21 tsutsui RTK_RXSTAT_ALIGNERR)) {
969 1.10 tsutsui CSR_WRITE_2(sc, RTK_COMMAND, RTK_CMD_TX_ENB);
970 1.21 tsutsui CSR_WRITE_2(sc, RTK_COMMAND,
971 1.21 tsutsui RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
972 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
973 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR,
974 1.21 tsutsui sc->recv_dmamap->dm_segs[0].ds_addr);
975 1.1 haya cur_rx = 0;
976 1.1 haya }
977 1.1 haya break;
978 1.1 haya #else
979 1.15 thorpej rtk_init(ifp);
980 1.1 haya return;
981 1.1 haya #endif
982 1.1 haya }
983 1.1 haya
984 1.51 perry /* No errors; receive the packet. */
985 1.21 tsutsui rx_bytes += total_len + RTK_RXSTAT_LEN;
986 1.1 haya
987 1.1 haya /*
988 1.1 haya * Avoid trying to read more bytes than we know
989 1.1 haya * the chip has prepared for us.
990 1.1 haya */
991 1.1 haya if (rx_bytes > max_bytes)
992 1.1 haya break;
993 1.1 haya
994 1.22 tsutsui /*
995 1.22 tsutsui * Skip the status word, wrapping around to the beginning
996 1.22 tsutsui * of the Rx area, if necessary.
997 1.22 tsutsui */
998 1.29 thorpej cur_rx = (cur_rx + RTK_RXSTAT_LEN) % RTK_RXBUFLEN;
999 1.84 tsutsui rxbufpos = sc->rtk_rx_buf + cur_rx;
1000 1.4 tsutsui
1001 1.22 tsutsui /*
1002 1.22 tsutsui * Compute the number of bytes at which the packet
1003 1.22 tsutsui * will wrap to the beginning of the ring buffer.
1004 1.22 tsutsui */
1005 1.29 thorpej wrap = RTK_RXBUFLEN - cur_rx;
1006 1.1 haya
1007 1.22 tsutsui /*
1008 1.22 tsutsui * Compute where the next pending packet is.
1009 1.22 tsutsui */
1010 1.22 tsutsui if (total_len > wrap)
1011 1.22 tsutsui new_rx = total_len - wrap;
1012 1.22 tsutsui else
1013 1.22 tsutsui new_rx = cur_rx + total_len;
1014 1.22 tsutsui /* Round up to 32-bit boundary. */
1015 1.83 tsutsui new_rx = roundup2(new_rx, sizeof(uint32_t)) % RTK_RXBUFLEN;
1016 1.1 haya
1017 1.22 tsutsui /*
1018 1.54 tsutsui * The RealTek chip includes the CRC with every
1019 1.54 tsutsui * incoming packet; trim it off here.
1020 1.54 tsutsui */
1021 1.54 tsutsui total_len -= ETHER_CRC_LEN;
1022 1.54 tsutsui
1023 1.54 tsutsui /*
1024 1.22 tsutsui * Now allocate an mbuf (and possibly a cluster) to hold
1025 1.22 tsutsui * the packet. Note we offset the packet 2 bytes so that
1026 1.22 tsutsui * data after the Ethernet header will be 4-byte aligned.
1027 1.22 tsutsui */
1028 1.22 tsutsui MGETHDR(m, M_DONTWAIT, MT_DATA);
1029 1.22 tsutsui if (m == NULL) {
1030 1.22 tsutsui printf("%s: unable to allocate Rx mbuf\n",
1031 1.82 tsutsui device_xname(sc->sc_dev));
1032 1.22 tsutsui ifp->if_ierrors++;
1033 1.22 tsutsui goto next_packet;
1034 1.22 tsutsui }
1035 1.22 tsutsui if (total_len > (MHLEN - RTK_ETHER_ALIGN)) {
1036 1.22 tsutsui MCLGET(m, M_DONTWAIT);
1037 1.22 tsutsui if ((m->m_flags & M_EXT) == 0) {
1038 1.22 tsutsui printf("%s: unable to allocate Rx cluster\n",
1039 1.82 tsutsui device_xname(sc->sc_dev));
1040 1.22 tsutsui ifp->if_ierrors++;
1041 1.22 tsutsui m_freem(m);
1042 1.22 tsutsui m = NULL;
1043 1.22 tsutsui goto next_packet;
1044 1.22 tsutsui }
1045 1.22 tsutsui }
1046 1.22 tsutsui m->m_data += RTK_ETHER_ALIGN; /* for alignment */
1047 1.22 tsutsui m->m_pkthdr.rcvif = ifp;
1048 1.22 tsutsui m->m_pkthdr.len = m->m_len = total_len;
1049 1.71 christos dst = mtod(m, void *);
1050 1.1 haya
1051 1.22 tsutsui /*
1052 1.22 tsutsui * If the packet wraps, copy up to the wrapping point.
1053 1.22 tsutsui */
1054 1.1 haya if (total_len > wrap) {
1055 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1056 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_POSTREAD);
1057 1.22 tsutsui memcpy(dst, rxbufpos, wrap);
1058 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1059 1.22 tsutsui cur_rx, wrap, BUS_DMASYNC_PREREAD);
1060 1.22 tsutsui cur_rx = 0;
1061 1.30 thorpej rxbufpos = sc->rtk_rx_buf;
1062 1.22 tsutsui total_len -= wrap;
1063 1.22 tsutsui dst += wrap;
1064 1.1 haya }
1065 1.1 haya
1066 1.1 haya /*
1067 1.22 tsutsui * ...and now the rest.
1068 1.1 haya */
1069 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1070 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_POSTREAD);
1071 1.22 tsutsui memcpy(dst, rxbufpos, total_len);
1072 1.22 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap,
1073 1.22 tsutsui cur_rx, total_len, BUS_DMASYNC_PREREAD);
1074 1.22 tsutsui
1075 1.23 tsutsui next_packet:
1076 1.57 tsutsui CSR_WRITE_2(sc, RTK_CURRXADDR, (new_rx - 16) % RTK_RXBUFLEN);
1077 1.22 tsutsui cur_rx = new_rx;
1078 1.1 haya
1079 1.1 haya if (m == NULL)
1080 1.1 haya continue;
1081 1.16 thorpej
1082 1.1 haya ifp->if_ipackets++;
1083 1.1 haya
1084 1.90 joerg bpf_mtap(ifp, m);
1085 1.1 haya /* pass it on. */
1086 1.1 haya (*ifp->if_input)(ifp, m);
1087 1.1 haya }
1088 1.1 haya }
1089 1.1 haya
1090 1.1 haya /*
1091 1.1 haya * A frame was downloaded to the chip. It's safe for us to clean up
1092 1.1 haya * the list buffers.
1093 1.1 haya */
1094 1.85 tsutsui static void
1095 1.62 tsutsui rtk_txeof(struct rtk_softc *sc)
1096 1.1 haya {
1097 1.31 thorpej struct ifnet *ifp;
1098 1.31 thorpej struct rtk_tx_desc *txd;
1099 1.63 tsutsui uint32_t txstat;
1100 1.1 haya
1101 1.1 haya ifp = &sc->ethercom.ec_if;
1102 1.1 haya
1103 1.1 haya /*
1104 1.1 haya * Go through our tx list and free mbufs for those
1105 1.1 haya * frames that have been uploaded.
1106 1.1 haya */
1107 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1108 1.31 thorpej txstat = CSR_READ_4(sc, txd->txd_txstat);
1109 1.23 tsutsui if ((txstat & (RTK_TXSTAT_TX_OK|
1110 1.23 tsutsui RTK_TXSTAT_TX_UNDERRUN|RTK_TXSTAT_TXABRT)) == 0)
1111 1.1 haya break;
1112 1.1 haya
1113 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1114 1.31 thorpej
1115 1.31 thorpej bus_dmamap_sync(sc->sc_dmat, txd->txd_dmamap, 0,
1116 1.31 thorpej txd->txd_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1117 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1118 1.31 thorpej m_freem(txd->txd_mbuf);
1119 1.31 thorpej txd->txd_mbuf = NULL;
1120 1.4 tsutsui
1121 1.10 tsutsui ifp->if_collisions += (txstat & RTK_TXSTAT_COLLCNT) >> 24;
1122 1.1 haya
1123 1.10 tsutsui if (txstat & RTK_TXSTAT_TX_OK)
1124 1.1 haya ifp->if_opackets++;
1125 1.1 haya else {
1126 1.1 haya ifp->if_oerrors++;
1127 1.36 kanaoka
1128 1.36 kanaoka /*
1129 1.36 kanaoka * Increase Early TX threshold if underrun occurred.
1130 1.36 kanaoka * Increase step 64 bytes.
1131 1.36 kanaoka */
1132 1.36 kanaoka if (txstat & RTK_TXSTAT_TX_UNDERRUN) {
1133 1.52 xtraeme #ifdef DEBUG
1134 1.36 kanaoka printf("%s: transmit underrun;",
1135 1.82 tsutsui device_xname(sc->sc_dev));
1136 1.52 xtraeme #endif
1137 1.65 tsutsui if (sc->sc_txthresh < RTK_TXTH_MAX) {
1138 1.36 kanaoka sc->sc_txthresh += 2;
1139 1.52 xtraeme #ifdef DEBUG
1140 1.36 kanaoka printf(" new threshold: %d bytes",
1141 1.36 kanaoka sc->sc_txthresh * 32);
1142 1.52 xtraeme #endif
1143 1.36 kanaoka }
1144 1.86 tsutsui #ifdef DEBUG
1145 1.36 kanaoka printf("\n");
1146 1.86 tsutsui #endif
1147 1.36 kanaoka }
1148 1.23 tsutsui if (txstat & (RTK_TXSTAT_TXABRT|RTK_TXSTAT_OUTOFWIN))
1149 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1150 1.1 haya }
1151 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_free, txd, txd_q);
1152 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1153 1.31 thorpej }
1154 1.55 tsutsui
1155 1.55 tsutsui /* Clear the timeout timer if there is no pending packet. */
1156 1.58 tsutsui if (SIMPLEQ_EMPTY(&sc->rtk_tx_dirty))
1157 1.55 tsutsui ifp->if_timer = 0;
1158 1.55 tsutsui
1159 1.1 haya }
1160 1.1 haya
1161 1.50 jdolecek int
1162 1.62 tsutsui rtk_intr(void *arg)
1163 1.1 haya {
1164 1.63 tsutsui struct rtk_softc *sc;
1165 1.63 tsutsui struct ifnet *ifp;
1166 1.63 tsutsui uint16_t status;
1167 1.63 tsutsui int handled;
1168 1.1 haya
1169 1.1 haya sc = arg;
1170 1.1 haya ifp = &sc->ethercom.ec_if;
1171 1.1 haya
1172 1.82 tsutsui if (!device_has_power(sc->sc_dev))
1173 1.80 joerg return 0;
1174 1.80 joerg
1175 1.1 haya /* Disable interrupts. */
1176 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1177 1.1 haya
1178 1.63 tsutsui handled = 0;
1179 1.1 haya for (;;) {
1180 1.1 haya
1181 1.10 tsutsui status = CSR_READ_2(sc, RTK_ISR);
1182 1.74 joerg
1183 1.74 joerg if (status == 0xffff)
1184 1.74 joerg break; /* Card is gone... */
1185 1.74 joerg
1186 1.1 haya if (status)
1187 1.10 tsutsui CSR_WRITE_2(sc, RTK_ISR, status);
1188 1.1 haya
1189 1.10 tsutsui if ((status & RTK_INTRS) == 0)
1190 1.1 haya break;
1191 1.1 haya
1192 1.59 tsutsui handled = 1;
1193 1.59 tsutsui
1194 1.10 tsutsui if (status & RTK_ISR_RX_OK)
1195 1.8 thorpej rtk_rxeof(sc);
1196 1.1 haya
1197 1.10 tsutsui if (status & RTK_ISR_RX_ERR)
1198 1.8 thorpej rtk_rxeof(sc);
1199 1.1 haya
1200 1.23 tsutsui if (status & (RTK_ISR_TX_OK|RTK_ISR_TX_ERR))
1201 1.8 thorpej rtk_txeof(sc);
1202 1.1 haya
1203 1.10 tsutsui if (status & RTK_ISR_SYSTEM_ERR) {
1204 1.8 thorpej rtk_reset(sc);
1205 1.15 thorpej rtk_init(ifp);
1206 1.1 haya }
1207 1.1 haya }
1208 1.1 haya
1209 1.1 haya /* Re-enable interrupts. */
1210 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1211 1.1 haya
1212 1.25 thorpej if (IFQ_IS_EMPTY(&ifp->if_snd) == 0)
1213 1.8 thorpej rtk_start(ifp);
1214 1.1 haya
1215 1.48 dan #if NRND > 0
1216 1.48 dan if (RND_ENABLED(&sc->rnd_source))
1217 1.48 dan rnd_add_uint32(&sc->rnd_source, status);
1218 1.48 dan #endif
1219 1.48 dan
1220 1.63 tsutsui return handled;
1221 1.1 haya }
1222 1.1 haya
1223 1.1 haya /*
1224 1.1 haya * Main transmit routine.
1225 1.1 haya */
1226 1.1 haya
1227 1.85 tsutsui static void
1228 1.62 tsutsui rtk_start(struct ifnet *ifp)
1229 1.1 haya {
1230 1.31 thorpej struct rtk_softc *sc;
1231 1.31 thorpej struct rtk_tx_desc *txd;
1232 1.63 tsutsui struct mbuf *m_head, *m_new;
1233 1.31 thorpej int error, len;
1234 1.1 haya
1235 1.1 haya sc = ifp->if_softc;
1236 1.1 haya
1237 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_free)) != NULL) {
1238 1.25 thorpej IFQ_POLL(&ifp->if_snd, m_head);
1239 1.1 haya if (m_head == NULL)
1240 1.1 haya break;
1241 1.26 thorpej m_new = NULL;
1242 1.1 haya
1243 1.4 tsutsui /*
1244 1.4 tsutsui * Load the DMA map. If this fails, the packet didn't
1245 1.4 tsutsui * fit in one DMA segment, and we need to copy. Note,
1246 1.4 tsutsui * the packet must also be aligned.
1247 1.44 bouyer * if the packet is too small, copy it too, so we're sure
1248 1.89 snj * so have enough room for the pad buffer.
1249 1.4 tsutsui */
1250 1.38 mrg if ((mtod(m_head, uintptr_t) & 3) != 0 ||
1251 1.44 bouyer m_head->m_pkthdr.len < ETHER_PAD_LEN ||
1252 1.31 thorpej bus_dmamap_load_mbuf(sc->sc_dmat, txd->txd_dmamap,
1253 1.35 thorpej m_head, BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1254 1.4 tsutsui MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1255 1.4 tsutsui if (m_new == NULL) {
1256 1.4 tsutsui printf("%s: unable to allocate Tx mbuf\n",
1257 1.82 tsutsui device_xname(sc->sc_dev));
1258 1.4 tsutsui break;
1259 1.4 tsutsui }
1260 1.4 tsutsui if (m_head->m_pkthdr.len > MHLEN) {
1261 1.4 tsutsui MCLGET(m_new, M_DONTWAIT);
1262 1.4 tsutsui if ((m_new->m_flags & M_EXT) == 0) {
1263 1.4 tsutsui printf("%s: unable to allocate Tx "
1264 1.82 tsutsui "cluster\n",
1265 1.82 tsutsui device_xname(sc->sc_dev));
1266 1.4 tsutsui m_freem(m_new);
1267 1.4 tsutsui break;
1268 1.4 tsutsui }
1269 1.4 tsutsui }
1270 1.4 tsutsui m_copydata(m_head, 0, m_head->m_pkthdr.len,
1271 1.71 christos mtod(m_new, void *));
1272 1.4 tsutsui m_new->m_pkthdr.len = m_new->m_len =
1273 1.4 tsutsui m_head->m_pkthdr.len;
1274 1.44 bouyer if (m_head->m_pkthdr.len < ETHER_PAD_LEN) {
1275 1.44 bouyer memset(
1276 1.71 christos mtod(m_new, char *) + m_head->m_pkthdr.len,
1277 1.44 bouyer 0, ETHER_PAD_LEN - m_head->m_pkthdr.len);
1278 1.44 bouyer m_new->m_pkthdr.len = m_new->m_len =
1279 1.44 bouyer ETHER_PAD_LEN;
1280 1.44 bouyer }
1281 1.4 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat,
1282 1.35 thorpej txd->txd_dmamap, m_new,
1283 1.35 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1284 1.4 tsutsui if (error) {
1285 1.4 tsutsui printf("%s: unable to load Tx buffer, "
1286 1.82 tsutsui "error = %d\n",
1287 1.82 tsutsui device_xname(sc->sc_dev), error);
1288 1.4 tsutsui break;
1289 1.4 tsutsui }
1290 1.4 tsutsui }
1291 1.25 thorpej IFQ_DEQUEUE(&ifp->if_snd, m_head);
1292 1.44 bouyer /*
1293 1.44 bouyer * If there's a BPF listener, bounce a copy of this frame
1294 1.44 bouyer * to him.
1295 1.44 bouyer */
1296 1.90 joerg bpf_mtap(ifp, m_head);
1297 1.26 thorpej if (m_new != NULL) {
1298 1.26 thorpej m_freem(m_head);
1299 1.26 thorpej m_head = m_new;
1300 1.26 thorpej }
1301 1.31 thorpej txd->txd_mbuf = m_head;
1302 1.4 tsutsui
1303 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_free, txd_q);
1304 1.31 thorpej SIMPLEQ_INSERT_TAIL(&sc->rtk_tx_dirty, txd, txd_q);
1305 1.1 haya
1306 1.1 haya /*
1307 1.1 haya * Transmit the frame.
1308 1.61 tsutsui */
1309 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat,
1310 1.31 thorpej txd->txd_dmamap, 0, txd->txd_dmamap->dm_mapsize,
1311 1.4 tsutsui BUS_DMASYNC_PREWRITE);
1312 1.4 tsutsui
1313 1.31 thorpej len = txd->txd_dmamap->dm_segs[0].ds_len;
1314 1.4 tsutsui
1315 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr,
1316 1.31 thorpej txd->txd_dmamap->dm_segs[0].ds_addr);
1317 1.65 tsutsui CSR_WRITE_4(sc, txd->txd_txstat,
1318 1.65 tsutsui RTK_TXSTAT_THRESH(sc->sc_txthresh) | len);
1319 1.60 tsutsui
1320 1.60 tsutsui /*
1321 1.60 tsutsui * Set a timeout in case the chip goes out to lunch.
1322 1.60 tsutsui */
1323 1.60 tsutsui ifp->if_timer = 5;
1324 1.1 haya }
1325 1.1 haya
1326 1.1 haya /*
1327 1.1 haya * We broke out of the loop because all our TX slots are
1328 1.1 haya * full. Mark the NIC as busy until it drains some of the
1329 1.1 haya * packets from the queue.
1330 1.1 haya */
1331 1.41 lukem if (SIMPLEQ_EMPTY(&sc->rtk_tx_free))
1332 1.1 haya ifp->if_flags |= IFF_OACTIVE;
1333 1.1 haya }
1334 1.1 haya
1335 1.85 tsutsui static int
1336 1.62 tsutsui rtk_init(struct ifnet *ifp)
1337 1.1 haya {
1338 1.63 tsutsui struct rtk_softc *sc = ifp->if_softc;
1339 1.63 tsutsui int error, i;
1340 1.63 tsutsui uint32_t rxcfg;
1341 1.1 haya
1342 1.15 thorpej if ((error = rtk_enable(sc)) != 0)
1343 1.15 thorpej goto out;
1344 1.1 haya
1345 1.1 haya /*
1346 1.15 thorpej * Cancel pending I/O.
1347 1.1 haya */
1348 1.15 thorpej rtk_stop(ifp, 0);
1349 1.1 haya
1350 1.1 haya /* Init our MAC address */
1351 1.1 haya for (i = 0; i < ETHER_ADDR_LEN; i++) {
1352 1.76 dyoung CSR_WRITE_1(sc, RTK_IDR0 + i, CLLADDR(ifp->if_sadl)[i]);
1353 1.1 haya }
1354 1.1 haya
1355 1.1 haya /* Init the RX buffer pointer register. */
1356 1.4 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->recv_dmamap, 0,
1357 1.4 tsutsui sc->recv_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1358 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXADDR, sc->recv_dmamap->dm_segs[0].ds_addr);
1359 1.1 haya
1360 1.1 haya /* Init TX descriptors. */
1361 1.8 thorpej rtk_list_tx_init(sc);
1362 1.1 haya
1363 1.36 kanaoka /* Init Early TX threshold. */
1364 1.65 tsutsui sc->sc_txthresh = RTK_TXTH_256;
1365 1.1 haya /*
1366 1.1 haya * Enable transmit and receive.
1367 1.1 haya */
1368 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1369 1.1 haya
1370 1.1 haya /*
1371 1.1 haya * Set the initial TX and RX configuration.
1372 1.1 haya */
1373 1.10 tsutsui CSR_WRITE_4(sc, RTK_TXCFG, RTK_TXCFG_CONFIG);
1374 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, RTK_RXCFG_CONFIG);
1375 1.1 haya
1376 1.1 haya /* Set the individual bit to receive frames for this host only. */
1377 1.10 tsutsui rxcfg = CSR_READ_4(sc, RTK_RXCFG);
1378 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_INDIV;
1379 1.1 haya
1380 1.1 haya /* If we want promiscuous mode, set the allframes bit. */
1381 1.1 haya if (ifp->if_flags & IFF_PROMISC) {
1382 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_ALLPHYS;
1383 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1384 1.1 haya } else {
1385 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_ALLPHYS;
1386 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1387 1.1 haya }
1388 1.1 haya
1389 1.1 haya /*
1390 1.1 haya * Set capture broadcast bit to capture broadcast frames.
1391 1.1 haya */
1392 1.1 haya if (ifp->if_flags & IFF_BROADCAST) {
1393 1.10 tsutsui rxcfg |= RTK_RXCFG_RX_BROAD;
1394 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1395 1.1 haya } else {
1396 1.10 tsutsui rxcfg &= ~RTK_RXCFG_RX_BROAD;
1397 1.10 tsutsui CSR_WRITE_4(sc, RTK_RXCFG, rxcfg);
1398 1.1 haya }
1399 1.1 haya
1400 1.1 haya /*
1401 1.1 haya * Program the multicast filter, if necessary.
1402 1.1 haya */
1403 1.8 thorpej rtk_setmulti(sc);
1404 1.1 haya
1405 1.1 haya /*
1406 1.1 haya * Enable interrupts.
1407 1.1 haya */
1408 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, RTK_INTRS);
1409 1.1 haya
1410 1.1 haya /* Start RX/TX process. */
1411 1.10 tsutsui CSR_WRITE_4(sc, RTK_MISSEDPKT, 0);
1412 1.1 haya
1413 1.1 haya /* Enable receiver and transmitter. */
1414 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, RTK_CMD_TX_ENB|RTK_CMD_RX_ENB);
1415 1.1 haya
1416 1.10 tsutsui CSR_WRITE_1(sc, RTK_CFG1, RTK_CFG1_DRVLOAD|RTK_CFG1_FULLDUPLEX);
1417 1.1 haya
1418 1.1 haya /*
1419 1.1 haya * Set current media.
1420 1.1 haya */
1421 1.81 dyoung if ((error = ether_mediachange(ifp)) != 0)
1422 1.81 dyoung goto out;
1423 1.1 haya
1424 1.1 haya ifp->if_flags |= IFF_RUNNING;
1425 1.1 haya ifp->if_flags &= ~IFF_OACTIVE;
1426 1.1 haya
1427 1.15 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1428 1.1 haya
1429 1.15 thorpej out:
1430 1.15 thorpej if (error) {
1431 1.15 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1432 1.15 thorpej ifp->if_timer = 0;
1433 1.82 tsutsui printf("%s: interface not running\n", device_xname(sc->sc_dev));
1434 1.15 thorpej }
1435 1.63 tsutsui return error;
1436 1.1 haya }
1437 1.1 haya
1438 1.85 tsutsui static int
1439 1.71 christos rtk_ioctl(struct ifnet *ifp, u_long command, void *data)
1440 1.1 haya {
1441 1.63 tsutsui struct rtk_softc *sc = ifp->if_softc;
1442 1.63 tsutsui int s, error;
1443 1.1 haya
1444 1.9 thorpej s = splnet();
1445 1.81 dyoung error = ether_ioctl(ifp, command, data);
1446 1.81 dyoung if (error == ENETRESET) {
1447 1.81 dyoung if (ifp->if_flags & IFF_RUNNING) {
1448 1.81 dyoung /*
1449 1.81 dyoung * Multicast list has changed. Set the
1450 1.81 dyoung * hardware filter accordingly.
1451 1.81 dyoung */
1452 1.81 dyoung rtk_setmulti(sc);
1453 1.15 thorpej }
1454 1.81 dyoung error = 0;
1455 1.1 haya }
1456 1.12 drochner splx(s);
1457 1.1 haya
1458 1.63 tsutsui return error;
1459 1.1 haya }
1460 1.1 haya
1461 1.85 tsutsui static void
1462 1.62 tsutsui rtk_watchdog(struct ifnet *ifp)
1463 1.1 haya {
1464 1.63 tsutsui struct rtk_softc *sc;
1465 1.1 haya
1466 1.1 haya sc = ifp->if_softc;
1467 1.1 haya
1468 1.82 tsutsui printf("%s: watchdog timeout\n", device_xname(sc->sc_dev));
1469 1.1 haya ifp->if_oerrors++;
1470 1.8 thorpej rtk_txeof(sc);
1471 1.8 thorpej rtk_rxeof(sc);
1472 1.15 thorpej rtk_init(ifp);
1473 1.1 haya }
1474 1.1 haya
1475 1.1 haya /*
1476 1.1 haya * Stop the adapter and free any mbufs allocated to the
1477 1.1 haya * RX and TX lists.
1478 1.1 haya */
1479 1.85 tsutsui static void
1480 1.62 tsutsui rtk_stop(struct ifnet *ifp, int disable)
1481 1.1 haya {
1482 1.15 thorpej struct rtk_softc *sc = ifp->if_softc;
1483 1.31 thorpej struct rtk_tx_desc *txd;
1484 1.1 haya
1485 1.8 thorpej callout_stop(&sc->rtk_tick_ch);
1486 1.1 haya
1487 1.1 haya mii_down(&sc->mii);
1488 1.1 haya
1489 1.10 tsutsui CSR_WRITE_1(sc, RTK_COMMAND, 0x00);
1490 1.10 tsutsui CSR_WRITE_2(sc, RTK_IMR, 0x0000);
1491 1.1 haya
1492 1.1 haya /*
1493 1.1 haya * Free the TX list buffers.
1494 1.1 haya */
1495 1.31 thorpej while ((txd = SIMPLEQ_FIRST(&sc->rtk_tx_dirty)) != NULL) {
1496 1.41 lukem SIMPLEQ_REMOVE_HEAD(&sc->rtk_tx_dirty, txd_q);
1497 1.31 thorpej bus_dmamap_unload(sc->sc_dmat, txd->txd_dmamap);
1498 1.31 thorpej m_freem(txd->txd_mbuf);
1499 1.31 thorpej txd->txd_mbuf = NULL;
1500 1.31 thorpej CSR_WRITE_4(sc, txd->txd_txaddr, 0);
1501 1.1 haya }
1502 1.1 haya
1503 1.15 thorpej if (disable)
1504 1.15 thorpej rtk_disable(sc);
1505 1.15 thorpej
1506 1.1 haya ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1507 1.15 thorpej ifp->if_timer = 0;
1508 1.1 haya }
1509 1.1 haya
1510 1.85 tsutsui static void
1511 1.62 tsutsui rtk_tick(void *arg)
1512 1.1 haya {
1513 1.8 thorpej struct rtk_softc *sc = arg;
1514 1.63 tsutsui int s;
1515 1.1 haya
1516 1.63 tsutsui s = splnet();
1517 1.1 haya mii_tick(&sc->mii);
1518 1.1 haya splx(s);
1519 1.1 haya
1520 1.8 thorpej callout_reset(&sc->rtk_tick_ch, hz, rtk_tick, sc);
1521 1.1 haya }
1522