Home | History | Annotate | Line # | Download | only in ic
rtl81x9reg.h revision 1.11.2.2
      1  1.11.2.2      riz /*	$NetBSD: rtl81x9reg.h,v 1.11.2.2 2005/12/29 19:44:18 riz Exp $	*/
      2       1.1     haya 
      3       1.1     haya /*
      4       1.1     haya  * Copyright (c) 1997, 1998
      5       1.1     haya  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      6       1.1     haya  *
      7       1.1     haya  * Redistribution and use in source and binary forms, with or without
      8       1.1     haya  * modification, are permitted provided that the following conditions
      9       1.1     haya  * are met:
     10       1.1     haya  * 1. Redistributions of source code must retain the above copyright
     11       1.1     haya  *    notice, this list of conditions and the following disclaimer.
     12       1.1     haya  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1     haya  *    notice, this list of conditions and the following disclaimer in the
     14       1.1     haya  *    documentation and/or other materials provided with the distribution.
     15       1.1     haya  * 3. All advertising materials mentioning features or use of this software
     16       1.1     haya  *    must display the following acknowledgement:
     17       1.1     haya  *	This product includes software developed by Bill Paul.
     18       1.1     haya  * 4. Neither the name of the author nor the names of any co-contributors
     19       1.1     haya  *    may be used to endorse or promote products derived from this software
     20       1.1     haya  *    without specific prior written permission.
     21       1.1     haya  *
     22       1.1     haya  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23       1.1     haya  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24       1.1     haya  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25       1.1     haya  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26       1.1     haya  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27       1.1     haya  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28       1.1     haya  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29       1.1     haya  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30       1.1     haya  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31       1.1     haya  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32       1.1     haya  * THE POSSIBILITY OF SUCH DAMAGE.
     33       1.1     haya  *
     34       1.1     haya  *	FreeBSD Id: if_rlreg.h,v 1.9 1999/06/20 18:56:09 wpaul Exp
     35       1.1     haya  */
     36       1.1     haya 
     37       1.1     haya /*
     38       1.1     haya  * RealTek 8129/8139 register offsets
     39       1.1     haya  */
     40       1.5  tsutsui #define	RTK_IDR0	0x0000		/* ID register 0 (station addr) */
     41       1.5  tsutsui #define RTK_IDR1	0x0001		/* Must use 32-bit accesses (?) */
     42       1.5  tsutsui #define RTK_IDR2	0x0002
     43       1.5  tsutsui #define RTK_IDR3	0x0003
     44       1.5  tsutsui #define RTK_IDR4	0x0004
     45       1.5  tsutsui #define RTK_IDR5	0x0005
     46       1.1     haya 					/* 0006-0007 reserved */
     47       1.5  tsutsui #define RTK_MAR0	0x0008		/* Multicast hash table */
     48       1.5  tsutsui #define RTK_MAR1	0x0009
     49       1.5  tsutsui #define RTK_MAR2	0x000A
     50       1.5  tsutsui #define RTK_MAR3	0x000B
     51       1.5  tsutsui #define RTK_MAR4	0x000C
     52       1.5  tsutsui #define RTK_MAR5	0x000D
     53       1.5  tsutsui #define RTK_MAR6	0x000E
     54       1.5  tsutsui #define RTK_MAR7	0x000F
     55       1.5  tsutsui 
     56       1.5  tsutsui #define RTK_TXSTAT0	0x0010		/* status of TX descriptor 0 */
     57       1.5  tsutsui #define RTK_TXSTAT1	0x0014		/* status of TX descriptor 1 */
     58       1.5  tsutsui #define RTK_TXSTAT2	0x0018		/* status of TX descriptor 2 */
     59       1.5  tsutsui #define RTK_TXSTAT3	0x001C		/* status of TX descriptor 3 */
     60       1.5  tsutsui 
     61       1.5  tsutsui #define RTK_TXADDR0	0x0020		/* address of TX descriptor 0 */
     62       1.5  tsutsui #define RTK_TXADDR1	0x0024		/* address of TX descriptor 1 */
     63       1.5  tsutsui #define RTK_TXADDR2	0x0028		/* address of TX descriptor 2 */
     64       1.5  tsutsui #define RTK_TXADDR3	0x002C		/* address of TX descriptor 3 */
     65       1.5  tsutsui 
     66       1.5  tsutsui #define RTK_RXADDR		0x0030	/* RX ring start address */
     67       1.5  tsutsui #define RTK_RX_EARLY_BYTES	0x0034	/* RX early byte count */
     68       1.5  tsutsui #define RTK_RX_EARLY_STAT	0x0036	/* RX early status */
     69       1.5  tsutsui #define RTK_COMMAND	0x0037		/* command register */
     70       1.5  tsutsui #define RTK_CURRXADDR	0x0038		/* current address of packet read */
     71       1.5  tsutsui #define RTK_CURRXBUF	0x003A		/* current RX buffer address */
     72       1.5  tsutsui #define RTK_IMR		0x003C		/* interrupt mask register */
     73       1.5  tsutsui #define RTK_ISR		0x003E		/* interrupt status register */
     74       1.5  tsutsui #define RTK_TXCFG	0x0040		/* transmit config */
     75       1.5  tsutsui #define RTK_RXCFG	0x0044		/* receive config */
     76       1.5  tsutsui #define RTK_TIMERCNT	0x0048		/* timer count register */
     77       1.5  tsutsui #define RTK_MISSEDPKT	0x004C		/* missed packet counter */
     78       1.5  tsutsui #define RTK_EECMD	0x0050		/* EEPROM command register */
     79       1.5  tsutsui #define RTK_CFG0	0x0051		/* config register #0 */
     80       1.5  tsutsui #define RTK_CFG1	0x0052		/* config register #1 */
     81       1.1     haya 					/* 0053-0057 reserved */
     82       1.5  tsutsui #define RTK_MEDIASTAT	0x0058		/* media status register (8139) */
     83       1.1     haya 					/* 0059-005A reserved */
     84       1.5  tsutsui #define RTK_MII		0x005A		/* 8129 chip only */
     85       1.5  tsutsui #define RTK_HALTCLK	0x005B
     86       1.5  tsutsui #define RTK_MULTIINTR	0x005C		/* multiple interrupt */
     87       1.5  tsutsui #define RTK_PCIREV	0x005E		/* PCI revision value */
     88       1.1     haya 					/* 005F reserved */
     89       1.5  tsutsui #define RTK_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
     90       1.1     haya 
     91       1.1     haya /* Direct PHY access registers only available on 8139 */
     92       1.5  tsutsui #define RTK_BMCR	0x0062		/* PHY basic mode control */
     93       1.5  tsutsui #define RTK_BMSR	0x0064		/* PHY basic mode status */
     94       1.5  tsutsui #define RTK_ANAR	0x0066		/* PHY autoneg advert */
     95       1.5  tsutsui #define RTK_LPAR	0x0068		/* PHY link partner ability */
     96       1.5  tsutsui #define RTK_ANER	0x006A		/* PHY autoneg expansion */
     97       1.5  tsutsui 
     98       1.5  tsutsui #define RTK_DISCCNT	0x006C		/* disconnect counter */
     99       1.5  tsutsui #define RTK_FALSECAR	0x006E		/* false carrier counter */
    100       1.5  tsutsui #define RTK_NWAYTST	0x0070		/* NWAY test register */
    101       1.5  tsutsui #define RTK_RX_ER	0x0072		/* RX_ER counter */
    102       1.5  tsutsui #define RTK_CSCFG	0x0074		/* CS configuration register */
    103       1.1     haya 
    104       1.7     fvdl /*
    105       1.7     fvdl  * When operating in special C+ mode, some of the registers in an
    106       1.7     fvdl  * 8139C+ chip have different definitions. These are also used for
    107       1.7     fvdl  * the 8169 gigE chip.
    108       1.7     fvdl  */
    109       1.7     fvdl #define RTK_DUMPSTATS_LO	0x0010	/* counter dump command register */
    110       1.7     fvdl #define RTK_DUMPSTATS_HI	0x0014	/* counter dump command register */
    111       1.7     fvdl #define RTK_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
    112       1.7     fvdl #define RTK_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
    113       1.7     fvdl #define RTK_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte aligned */
    114       1.7     fvdl #define RTK_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte aligned */
    115       1.7     fvdl #define RTK_CFG2		0x0053
    116       1.7     fvdl #define RTK_TIMERINT		0x0054	/* interrupt on timer expire */
    117       1.7     fvdl #define RTK_TXSTART		0x00D9	/* 8 bits */
    118       1.7     fvdl #define RTK_CPLUS_CMD		0x00E0	/* 16 bits */
    119       1.7     fvdl #define RTK_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
    120       1.7     fvdl #define RTK_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
    121       1.7     fvdl #define RTK_EARLY_TX_THRESH	0x00EC	/* 8 bits */
    122       1.7     fvdl 
    123       1.7     fvdl /*
    124       1.7     fvdl  * Registers specific to the 8169 gigE chip
    125       1.7     fvdl  */
    126       1.7     fvdl #define RTK_TIMERINT_8169	0x0058	/* different offset than 8139 */
    127       1.7     fvdl #define RTK_PHYAR		0x0060
    128       1.7     fvdl #define RTK_TBICSR		0x0064
    129       1.7     fvdl #define RTK_TBI_ANAR		0x0068
    130       1.7     fvdl #define RTK_TBI_LPAR		0x006A
    131       1.7     fvdl #define RTK_GMEDIASTAT		0x006C	/* 8 bits */
    132       1.7     fvdl #define RTK_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
    133       1.7     fvdl #define RTK_GTXSTART		0x0038	/* 16 bits */
    134       1.1     haya /*
    135       1.1     haya  * TX config register bits
    136       1.1     haya  */
    137       1.5  tsutsui #define RTK_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
    138       1.5  tsutsui #define RTK_TXCFG_MAXDMA	0x00000700	/* max DMA burst size */
    139       1.5  tsutsui #define RTK_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
    140       1.5  tsutsui #define RTK_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
    141       1.7     fvdl #define RTK_TXCFG_IFG2		0x00080000	/* 8169 only */
    142       1.5  tsutsui #define RTK_TXCFG_IFG		0x03000000	/* interframe gap */
    143       1.7     fvdl #define RTK_TXCFG_HWREV		0x7CC00000
    144       1.7     fvdl 
    145       1.7     fvdl #define RTK_LOOPTEST_OFF		0x00000000
    146       1.7     fvdl #define RTK_LOOPTEST_ON		0x00020000
    147       1.7     fvdl #define RTK_LOOPTEST_ON_CPLUS	0x00060000
    148       1.7     fvdl 
    149       1.7     fvdl #define RTK_HWREV_8169		0x00000000
    150       1.7     fvdl #define RTK_HWREV_8169S		0x04000000
    151  1.11.2.2      riz #define RTK_HWREV_8169SB	0x10000000
    152       1.7     fvdl #define RTK_HWREV_8110S		0x00800000
    153       1.7     fvdl #define RTK_HWREV_8139		0x60000000
    154       1.7     fvdl #define RTK_HWREV_8139A		0x70000000
    155       1.7     fvdl #define RTK_HWREV_8139AG	0x70800000
    156       1.7     fvdl #define RTK_HWREV_8139B		0x78000000
    157       1.7     fvdl #define RTK_HWREV_8130		0x7C000000
    158       1.7     fvdl #define RTK_HWREV_8139C		0x74000000
    159       1.7     fvdl #define RTK_HWREV_8139D		0x74400000
    160       1.7     fvdl #define RTK_HWREV_8139CPLUS	0x74800000
    161       1.7     fvdl #define RTK_HWREV_8101		0x74c00000
    162       1.7     fvdl #define RTK_HWREV_8100		0x78800000
    163       1.5  tsutsui 
    164       1.5  tsutsui #define RTK_TXDMA_16BYTES	0x00000000
    165       1.5  tsutsui #define RTK_TXDMA_32BYTES	0x00000100
    166       1.5  tsutsui #define RTK_TXDMA_64BYTES	0x00000200
    167       1.5  tsutsui #define RTK_TXDMA_128BYTES	0x00000300
    168       1.5  tsutsui #define RTK_TXDMA_256BYTES	0x00000400
    169       1.5  tsutsui #define RTK_TXDMA_512BYTES	0x00000500
    170       1.5  tsutsui #define RTK_TXDMA_1024BYTES	0x00000600
    171       1.5  tsutsui #define RTK_TXDMA_2048BYTES	0x00000700
    172       1.1     haya 
    173       1.1     haya /*
    174       1.1     haya  * Transmit descriptor status register bits.
    175       1.1     haya  */
    176       1.5  tsutsui #define RTK_TXSTAT_LENMASK	0x00001FFF
    177       1.5  tsutsui #define RTK_TXSTAT_OWN		0x00002000
    178       1.5  tsutsui #define RTK_TXSTAT_TX_UNDERRUN	0x00004000
    179       1.5  tsutsui #define RTK_TXSTAT_TX_OK	0x00008000
    180       1.5  tsutsui #define RTK_TXSTAT_EARLY_THRESH	0x003F0000
    181       1.5  tsutsui #define RTK_TXSTAT_COLLCNT	0x0F000000
    182       1.5  tsutsui #define RTK_TXSTAT_CARR_HBEAT	0x10000000
    183       1.5  tsutsui #define RTK_TXSTAT_OUTOFWIN	0x20000000
    184       1.5  tsutsui #define RTK_TXSTAT_TXABRT	0x40000000
    185       1.5  tsutsui #define RTK_TXSTAT_CARRLOSS	0x80000000
    186       1.1     haya 
    187       1.1     haya /*
    188       1.1     haya  * Interrupt status register bits.
    189       1.1     haya  */
    190       1.5  tsutsui #define RTK_ISR_RX_OK		0x0001
    191       1.5  tsutsui #define RTK_ISR_RX_ERR		0x0002
    192       1.5  tsutsui #define RTK_ISR_TX_OK		0x0004
    193       1.5  tsutsui #define RTK_ISR_TX_ERR		0x0008
    194       1.5  tsutsui #define RTK_ISR_RX_OVERRUN	0x0010
    195       1.5  tsutsui #define RTK_ISR_PKT_UNDERRUN	0x0020
    196       1.7     fvdl #define RTK_ISR_LINKCHG		0x0020	/* 8169 only */
    197       1.5  tsutsui #define RTK_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
    198       1.7     fvdl #define RTK_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
    199       1.7     fvdl #define RTK_ISR_SWI		0x0100	/* C+ only */
    200       1.7     fvdl #define RTK_ISR_CABLE_LEN_CHGD	0x2000
    201       1.5  tsutsui #define RTK_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
    202       1.7     fvdl #define RTK_ISR_TIMEOUT_EXPIRED	0x4000
    203       1.5  tsutsui #define RTK_ISR_SYSTEM_ERR	0x8000
    204       1.5  tsutsui 
    205       1.5  tsutsui #define RTK_INTRS	\
    206       1.5  tsutsui 	(RTK_ISR_TX_OK|RTK_ISR_RX_OK|RTK_ISR_RX_ERR|RTK_ISR_TX_ERR|	\
    207       1.5  tsutsui 	RTK_ISR_RX_OVERRUN|RTK_ISR_PKT_UNDERRUN|RTK_ISR_FIFO_OFLOW|	\
    208       1.5  tsutsui 	RTK_ISR_PCS_TIMEOUT|RTK_ISR_SYSTEM_ERR)
    209       1.1     haya 
    210       1.7     fvdl #define RTK_INTRS_CPLUS	\
    211       1.7     fvdl 	(RTK_ISR_RX_OK|RTK_ISR_RX_ERR|RTK_ISR_TX_ERR|			\
    212       1.7     fvdl 	RTK_ISR_RX_OVERRUN|RTK_ISR_PKT_UNDERRUN|RTK_ISR_FIFO_OFLOW|	\
    213       1.7     fvdl 	RTK_ISR_PCS_TIMEOUT|RTK_ISR_SYSTEM_ERR|RTK_ISR_TIMEOUT_EXPIRED)
    214       1.7     fvdl 
    215       1.7     fvdl 
    216       1.1     haya /*
    217       1.1     haya  * Media status register. (8139 only)
    218       1.1     haya  */
    219       1.5  tsutsui #define RTK_MEDIASTAT_RXPAUSE	0x01
    220       1.5  tsutsui #define RTK_MEDIASTAT_TXPAUSE	0x02
    221       1.5  tsutsui #define RTK_MEDIASTAT_LINK	0x04
    222       1.5  tsutsui #define RTK_MEDIASTAT_SPEED10	0x08
    223       1.5  tsutsui #define RTK_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
    224       1.5  tsutsui #define RTK_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
    225       1.1     haya 
    226       1.1     haya /*
    227       1.1     haya  * Receive config register.
    228       1.1     haya  */
    229       1.5  tsutsui #define RTK_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
    230       1.5  tsutsui #define RTK_RXCFG_RX_INDIV	0x00000002	/* match filter */
    231       1.5  tsutsui #define RTK_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
    232       1.5  tsutsui #define RTK_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
    233       1.5  tsutsui #define RTK_RXCFG_RX_RUNT	0x00000010
    234       1.5  tsutsui #define RTK_RXCFG_RX_ERRPKT	0x00000020
    235       1.5  tsutsui #define RTK_RXCFG_WRAP		0x00000080
    236       1.5  tsutsui #define RTK_RXCFG_MAXDMA	0x00000700
    237       1.5  tsutsui #define RTK_RXCFG_BUFSZ		0x00001800
    238       1.5  tsutsui #define RTK_RXCFG_FIFOTHRESH	0x0000E000
    239       1.5  tsutsui #define RTK_RXCFG_EARLYTHRESH	0x07000000
    240       1.5  tsutsui 
    241       1.5  tsutsui #define RTK_RXDMA_16BYTES	0x00000000
    242       1.5  tsutsui #define RTK_RXDMA_32BYTES	0x00000100
    243       1.5  tsutsui #define RTK_RXDMA_64BYTES	0x00000200
    244       1.5  tsutsui #define RTK_RXDMA_128BYTES	0x00000300
    245       1.5  tsutsui #define RTK_RXDMA_256BYTES	0x00000400
    246       1.5  tsutsui #define RTK_RXDMA_512BYTES	0x00000500
    247       1.5  tsutsui #define RTK_RXDMA_1024BYTES	0x00000600
    248       1.5  tsutsui #define RTK_RXDMA_UNLIMITED	0x00000700
    249       1.5  tsutsui 
    250       1.5  tsutsui #define RTK_RXBUF_8		0x00000000
    251       1.5  tsutsui #define RTK_RXBUF_16		0x00000800
    252       1.5  tsutsui #define RTK_RXBUF_32		0x00001000
    253       1.5  tsutsui #define RTK_RXBUF_64		0x00001800
    254       1.5  tsutsui 
    255       1.5  tsutsui #define RTK_RXFIFO_16BYTES	0x00000000
    256       1.5  tsutsui #define RTK_RXFIFO_32BYTES	0x00002000
    257       1.5  tsutsui #define RTK_RXFIFO_64BYTES	0x00004000
    258       1.5  tsutsui #define RTK_RXFIFO_128BYTES	0x00006000
    259       1.5  tsutsui #define RTK_RXFIFO_256BYTES	0x00008000
    260       1.5  tsutsui #define RTK_RXFIFO_512BYTES	0x0000A000
    261       1.5  tsutsui #define RTK_RXFIFO_1024BYTES	0x0000C000
    262       1.5  tsutsui #define RTK_RXFIFO_NOTHRESH	0x0000E000
    263       1.1     haya 
    264       1.1     haya /*
    265       1.1     haya  * Bits in RX status header (included with RX'ed packet
    266       1.1     haya  * in ring buffer).
    267       1.1     haya  */
    268       1.5  tsutsui #define RTK_RXSTAT_RXOK		0x00000001
    269       1.5  tsutsui #define RTK_RXSTAT_ALIGNERR	0x00000002
    270       1.5  tsutsui #define RTK_RXSTAT_CRCERR	0x00000004
    271       1.5  tsutsui #define RTK_RXSTAT_GIANT	0x00000008
    272       1.5  tsutsui #define RTK_RXSTAT_RUNT		0x00000010
    273       1.5  tsutsui #define RTK_RXSTAT_BADSYM	0x00000020
    274       1.5  tsutsui #define RTK_RXSTAT_BROAD	0x00002000
    275       1.5  tsutsui #define RTK_RXSTAT_INDIV	0x00004000
    276       1.5  tsutsui #define RTK_RXSTAT_MULTI	0x00008000
    277       1.5  tsutsui #define RTK_RXSTAT_LENMASK	0xFFFF0000
    278       1.1     haya 
    279       1.5  tsutsui #define RTK_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
    280       1.1     haya /*
    281       1.1     haya  * Command register.
    282       1.1     haya  */
    283       1.5  tsutsui #define RTK_CMD_EMPTY_RXBUF	0x0001
    284       1.5  tsutsui #define RTK_CMD_TX_ENB		0x0004
    285       1.5  tsutsui #define RTK_CMD_RX_ENB		0x0008
    286       1.5  tsutsui #define RTK_CMD_RESET		0x0010
    287       1.1     haya 
    288       1.1     haya /*
    289       1.1     haya  * EEPROM control register
    290       1.1     haya  */
    291       1.5  tsutsui #define RTK_EE_DATAOUT		0x01	/* Data out */
    292       1.5  tsutsui #define RTK_EE_DATAIN		0x02	/* Data in */
    293       1.5  tsutsui #define RTK_EE_CLK		0x04	/* clock */
    294       1.5  tsutsui #define RTK_EE_SEL		0x08	/* chip select */
    295       1.5  tsutsui #define RTK_EE_MODE		(0x40|0x80)
    296       1.5  tsutsui 
    297       1.5  tsutsui #define RTK_EEMODE_OFF		0x00
    298       1.5  tsutsui #define RTK_EEMODE_AUTOLOAD	0x40
    299       1.5  tsutsui #define RTK_EEMODE_PROGRAM	0x80
    300       1.5  tsutsui #define RTK_EEMODE_WRITECFG	(0x80|0x40)
    301       1.1     haya 
    302       1.4  tsutsui /* 9346/9356 EEPROM commands */
    303       1.5  tsutsui #define RTK_EEADDR_LEN0		6	/* 9346 */
    304       1.5  tsutsui #define RTK_EEADDR_LEN1		8	/* 9356 */
    305       1.5  tsutsui #define RTK_EECMD_LEN		4
    306       1.5  tsutsui 
    307       1.5  tsutsui #define RTK_EECMD_WRITE		0x5	/* 0101b */
    308       1.5  tsutsui #define RTK_EECMD_READ		0x6	/* 0110b */
    309       1.5  tsutsui #define RTK_EECMD_ERASE		0x7	/* 0111b */
    310       1.5  tsutsui 
    311       1.5  tsutsui #define RTK_EE_ID		0x00
    312       1.5  tsutsui #define RTK_EE_PCI_VID		0x01
    313       1.5  tsutsui #define RTK_EE_PCI_DID		0x02
    314       1.1     haya /* Location of station address inside EEPROM */
    315       1.5  tsutsui #define RTK_EE_EADDR0		0x07
    316       1.5  tsutsui #define RTK_EE_EADDR1		0x08
    317       1.5  tsutsui #define RTK_EE_EADDR2		0x09
    318       1.1     haya 
    319       1.1     haya /*
    320       1.1     haya  * MII register (8129 only)
    321       1.1     haya  */
    322       1.5  tsutsui #define RTK_MII_CLK		0x01
    323       1.5  tsutsui #define RTK_MII_DATAIN		0x02
    324       1.5  tsutsui #define RTK_MII_DATAOUT		0x04
    325       1.5  tsutsui #define RTK_MII_DIR		0x80	/* 0 == input, 1 == output */
    326       1.1     haya 
    327       1.1     haya /*
    328       1.1     haya  * Config 0 register
    329       1.1     haya  */
    330       1.5  tsutsui #define RTK_CFG0_ROM0		0x01
    331       1.5  tsutsui #define RTK_CFG0_ROM1		0x02
    332       1.5  tsutsui #define RTK_CFG0_ROM2		0x04
    333       1.5  tsutsui #define RTK_CFG0_PL0		0x08
    334       1.5  tsutsui #define RTK_CFG0_PL1		0x10
    335       1.5  tsutsui #define RTK_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
    336       1.5  tsutsui #define RTK_CFG0_PCS		0x40
    337       1.5  tsutsui #define RTK_CFG0_SCR		0x80
    338       1.1     haya 
    339       1.1     haya /*
    340       1.1     haya  * Config 1 register
    341       1.1     haya  */
    342       1.5  tsutsui #define RTK_CFG1_PWRDWN		0x01
    343       1.5  tsutsui #define RTK_CFG1_SLEEP		0x02
    344       1.5  tsutsui #define RTK_CFG1_IOMAP		0x04
    345       1.5  tsutsui #define RTK_CFG1_MEMMAP		0x08
    346       1.5  tsutsui #define RTK_CFG1_RSVD		0x10
    347       1.5  tsutsui #define RTK_CFG1_DRVLOAD	0x20
    348       1.5  tsutsui #define RTK_CFG1_LED0		0x40
    349       1.5  tsutsui #define RTK_CFG1_FULLDUPLEX	0x40	/* 8129 only */
    350       1.5  tsutsui #define RTK_CFG1_LED1		0x80
    351       1.1     haya 
    352       1.1     haya /*
    353       1.7     fvdl  * 8139C+ register definitions
    354       1.7     fvdl  */
    355       1.7     fvdl 
    356       1.7     fvdl /* RTK_DUMPSTATS_LO register */
    357       1.7     fvdl 
    358       1.7     fvdl #define RTK_DUMPSTATS_START	0x00000008
    359       1.7     fvdl 
    360       1.7     fvdl /* Transmit start register */
    361       1.7     fvdl 
    362       1.7     fvdl #define RTK_TXSTART_SWI		0x01	/* generate TX interrupt */
    363       1.7     fvdl #define RTK_TXSTART_START	0x40	/* start normal queue transmit */
    364       1.7     fvdl #define RTK_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
    365       1.7     fvdl 
    366       1.7     fvdl /*
    367       1.7     fvdl  * Config 2 register, 8139C+/8169/8169S/8110S only
    368       1.7     fvdl  */
    369       1.7     fvdl #define RTK_CFG2_BUSFREQ		0x07
    370       1.7     fvdl #define RTK_CFG2_BUSWIDTH	0x08
    371       1.7     fvdl #define RTK_CFG2_AUXPWRSTS	0x10
    372       1.7     fvdl 
    373       1.7     fvdl #define RTK_BUSFREQ_33MHZ	0x00
    374       1.7     fvdl #define RTK_BUSFREQ_66MHZ	0x01
    375      1.10    perry 
    376       1.7     fvdl #define RTK_BUSWIDTH_32BITS	0x00
    377       1.7     fvdl #define RTK_BUSWIDTH_64BITS	0x08
    378       1.7     fvdl 
    379       1.7     fvdl /* C+ mode command register */
    380       1.7     fvdl 
    381       1.7     fvdl #define RTK_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
    382       1.7     fvdl #define RTK_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
    383       1.7     fvdl #define RTK_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
    384       1.7     fvdl #define RTK_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
    385       1.7     fvdl #define RTK_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
    386       1.7     fvdl #define RTK_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
    387       1.7     fvdl 
    388       1.7     fvdl /* C+ early transmit threshold */
    389       1.7     fvdl 
    390      1.10    perry #define RTK_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
    391       1.7     fvdl 
    392       1.7     fvdl /*
    393       1.7     fvdl  * Gigabit PHY access register (8169 only)
    394       1.7     fvdl  */
    395       1.7     fvdl 
    396       1.7     fvdl #define RTK_PHYAR_PHYDATA	0x0000FFFF
    397       1.7     fvdl #define RTK_PHYAR_PHYREG		0x001F0000
    398       1.7     fvdl #define RTK_PHYAR_BUSY		0x80000000
    399       1.7     fvdl 
    400       1.7     fvdl /*
    401       1.7     fvdl  * Gigabit media status (8169 only)
    402       1.7     fvdl  */
    403       1.7     fvdl #define RTK_GMEDIASTAT_FDX	0x01	/* full duplex */
    404       1.7     fvdl #define RTK_GMEDIASTAT_LINK	0x02	/* link up */
    405       1.7     fvdl #define RTK_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
    406       1.7     fvdl #define RTK_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
    407       1.7     fvdl #define RTK_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
    408       1.7     fvdl #define RTK_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
    409       1.7     fvdl #define RTK_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
    410       1.7     fvdl #define RTK_GMEDIASTAT_TBI	0x80	/* TBI enabled */
    411       1.7     fvdl 
    412       1.7     fvdl /*
    413       1.1     haya  * The RealTek doesn't use a fragment-based descriptor mechanism.
    414       1.1     haya  * Instead, there are only four register sets, each or which represents
    415       1.1     haya  * one 'descriptor.' Basically, each TX descriptor is just a contiguous
    416       1.1     haya  * packet buffer (32-bit aligned!) and we place the buffer addresses in
    417       1.1     haya  * the registers so the chip knows where they are.
    418       1.1     haya  *
    419       1.1     haya  * We can sort of kludge together the same kind of buffer management
    420       1.1     haya  * used in previous drivers, but we have to do buffer copies almost all
    421       1.1     haya  * the time, so it doesn't really buy us much.
    422       1.1     haya  *
    423       1.1     haya  * For reception, there's just one large buffer where the chip stores
    424       1.1     haya  * all received packets.
    425       1.1     haya  */
    426       1.1     haya 
    427       1.6  thorpej #ifdef dreamcast
    428       1.6  thorpej #define	RTK_RX_BUF_SZ		RTK_RXBUF_16
    429       1.6  thorpej #else
    430       1.5  tsutsui #define RTK_RX_BUF_SZ		RTK_RXBUF_64
    431       1.6  thorpej #endif
    432       1.5  tsutsui #define RTK_RXBUFLEN		(1 << ((RTK_RX_BUF_SZ >> 11) + 13))
    433       1.5  tsutsui #define RTK_TX_LIST_CNT		4
    434       1.5  tsutsui #define RTK_TX_EARLYTHRESH	((256 / 32) << 16)
    435       1.5  tsutsui #define RTK_RX_FIFOTHRESH	RTK_RXFIFO_256BYTES
    436       1.5  tsutsui #define RTK_RX_MAXDMA		RTK_RXDMA_256BYTES
    437       1.5  tsutsui #define RTK_TX_MAXDMA		RTK_TXDMA_256BYTES
    438       1.1     haya 
    439       1.5  tsutsui #define RTK_RXCFG_CONFIG 	(RTK_RX_FIFOTHRESH|RTK_RX_MAXDMA|RTK_RX_BUF_SZ)
    440       1.5  tsutsui #define RTK_TXCFG_CONFIG	(RTK_TXCFG_IFG|RTK_TX_MAXDMA)
    441       1.7     fvdl 
    442       1.7     fvdl 
    443       1.7     fvdl /*
    444       1.7     fvdl  * The 8139C+ and 8160 gigE chips support descriptor-based TX
    445       1.7     fvdl  * and RX. In fact, they even support TCP large send. Descriptors
    446       1.7     fvdl  * must be allocated in contiguous blocks that are aligned on a
    447       1.7     fvdl  * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
    448       1.7     fvdl  */
    449       1.7     fvdl 
    450       1.7     fvdl /*
    451       1.7     fvdl  * RX/TX descriptor definition. When large send mode is enabled, the
    452       1.7     fvdl  * lower 11 bits of the TX rtk_cmd word are used to hold the MSS, and
    453       1.7     fvdl  * the checksum offload bits are disabled. The structure layout is
    454       1.7     fvdl  * the same for RX and TX descriptors
    455       1.7     fvdl  */
    456       1.7     fvdl 
    457       1.7     fvdl struct rtk_desc {
    458       1.7     fvdl 	u_int32_t		rtk_cmdstat;
    459       1.7     fvdl 	u_int32_t		rtk_vlanctl;
    460       1.7     fvdl 	u_int32_t		rtk_bufaddr_lo;
    461       1.7     fvdl 	u_int32_t		rtk_bufaddr_hi;
    462       1.7     fvdl };
    463       1.7     fvdl 
    464       1.7     fvdl #define RTK_TDESC_CMD_FRAGLEN	0x0000FFFF
    465       1.7     fvdl #define RTK_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
    466       1.7     fvdl #define RTK_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
    467       1.7     fvdl #define RTK_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
    468       1.7     fvdl #define RTK_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
    469      1.11     yamt #define RTK_TDESC_CMD_MSSVAL_SHIFT 16		/* Shift of the above */
    470       1.7     fvdl #define RTK_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
    471       1.7     fvdl #define RTK_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
    472       1.7     fvdl #define RTK_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
    473       1.7     fvdl #define RTK_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
    474       1.7     fvdl #define RTK_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
    475       1.7     fvdl 
    476       1.7     fvdl #define RTK_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
    477       1.7     fvdl #define RTK_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
    478       1.7     fvdl 
    479       1.7     fvdl /*
    480       1.7     fvdl  * Error bits are valid only on the last descriptor of a frame
    481       1.7     fvdl  * (i.e. RTK_TDESC_CMD_EOF == 1)
    482       1.7     fvdl  */
    483       1.7     fvdl 
    484       1.7     fvdl #define RTK_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
    485       1.7     fvdl #define RTK_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
    486       1.7     fvdl #define RTK_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
    487       1.7     fvdl #define RTK_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
    488       1.7     fvdl #define RTK_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
    489       1.8      wiz #define RTK_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occurred */
    490       1.7     fvdl #define RTK_TDESC_STAT_OWN	0x80000000
    491       1.7     fvdl 
    492       1.7     fvdl /*
    493       1.7     fvdl  * RX descriptor cmd/vlan definitions
    494       1.7     fvdl  */
    495       1.7     fvdl 
    496       1.7     fvdl #define RTK_RDESC_CMD_EOR	0x40000000
    497       1.7     fvdl #define RTK_RDESC_CMD_OWN	0x80000000
    498       1.7     fvdl #define RTK_RDESC_CMD_BUFLEN	0x00001FFF
    499       1.7     fvdl 
    500       1.7     fvdl #define RTK_RDESC_STAT_OWN	0x80000000
    501       1.7     fvdl #define RTK_RDESC_STAT_EOR	0x40000000
    502       1.7     fvdl #define RTK_RDESC_STAT_SOF	0x20000000
    503       1.7     fvdl #define RTK_RDESC_STAT_EOF	0x10000000
    504       1.7     fvdl #define RTK_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
    505       1.7     fvdl #define RTK_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
    506       1.7     fvdl #define RTK_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
    507       1.7     fvdl #define RTK_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
    508       1.7     fvdl #define RTK_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
    509       1.7     fvdl #define RTK_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
    510       1.7     fvdl #define RTK_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
    511       1.7     fvdl #define RTK_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
    512       1.7     fvdl #define RTK_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
    513       1.7     fvdl #define RTK_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
    514       1.7     fvdl #define RTK_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
    515       1.7     fvdl #define RTK_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
    516       1.7     fvdl #define RTK_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
    517       1.7     fvdl #define RTK_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
    518       1.7     fvdl #define RTK_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
    519       1.7     fvdl #define RTK_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
    520       1.7     fvdl 
    521       1.7     fvdl #define RTK_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
    522       1.7     fvdl 						   (rtk_vlandata valid)*/
    523       1.7     fvdl #define RTK_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
    524       1.7     fvdl 
    525       1.7     fvdl #define RTK_PROTOID_NONIP	0x00000000
    526       1.7     fvdl #define RTK_PROTOID_TCPIP	0x00010000
    527       1.7     fvdl #define RTK_PROTOID_UDPIP	0x00020000
    528       1.7     fvdl #define RTK_PROTOID_IP		0x00030000
    529       1.7     fvdl #define RTK_TCPPKT(x)		(((x) & RTK_RDESC_STAT_PROTOID) == \
    530       1.7     fvdl 				 RTK_PROTOID_TCPIP)
    531       1.7     fvdl #define RTK_UDPPKT(x)		(((x) & RTK_RDESC_STAT_PROTOID) == \
    532       1.7     fvdl 				 RTK_PROTOID_UDPIP)
    533       1.7     fvdl 
    534       1.7     fvdl /*
    535       1.7     fvdl  * Statistics counter structure (8139C+ and 8169 only)
    536       1.7     fvdl  */
    537       1.7     fvdl struct rtk_stats {
    538       1.7     fvdl 	u_int32_t		rtk_tx_pkts_lo;
    539       1.7     fvdl 	u_int32_t		rtk_tx_pkts_hi;
    540       1.7     fvdl 	u_int32_t		rtk_tx_errs_lo;
    541       1.7     fvdl 	u_int32_t		rtk_tx_errs_hi;
    542       1.7     fvdl 	u_int32_t		rtk_tx_errs;
    543       1.7     fvdl 	u_int16_t		rtk_missed_pkts;
    544       1.7     fvdl 	u_int16_t		rtk_rx_framealign_errs;
    545       1.7     fvdl 	u_int32_t		rtk_tx_onecoll;
    546       1.7     fvdl 	u_int32_t		rtk_tx_multicolls;
    547       1.7     fvdl 	u_int32_t		rtk_rx_ucasts_hi;
    548       1.7     fvdl 	u_int32_t		rtk_rx_ucasts_lo;
    549       1.7     fvdl 	u_int32_t		rtk_rx_bcasts_lo;
    550       1.7     fvdl 	u_int32_t		rtk_rx_bcasts_hi;
    551       1.7     fvdl 	u_int32_t		rtk_rx_mcasts;
    552       1.7     fvdl 	u_int16_t		rtk_tx_aborts;
    553       1.7     fvdl 	u_int16_t		rtk_rx_underruns;
    554       1.7     fvdl };
    555       1.7     fvdl 
    556       1.7     fvdl #define RTK_RX_DESC_CNT		64
    557  1.11.2.1     tron #define RTK_TX_DESC_CNT_8139	64
    558  1.11.2.1     tron #define RTK_TX_DESC_CNT_8169	1024
    559       1.7     fvdl #define RTK_RX_LIST_SZ		(RTK_RX_DESC_CNT * sizeof(struct rtk_desc))
    560       1.7     fvdl #define RTK_RING_ALIGN		256
    561       1.7     fvdl #define RTK_IFQ_MAXLEN		512
    562       1.7     fvdl #define RTK_OWN(x)		(le32toh((x)->rtk_cmdstat) & RTK_RDESC_STAT_OWN)
    563       1.7     fvdl #define RTK_RXBYTES(x)		(le32toh((x)->rtk_cmdstat) & sc->rtk_rxlenmask)
    564       1.7     fvdl #define RTK_PKTSZ(x)		((x)/* >> 3*/)
    565       1.7     fvdl 
    566       1.7     fvdl #define RTK_ADDR_LO(y)	((u_int64_t) (y) & 0xFFFFFFFF)
    567       1.7     fvdl #define RTK_ADDR_HI(y)	((u_int64_t) (y) >> 32)
    568       1.7     fvdl 
    569       1.7     fvdl #define RTK_JUMBO_FRAMELEN	9018
    570       1.7     fvdl #define RTK_JUMBO_MTU		(RTK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
    571