rtl81x9reg.h revision 1.46 1 1.46 christos /* $NetBSD: rtl81x9reg.h,v 1.46 2014/10/10 17:41:05 christos Exp $ */
2 1.1 haya
3 1.1 haya /*
4 1.1 haya * Copyright (c) 1997, 1998
5 1.1 haya * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 haya *
7 1.1 haya * Redistribution and use in source and binary forms, with or without
8 1.1 haya * modification, are permitted provided that the following conditions
9 1.1 haya * are met:
10 1.1 haya * 1. Redistributions of source code must retain the above copyright
11 1.1 haya * notice, this list of conditions and the following disclaimer.
12 1.1 haya * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 haya * notice, this list of conditions and the following disclaimer in the
14 1.1 haya * documentation and/or other materials provided with the distribution.
15 1.1 haya * 3. All advertising materials mentioning features or use of this software
16 1.1 haya * must display the following acknowledgement:
17 1.1 haya * This product includes software developed by Bill Paul.
18 1.1 haya * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 haya * may be used to endorse or promote products derived from this software
20 1.1 haya * without specific prior written permission.
21 1.1 haya *
22 1.1 haya * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 haya * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 haya * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 haya * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 haya * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 haya * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 haya * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 haya * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 haya * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 haya * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 haya * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 haya *
34 1.1 haya * FreeBSD Id: if_rlreg.h,v 1.9 1999/06/20 18:56:09 wpaul Exp
35 1.1 haya */
36 1.1 haya
37 1.1 haya /*
38 1.1 haya * RealTek 8129/8139 register offsets
39 1.1 haya */
40 1.19 tsutsui #define RTK_IDR0 0x0000 /* ID register 0 (station addr) */
41 1.5 tsutsui #define RTK_IDR1 0x0001 /* Must use 32-bit accesses (?) */
42 1.5 tsutsui #define RTK_IDR2 0x0002
43 1.5 tsutsui #define RTK_IDR3 0x0003
44 1.5 tsutsui #define RTK_IDR4 0x0004
45 1.5 tsutsui #define RTK_IDR5 0x0005
46 1.1 haya /* 0006-0007 reserved */
47 1.5 tsutsui #define RTK_MAR0 0x0008 /* Multicast hash table */
48 1.5 tsutsui #define RTK_MAR1 0x0009
49 1.5 tsutsui #define RTK_MAR2 0x000A
50 1.5 tsutsui #define RTK_MAR3 0x000B
51 1.5 tsutsui #define RTK_MAR4 0x000C
52 1.5 tsutsui #define RTK_MAR5 0x000D
53 1.5 tsutsui #define RTK_MAR6 0x000E
54 1.5 tsutsui #define RTK_MAR7 0x000F
55 1.5 tsutsui
56 1.5 tsutsui #define RTK_TXSTAT0 0x0010 /* status of TX descriptor 0 */
57 1.5 tsutsui #define RTK_TXSTAT1 0x0014 /* status of TX descriptor 1 */
58 1.5 tsutsui #define RTK_TXSTAT2 0x0018 /* status of TX descriptor 2 */
59 1.5 tsutsui #define RTK_TXSTAT3 0x001C /* status of TX descriptor 3 */
60 1.5 tsutsui
61 1.5 tsutsui #define RTK_TXADDR0 0x0020 /* address of TX descriptor 0 */
62 1.5 tsutsui #define RTK_TXADDR1 0x0024 /* address of TX descriptor 1 */
63 1.5 tsutsui #define RTK_TXADDR2 0x0028 /* address of TX descriptor 2 */
64 1.5 tsutsui #define RTK_TXADDR3 0x002C /* address of TX descriptor 3 */
65 1.5 tsutsui
66 1.5 tsutsui #define RTK_RXADDR 0x0030 /* RX ring start address */
67 1.5 tsutsui #define RTK_RX_EARLY_BYTES 0x0034 /* RX early byte count */
68 1.5 tsutsui #define RTK_RX_EARLY_STAT 0x0036 /* RX early status */
69 1.5 tsutsui #define RTK_COMMAND 0x0037 /* command register */
70 1.5 tsutsui #define RTK_CURRXADDR 0x0038 /* current address of packet read */
71 1.5 tsutsui #define RTK_CURRXBUF 0x003A /* current RX buffer address */
72 1.5 tsutsui #define RTK_IMR 0x003C /* interrupt mask register */
73 1.5 tsutsui #define RTK_ISR 0x003E /* interrupt status register */
74 1.5 tsutsui #define RTK_TXCFG 0x0040 /* transmit config */
75 1.5 tsutsui #define RTK_RXCFG 0x0044 /* receive config */
76 1.5 tsutsui #define RTK_TIMERCNT 0x0048 /* timer count register */
77 1.5 tsutsui #define RTK_MISSEDPKT 0x004C /* missed packet counter */
78 1.5 tsutsui #define RTK_EECMD 0x0050 /* EEPROM command register */
79 1.5 tsutsui #define RTK_CFG0 0x0051 /* config register #0 */
80 1.5 tsutsui #define RTK_CFG1 0x0052 /* config register #1 */
81 1.1 haya /* 0053-0057 reserved */
82 1.5 tsutsui #define RTK_MEDIASTAT 0x0058 /* media status register (8139) */
83 1.1 haya /* 0059-005A reserved */
84 1.5 tsutsui #define RTK_MII 0x005A /* 8129 chip only */
85 1.5 tsutsui #define RTK_HALTCLK 0x005B
86 1.5 tsutsui #define RTK_MULTIINTR 0x005C /* multiple interrupt */
87 1.5 tsutsui #define RTK_PCIREV 0x005E /* PCI revision value */
88 1.1 haya /* 005F reserved */
89 1.5 tsutsui #define RTK_TXSTAT_ALL 0x0060 /* TX status of all descriptors */
90 1.1 haya
91 1.1 haya /* Direct PHY access registers only available on 8139 */
92 1.5 tsutsui #define RTK_BMCR 0x0062 /* PHY basic mode control */
93 1.5 tsutsui #define RTK_BMSR 0x0064 /* PHY basic mode status */
94 1.5 tsutsui #define RTK_ANAR 0x0066 /* PHY autoneg advert */
95 1.5 tsutsui #define RTK_LPAR 0x0068 /* PHY link partner ability */
96 1.5 tsutsui #define RTK_ANER 0x006A /* PHY autoneg expansion */
97 1.5 tsutsui
98 1.5 tsutsui #define RTK_DISCCNT 0x006C /* disconnect counter */
99 1.5 tsutsui #define RTK_FALSECAR 0x006E /* false carrier counter */
100 1.5 tsutsui #define RTK_NWAYTST 0x0070 /* NWAY test register */
101 1.5 tsutsui #define RTK_RX_ER 0x0072 /* RX_ER counter */
102 1.5 tsutsui #define RTK_CSCFG 0x0074 /* CS configuration register */
103 1.1 haya
104 1.7 fvdl /*
105 1.7 fvdl * When operating in special C+ mode, some of the registers in an
106 1.7 fvdl * 8139C+ chip have different definitions. These are also used for
107 1.7 fvdl * the 8169 gigE chip.
108 1.7 fvdl */
109 1.7 fvdl #define RTK_DUMPSTATS_LO 0x0010 /* counter dump command register */
110 1.7 fvdl #define RTK_DUMPSTATS_HI 0x0014 /* counter dump command register */
111 1.7 fvdl #define RTK_TXLIST_ADDR_LO 0x0020 /* 64 bits, 256 byte alignment */
112 1.7 fvdl #define RTK_TXLIST_ADDR_HI 0x0024 /* 64 bits, 256 byte alignment */
113 1.7 fvdl #define RTK_TXLIST_ADDR_HPRIO_LO 0x0028 /* 64 bits, 256 byte aligned */
114 1.7 fvdl #define RTK_TXLIST_ADDR_HPRIO_HI 0x002C /* 64 bits, 256 byte aligned */
115 1.7 fvdl #define RTK_CFG2 0x0053
116 1.7 fvdl #define RTK_TIMERINT 0x0054 /* interrupt on timer expire */
117 1.7 fvdl #define RTK_TXSTART 0x00D9 /* 8 bits */
118 1.7 fvdl #define RTK_CPLUS_CMD 0x00E0 /* 16 bits */
119 1.7 fvdl #define RTK_RXLIST_ADDR_LO 0x00E4 /* 64 bits, 256 byte alignment */
120 1.7 fvdl #define RTK_RXLIST_ADDR_HI 0x00E8 /* 64 bits, 256 byte alignment */
121 1.7 fvdl #define RTK_EARLY_TX_THRESH 0x00EC /* 8 bits */
122 1.7 fvdl
123 1.7 fvdl /*
124 1.7 fvdl * Registers specific to the 8169 gigE chip
125 1.7 fvdl */
126 1.28 tsutsui #define RTK_GTXSTART 0x0038 /* 8 bits */
127 1.7 fvdl #define RTK_TIMERINT_8169 0x0058 /* different offset than 8139 */
128 1.7 fvdl #define RTK_PHYAR 0x0060
129 1.40 tsutsui #define RTK_CSIDR 0x0064
130 1.40 tsutsui #define RTK_CSIAR 0x0068
131 1.7 fvdl #define RTK_TBI_LPAR 0x006A
132 1.7 fvdl #define RTK_GMEDIASTAT 0x006C /* 8 bits */
133 1.42 garbled #define RTK_PMCH 0x006F /* 8 bits */
134 1.31 tsutsui #define RTK_EPHYAR 0x0080
135 1.23 tsutsui #define RTK_LDPS 0x0082 /* Link Down Power Saving */
136 1.31 tsutsui #define RTK_DBG_REG 0x00D1
137 1.7 fvdl #define RTK_MAXRXPKTLEN 0x00DA /* 16 bits, chip multiplies by 8 */
138 1.23 tsutsui #define RTK_IM 0x00E2
139 1.46 christos #define RTK_MISC 0x00F0
140 1.23 tsutsui
141 1.1 haya /*
142 1.1 haya * TX config register bits
143 1.1 haya */
144 1.5 tsutsui #define RTK_TXCFG_CLRABRT 0x00000001 /* retransmit aborted pkt */
145 1.5 tsutsui #define RTK_TXCFG_MAXDMA 0x00000700 /* max DMA burst size */
146 1.5 tsutsui #define RTK_TXCFG_CRCAPPEND 0x00010000 /* CRC append (0 = yes) */
147 1.5 tsutsui #define RTK_TXCFG_LOOPBKTST 0x00060000 /* loopback test */
148 1.7 fvdl #define RTK_TXCFG_IFG2 0x00080000 /* 8169 only */
149 1.5 tsutsui #define RTK_TXCFG_IFG 0x03000000 /* interframe gap */
150 1.7 fvdl #define RTK_TXCFG_HWREV 0x7CC00000
151 1.7 fvdl
152 1.7 fvdl #define RTK_LOOPTEST_OFF 0x00000000
153 1.7 fvdl #define RTK_LOOPTEST_ON 0x00020000
154 1.7 fvdl #define RTK_LOOPTEST_ON_CPLUS 0x00060000
155 1.7 fvdl
156 1.24 tsutsui /* Known revision codes. */
157 1.7 fvdl #define RTK_HWREV_8169 0x00000000
158 1.24 tsutsui #define RTK_HWREV_8110S 0x00800000
159 1.7 fvdl #define RTK_HWREV_8169S 0x04000000
160 1.24 tsutsui #define RTK_HWREV_8169_8110SB 0x10000000
161 1.24 tsutsui #define RTK_HWREV_8169_8110SC 0x18000000
162 1.32 tnn #define RTK_HWREV_8102EL 0x24800000
163 1.39 tsutsui #define RTK_HWREV_8103E 0x24C00000
164 1.36 tsutsui #define RTK_HWREV_8168D 0x28000000
165 1.39 tsutsui #define RTK_HWREV_8168DP 0x28800000
166 1.42 garbled #define RTK_HWREV_8168E 0x2C000000
167 1.43 nonaka #define RTK_HWREV_8168E_VL 0x2C800000
168 1.24 tsutsui #define RTK_HWREV_8168_SPIN1 0x30000000
169 1.46 christos #define RTK_HWREV_8168G 0x4c000000
170 1.46 christos #define RTK_HWREV_8168G_SPIN1 0x4c100000
171 1.46 christos #define RTK_HWREV_8168G_SPIN2 0x50900000
172 1.46 christos #define RTK_HWREV_8168G_SPIN4 0x5c800000
173 1.46 christos #define RTK_HWREV_8168GU 0x50800000
174 1.24 tsutsui #define RTK_HWREV_8100E 0x30800000
175 1.24 tsutsui #define RTK_HWREV_8101E 0x34000000
176 1.32 tnn #define RTK_HWREV_8102E 0x34800000
177 1.24 tsutsui #define RTK_HWREV_8168_SPIN2 0x38000000
178 1.27 tsutsui #define RTK_HWREV_8168_SPIN3 0x38400000
179 1.26 tsutsui #define RTK_HWREV_8100E_SPIN2 0x38800000
180 1.30 tsutsui #define RTK_HWREV_8168C 0x3C000000
181 1.33 alc #define RTK_HWREV_8168C_SPIN2 0x3C400000
182 1.36 tsutsui #define RTK_HWREV_8168CP 0x3C800000
183 1.45 jakllsch #define RTK_HWREV_8168F 0x48000000
184 1.7 fvdl #define RTK_HWREV_8139 0x60000000
185 1.7 fvdl #define RTK_HWREV_8139A 0x70000000
186 1.7 fvdl #define RTK_HWREV_8139AG 0x70800000
187 1.7 fvdl #define RTK_HWREV_8139B 0x78000000
188 1.7 fvdl #define RTK_HWREV_8130 0x7C000000
189 1.7 fvdl #define RTK_HWREV_8139C 0x74000000
190 1.7 fvdl #define RTK_HWREV_8139D 0x74400000
191 1.7 fvdl #define RTK_HWREV_8139CPLUS 0x74800000
192 1.7 fvdl #define RTK_HWREV_8101 0x74c00000
193 1.7 fvdl #define RTK_HWREV_8100 0x78800000
194 1.41 nonaka #define RTK_HWREV_8169_8110SBL 0x7cc00000
195 1.5 tsutsui
196 1.5 tsutsui #define RTK_TXDMA_16BYTES 0x00000000
197 1.5 tsutsui #define RTK_TXDMA_32BYTES 0x00000100
198 1.5 tsutsui #define RTK_TXDMA_64BYTES 0x00000200
199 1.5 tsutsui #define RTK_TXDMA_128BYTES 0x00000300
200 1.5 tsutsui #define RTK_TXDMA_256BYTES 0x00000400
201 1.5 tsutsui #define RTK_TXDMA_512BYTES 0x00000500
202 1.5 tsutsui #define RTK_TXDMA_1024BYTES 0x00000600
203 1.5 tsutsui #define RTK_TXDMA_2048BYTES 0x00000700
204 1.1 haya
205 1.1 haya /*
206 1.1 haya * Transmit descriptor status register bits.
207 1.1 haya */
208 1.5 tsutsui #define RTK_TXSTAT_LENMASK 0x00001FFF
209 1.5 tsutsui #define RTK_TXSTAT_OWN 0x00002000
210 1.5 tsutsui #define RTK_TXSTAT_TX_UNDERRUN 0x00004000
211 1.5 tsutsui #define RTK_TXSTAT_TX_OK 0x00008000
212 1.5 tsutsui #define RTK_TXSTAT_EARLY_THRESH 0x003F0000
213 1.5 tsutsui #define RTK_TXSTAT_COLLCNT 0x0F000000
214 1.5 tsutsui #define RTK_TXSTAT_CARR_HBEAT 0x10000000
215 1.5 tsutsui #define RTK_TXSTAT_OUTOFWIN 0x20000000
216 1.5 tsutsui #define RTK_TXSTAT_TXABRT 0x40000000
217 1.5 tsutsui #define RTK_TXSTAT_CARRLOSS 0x80000000
218 1.1 haya
219 1.40 tsutsui #define RTK_TXSTAT_THRESH(x) (((x) << 16) & RTK_TXSTAT_EARLY_THRESH)
220 1.21 tsutsui #define RTK_TXTH_256 8 /* (x) * 32 bytes */
221 1.21 tsutsui #define RTK_TXTH_1536 48
222 1.21 tsutsui
223 1.46 christos /* MISC register */
224 1.46 christos #define RTK_MISC_TXPLA_RST __BIT(29)
225 1.46 christos #define RTK_MISC_DISABLE_LAN_EN __BIT(23) /* Enable GPIO pin */
226 1.46 christos #define RTK_MISC_PWM_EN __BIT(22)
227 1.46 christos #define RTK_MISC_RXDV_GATED_EN __BIT(19)
228 1.46 christos #define RTK_MISC_EARLY_TALLY_EN __BIT(16)
229 1.46 christos
230 1.46 christos
231 1.1 haya /*
232 1.1 haya * Interrupt status register bits.
233 1.1 haya */
234 1.5 tsutsui #define RTK_ISR_RX_OK 0x0001
235 1.5 tsutsui #define RTK_ISR_RX_ERR 0x0002
236 1.5 tsutsui #define RTK_ISR_TX_OK 0x0004
237 1.5 tsutsui #define RTK_ISR_TX_ERR 0x0008
238 1.5 tsutsui #define RTK_ISR_RX_OVERRUN 0x0010
239 1.5 tsutsui #define RTK_ISR_PKT_UNDERRUN 0x0020
240 1.7 fvdl #define RTK_ISR_LINKCHG 0x0020 /* 8169 only */
241 1.5 tsutsui #define RTK_ISR_FIFO_OFLOW 0x0040 /* 8139 only */
242 1.7 fvdl #define RTK_ISR_TX_DESC_UNAVAIL 0x0080 /* C+ only */
243 1.7 fvdl #define RTK_ISR_SWI 0x0100 /* C+ only */
244 1.7 fvdl #define RTK_ISR_CABLE_LEN_CHGD 0x2000
245 1.5 tsutsui #define RTK_ISR_PCS_TIMEOUT 0x4000 /* 8129 only */
246 1.7 fvdl #define RTK_ISR_TIMEOUT_EXPIRED 0x4000
247 1.5 tsutsui #define RTK_ISR_SYSTEM_ERR 0x8000
248 1.5 tsutsui
249 1.5 tsutsui #define RTK_INTRS \
250 1.5 tsutsui (RTK_ISR_TX_OK|RTK_ISR_RX_OK|RTK_ISR_RX_ERR|RTK_ISR_TX_ERR| \
251 1.5 tsutsui RTK_ISR_RX_OVERRUN|RTK_ISR_PKT_UNDERRUN|RTK_ISR_FIFO_OFLOW| \
252 1.5 tsutsui RTK_ISR_PCS_TIMEOUT|RTK_ISR_SYSTEM_ERR)
253 1.1 haya
254 1.7 fvdl #define RTK_INTRS_CPLUS \
255 1.7 fvdl (RTK_ISR_RX_OK|RTK_ISR_RX_ERR|RTK_ISR_TX_ERR| \
256 1.7 fvdl RTK_ISR_RX_OVERRUN|RTK_ISR_PKT_UNDERRUN|RTK_ISR_FIFO_OFLOW| \
257 1.7 fvdl RTK_ISR_PCS_TIMEOUT|RTK_ISR_SYSTEM_ERR|RTK_ISR_TIMEOUT_EXPIRED)
258 1.7 fvdl
259 1.7 fvdl
260 1.1 haya /*
261 1.1 haya * Media status register. (8139 only)
262 1.1 haya */
263 1.5 tsutsui #define RTK_MEDIASTAT_RXPAUSE 0x01
264 1.5 tsutsui #define RTK_MEDIASTAT_TXPAUSE 0x02
265 1.5 tsutsui #define RTK_MEDIASTAT_LINK 0x04
266 1.5 tsutsui #define RTK_MEDIASTAT_SPEED10 0x08
267 1.5 tsutsui #define RTK_MEDIASTAT_RXFLOWCTL 0x40 /* duplex mode */
268 1.5 tsutsui #define RTK_MEDIASTAT_TXFLOWCTL 0x80 /* duplex mode */
269 1.1 haya
270 1.1 haya /*
271 1.1 haya * Receive config register.
272 1.1 haya */
273 1.5 tsutsui #define RTK_RXCFG_RX_ALLPHYS 0x00000001 /* accept all nodes */
274 1.5 tsutsui #define RTK_RXCFG_RX_INDIV 0x00000002 /* match filter */
275 1.5 tsutsui #define RTK_RXCFG_RX_MULTI 0x00000004 /* accept all multicast */
276 1.5 tsutsui #define RTK_RXCFG_RX_BROAD 0x00000008 /* accept all broadcast */
277 1.5 tsutsui #define RTK_RXCFG_RX_RUNT 0x00000010
278 1.5 tsutsui #define RTK_RXCFG_RX_ERRPKT 0x00000020
279 1.5 tsutsui #define RTK_RXCFG_WRAP 0x00000080
280 1.5 tsutsui #define RTK_RXCFG_MAXDMA 0x00000700
281 1.5 tsutsui #define RTK_RXCFG_BUFSZ 0x00001800
282 1.5 tsutsui #define RTK_RXCFG_FIFOTHRESH 0x0000E000
283 1.5 tsutsui #define RTK_RXCFG_EARLYTHRESH 0x07000000
284 1.5 tsutsui
285 1.5 tsutsui #define RTK_RXDMA_16BYTES 0x00000000
286 1.5 tsutsui #define RTK_RXDMA_32BYTES 0x00000100
287 1.5 tsutsui #define RTK_RXDMA_64BYTES 0x00000200
288 1.5 tsutsui #define RTK_RXDMA_128BYTES 0x00000300
289 1.5 tsutsui #define RTK_RXDMA_256BYTES 0x00000400
290 1.5 tsutsui #define RTK_RXDMA_512BYTES 0x00000500
291 1.5 tsutsui #define RTK_RXDMA_1024BYTES 0x00000600
292 1.5 tsutsui #define RTK_RXDMA_UNLIMITED 0x00000700
293 1.5 tsutsui
294 1.5 tsutsui #define RTK_RXBUF_8 0x00000000
295 1.5 tsutsui #define RTK_RXBUF_16 0x00000800
296 1.5 tsutsui #define RTK_RXBUF_32 0x00001000
297 1.5 tsutsui #define RTK_RXBUF_64 0x00001800
298 1.20 tsutsui #define RTK_RXBUF_LEN(x) (1 << (((x) >> 11) + 13))
299 1.5 tsutsui
300 1.5 tsutsui #define RTK_RXFIFO_16BYTES 0x00000000
301 1.5 tsutsui #define RTK_RXFIFO_32BYTES 0x00002000
302 1.5 tsutsui #define RTK_RXFIFO_64BYTES 0x00004000
303 1.5 tsutsui #define RTK_RXFIFO_128BYTES 0x00006000
304 1.5 tsutsui #define RTK_RXFIFO_256BYTES 0x00008000
305 1.5 tsutsui #define RTK_RXFIFO_512BYTES 0x0000A000
306 1.5 tsutsui #define RTK_RXFIFO_1024BYTES 0x0000C000
307 1.5 tsutsui #define RTK_RXFIFO_NOTHRESH 0x0000E000
308 1.1 haya
309 1.1 haya /*
310 1.1 haya * Bits in RX status header (included with RX'ed packet
311 1.1 haya * in ring buffer).
312 1.1 haya */
313 1.5 tsutsui #define RTK_RXSTAT_RXOK 0x00000001
314 1.5 tsutsui #define RTK_RXSTAT_ALIGNERR 0x00000002
315 1.5 tsutsui #define RTK_RXSTAT_CRCERR 0x00000004
316 1.5 tsutsui #define RTK_RXSTAT_GIANT 0x00000008
317 1.5 tsutsui #define RTK_RXSTAT_RUNT 0x00000010
318 1.5 tsutsui #define RTK_RXSTAT_BADSYM 0x00000020
319 1.5 tsutsui #define RTK_RXSTAT_BROAD 0x00002000
320 1.5 tsutsui #define RTK_RXSTAT_INDIV 0x00004000
321 1.5 tsutsui #define RTK_RXSTAT_MULTI 0x00008000
322 1.5 tsutsui #define RTK_RXSTAT_LENMASK 0xFFFF0000
323 1.1 haya
324 1.5 tsutsui #define RTK_RXSTAT_UNFINISHED 0xFFF0 /* DMA still in progress */
325 1.1 haya /*
326 1.1 haya * Command register.
327 1.1 haya */
328 1.5 tsutsui #define RTK_CMD_EMPTY_RXBUF 0x0001
329 1.5 tsutsui #define RTK_CMD_TX_ENB 0x0004
330 1.5 tsutsui #define RTK_CMD_RX_ENB 0x0008
331 1.5 tsutsui #define RTK_CMD_RESET 0x0010
332 1.38 tsutsui #define RTK_CMD_STOPREQ 0x0080
333 1.1 haya
334 1.1 haya /*
335 1.1 haya * EEPROM control register
336 1.1 haya */
337 1.5 tsutsui #define RTK_EE_DATAOUT 0x01 /* Data out */
338 1.5 tsutsui #define RTK_EE_DATAIN 0x02 /* Data in */
339 1.5 tsutsui #define RTK_EE_CLK 0x04 /* clock */
340 1.5 tsutsui #define RTK_EE_SEL 0x08 /* chip select */
341 1.5 tsutsui #define RTK_EE_MODE (0x40|0x80)
342 1.5 tsutsui
343 1.5 tsutsui #define RTK_EEMODE_OFF 0x00
344 1.5 tsutsui #define RTK_EEMODE_AUTOLOAD 0x40
345 1.5 tsutsui #define RTK_EEMODE_PROGRAM 0x80
346 1.5 tsutsui #define RTK_EEMODE_WRITECFG (0x80|0x40)
347 1.1 haya
348 1.4 tsutsui /* 9346/9356 EEPROM commands */
349 1.5 tsutsui #define RTK_EEADDR_LEN0 6 /* 9346 */
350 1.5 tsutsui #define RTK_EEADDR_LEN1 8 /* 9356 */
351 1.5 tsutsui #define RTK_EECMD_LEN 4
352 1.5 tsutsui
353 1.5 tsutsui #define RTK_EECMD_WRITE 0x5 /* 0101b */
354 1.5 tsutsui #define RTK_EECMD_READ 0x6 /* 0110b */
355 1.5 tsutsui #define RTK_EECMD_ERASE 0x7 /* 0111b */
356 1.5 tsutsui
357 1.5 tsutsui #define RTK_EE_ID 0x00
358 1.5 tsutsui #define RTK_EE_PCI_VID 0x01
359 1.5 tsutsui #define RTK_EE_PCI_DID 0x02
360 1.1 haya /* Location of station address inside EEPROM */
361 1.5 tsutsui #define RTK_EE_EADDR0 0x07
362 1.5 tsutsui #define RTK_EE_EADDR1 0x08
363 1.5 tsutsui #define RTK_EE_EADDR2 0x09
364 1.1 haya
365 1.1 haya /*
366 1.1 haya * MII register (8129 only)
367 1.1 haya */
368 1.5 tsutsui #define RTK_MII_CLK 0x01
369 1.5 tsutsui #define RTK_MII_DATAIN 0x02
370 1.5 tsutsui #define RTK_MII_DATAOUT 0x04
371 1.5 tsutsui #define RTK_MII_DIR 0x80 /* 0 == input, 1 == output */
372 1.1 haya
373 1.1 haya /*
374 1.1 haya * Config 0 register
375 1.1 haya */
376 1.5 tsutsui #define RTK_CFG0_ROM0 0x01
377 1.5 tsutsui #define RTK_CFG0_ROM1 0x02
378 1.5 tsutsui #define RTK_CFG0_ROM2 0x04
379 1.5 tsutsui #define RTK_CFG0_PL0 0x08
380 1.5 tsutsui #define RTK_CFG0_PL1 0x10
381 1.5 tsutsui #define RTK_CFG0_10MBPS 0x20 /* 10 Mbps internal mode */
382 1.5 tsutsui #define RTK_CFG0_PCS 0x40
383 1.5 tsutsui #define RTK_CFG0_SCR 0x80
384 1.1 haya
385 1.1 haya /*
386 1.1 haya * Config 1 register
387 1.1 haya */
388 1.5 tsutsui #define RTK_CFG1_PWRDWN 0x01
389 1.5 tsutsui #define RTK_CFG1_SLEEP 0x02
390 1.5 tsutsui #define RTK_CFG1_IOMAP 0x04
391 1.5 tsutsui #define RTK_CFG1_MEMMAP 0x08
392 1.5 tsutsui #define RTK_CFG1_RSVD 0x10
393 1.5 tsutsui #define RTK_CFG1_DRVLOAD 0x20
394 1.5 tsutsui #define RTK_CFG1_LED0 0x40
395 1.5 tsutsui #define RTK_CFG1_FULLDUPLEX 0x40 /* 8129 only */
396 1.5 tsutsui #define RTK_CFG1_LED1 0x80
397 1.1 haya
398 1.1 haya /*
399 1.7 fvdl * 8139C+ register definitions
400 1.7 fvdl */
401 1.7 fvdl
402 1.7 fvdl /* RTK_DUMPSTATS_LO register */
403 1.7 fvdl
404 1.7 fvdl #define RTK_DUMPSTATS_START 0x00000008
405 1.7 fvdl
406 1.7 fvdl /* Transmit start register */
407 1.7 fvdl
408 1.7 fvdl #define RTK_TXSTART_SWI 0x01 /* generate TX interrupt */
409 1.7 fvdl #define RTK_TXSTART_START 0x40 /* start normal queue transmit */
410 1.7 fvdl #define RTK_TXSTART_HPRIO_START 0x80 /* start hi prio queue transmit */
411 1.7 fvdl
412 1.7 fvdl /*
413 1.7 fvdl * Config 2 register, 8139C+/8169/8169S/8110S only
414 1.7 fvdl */
415 1.7 fvdl #define RTK_CFG2_BUSFREQ 0x07
416 1.7 fvdl #define RTK_CFG2_BUSWIDTH 0x08
417 1.7 fvdl #define RTK_CFG2_AUXPWRSTS 0x10
418 1.7 fvdl
419 1.7 fvdl #define RTK_BUSFREQ_33MHZ 0x00
420 1.7 fvdl #define RTK_BUSFREQ_66MHZ 0x01
421 1.10 perry
422 1.7 fvdl #define RTK_BUSWIDTH_32BITS 0x00
423 1.7 fvdl #define RTK_BUSWIDTH_64BITS 0x08
424 1.7 fvdl
425 1.7 fvdl /* C+ mode command register */
426 1.7 fvdl
427 1.38 tsutsui #define RE_CPLUSCMD_TXENB 0x0001 /* enable C+ transmit mode */
428 1.38 tsutsui #define RE_CPLUSCMD_RXENB 0x0002 /* enable C+ receive mode */
429 1.38 tsutsui #define RE_CPLUSCMD_PCI_MRW 0x0008 /* enable PCI multi-read/write */
430 1.38 tsutsui #define RE_CPLUSCMD_PCI_DAC 0x0010 /* PCI dual-address cycle only */
431 1.38 tsutsui #define RE_CPLUSCMD_RXCSUM_ENB 0x0020 /* enable RX checksum offload */
432 1.38 tsutsui #define RE_CPLUSCMD_VLANSTRIP 0x0040 /* enable VLAN tag stripping */
433 1.38 tsutsui #define RE_CPLUSCMD_MACSTAT_DIS 0x0080 /* 8168B/C/CP */
434 1.38 tsutsui #define RE_CPLUSCMD_ASF 0x0100 /* 8168C/CP */
435 1.38 tsutsui #define RE_CPLUSCMD_DBG_SEL 0x0200 /* 8168C/CP */
436 1.38 tsutsui #define RE_CPLUSCMD_FORCE_TXFC 0x0400 /* 8168C/CP */
437 1.38 tsutsui #define RE_CPLUSCMD_FORCE_RXFC 0x0800 /* 8168C/CP */
438 1.38 tsutsui #define RE_CPLUSCMD_FORCE_HDPX 0x1000 /* 8168C/CP */
439 1.38 tsutsui #define RE_CPLUSCMD_NORMAL_MODE 0x2000 /* 8168C/CP */
440 1.38 tsutsui #define RE_CPLUSCMD_DBG_ENB 0x4000 /* 8168C/CP */
441 1.38 tsutsui #define RE_CPLUSCMD_BIST_ENB 0x8000 /* 8168C/CP */
442 1.7 fvdl
443 1.7 fvdl /* C+ early transmit threshold */
444 1.7 fvdl
445 1.10 perry #define RTK_EARLYTXTHRESH_CNT 0x003F /* byte count times 8 */
446 1.7 fvdl
447 1.7 fvdl /*
448 1.7 fvdl * Gigabit PHY access register (8169 only)
449 1.7 fvdl */
450 1.7 fvdl
451 1.7 fvdl #define RTK_PHYAR_PHYDATA 0x0000FFFF
452 1.7 fvdl #define RTK_PHYAR_PHYREG 0x001F0000
453 1.7 fvdl #define RTK_PHYAR_BUSY 0x80000000
454 1.7 fvdl
455 1.7 fvdl /*
456 1.7 fvdl * Gigabit media status (8169 only)
457 1.7 fvdl */
458 1.7 fvdl #define RTK_GMEDIASTAT_FDX 0x01 /* full duplex */
459 1.7 fvdl #define RTK_GMEDIASTAT_LINK 0x02 /* link up */
460 1.7 fvdl #define RTK_GMEDIASTAT_10MBPS 0x04 /* 10mps link */
461 1.7 fvdl #define RTK_GMEDIASTAT_100MBPS 0x08 /* 100mbps link */
462 1.7 fvdl #define RTK_GMEDIASTAT_1000MBPS 0x10 /* gigE link */
463 1.7 fvdl #define RTK_GMEDIASTAT_RXFLOW 0x20 /* RX flow control on */
464 1.7 fvdl #define RTK_GMEDIASTAT_TXFLOW 0x40 /* TX flow control on */
465 1.7 fvdl #define RTK_GMEDIASTAT_TBI 0x80 /* TBI enabled */
466 1.7 fvdl
467 1.1 haya
468 1.5 tsutsui #define RTK_TX_EARLYTHRESH ((256 / 32) << 16)
469 1.5 tsutsui #define RTK_RX_FIFOTHRESH RTK_RXFIFO_256BYTES
470 1.5 tsutsui #define RTK_RX_MAXDMA RTK_RXDMA_256BYTES
471 1.5 tsutsui #define RTK_TX_MAXDMA RTK_TXDMA_256BYTES
472 1.1 haya
473 1.40 tsutsui #define RTK_RXCFG_CONFIG (RTK_RX_FIFOTHRESH|RTK_RX_MAXDMA|RTK_RX_BUF_SZ)
474 1.5 tsutsui #define RTK_TXCFG_CONFIG (RTK_TXCFG_IFG|RTK_TX_MAXDMA)
475 1.7 fvdl
476 1.25 tsutsui #define RE_RX_FIFOTHRESH RTK_RXFIFO_NOTHRESH
477 1.25 tsutsui #define RE_RX_MAXDMA RTK_RXDMA_UNLIMITED
478 1.25 tsutsui #define RE_TX_MAXDMA RTK_TXDMA_2048BYTES
479 1.25 tsutsui
480 1.25 tsutsui #define RE_RXCFG_CONFIG (RE_RX_FIFOTHRESH|RE_RX_MAXDMA|RTK_RX_BUF_SZ)
481 1.25 tsutsui #define RE_TXCFG_CONFIG (RTK_TXCFG_IFG|RE_TX_MAXDMA)
482 1.7 fvdl
483 1.7 fvdl /*
484 1.7 fvdl * RX/TX descriptor definition. When large send mode is enabled, the
485 1.7 fvdl * lower 11 bits of the TX rtk_cmd word are used to hold the MSS, and
486 1.7 fvdl * the checksum offload bits are disabled. The structure layout is
487 1.7 fvdl * the same for RX and TX descriptors
488 1.7 fvdl */
489 1.7 fvdl
490 1.22 tsutsui struct re_desc {
491 1.22 tsutsui volatile uint32_t re_cmdstat;
492 1.22 tsutsui volatile uint32_t re_vlanctl;
493 1.22 tsutsui volatile uint32_t re_bufaddr_lo;
494 1.22 tsutsui volatile uint32_t re_bufaddr_hi;
495 1.7 fvdl };
496 1.7 fvdl
497 1.22 tsutsui #define RE_TDESC_CMD_FRAGLEN 0x0000FFFF
498 1.22 tsutsui #define RE_TDESC_CMD_TCPCSUM 0x00010000 /* TCP checksum enable */
499 1.22 tsutsui #define RE_TDESC_CMD_UDPCSUM 0x00020000 /* UDP checksum enable */
500 1.22 tsutsui #define RE_TDESC_CMD_IPCSUM 0x00040000 /* IP header checksum enable */
501 1.22 tsutsui #define RE_TDESC_CMD_MSSVAL 0x07FF0000 /* Large send MSS value */
502 1.22 tsutsui #define RE_TDESC_CMD_MSSVAL_SHIFT 16 /* Shift of the above */
503 1.22 tsutsui #define RE_TDESC_CMD_LGSEND 0x08000000 /* TCP large send enb */
504 1.22 tsutsui #define RE_TDESC_CMD_EOF 0x10000000 /* end of frame marker */
505 1.22 tsutsui #define RE_TDESC_CMD_SOF 0x20000000 /* start of frame marker */
506 1.22 tsutsui #define RE_TDESC_CMD_EOR 0x40000000 /* end of ring marker */
507 1.22 tsutsui #define RE_TDESC_CMD_OWN 0x80000000 /* chip owns descriptor */
508 1.7 fvdl
509 1.22 tsutsui #define RE_TDESC_VLANCTL_TAG 0x00020000 /* Insert VLAN tag */
510 1.22 tsutsui #define RE_TDESC_VLANCTL_DATA 0x0000FFFF /* TAG data */
511 1.34 tsutsui #define RE_TDESC_VLANCTL_UDPCSUM 0x80000000 /* DESCV2 UDP cksum enable */
512 1.34 tsutsui #define RE_TDESC_VLANCTL_TCPCSUM 0x40000000 /* DESCV2 TCP cksum enable */
513 1.34 tsutsui #define RE_TDESC_VLANCTL_IPCSUM 0x20000000 /* DESCV2 IP hdr cksum enable */
514 1.7 fvdl
515 1.7 fvdl /*
516 1.7 fvdl * Error bits are valid only on the last descriptor of a frame
517 1.22 tsutsui * (i.e. RE_TDESC_CMD_EOF == 1)
518 1.7 fvdl */
519 1.7 fvdl
520 1.22 tsutsui #define RE_TDESC_STAT_COLCNT 0x000F0000 /* collision count */
521 1.22 tsutsui #define RE_TDESC_STAT_EXCESSCOL 0x00100000 /* excessive collisions */
522 1.22 tsutsui #define RE_TDESC_STAT_LINKFAIL 0x00200000 /* link faulure */
523 1.22 tsutsui #define RE_TDESC_STAT_OWINCOL 0x00400000 /* out-of-window collision */
524 1.22 tsutsui #define RE_TDESC_STAT_TXERRSUM 0x00800000 /* transmit error summary */
525 1.22 tsutsui #define RE_TDESC_STAT_UNDERRUN 0x02000000 /* TX underrun occurred */
526 1.22 tsutsui #define RE_TDESC_STAT_OWN 0x80000000
527 1.7 fvdl
528 1.7 fvdl /*
529 1.7 fvdl * RX descriptor cmd/vlan definitions
530 1.7 fvdl */
531 1.7 fvdl
532 1.22 tsutsui #define RE_RDESC_CMD_EOR 0x40000000
533 1.22 tsutsui #define RE_RDESC_CMD_OWN 0x80000000
534 1.22 tsutsui #define RE_RDESC_CMD_BUFLEN 0x00001FFF
535 1.22 tsutsui
536 1.22 tsutsui #define RE_RDESC_STAT_OWN 0x80000000
537 1.22 tsutsui #define RE_RDESC_STAT_EOR 0x40000000
538 1.22 tsutsui #define RE_RDESC_STAT_SOF 0x20000000
539 1.22 tsutsui #define RE_RDESC_STAT_EOF 0x10000000
540 1.22 tsutsui #define RE_RDESC_STAT_FRALIGN 0x08000000 /* frame alignment error */
541 1.22 tsutsui #define RE_RDESC_STAT_MCAST 0x04000000 /* multicast pkt received */
542 1.22 tsutsui #define RE_RDESC_STAT_UCAST 0x02000000 /* unicast pkt received */
543 1.22 tsutsui #define RE_RDESC_STAT_BCAST 0x01000000 /* broadcast pkt received */
544 1.22 tsutsui #define RE_RDESC_STAT_BUFOFLOW 0x00800000 /* out of buffer space */
545 1.22 tsutsui #define RE_RDESC_STAT_FIFOOFLOW 0x00400000 /* FIFO overrun */
546 1.22 tsutsui #define RE_RDESC_STAT_GIANT 0x00200000 /* pkt > 4096 bytes */
547 1.22 tsutsui #define RE_RDESC_STAT_RXERRSUM 0x00100000 /* RX error summary */
548 1.22 tsutsui #define RE_RDESC_STAT_RUNT 0x00080000 /* runt packet received */
549 1.22 tsutsui #define RE_RDESC_STAT_CRCERR 0x00040000 /* CRC error */
550 1.22 tsutsui #define RE_RDESC_STAT_PROTOID 0x00030000 /* Protocol type */
551 1.22 tsutsui #define RE_RDESC_STAT_IPSUMBAD 0x00008000 /* IP header checksum bad */
552 1.22 tsutsui #define RE_RDESC_STAT_UDPSUMBAD 0x00004000 /* UDP checksum bad */
553 1.22 tsutsui #define RE_RDESC_STAT_TCPSUMBAD 0x00002000 /* TCP checksum bad */
554 1.22 tsutsui #define RE_RDESC_STAT_FRAGLEN 0x00001FFF /* RX'ed frame/frag len */
555 1.22 tsutsui #define RE_RDESC_STAT_GFRAGLEN 0x00003FFF /* RX'ed frame/frag len */
556 1.22 tsutsui
557 1.22 tsutsui #define RE_RDESC_VLANCTL_TAG 0x00010000 /* VLAN tag available
558 1.22 tsutsui (re_vlandata valid)*/
559 1.22 tsutsui #define RE_RDESC_VLANCTL_DATA 0x0000FFFF /* TAG data */
560 1.35 tsutsui #define RE_RDESC_VLANCTL_IPV6 0x80000000 /* DESCV2 IPV6 packet */
561 1.35 tsutsui #define RE_RDESC_VLANCTL_IPV4 0x40000000 /* DESCV2 IPV4 packet */
562 1.22 tsutsui
563 1.22 tsutsui #define RE_PROTOID_NONIP 0x00000000
564 1.22 tsutsui #define RE_PROTOID_TCPIP 0x00010000
565 1.22 tsutsui #define RE_PROTOID_UDPIP 0x00020000
566 1.22 tsutsui #define RE_PROTOID_IP 0x00030000
567 1.22 tsutsui #define RE_TCPPKT(x) (((x) & RE_RDESC_STAT_PROTOID) == \
568 1.22 tsutsui RE_PROTOID_TCPIP)
569 1.22 tsutsui #define RE_UDPPKT(x) (((x) & RE_RDESC_STAT_PROTOID) == \
570 1.22 tsutsui RE_PROTOID_UDPIP)
571 1.7 fvdl
572 1.22 tsutsui #define RE_ADDR_LO(y) ((uint64_t)(y) & 0xFFFFFFFF)
573 1.22 tsutsui #define RE_ADDR_HI(y) ((uint64_t)(y) >> 32)
574 1.20 tsutsui
575 1.7 fvdl /*
576 1.7 fvdl * Statistics counter structure (8139C+ and 8169 only)
577 1.7 fvdl */
578 1.22 tsutsui struct re_stats {
579 1.22 tsutsui uint32_t re_tx_pkts_lo;
580 1.22 tsutsui uint32_t re_tx_pkts_hi;
581 1.22 tsutsui uint32_t re_tx_errs_lo;
582 1.22 tsutsui uint32_t re_tx_errs_hi;
583 1.22 tsutsui uint32_t re_tx_errs;
584 1.22 tsutsui uint16_t re_missed_pkts;
585 1.22 tsutsui uint16_t re_rx_framealign_errs;
586 1.22 tsutsui uint32_t re_tx_onecoll;
587 1.22 tsutsui uint32_t re_tx_multicolls;
588 1.22 tsutsui uint32_t re_rx_ucasts_hi;
589 1.22 tsutsui uint32_t re_rx_ucasts_lo;
590 1.22 tsutsui uint32_t re_rx_bcasts_lo;
591 1.22 tsutsui uint32_t re_rx_bcasts_hi;
592 1.22 tsutsui uint32_t re_rx_mcasts;
593 1.22 tsutsui uint16_t re_tx_aborts;
594 1.22 tsutsui uint16_t re_rx_underruns;
595 1.7 fvdl };
596 1.7 fvdl
597 1.22 tsutsui #define RE_IFQ_MAXLEN 512
598 1.7 fvdl
599 1.29 dyoung #define RE_JUMBO_FRAMELEN ETHER_MAX_LEN_JUMBO
600 1.29 dyoung #define RE_JUMBO_MTU ETHERMTU_JUMBO
601