Home | History | Annotate | Line # | Download | only in ic
rtsx.c revision 1.5.8.1
      1  1.5.8.1  thorpej /*	$NetBSD: rtsx.c,v 1.5.8.1 2021/08/04 20:14:42 thorpej Exp $	*/
      2      1.2   nonaka /*	$OpenBSD: rtsx.c,v 1.10 2014/08/19 17:55:03 phessler Exp $	*/
      3      1.1   nonaka 
      4      1.1   nonaka /*
      5      1.1   nonaka  * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org>
      6      1.1   nonaka  * Copyright (c) 2012 Stefan Sperling <stsp (at) openbsd.org>
      7      1.1   nonaka  *
      8      1.1   nonaka  * Permission to use, copy, modify, and distribute this software for any
      9      1.1   nonaka  * purpose with or without fee is hereby granted, provided that the above
     10      1.1   nonaka  * copyright notice and this permission notice appear in all copies.
     11      1.1   nonaka  *
     12      1.1   nonaka  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     13      1.1   nonaka  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     14      1.1   nonaka  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     15      1.1   nonaka  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     16      1.1   nonaka  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     17      1.1   nonaka  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     18      1.1   nonaka  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     19      1.1   nonaka  */
     20      1.1   nonaka 
     21      1.1   nonaka /*
     22      1.2   nonaka  * Realtek RTS5209/RTS5227/RTS5229/RTL8402/RTL8411/RTL8411B Card Reader driver.
     23      1.1   nonaka  */
     24      1.1   nonaka 
     25      1.1   nonaka #include <sys/cdefs.h>
     26  1.5.8.1  thorpej __KERNEL_RCSID(0, "$NetBSD: rtsx.c,v 1.5.8.1 2021/08/04 20:14:42 thorpej Exp $");
     27      1.1   nonaka 
     28      1.1   nonaka #include <sys/param.h>
     29      1.1   nonaka #include <sys/device.h>
     30      1.1   nonaka #include <sys/kernel.h>
     31      1.1   nonaka #include <sys/systm.h>
     32      1.1   nonaka #include <sys/proc.h>
     33      1.1   nonaka #include <sys/mutex.h>
     34      1.1   nonaka 
     35      1.1   nonaka #include <dev/ic/rtsxreg.h>
     36      1.1   nonaka #include <dev/ic/rtsxvar.h>
     37      1.1   nonaka 
     38      1.1   nonaka #include <dev/sdmmc/sdmmcvar.h>
     39      1.1   nonaka #include <dev/sdmmc/sdmmc_ioreg.h>
     40      1.1   nonaka 
     41      1.1   nonaka /*
     42      1.1   nonaka  * We use two DMA buffers, a command buffer and a data buffer.
     43      1.1   nonaka  *
     44      1.1   nonaka  * The command buffer contains a command queue for the host controller,
     45      1.1   nonaka  * which describes SD/MMC commands to run, and other parameters. The chip
     46      1.1   nonaka  * runs the command queue when a special bit in the RTSX_HCBAR register is set
     47      1.1   nonaka  * and signals completion with the TRANS_OK interrupt.
     48      1.1   nonaka  * Each command is encoded as a 4 byte sequence containing command number
     49      1.1   nonaka  * (read, write, or check a host controller register), a register address,
     50      1.1   nonaka  * and a data bit-mask and value.
     51      1.1   nonaka  *
     52      1.1   nonaka  * The data buffer is used to transfer data sectors to or from the SD card.
     53      1.1   nonaka  * Data transfer is controlled via the RTSX_HDBAR register. Completion is
     54      1.1   nonaka  * also signalled by the TRANS_OK interrupt.
     55      1.1   nonaka  *
     56      1.1   nonaka  * The chip is unable to perform DMA above 4GB.
     57      1.1   nonaka  *
     58      1.1   nonaka  * SD/MMC commands which do not transfer any data from/to the card only use
     59      1.1   nonaka  * the command buffer.
     60      1.1   nonaka  */
     61      1.1   nonaka 
     62      1.1   nonaka #define RTSX_DMA_MAX_SEGSIZE	0x80000
     63      1.1   nonaka #define RTSX_HOSTCMD_MAX	256
     64      1.1   nonaka #define RTSX_HOSTCMD_BUFSIZE	(sizeof(uint32_t) * RTSX_HOSTCMD_MAX)
     65      1.1   nonaka #define RTSX_DMA_DATA_BUFSIZE	MAXPHYS
     66      1.1   nonaka 
     67      1.1   nonaka #define READ4(sc, reg)							\
     68      1.1   nonaka 	(bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg)))
     69      1.1   nonaka #define WRITE4(sc, reg, val)						\
     70      1.1   nonaka 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
     71      1.1   nonaka 
     72      1.1   nonaka #define RTSX_READ(sc, reg, val) 				\
     73      1.1   nonaka 	do {							\
     74      1.1   nonaka 		int err = rtsx_read((sc), (reg), (val)); 	\
     75      1.1   nonaka 		if (err) 					\
     76      1.1   nonaka 			return err;				\
     77      1.1   nonaka 	} while (/*CONSTCOND*/0)
     78      1.1   nonaka 
     79      1.1   nonaka #define RTSX_WRITE(sc, reg, val) 				\
     80      1.1   nonaka 	do {							\
     81      1.1   nonaka 		int err = rtsx_write((sc), (reg), 0xff, (val));	\
     82      1.1   nonaka 		if (err) 					\
     83      1.1   nonaka 			return err;				\
     84      1.1   nonaka 	} while (/*CONSTCOND*/0)
     85      1.1   nonaka 
     86      1.1   nonaka #define RTSX_CLR(sc, reg, bits)					\
     87      1.1   nonaka 	do {							\
     88      1.1   nonaka 		int err = rtsx_write((sc), (reg), (bits), 0); 	\
     89      1.1   nonaka 		if (err) 					\
     90      1.1   nonaka 			return err;				\
     91      1.1   nonaka 	} while (/*CONSTCOND*/0)
     92      1.1   nonaka 
     93      1.1   nonaka #define RTSX_SET(sc, reg, bits)					\
     94      1.1   nonaka 	do {							\
     95      1.1   nonaka 		int err = rtsx_write((sc), (reg), (bits), 0xff);\
     96      1.1   nonaka 		if (err) 					\
     97      1.1   nonaka 			return err;				\
     98      1.1   nonaka 	} while (/*CONSTCOND*/0)
     99      1.1   nonaka 
    100      1.2   nonaka #define RTSX_BITOP(sc, reg, mask, bits)				\
    101      1.2   nonaka 	do {							\
    102      1.2   nonaka 		int err = rtsx_write((sc), (reg), (mask), (bits));\
    103      1.2   nonaka 		if (err) 					\
    104      1.2   nonaka 			return err;				\
    105      1.2   nonaka 	} while (/*CONSTCOND*/0)
    106      1.2   nonaka 
    107      1.1   nonaka static int	rtsx_host_reset(sdmmc_chipset_handle_t);
    108      1.1   nonaka static uint32_t	rtsx_host_ocr(sdmmc_chipset_handle_t);
    109      1.1   nonaka static int	rtsx_host_maxblklen(sdmmc_chipset_handle_t);
    110      1.1   nonaka static int	rtsx_card_detect(sdmmc_chipset_handle_t);
    111      1.1   nonaka static int	rtsx_write_protect(sdmmc_chipset_handle_t);
    112      1.1   nonaka static int	rtsx_bus_power(sdmmc_chipset_handle_t, uint32_t);
    113      1.1   nonaka static int	rtsx_bus_clock(sdmmc_chipset_handle_t, int);
    114      1.1   nonaka static int	rtsx_bus_width(sdmmc_chipset_handle_t, int);
    115      1.1   nonaka static int	rtsx_bus_rod(sdmmc_chipset_handle_t, int);
    116      1.1   nonaka static void	rtsx_exec_command(sdmmc_chipset_handle_t,
    117      1.1   nonaka 		    struct sdmmc_command *);
    118      1.1   nonaka static int	rtsx_init(struct rtsx_softc *, int);
    119      1.1   nonaka static void	rtsx_soft_reset(struct rtsx_softc *);
    120      1.1   nonaka static int	rtsx_bus_power_off(struct rtsx_softc *);
    121      1.1   nonaka static int	rtsx_bus_power_on(struct rtsx_softc *);
    122      1.1   nonaka static int	rtsx_set_bus_width(struct rtsx_softc *, int);
    123      1.1   nonaka static int	rtsx_stop_sd_clock(struct rtsx_softc *);
    124      1.1   nonaka static int	rtsx_switch_sd_clock(struct rtsx_softc *, uint8_t, int, int);
    125      1.1   nonaka static int	rtsx_wait_intr(struct rtsx_softc *, int, int);
    126      1.1   nonaka static int	rtsx_read(struct rtsx_softc *, uint16_t, uint8_t *);
    127      1.1   nonaka static int	rtsx_write(struct rtsx_softc *, uint16_t, uint8_t, uint8_t);
    128      1.1   nonaka #ifdef notyet
    129      1.1   nonaka static int	rtsx_read_phy(struct rtsx_softc *, uint8_t, uint16_t *);
    130      1.1   nonaka #endif
    131      1.1   nonaka static int	rtsx_write_phy(struct rtsx_softc *, uint8_t, uint16_t);
    132      1.1   nonaka static int	rtsx_read_cfg(struct rtsx_softc *, uint8_t, uint16_t,
    133      1.1   nonaka 		    uint32_t *);
    134      1.1   nonaka #ifdef notyet
    135      1.1   nonaka static int	rtsx_write_cfg(struct rtsx_softc *, uint8_t, uint16_t, uint32_t,
    136      1.1   nonaka 		    uint32_t);
    137      1.1   nonaka #endif
    138      1.1   nonaka static void	rtsx_hostcmd(uint32_t *, int *, uint8_t, uint16_t, uint8_t,
    139      1.1   nonaka 		    uint8_t);
    140      1.1   nonaka static int	rtsx_hostcmd_send(struct rtsx_softc *, int);
    141      1.1   nonaka static uint8_t	rtsx_response_type(uint16_t);
    142      1.1   nonaka static int	rtsx_read_ppbuf(struct rtsx_softc *, struct sdmmc_command *,
    143      1.1   nonaka 		    uint32_t *);
    144      1.1   nonaka static int	rtsx_write_ppbuf(struct rtsx_softc *, struct sdmmc_command *,
    145      1.1   nonaka 		    uint32_t *);
    146      1.1   nonaka static int	rtsx_exec_short_xfer(struct rtsx_softc *,
    147      1.1   nonaka 		    struct sdmmc_command *, uint32_t *, uint8_t);
    148      1.1   nonaka static int	rtsx_xfer(struct rtsx_softc *, struct sdmmc_command *,
    149      1.1   nonaka 		    uint32_t *);
    150      1.1   nonaka static void	rtsx_card_insert(struct rtsx_softc *);
    151      1.1   nonaka static void	rtsx_card_eject(struct rtsx_softc *);
    152      1.1   nonaka static int	rtsx_led_enable(struct rtsx_softc *);
    153      1.1   nonaka static int	rtsx_led_disable(struct rtsx_softc *);
    154      1.1   nonaka static void	rtsx_save_regs(struct rtsx_softc *);
    155      1.1   nonaka static void	rtsx_restore_regs(struct rtsx_softc *);
    156      1.1   nonaka 
    157      1.1   nonaka #ifdef RTSX_DEBUG
    158      1.1   nonaka int rtsxdebug = 0;
    159      1.1   nonaka #define DPRINTF(n,s)	do { if ((n) <= rtsxdebug) printf s; } while (0)
    160      1.1   nonaka #else
    161      1.1   nonaka #define DPRINTF(n,s)	/**/
    162      1.1   nonaka #endif
    163      1.1   nonaka 
    164      1.1   nonaka #define	DEVNAME(sc)	SDMMCDEVNAME(sc)
    165      1.1   nonaka 
    166      1.1   nonaka static struct sdmmc_chip_functions rtsx_chip_functions = {
    167      1.1   nonaka 	/* host controller reset */
    168      1.1   nonaka 	.host_reset = rtsx_host_reset,
    169      1.1   nonaka 
    170      1.1   nonaka 	/* host controller capabilities */
    171      1.1   nonaka 	.host_ocr = rtsx_host_ocr,
    172      1.1   nonaka 	.host_maxblklen = rtsx_host_maxblklen,
    173      1.1   nonaka 
    174      1.1   nonaka 	/* card detection */
    175      1.1   nonaka 	.card_detect = rtsx_card_detect,
    176      1.1   nonaka 
    177      1.1   nonaka 	/* write protect */
    178      1.1   nonaka 	.write_protect = rtsx_write_protect,
    179      1.1   nonaka 
    180      1.1   nonaka 	/* bus power, clock frequency, width and ROD(OpenDrain/PushPull) */
    181      1.1   nonaka 	.bus_power = rtsx_bus_power,
    182      1.1   nonaka 	.bus_clock = rtsx_bus_clock,
    183      1.1   nonaka 	.bus_width = rtsx_bus_width,
    184      1.1   nonaka 	.bus_rod = rtsx_bus_rod,
    185      1.1   nonaka 
    186      1.1   nonaka 	/* command execution */
    187      1.1   nonaka 	.exec_command = rtsx_exec_command,
    188      1.1   nonaka 
    189      1.1   nonaka 	/* card interrupt */
    190      1.1   nonaka 	.card_enable_intr = NULL,
    191      1.1   nonaka 	.card_intr_ack = NULL,
    192      1.1   nonaka };
    193      1.1   nonaka 
    194      1.1   nonaka /*
    195      1.1   nonaka  * Called by attachment driver.
    196      1.1   nonaka  */
    197      1.1   nonaka int
    198      1.1   nonaka rtsx_attach(struct rtsx_softc *sc, bus_space_tag_t iot,
    199      1.1   nonaka     bus_space_handle_t ioh, bus_size_t iosize, bus_dma_tag_t dmat, int flags)
    200      1.1   nonaka {
    201      1.1   nonaka 	struct sdmmcbus_attach_args saa;
    202      1.1   nonaka 	uint32_t sdio_cfg;
    203      1.1   nonaka 
    204      1.1   nonaka 	sc->sc_iot = iot;
    205      1.1   nonaka 	sc->sc_ioh = ioh;
    206      1.1   nonaka 	sc->sc_iosize = iosize;
    207      1.1   nonaka 	sc->sc_dmat = dmat;
    208      1.1   nonaka 	sc->sc_flags = flags;
    209      1.1   nonaka 
    210      1.1   nonaka 	mutex_init(&sc->sc_host_mtx, MUTEX_DEFAULT, IPL_SDMMC);
    211      1.1   nonaka 	mutex_init(&sc->sc_intr_mtx, MUTEX_DEFAULT, IPL_SDMMC);
    212      1.1   nonaka 	cv_init(&sc->sc_intr_cv, "rtsxintr");
    213      1.1   nonaka 
    214      1.1   nonaka 	if (rtsx_init(sc, 1))
    215      1.1   nonaka 		goto error;
    216      1.1   nonaka 
    217      1.1   nonaka 	if (rtsx_read_cfg(sc, 0, RTSX_SDIOCFG_REG, &sdio_cfg) == 0) {
    218      1.1   nonaka 		if (sdio_cfg & (RTSX_SDIOCFG_SDIO_ONLY|RTSX_SDIOCFG_HAVE_SDIO)){
    219      1.1   nonaka 			sc->sc_flags |= RTSX_F_SDIO_SUPPORT;
    220      1.1   nonaka 		}
    221      1.1   nonaka 	}
    222      1.1   nonaka 
    223      1.1   nonaka 	if (bus_dmamap_create(sc->sc_dmat, RTSX_HOSTCMD_BUFSIZE, 1,
    224      1.2   nonaka 	    RTSX_DMA_MAX_SEGSIZE, 0, BUS_DMA_NOWAIT|BUS_DMA_ALLOCNOW,
    225      1.2   nonaka 	    &sc->sc_dmap_cmd) != 0)
    226      1.1   nonaka 		goto error;
    227      1.1   nonaka 
    228      1.1   nonaka 	/*
    229      1.1   nonaka 	 * Attach the generic SD/MMC bus driver.  (The bus driver must
    230      1.1   nonaka 	 * not invoke any chipset functions before it is attached.)
    231      1.1   nonaka 	 */
    232      1.1   nonaka 	memset(&saa, 0, sizeof(saa));
    233      1.1   nonaka 	saa.saa_busname = "sdmmc";
    234      1.1   nonaka 	saa.saa_sct = &rtsx_chip_functions;
    235      1.1   nonaka 	saa.saa_spi_sct = NULL;
    236      1.1   nonaka 	saa.saa_sch = sc;
    237      1.1   nonaka 	saa.saa_dmat = sc->sc_dmat;
    238      1.1   nonaka 	saa.saa_clkmin = SDMMC_SDCLK_400K;
    239      1.1   nonaka 	saa.saa_clkmax = 25000;
    240      1.1   nonaka 	saa.saa_caps = SMC_CAPS_DMA|SMC_CAPS_4BIT_MODE;
    241      1.1   nonaka 
    242  1.5.8.1  thorpej 	sc->sc_sdmmc = config_found(sc->sc_dev, &saa, NULL, CFARGS_NONE);
    243      1.1   nonaka 	if (sc->sc_sdmmc == NULL)
    244      1.1   nonaka 		goto destroy_dmamap_cmd;
    245      1.1   nonaka 
    246      1.1   nonaka 	/* Now handle cards discovered during attachment. */
    247      1.1   nonaka 	if (ISSET(sc->sc_flags, RTSX_F_CARD_PRESENT))
    248      1.1   nonaka 		rtsx_card_insert(sc);
    249      1.1   nonaka 
    250      1.1   nonaka 	return 0;
    251      1.1   nonaka 
    252      1.1   nonaka destroy_dmamap_cmd:
    253      1.1   nonaka 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmap_cmd);
    254      1.1   nonaka error:
    255      1.1   nonaka 	cv_destroy(&sc->sc_intr_cv);
    256      1.1   nonaka 	mutex_destroy(&sc->sc_intr_mtx);
    257      1.1   nonaka 	mutex_destroy(&sc->sc_host_mtx);
    258      1.1   nonaka 	return 1;
    259      1.1   nonaka }
    260      1.1   nonaka 
    261      1.1   nonaka int
    262      1.1   nonaka rtsx_detach(struct rtsx_softc *sc, int flags)
    263      1.1   nonaka {
    264      1.1   nonaka 	int rv;
    265      1.1   nonaka 
    266      1.1   nonaka 	if (sc->sc_sdmmc != NULL) {
    267      1.1   nonaka 		rv = config_detach(sc->sc_sdmmc, flags);
    268      1.1   nonaka 		if (rv != 0)
    269      1.1   nonaka 			return rv;
    270      1.1   nonaka 		sc->sc_sdmmc = NULL;
    271      1.1   nonaka 	}
    272      1.1   nonaka 
    273      1.1   nonaka 	/* disable interrupts */
    274      1.1   nonaka 	if ((flags & DETACH_FORCE) == 0) {
    275      1.1   nonaka 		WRITE4(sc, RTSX_BIER, 0);
    276      1.1   nonaka 		rtsx_soft_reset(sc);
    277      1.1   nonaka 	}
    278      1.1   nonaka 
    279      1.1   nonaka 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_dmap_cmd);
    280      1.1   nonaka 	cv_destroy(&sc->sc_intr_cv);
    281      1.1   nonaka 	mutex_destroy(&sc->sc_intr_mtx);
    282      1.1   nonaka 	mutex_destroy(&sc->sc_host_mtx);
    283      1.1   nonaka 	bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_iosize);
    284      1.1   nonaka 
    285      1.1   nonaka 	return 0;
    286      1.1   nonaka }
    287      1.1   nonaka 
    288      1.1   nonaka bool
    289      1.1   nonaka rtsx_suspend(device_t dev, const pmf_qual_t *qual)
    290      1.1   nonaka {
    291      1.1   nonaka 	struct rtsx_softc *sc = device_private(dev);
    292      1.1   nonaka 
    293      1.1   nonaka 	/* Save the host controller state. */
    294      1.1   nonaka 	rtsx_save_regs(sc);
    295      1.1   nonaka 
    296      1.1   nonaka 	return true;
    297      1.1   nonaka }
    298      1.1   nonaka 
    299      1.1   nonaka bool
    300      1.1   nonaka rtsx_resume(device_t dev, const pmf_qual_t *qual)
    301      1.1   nonaka {
    302      1.1   nonaka 	struct rtsx_softc *sc = device_private(dev);
    303      1.1   nonaka 
    304      1.1   nonaka 	/* Restore the host controller state. */
    305      1.1   nonaka 	rtsx_restore_regs(sc);
    306      1.1   nonaka 
    307      1.1   nonaka 	if (READ4(sc, RTSX_BIPR) & RTSX_SD_EXIST)
    308      1.1   nonaka 		rtsx_card_insert(sc);
    309      1.1   nonaka 	else
    310      1.1   nonaka 		rtsx_card_eject(sc);
    311      1.1   nonaka 
    312      1.1   nonaka 	return true;
    313      1.1   nonaka }
    314      1.1   nonaka 
    315      1.1   nonaka bool
    316      1.1   nonaka rtsx_shutdown(device_t dev, int flags)
    317      1.1   nonaka {
    318      1.1   nonaka 	struct rtsx_softc *sc = device_private(dev);
    319      1.1   nonaka 
    320      1.1   nonaka 	/* XXX chip locks up if we don't disable it before reboot. */
    321      1.1   nonaka 	(void)rtsx_host_reset(sc);
    322      1.1   nonaka 
    323      1.1   nonaka 	return true;
    324      1.1   nonaka }
    325      1.1   nonaka 
    326      1.1   nonaka static int
    327      1.1   nonaka rtsx_init(struct rtsx_softc *sc, int attaching)
    328      1.1   nonaka {
    329      1.1   nonaka 	uint32_t status;
    330      1.2   nonaka 	uint8_t reg;
    331      1.1   nonaka 	int error;
    332      1.1   nonaka 
    333      1.2   nonaka 	if (attaching) {
    334      1.2   nonaka 		if (RTSX_IS_RTS5229(sc)) {
    335      1.2   nonaka 			/* Read IC version from dummy register. */
    336      1.2   nonaka 			RTSX_READ(sc, RTSX_DUMMY_REG, &reg);
    337      1.2   nonaka 			switch (reg & 0x0f) {
    338      1.2   nonaka 			case RTSX_IC_VERSION_A:
    339      1.2   nonaka 			case RTSX_IC_VERSION_B:
    340      1.2   nonaka 			case RTSX_IC_VERSION_D:
    341      1.2   nonaka 				break;
    342      1.2   nonaka 			case RTSX_IC_VERSION_C:
    343      1.2   nonaka 				sc->sc_flags |= RTSX_F_5229_TYPE_C;
    344      1.2   nonaka 				break;
    345      1.2   nonaka 			default:
    346      1.2   nonaka 				aprint_error_dev(sc->sc_dev,
    347      1.2   nonaka 				    "unknown RTS5229 version 0x%02x\n", reg);
    348      1.2   nonaka 				return 1;
    349      1.2   nonaka 			}
    350      1.2   nonaka 		} else if (RTSX_IS_RTL8411B(sc)) {
    351      1.2   nonaka 			RTSX_READ(sc, RTSX_RTL8411B_PACKAGE, &reg);
    352      1.2   nonaka 			if (reg & RTSX_RTL8411B_QFN48)
    353      1.2   nonaka 				sc->sc_flags |= RTSX_F_8411B_QFN48;
    354      1.1   nonaka 		}
    355      1.1   nonaka 	}
    356      1.1   nonaka 
    357      1.1   nonaka 	/* Enable interrupt write-clear (default is read-clear). */
    358      1.1   nonaka 	RTSX_CLR(sc, RTSX_NFTS_TX_CTRL, RTSX_INT_READ_CLR);
    359      1.1   nonaka 
    360      1.1   nonaka 	/* Clear any pending interrupts. */
    361      1.1   nonaka 	status = READ4(sc, RTSX_BIPR);
    362      1.1   nonaka 	WRITE4(sc, RTSX_BIPR, status);
    363      1.1   nonaka 
    364      1.1   nonaka 	/* Check for cards already inserted at attach time. */
    365      1.1   nonaka 	if (attaching && (status & RTSX_SD_EXIST))
    366      1.1   nonaka 		sc->sc_flags |= RTSX_F_CARD_PRESENT;
    367      1.1   nonaka 
    368      1.1   nonaka 	/* Enable interrupts. */
    369      1.1   nonaka 	WRITE4(sc, RTSX_BIER,
    370      1.1   nonaka 	    RTSX_TRANS_OK_INT_EN | RTSX_TRANS_FAIL_INT_EN | RTSX_SD_INT_EN);
    371      1.1   nonaka 
    372      1.1   nonaka 	/* Power on SSC clock. */
    373      1.1   nonaka 	RTSX_CLR(sc, RTSX_FPDCTL, RTSX_SSC_POWER_DOWN);
    374      1.1   nonaka 	delay(200);
    375      1.1   nonaka 
    376      1.1   nonaka 	/* XXX magic numbers from linux driver */
    377      1.2   nonaka 	if (RTSX_IS_RTS5209(sc))
    378      1.1   nonaka 		error = rtsx_write_phy(sc, 0x00, 0xB966);
    379      1.2   nonaka 	else if (RTSX_IS_RTS5227(sc) || RTSX_IS_RTS5229(sc))
    380      1.2   nonaka 		error = rtsx_write_phy(sc, 0x00, 0xBA42);
    381      1.1   nonaka 	else
    382      1.2   nonaka 		error = 0;
    383      1.1   nonaka 	if (error) {
    384      1.1   nonaka 		aprint_error_dev(sc->sc_dev, "couldn't write phy register\n");
    385      1.1   nonaka 		return 1;
    386      1.1   nonaka 	}
    387      1.1   nonaka 
    388      1.1   nonaka 	RTSX_SET(sc, RTSX_CLK_DIV, 0x07);
    389      1.1   nonaka 
    390      1.1   nonaka 	/* Disable sleep mode. */
    391      1.1   nonaka 	RTSX_CLR(sc, RTSX_HOST_SLEEP_STATE,
    392      1.1   nonaka 	    RTSX_HOST_ENTER_S1 | RTSX_HOST_ENTER_S3);
    393      1.1   nonaka 
    394      1.1   nonaka 	/* Disable card clock. */
    395      1.1   nonaka 	RTSX_CLR(sc, RTSX_CARD_CLK_EN, RTSX_CARD_CLK_EN_ALL);
    396      1.1   nonaka 
    397      1.1   nonaka 	RTSX_CLR(sc, RTSX_CHANGE_LINK_STATE,
    398      1.1   nonaka 	    RTSX_FORCE_RST_CORE_EN | RTSX_NON_STICKY_RST_N_DBG | 0x04);
    399      1.1   nonaka 	RTSX_WRITE(sc, RTSX_SD30_DRIVE_SEL, RTSX_SD30_DRIVE_SEL_3V3);
    400      1.1   nonaka 
    401      1.1   nonaka 	/* Enable SSC clock. */
    402      1.1   nonaka 	RTSX_WRITE(sc, RTSX_SSC_CTL1, RTSX_SSC_8X_EN | RTSX_SSC_SEL_4M);
    403      1.1   nonaka 	RTSX_WRITE(sc, RTSX_SSC_CTL2, 0x12);
    404      1.1   nonaka 
    405      1.1   nonaka 	RTSX_SET(sc, RTSX_CHANGE_LINK_STATE, RTSX_MAC_PHY_RST_N_DBG);
    406      1.1   nonaka 	RTSX_SET(sc, RTSX_IRQSTAT0, RTSX_LINK_READY_INT);
    407      1.1   nonaka 
    408      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PERST_GLITCH_WIDTH, 0x80);
    409      1.1   nonaka 
    410      1.1   nonaka 	/* Set RC oscillator to 400K. */
    411      1.1   nonaka 	RTSX_CLR(sc, RTSX_RCCTL, RTSX_RCCTL_F_2M);
    412      1.1   nonaka 
    413      1.1   nonaka 	/* Request clock by driving CLKREQ pin to zero. */
    414      1.1   nonaka 	RTSX_SET(sc, RTSX_PETXCFG, RTSX_PETXCFG_CLKREQ_PIN);
    415      1.1   nonaka 
    416      1.1   nonaka 	/* Set up LED GPIO. */
    417      1.2   nonaka 	if (RTSX_IS_RTS5209(sc)) {
    418      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CARD_GPIO, 0x03);
    419      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CARD_GPIO_DIR, 0x03);
    420      1.2   nonaka 	} else if (RTSX_IS_RTS5227(sc) || RTSX_IS_RTS5229(sc)) {
    421      1.1   nonaka 		RTSX_SET(sc, RTSX_GPIO_CTL, RTSX_GPIO_LED_ON);
    422      1.1   nonaka 		/* Switch LDO3318 source from DV33 to 3V3. */
    423      1.1   nonaka 		RTSX_CLR(sc, RTSX_LDO_PWR_SEL, RTSX_LDO_PWR_SEL_DV33);
    424      1.1   nonaka 		RTSX_SET(sc, RTSX_LDO_PWR_SEL, RTSX_LDO_PWR_SEL_3V3);
    425      1.1   nonaka 		/* Set default OLT blink period. */
    426      1.1   nonaka 		RTSX_SET(sc, RTSX_OLT_LED_CTL, RTSX_OLT_LED_PERIOD);
    427      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc)
    428      1.2   nonaka 	           || RTSX_IS_RTL8411(sc)
    429      1.2   nonaka 	           || RTSX_IS_RTL8411B(sc)) {
    430      1.2   nonaka 		if (RTSX_IS_RTL8411B_QFN48(sc))
    431      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0xf5);
    432      1.2   nonaka 		/* Enable SD interrupt */
    433      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PAD_CTL, 0x05);
    434      1.2   nonaka 		RTSX_BITOP(sc, RTSX_EFUSE_CONTENT, 0xe0, 0x80);
    435      1.2   nonaka 		if (RTSX_IS_RTL8411B(sc))
    436      1.2   nonaka 			RTSX_WRITE(sc, RTSX_FUNC_FORCE_CTL, 0x00);
    437      1.1   nonaka 	}
    438      1.1   nonaka 
    439      1.1   nonaka 	return 0;
    440      1.1   nonaka }
    441      1.1   nonaka 
    442      1.1   nonaka int
    443      1.1   nonaka rtsx_led_enable(struct rtsx_softc *sc)
    444      1.1   nonaka {
    445      1.1   nonaka 
    446      1.2   nonaka 	if (RTSX_IS_RTS5209(sc)) {
    447      1.1   nonaka 		RTSX_CLR(sc, RTSX_CARD_GPIO, RTSX_CARD_GPIO_LED_OFF);
    448      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CARD_AUTO_BLINK,
    449      1.1   nonaka 		    RTSX_LED_BLINK_EN | RTSX_LED_BLINK_SPEED);
    450      1.2   nonaka 	} else if (RTSX_IS_RTS5227(sc) || RTSX_IS_RTS5229(sc)) {
    451      1.1   nonaka 		RTSX_SET(sc, RTSX_GPIO_CTL, RTSX_GPIO_LED_ON);
    452      1.1   nonaka 		RTSX_SET(sc, RTSX_OLT_LED_CTL, RTSX_OLT_LED_AUTOBLINK);
    453      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc)
    454      1.2   nonaka 	           || RTSX_IS_RTL8411(sc)
    455      1.2   nonaka 	           || RTSX_IS_RTL8411B(sc)) {
    456      1.2   nonaka 		RTSX_CLR(sc, RTSX_GPIO_CTL, 0x01);
    457      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_AUTO_BLINK,
    458      1.2   nonaka 		    RTSX_LED_BLINK_EN | RTSX_LED_BLINK_SPEED);
    459      1.1   nonaka 	}
    460      1.1   nonaka 
    461      1.1   nonaka 	return 0;
    462      1.1   nonaka }
    463      1.1   nonaka 
    464      1.1   nonaka int
    465      1.1   nonaka rtsx_led_disable(struct rtsx_softc *sc)
    466      1.1   nonaka {
    467      1.1   nonaka 
    468      1.2   nonaka 	if (RTSX_IS_RTS5209(sc)) {
    469      1.1   nonaka 		RTSX_CLR(sc, RTSX_CARD_AUTO_BLINK, RTSX_LED_BLINK_EN);
    470      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CARD_GPIO, RTSX_CARD_GPIO_LED_OFF);
    471      1.2   nonaka 	} else if (RTSX_IS_RTS5227(sc) || RTSX_IS_RTS5229(sc)) {
    472      1.1   nonaka 		RTSX_CLR(sc, RTSX_OLT_LED_CTL, RTSX_OLT_LED_AUTOBLINK);
    473      1.1   nonaka 		RTSX_CLR(sc, RTSX_GPIO_CTL, RTSX_GPIO_LED_ON);
    474      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc)
    475      1.2   nonaka 	           || RTSX_IS_RTL8411(sc)
    476      1.2   nonaka 	           || RTSX_IS_RTL8411B(sc)) {
    477      1.2   nonaka 		RTSX_CLR(sc, RTSX_CARD_AUTO_BLINK, RTSX_LED_BLINK_EN);
    478      1.2   nonaka 		RTSX_SET(sc, RTSX_GPIO_CTL, 0x01);
    479      1.1   nonaka 	}
    480      1.1   nonaka 
    481      1.1   nonaka 	return 0;
    482      1.1   nonaka }
    483      1.1   nonaka 
    484      1.1   nonaka /*
    485      1.1   nonaka  * Reset the host controller.  Called during initialization, when
    486      1.1   nonaka  * cards are removed, upon resume, and during error recovery.
    487      1.1   nonaka  */
    488      1.1   nonaka int
    489      1.1   nonaka rtsx_host_reset(sdmmc_chipset_handle_t sch)
    490      1.1   nonaka {
    491      1.1   nonaka 	struct rtsx_softc *sc = sch;
    492      1.1   nonaka 	int error;
    493      1.1   nonaka 
    494      1.1   nonaka 	DPRINTF(1,("%s: host reset\n", DEVNAME(sc)));
    495      1.1   nonaka 
    496      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
    497      1.1   nonaka 
    498      1.1   nonaka 	if (ISSET(sc->sc_flags, RTSX_F_CARD_PRESENT))
    499      1.1   nonaka 		rtsx_soft_reset(sc);
    500      1.1   nonaka 
    501      1.1   nonaka 	error = rtsx_init(sc, 0);
    502      1.1   nonaka 
    503      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
    504      1.1   nonaka 
    505      1.1   nonaka 	return error;
    506      1.1   nonaka }
    507      1.1   nonaka 
    508      1.1   nonaka static uint32_t
    509      1.1   nonaka rtsx_host_ocr(sdmmc_chipset_handle_t sch)
    510      1.1   nonaka {
    511      1.1   nonaka 
    512      1.1   nonaka 	return RTSX_SUPPORT_VOLTAGE;
    513      1.1   nonaka }
    514      1.1   nonaka 
    515      1.1   nonaka static int
    516      1.1   nonaka rtsx_host_maxblklen(sdmmc_chipset_handle_t sch)
    517      1.1   nonaka {
    518      1.1   nonaka 
    519      1.1   nonaka 	return 512;
    520      1.1   nonaka }
    521      1.1   nonaka 
    522      1.1   nonaka /*
    523      1.1   nonaka  * Return non-zero if the card is currently inserted.
    524      1.1   nonaka  */
    525      1.1   nonaka static int
    526      1.1   nonaka rtsx_card_detect(sdmmc_chipset_handle_t sch)
    527      1.1   nonaka {
    528      1.1   nonaka 	struct rtsx_softc *sc = sch;
    529      1.1   nonaka 
    530      1.1   nonaka 	return ISSET(sc->sc_flags, RTSX_F_CARD_PRESENT);
    531      1.1   nonaka }
    532      1.1   nonaka 
    533      1.1   nonaka static int
    534      1.1   nonaka rtsx_write_protect(sdmmc_chipset_handle_t sch)
    535      1.1   nonaka {
    536      1.1   nonaka 
    537      1.1   nonaka 	return 0; /* XXX */
    538      1.1   nonaka }
    539      1.1   nonaka 
    540      1.1   nonaka /*
    541      1.1   nonaka  * Notice that the meaning of RTSX_PWR_GATE_CTRL changes between RTS5209 and
    542      1.1   nonaka  * RTS5229. In RTS5209 it is a mask of disabled power gates, while in RTS5229
    543      1.1   nonaka  * it is a mask of *enabled* gates.
    544      1.1   nonaka  */
    545      1.1   nonaka 
    546      1.1   nonaka static int
    547      1.1   nonaka rtsx_bus_power_off(struct rtsx_softc *sc)
    548      1.1   nonaka {
    549      1.1   nonaka 	int error;
    550      1.1   nonaka 	uint8_t disable3;
    551      1.1   nonaka 
    552      1.1   nonaka 	error = rtsx_stop_sd_clock(sc);
    553      1.1   nonaka 	if (error)
    554      1.1   nonaka 		return error;
    555      1.1   nonaka 
    556      1.1   nonaka 	/* Disable SD output. */
    557      1.1   nonaka 	RTSX_CLR(sc, RTSX_CARD_OE, RTSX_CARD_OUTPUT_EN);
    558      1.1   nonaka 
    559      1.1   nonaka 	/* Turn off power. */
    560      1.1   nonaka 	disable3 = RTSX_PULL_CTL_DISABLE3;
    561      1.2   nonaka 	if (RTSX_IS_RTS5209(sc))
    562      1.1   nonaka 		RTSX_SET(sc, RTSX_PWR_GATE_CTRL, RTSX_LDO3318_OFF);
    563      1.3     maya 	else if (RTSX_IS_RTS5227(sc)
    564      1.3     maya 		|| RTSX_IS_RTS5229(sc)
    565      1.3     maya 		|| RTSX_IS_RTS525A(sc)) {
    566      1.1   nonaka 		RTSX_CLR(sc, RTSX_PWR_GATE_CTRL, RTSX_LDO3318_VCC1 |
    567      1.1   nonaka 		    RTSX_LDO3318_VCC2);
    568      1.2   nonaka 		if (RTSX_IS_RTS5229_TYPE_C(sc))
    569      1.1   nonaka 			disable3 = RTSX_PULL_CTL_DISABLE3_TYPE_C;
    570      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc)
    571      1.2   nonaka 	           || RTSX_IS_RTL8411(sc)
    572      1.2   nonaka 	           || RTSX_IS_RTL8411B(sc)) {
    573      1.2   nonaka 		RTSX_BITOP(sc, RTSX_CARD_PWR_CTL, RTSX_BPP_POWER_MASK,
    574      1.2   nonaka 		    RTSX_BPP_POWER_OFF);
    575      1.2   nonaka 		RTSX_BITOP(sc, RTSX_LDO_CTL, RTSX_BPP_LDO_POWB,
    576      1.2   nonaka 		    RTSX_BPP_LDO_SUSPEND);
    577      1.1   nonaka 	}
    578      1.1   nonaka 
    579      1.1   nonaka 	RTSX_SET(sc, RTSX_CARD_PWR_CTL, RTSX_SD_PWR_OFF);
    580      1.1   nonaka 	RTSX_CLR(sc, RTSX_CARD_PWR_CTL, RTSX_PMOS_STRG_800mA);
    581      1.1   nonaka 
    582      1.1   nonaka 	/* Disable pull control. */
    583      1.3     maya 	if (RTSX_IS_RTS5209(sc)
    584      1.3     maya 	    || RTSX_IS_RTS5227(sc)
    585      1.3     maya 	    || RTSX_IS_RTS5229(sc)
    586      1.3     maya 	    || RTSX_IS_RTS525A(sc)) {
    587      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL1, RTSX_PULL_CTL_DISABLE12);
    588      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, RTSX_PULL_CTL_DISABLE12);
    589      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, disable3);
    590      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc) || RTSX_IS_RTL8411(sc)) {
    591      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL1, 0x65);
    592      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, 0x65);
    593      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0x95);
    594      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL4, 0x09);
    595      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL5, 0x05);
    596      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL6, 0x04);
    597      1.2   nonaka 	} else if (RTSX_IS_RTL8411B(sc)) {
    598      1.2   nonaka 		if (RTSX_IS_RTL8411B_QFN48(sc)) {
    599      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, 0x55);
    600      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0xf5);
    601      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL6, 0x15);
    602      1.2   nonaka 		} else {
    603      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL1, 0x65);
    604      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, 0x55);
    605      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0xd9);
    606      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL4, 0x59);
    607      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL5, 0x55);
    608      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL6, 0x15);
    609      1.2   nonaka 		}
    610      1.2   nonaka 	}
    611      1.1   nonaka 
    612      1.1   nonaka 	return 0;
    613      1.1   nonaka }
    614      1.1   nonaka 
    615      1.1   nonaka static int
    616      1.1   nonaka rtsx_bus_power_on(struct rtsx_softc *sc)
    617      1.1   nonaka {
    618      1.1   nonaka 	uint8_t enable3;
    619      1.1   nonaka 
    620      1.3     maya 	if (RTSX_IS_RTS525A(sc)) {
    621      1.3     maya 		int err = rtsx_write(sc, RTSX_LDO_VCC_CFG1, RTSX_LDO_VCC_TUNE_MASK,
    622      1.3     maya 		    RTSX_LDO_VCC_3V3);
    623      1.3     maya 		if (err)
    624      1.3     maya 			return err;
    625      1.3     maya 	}
    626      1.3     maya 
    627      1.1   nonaka 	/* Select SD card. */
    628      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CARD_SELECT, RTSX_SD_MOD_SEL);
    629      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CARD_SHARE_MODE, RTSX_CARD_SHARE_48_SD);
    630      1.1   nonaka 	RTSX_SET(sc, RTSX_CARD_CLK_EN, RTSX_SD_CLK_EN);
    631      1.1   nonaka 
    632      1.1   nonaka 	/* Enable pull control. */
    633      1.3     maya 	if (RTSX_IS_RTS5209(sc)
    634      1.3     maya 	    || RTSX_IS_RTS5227(sc)
    635      1.3     maya 	    || RTSX_IS_RTS5229(sc)
    636      1.3     maya 	    || RTSX_IS_RTS525A(sc)) {
    637      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL1, RTSX_PULL_CTL_ENABLE12);
    638      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, RTSX_PULL_CTL_ENABLE12);
    639      1.2   nonaka 		if (RTSX_IS_RTS5229_TYPE_C(sc))
    640      1.2   nonaka 			enable3 = RTSX_PULL_CTL_ENABLE3_TYPE_C;
    641      1.2   nonaka 		else
    642      1.2   nonaka 			enable3 = RTSX_PULL_CTL_ENABLE3;
    643      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, enable3);
    644      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc) || RTSX_IS_RTL8411(sc)) {
    645      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL1, 0xaa);
    646      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, 0xaa);
    647      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0xa9);
    648      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL4, 0x09);
    649      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL5, 0x09);
    650      1.2   nonaka 		RTSX_WRITE(sc, RTSX_CARD_PULL_CTL6, 0x04);
    651      1.2   nonaka 	} else if (RTSX_IS_RTL8411B(sc)) {
    652      1.2   nonaka 		if (RTSX_IS_RTL8411B_QFN48(sc)) {
    653      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, 0xaa);
    654      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0xf9);
    655      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL6, 0x19);
    656      1.2   nonaka 		} else {
    657      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL1, 0xaa);
    658      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL2, 0xaa);
    659      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL3, 0xd9);
    660      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL4, 0x59);
    661      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL5, 0x59);
    662      1.2   nonaka 			RTSX_WRITE(sc, RTSX_CARD_PULL_CTL6, 0x15);
    663      1.2   nonaka 		}
    664      1.2   nonaka 	}
    665      1.1   nonaka 
    666      1.1   nonaka 	/*
    667      1.1   nonaka 	 * To avoid a current peak, enable card power in two phases with a
    668      1.1   nonaka 	 * delay in between.
    669      1.1   nonaka 	 */
    670      1.1   nonaka 
    671      1.3     maya 	if (RTSX_IS_RTS5209(sc)
    672      1.3     maya 	    || RTSX_IS_RTS5227(sc)
    673      1.3     maya 	    || RTSX_IS_RTS5229(sc)
    674      1.3     maya 	    || RTSX_IS_RTS525A(sc)) {
    675      1.2   nonaka 		/* Partial power. */
    676      1.2   nonaka 		RTSX_SET(sc, RTSX_CARD_PWR_CTL, RTSX_SD_PARTIAL_PWR_ON);
    677      1.2   nonaka 		if (RTSX_IS_RTS5209(sc))
    678      1.2   nonaka 			RTSX_SET(sc, RTSX_PWR_GATE_CTRL, RTSX_LDO3318_SUSPEND);
    679      1.2   nonaka 		else
    680      1.2   nonaka 			RTSX_SET(sc, RTSX_PWR_GATE_CTRL, RTSX_LDO3318_VCC1);
    681      1.2   nonaka 
    682      1.2   nonaka 		delay(200);
    683      1.2   nonaka 
    684      1.2   nonaka 		/* Full power. */
    685      1.2   nonaka 		RTSX_CLR(sc, RTSX_CARD_PWR_CTL, RTSX_SD_PWR_OFF);
    686      1.2   nonaka 		if (RTSX_IS_RTS5209(sc))
    687      1.2   nonaka 			RTSX_CLR(sc, RTSX_PWR_GATE_CTRL, RTSX_LDO3318_OFF);
    688      1.2   nonaka 		else
    689      1.2   nonaka 			RTSX_SET(sc, RTSX_PWR_GATE_CTRL, RTSX_LDO3318_VCC2);
    690      1.2   nonaka 	} else if (RTSX_IS_RTL8402(sc)
    691      1.2   nonaka 	           || RTSX_IS_RTL8411(sc)
    692      1.2   nonaka 	           || RTSX_IS_RTL8411B(sc)) {
    693      1.2   nonaka 		RTSX_BITOP(sc, RTSX_CARD_PWR_CTL, RTSX_BPP_POWER_MASK,
    694      1.2   nonaka 		    RTSX_BPP_POWER_5_PERCENT_ON);
    695      1.2   nonaka 		RTSX_BITOP(sc, RTSX_LDO_CTL, RTSX_BPP_LDO_POWB,
    696      1.2   nonaka 		    RTSX_BPP_LDO_SUSPEND);
    697      1.2   nonaka 		delay(150);
    698      1.2   nonaka 		RTSX_BITOP(sc, RTSX_CARD_PWR_CTL, RTSX_BPP_POWER_MASK,
    699      1.2   nonaka 		    RTSX_BPP_POWER_10_PERCENT_ON);
    700      1.2   nonaka 		delay(150);
    701      1.2   nonaka 		RTSX_BITOP(sc, RTSX_CARD_PWR_CTL, RTSX_BPP_POWER_MASK,
    702      1.2   nonaka 		    RTSX_BPP_POWER_15_PERCENT_ON);
    703      1.2   nonaka 		delay(150);
    704      1.2   nonaka 		RTSX_BITOP(sc, RTSX_CARD_PWR_CTL, RTSX_BPP_POWER_MASK,
    705      1.2   nonaka 		    RTSX_BPP_POWER_ON);
    706      1.2   nonaka 		RTSX_BITOP(sc, RTSX_LDO_CTL, RTSX_BPP_LDO_POWB,
    707      1.2   nonaka 		    RTSX_BPP_LDO_ON);
    708      1.2   nonaka 	}
    709      1.1   nonaka 
    710      1.1   nonaka 	/* Enable SD card output. */
    711      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CARD_OE, RTSX_SD_OUTPUT_EN);
    712      1.1   nonaka 
    713      1.1   nonaka 	return 0;
    714      1.1   nonaka }
    715      1.1   nonaka 
    716      1.1   nonaka static int
    717      1.1   nonaka rtsx_set_bus_width(struct rtsx_softc *sc, int width)
    718      1.1   nonaka {
    719      1.1   nonaka 	uint32_t bus_width;
    720      1.1   nonaka 
    721      1.1   nonaka 	DPRINTF(1,("%s: bus width=%d\n", DEVNAME(sc), width));
    722      1.1   nonaka 
    723      1.1   nonaka 	switch (width) {
    724      1.1   nonaka 	case 8:
    725      1.1   nonaka 		bus_width = RTSX_BUS_WIDTH_8;
    726      1.1   nonaka 		break;
    727      1.1   nonaka 	case 4:
    728      1.1   nonaka 		bus_width = RTSX_BUS_WIDTH_4;
    729      1.1   nonaka 		break;
    730      1.1   nonaka 	case 1:
    731      1.1   nonaka 		bus_width = RTSX_BUS_WIDTH_1;
    732      1.1   nonaka 		break;
    733      1.1   nonaka 	default:
    734      1.1   nonaka 		return EINVAL;
    735      1.1   nonaka 	}
    736      1.1   nonaka 
    737      1.1   nonaka 	if (bus_width == RTSX_BUS_WIDTH_1)
    738      1.1   nonaka 		RTSX_CLR(sc, RTSX_SD_CFG1, RTSX_BUS_WIDTH_MASK);
    739      1.1   nonaka 	else
    740      1.1   nonaka 		RTSX_SET(sc, RTSX_SD_CFG1, bus_width);
    741      1.1   nonaka 
    742      1.1   nonaka 	return 0;
    743      1.1   nonaka }
    744      1.1   nonaka 
    745      1.1   nonaka static int
    746      1.1   nonaka rtsx_stop_sd_clock(struct rtsx_softc *sc)
    747      1.1   nonaka {
    748      1.1   nonaka 
    749      1.1   nonaka 	RTSX_CLR(sc, RTSX_CARD_CLK_EN, RTSX_CARD_CLK_EN_ALL);
    750      1.1   nonaka 	RTSX_SET(sc, RTSX_SD_BUS_STAT, RTSX_SD_CLK_FORCE_STOP);
    751      1.1   nonaka 
    752      1.1   nonaka 	return 0;
    753      1.1   nonaka }
    754      1.1   nonaka 
    755      1.1   nonaka static int
    756      1.1   nonaka rtsx_switch_sd_clock(struct rtsx_softc *sc, uint8_t n, int div, int mcu)
    757      1.1   nonaka {
    758      1.1   nonaka 
    759      1.1   nonaka 	/* Enable SD 2.0 mode. */
    760      1.1   nonaka 	RTSX_CLR(sc, RTSX_SD_CFG1, RTSX_SD_MODE_MASK);
    761      1.1   nonaka 
    762      1.1   nonaka 	RTSX_SET(sc, RTSX_CLK_CTL, RTSX_CLK_LOW_FREQ);
    763      1.1   nonaka 
    764      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CARD_CLK_SOURCE,
    765      1.1   nonaka 	    RTSX_CRC_FIX_CLK | RTSX_SD30_VAR_CLK0 | RTSX_SAMPLE_VAR_CLK1);
    766      1.1   nonaka 	RTSX_CLR(sc, RTSX_SD_SAMPLE_POINT_CTL, RTSX_SD20_RX_SEL_MASK);
    767      1.1   nonaka 	RTSX_WRITE(sc, RTSX_SD_PUSH_POINT_CTL, RTSX_SD20_TX_NEG_EDGE);
    768      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CLK_DIV, (div << 4) | mcu);
    769      1.1   nonaka 	RTSX_CLR(sc, RTSX_SSC_CTL1, RTSX_RSTB);
    770      1.1   nonaka 	RTSX_CLR(sc, RTSX_SSC_CTL2, RTSX_SSC_DEPTH_MASK);
    771      1.1   nonaka 	RTSX_WRITE(sc, RTSX_SSC_DIV_N_0, n);
    772      1.1   nonaka 	RTSX_SET(sc, RTSX_SSC_CTL1, RTSX_RSTB);
    773      1.1   nonaka 	delay(100);
    774      1.1   nonaka 
    775      1.1   nonaka 	RTSX_CLR(sc, RTSX_CLK_CTL, RTSX_CLK_LOW_FREQ);
    776      1.1   nonaka 
    777      1.1   nonaka 	return 0;
    778      1.1   nonaka }
    779      1.1   nonaka 
    780      1.1   nonaka /*
    781      1.1   nonaka  * Set or change SD bus voltage and enable or disable SD bus power.
    782      1.1   nonaka  * Return zero on success.
    783      1.1   nonaka  */
    784      1.1   nonaka static int
    785      1.1   nonaka rtsx_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
    786      1.1   nonaka {
    787      1.1   nonaka 	struct rtsx_softc *sc = sch;
    788      1.1   nonaka 	int error = 0;
    789      1.1   nonaka 
    790      1.1   nonaka 	DPRINTF(1,("%s: voltage change ocr=0x%x\n", DEVNAME(sc), ocr));
    791      1.1   nonaka 
    792      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
    793      1.1   nonaka 
    794      1.1   nonaka 	/*
    795      1.1   nonaka 	 * Disable bus power before voltage change.
    796      1.1   nonaka 	 */
    797      1.1   nonaka 	error = rtsx_bus_power_off(sc);
    798      1.1   nonaka 	if (error)
    799      1.1   nonaka 		goto ret;
    800      1.1   nonaka 
    801      1.1   nonaka 	delay(200);
    802      1.1   nonaka 
    803      1.1   nonaka 	/* If power is disabled, reset the host and return now. */
    804      1.1   nonaka 	if (ocr == 0) {
    805      1.1   nonaka 		mutex_exit(&sc->sc_host_mtx);
    806      1.1   nonaka 		(void)rtsx_host_reset(sc);
    807      1.1   nonaka 		return 0;
    808      1.1   nonaka 	}
    809      1.1   nonaka 
    810      1.1   nonaka 	if (!ISSET(ocr, RTSX_SUPPORT_VOLTAGE)) {
    811      1.1   nonaka 		/* Unsupported voltage level requested. */
    812      1.1   nonaka 		DPRINTF(1,("%s: unsupported voltage ocr=0x%x\n",
    813      1.1   nonaka 		    DEVNAME(sc), ocr));
    814      1.1   nonaka 		error = EINVAL;
    815      1.1   nonaka 		goto ret;
    816      1.1   nonaka 	}
    817      1.1   nonaka 
    818      1.1   nonaka 	error = rtsx_set_bus_width(sc, 1);
    819      1.1   nonaka 	if (error)
    820      1.1   nonaka 		goto ret;
    821      1.1   nonaka 
    822      1.1   nonaka 	error = rtsx_bus_power_on(sc);
    823      1.1   nonaka ret:
    824      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
    825      1.1   nonaka 
    826      1.1   nonaka 	return error;
    827      1.1   nonaka }
    828      1.1   nonaka 
    829      1.1   nonaka /*
    830      1.1   nonaka  * Set or change SDCLK frequency or disable the SD clock.
    831      1.1   nonaka  * Return zero on success.
    832      1.1   nonaka  */
    833      1.1   nonaka static int
    834      1.1   nonaka rtsx_bus_clock(sdmmc_chipset_handle_t sch, int freq)
    835      1.1   nonaka {
    836      1.1   nonaka 	struct rtsx_softc *sc = sch;
    837      1.1   nonaka 	uint8_t n;
    838      1.1   nonaka 	int div;
    839      1.1   nonaka 	int mcu;
    840      1.1   nonaka 	int error = 0;
    841      1.1   nonaka 
    842      1.1   nonaka 	DPRINTF(1,("%s: bus clock change freq=%d\n", DEVNAME(sc), freq));
    843      1.1   nonaka 
    844      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
    845      1.1   nonaka 
    846      1.1   nonaka 	if (freq == SDMMC_SDCLK_OFF) {
    847      1.1   nonaka 		error = rtsx_stop_sd_clock(sc);
    848      1.1   nonaka 		goto ret;
    849      1.1   nonaka 	}
    850      1.1   nonaka 
    851      1.1   nonaka 	/*
    852      1.1   nonaka 	 * Configure the clock frequency.
    853      1.1   nonaka 	 */
    854      1.1   nonaka 	switch (freq) {
    855      1.1   nonaka 	case SDMMC_SDCLK_400K:
    856      1.1   nonaka 		n = 80; /* minimum */
    857      1.1   nonaka 		div = RTSX_CLK_DIV_8;
    858      1.1   nonaka 		mcu = 7;
    859      1.2   nonaka 		error = rtsx_write(sc, RTSX_SD_CFG1, RTSX_CLK_DIVIDE_128, 0xff);
    860      1.2   nonaka 		if (error)
    861      1.2   nonaka 			goto ret;
    862      1.1   nonaka 		break;
    863      1.1   nonaka 	case 20000:
    864      1.1   nonaka 		n = 80;
    865      1.1   nonaka 		div = RTSX_CLK_DIV_4;
    866      1.1   nonaka 		mcu = 7;
    867      1.2   nonaka 		error = rtsx_write(sc, RTSX_SD_CFG1, RTSX_CLK_DIVIDE_MASK, 0);
    868      1.2   nonaka 		if (error)
    869      1.2   nonaka 			goto ret;
    870      1.1   nonaka 		break;
    871      1.1   nonaka 	case 25000:
    872      1.1   nonaka 		n = 100;
    873      1.1   nonaka 		div = RTSX_CLK_DIV_4;
    874      1.1   nonaka 		mcu = 7;
    875      1.2   nonaka 		error = rtsx_write(sc, RTSX_SD_CFG1, RTSX_CLK_DIVIDE_MASK, 0);
    876      1.2   nonaka 		if (error)
    877      1.2   nonaka 			goto ret;
    878      1.1   nonaka 		break;
    879      1.1   nonaka 	case 30000:
    880      1.1   nonaka 		n = 120;
    881      1.1   nonaka 		div = RTSX_CLK_DIV_4;
    882      1.1   nonaka 		mcu = 7;
    883      1.2   nonaka 		error = rtsx_write(sc, RTSX_SD_CFG1, RTSX_CLK_DIVIDE_MASK, 0);
    884      1.2   nonaka 		if (error)
    885      1.2   nonaka 			goto ret;
    886      1.1   nonaka 		break;
    887      1.1   nonaka 	case 40000:
    888      1.1   nonaka 		n = 80;
    889      1.1   nonaka 		div = RTSX_CLK_DIV_2;
    890      1.1   nonaka 		mcu = 7;
    891      1.2   nonaka 		error = rtsx_write(sc, RTSX_SD_CFG1, RTSX_CLK_DIVIDE_MASK, 0);
    892      1.2   nonaka 		if (error)
    893      1.2   nonaka 			goto ret;
    894      1.1   nonaka 		break;
    895      1.1   nonaka 	case 50000:
    896      1.1   nonaka 		n = 100;
    897      1.1   nonaka 		div = RTSX_CLK_DIV_2;
    898      1.1   nonaka 		mcu = 6;
    899      1.2   nonaka 		error = rtsx_write(sc, RTSX_SD_CFG1, RTSX_CLK_DIVIDE_MASK, 0);
    900      1.2   nonaka 		if (error)
    901      1.2   nonaka 			goto ret;
    902      1.1   nonaka 		break;
    903      1.1   nonaka 	default:
    904      1.1   nonaka 		error = EINVAL;
    905      1.1   nonaka 		goto ret;
    906      1.1   nonaka 	}
    907      1.1   nonaka 
    908      1.1   nonaka 	/*
    909      1.1   nonaka 	 * Enable SD clock.
    910      1.1   nonaka 	 */
    911      1.1   nonaka 	error = rtsx_switch_sd_clock(sc, n, div, mcu);
    912      1.1   nonaka ret:
    913      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
    914      1.1   nonaka 
    915      1.1   nonaka 	return error;
    916      1.1   nonaka }
    917      1.1   nonaka 
    918      1.1   nonaka static int
    919      1.1   nonaka rtsx_bus_width(sdmmc_chipset_handle_t sch, int width)
    920      1.1   nonaka {
    921      1.1   nonaka 	struct rtsx_softc *sc = sch;
    922      1.1   nonaka 
    923      1.1   nonaka 	return rtsx_set_bus_width(sc, width);
    924      1.1   nonaka }
    925      1.1   nonaka 
    926      1.1   nonaka static int
    927      1.1   nonaka rtsx_bus_rod(sdmmc_chipset_handle_t sch, int on)
    928      1.1   nonaka {
    929      1.1   nonaka 
    930      1.1   nonaka 	/* Not support */
    931      1.1   nonaka 	return -1;
    932      1.1   nonaka }
    933      1.1   nonaka 
    934      1.1   nonaka static int
    935      1.1   nonaka rtsx_read(struct rtsx_softc *sc, uint16_t addr, uint8_t *val)
    936      1.1   nonaka {
    937      1.1   nonaka 	int tries = 1024;
    938      1.1   nonaka 	uint32_t reg;
    939      1.1   nonaka 
    940      1.1   nonaka 	WRITE4(sc, RTSX_HAIMR, RTSX_HAIMR_BUSY |
    941      1.1   nonaka 	    (uint32_t)((addr & 0x3FFF) << 16));
    942      1.1   nonaka 
    943      1.1   nonaka 	while (tries--) {
    944      1.1   nonaka 		reg = READ4(sc, RTSX_HAIMR);
    945      1.1   nonaka 		if (!(reg & RTSX_HAIMR_BUSY))
    946      1.1   nonaka 			break;
    947      1.1   nonaka 	}
    948      1.1   nonaka 
    949      1.1   nonaka 	*val = (reg & 0xff);
    950      1.1   nonaka 	return (tries == 0) ? ETIMEDOUT : 0;
    951      1.1   nonaka }
    952      1.1   nonaka 
    953      1.1   nonaka static int
    954      1.1   nonaka rtsx_write(struct rtsx_softc *sc, uint16_t addr, uint8_t mask, uint8_t val)
    955      1.1   nonaka {
    956      1.1   nonaka 	int tries = 1024;
    957      1.1   nonaka 	uint32_t reg;
    958      1.1   nonaka 
    959      1.1   nonaka 	WRITE4(sc, RTSX_HAIMR,
    960      1.1   nonaka 	    RTSX_HAIMR_BUSY | RTSX_HAIMR_WRITE |
    961      1.1   nonaka 	    (uint32_t)(((addr & 0x3FFF) << 16) |
    962      1.1   nonaka 	    (mask << 8) | val));
    963      1.1   nonaka 
    964      1.1   nonaka 	while (tries--) {
    965      1.1   nonaka 		reg = READ4(sc, RTSX_HAIMR);
    966      1.1   nonaka 		if (!(reg & RTSX_HAIMR_BUSY)) {
    967      1.1   nonaka 			if (val != (reg & 0xff))
    968      1.1   nonaka 				return EIO;
    969      1.1   nonaka 			return 0;
    970      1.1   nonaka 		}
    971      1.1   nonaka 	}
    972      1.1   nonaka 	return ETIMEDOUT;
    973      1.1   nonaka }
    974      1.1   nonaka 
    975      1.1   nonaka #ifdef notyet
    976      1.1   nonaka static int
    977      1.1   nonaka rtsx_read_phy(struct rtsx_softc *sc, uint8_t addr, uint16_t *val)
    978      1.1   nonaka {
    979      1.1   nonaka 	int timeout = 100000;
    980      1.1   nonaka 	uint8_t data0;
    981      1.1   nonaka 	uint8_t data1;
    982      1.1   nonaka 	uint8_t rwctl;
    983      1.1   nonaka 
    984      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PHY_ADDR, addr);
    985      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PHY_RWCTL, RTSX_PHY_BUSY|RTSX_PHY_READ);
    986      1.1   nonaka 
    987      1.1   nonaka 	while (timeout--) {
    988      1.1   nonaka 		RTSX_READ(sc, RTSX_PHY_RWCTL, &rwctl);
    989      1.1   nonaka 		if (!(rwctl & RTSX_PHY_BUSY))
    990      1.1   nonaka 			break;
    991      1.1   nonaka 	}
    992      1.1   nonaka 	if (timeout == 0)
    993      1.1   nonaka 		return ETIMEDOUT;
    994      1.1   nonaka 
    995      1.1   nonaka 	RTSX_READ(sc, RTSX_PHY_DATA0, &data0);
    996      1.1   nonaka 	RTSX_READ(sc, RTSX_PHY_DATA1, &data1);
    997      1.1   nonaka 	*val = data0 | (data1 << 8);
    998      1.1   nonaka 
    999      1.1   nonaka 	return 0;
   1000      1.1   nonaka }
   1001      1.1   nonaka #endif
   1002      1.1   nonaka 
   1003      1.1   nonaka static int
   1004      1.1   nonaka rtsx_write_phy(struct rtsx_softc *sc, uint8_t addr, uint16_t val)
   1005      1.1   nonaka {
   1006      1.1   nonaka 	int timeout = 100000;
   1007      1.1   nonaka 	uint8_t rwctl;
   1008      1.1   nonaka 
   1009      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PHY_DATA0, val);
   1010      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PHY_DATA1, val >> 8);
   1011      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PHY_ADDR, addr);
   1012      1.1   nonaka 	RTSX_WRITE(sc, RTSX_PHY_RWCTL, RTSX_PHY_BUSY|RTSX_PHY_WRITE);
   1013      1.1   nonaka 
   1014      1.1   nonaka 	while (timeout--) {
   1015      1.1   nonaka 		RTSX_READ(sc, RTSX_PHY_RWCTL, &rwctl);
   1016      1.1   nonaka 		if (!(rwctl & RTSX_PHY_BUSY))
   1017      1.1   nonaka 			break;
   1018      1.1   nonaka 	}
   1019      1.1   nonaka 	if (timeout == 0)
   1020      1.1   nonaka 		return ETIMEDOUT;
   1021      1.1   nonaka 
   1022      1.1   nonaka 	return 0;
   1023      1.1   nonaka }
   1024      1.1   nonaka 
   1025      1.1   nonaka static int
   1026      1.1   nonaka rtsx_read_cfg(struct rtsx_softc *sc, uint8_t func, uint16_t addr, uint32_t *val)
   1027      1.1   nonaka {
   1028      1.1   nonaka 	int tries = 1024;
   1029      1.1   nonaka 	uint8_t data0, data1, data2, data3, rwctl;
   1030      1.1   nonaka 
   1031      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CFGADDR0, addr);
   1032      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CFGADDR1, addr >> 8);
   1033      1.1   nonaka 	RTSX_WRITE(sc, RTSX_CFGRWCTL, RTSX_CFG_BUSY | (func & 0x03 << 4));
   1034      1.1   nonaka 
   1035      1.1   nonaka 	while (tries--) {
   1036      1.1   nonaka 		RTSX_READ(sc, RTSX_CFGRWCTL, &rwctl);
   1037      1.1   nonaka 		if (!(rwctl & RTSX_CFG_BUSY))
   1038      1.1   nonaka 			break;
   1039      1.1   nonaka 	}
   1040      1.1   nonaka 	if (tries == 0)
   1041      1.1   nonaka 		return EIO;
   1042      1.1   nonaka 
   1043      1.1   nonaka 	RTSX_READ(sc, RTSX_CFGDATA0, &data0);
   1044      1.1   nonaka 	RTSX_READ(sc, RTSX_CFGDATA1, &data1);
   1045      1.1   nonaka 	RTSX_READ(sc, RTSX_CFGDATA2, &data2);
   1046      1.1   nonaka 	RTSX_READ(sc, RTSX_CFGDATA3, &data3);
   1047      1.4    kamil 	*val = ((uint32_t)data3 << 24) | (data2 << 16) | (data1 << 8) | data0;
   1048      1.1   nonaka 
   1049      1.1   nonaka 	return 0;
   1050      1.1   nonaka }
   1051      1.1   nonaka 
   1052      1.1   nonaka #ifdef notyet
   1053      1.1   nonaka static int
   1054      1.1   nonaka rtsx_write_cfg(struct rtsx_softc *sc, uint8_t func, uint16_t addr,
   1055      1.1   nonaka     uint32_t mask, uint32_t val)
   1056      1.1   nonaka {
   1057      1.1   nonaka 	uint32_t writemask = 0;
   1058      1.1   nonaka 	int i, tries = 1024;
   1059      1.1   nonaka 	uint8_t rwctl;
   1060      1.1   nonaka 
   1061      1.1   nonaka 	for (i = 0; i < 4; i++) {
   1062      1.1   nonaka 		if (mask & 0xff) {
   1063      1.1   nonaka 			RTSX_WRITE(sc, RTSX_CFGDATA0 + i, val & mask & 0xff);
   1064      1.1   nonaka 			writemask |= (1 << i);
   1065      1.1   nonaka 		}
   1066      1.1   nonaka 		mask >>= 8;
   1067      1.1   nonaka 		val >>= 8;
   1068      1.1   nonaka 	}
   1069      1.1   nonaka 
   1070      1.1   nonaka 	if (writemask) {
   1071      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CFGADDR0, addr);
   1072      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CFGADDR1, addr >> 8);
   1073      1.1   nonaka 		RTSX_WRITE(sc, RTSX_CFGRWCTL,
   1074      1.1   nonaka 		    RTSX_CFG_BUSY | writemask | (func & 0x03 << 4));
   1075      1.1   nonaka 	}
   1076      1.1   nonaka 
   1077      1.1   nonaka 	while (tries--) {
   1078      1.1   nonaka 		RTSX_READ(sc, RTSX_CFGRWCTL, &rwctl);
   1079      1.1   nonaka 		if (!(rwctl & RTSX_CFG_BUSY))
   1080      1.1   nonaka 			break;
   1081      1.1   nonaka 	}
   1082      1.1   nonaka 	if (tries == 0)
   1083      1.1   nonaka 		return EIO;
   1084      1.1   nonaka 
   1085      1.1   nonaka 	return 0;
   1086      1.1   nonaka }
   1087      1.1   nonaka #endif
   1088      1.1   nonaka 
   1089      1.1   nonaka /* Append a properly encoded host command to the host command buffer. */
   1090      1.1   nonaka static void
   1091      1.1   nonaka rtsx_hostcmd(uint32_t *cmdbuf, int *n, uint8_t cmd, uint16_t reg,
   1092      1.1   nonaka     uint8_t mask, uint8_t data)
   1093      1.1   nonaka {
   1094      1.1   nonaka 
   1095      1.1   nonaka 	KASSERT(*n < RTSX_HOSTCMD_MAX);
   1096      1.1   nonaka 
   1097      1.1   nonaka 	cmdbuf[(*n)++] = htole32((uint32_t)(cmd & 0x3) << 30) |
   1098      1.1   nonaka 	    ((uint32_t)(reg & 0x3fff) << 16) |
   1099      1.1   nonaka 	    ((uint32_t)(mask) << 8) |
   1100      1.1   nonaka 	    ((uint32_t)data);
   1101      1.1   nonaka }
   1102      1.1   nonaka 
   1103      1.1   nonaka static void
   1104      1.1   nonaka rtsx_save_regs(struct rtsx_softc *sc)
   1105      1.1   nonaka {
   1106      1.1   nonaka 	int i;
   1107      1.1   nonaka 	uint16_t reg;
   1108      1.1   nonaka 
   1109      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
   1110      1.1   nonaka 
   1111      1.1   nonaka 	i = 0;
   1112      1.1   nonaka 	for (reg = 0xFDA0; reg < 0xFDAE; reg++)
   1113      1.1   nonaka 		(void)rtsx_read(sc, reg, &sc->sc_regs[i++]);
   1114      1.1   nonaka 	for (reg = 0xFD52; reg < 0xFD69; reg++)
   1115      1.1   nonaka 		(void)rtsx_read(sc, reg, &sc->sc_regs[i++]);
   1116      1.1   nonaka 	for (reg = 0xFE20; reg < 0xFE34; reg++)
   1117      1.1   nonaka 		(void)rtsx_read(sc, reg, &sc->sc_regs[i++]);
   1118      1.1   nonaka 
   1119      1.1   nonaka 	sc->sc_regs4[0] = READ4(sc, RTSX_HCBAR);
   1120      1.1   nonaka 	sc->sc_regs4[1] = READ4(sc, RTSX_HCBCTLR);
   1121      1.1   nonaka 	sc->sc_regs4[2] = READ4(sc, RTSX_HDBAR);
   1122      1.1   nonaka 	sc->sc_regs4[3] = READ4(sc, RTSX_HDBCTLR);
   1123      1.1   nonaka 	sc->sc_regs4[4] = READ4(sc, RTSX_HAIMR);
   1124      1.1   nonaka 	sc->sc_regs4[5] = READ4(sc, RTSX_BIER);
   1125      1.1   nonaka 	/* Not saving RTSX_BIPR. */
   1126      1.1   nonaka 
   1127      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
   1128      1.1   nonaka }
   1129      1.1   nonaka 
   1130      1.1   nonaka static void
   1131      1.1   nonaka rtsx_restore_regs(struct rtsx_softc *sc)
   1132      1.1   nonaka {
   1133      1.1   nonaka 	int i;
   1134      1.1   nonaka 	uint16_t reg;
   1135      1.1   nonaka 
   1136      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
   1137      1.1   nonaka 
   1138      1.1   nonaka 	WRITE4(sc, RTSX_HCBAR, sc->sc_regs4[0]);
   1139      1.1   nonaka 	WRITE4(sc, RTSX_HCBCTLR, sc->sc_regs4[1]);
   1140      1.1   nonaka 	WRITE4(sc, RTSX_HDBAR, sc->sc_regs4[2]);
   1141      1.1   nonaka 	WRITE4(sc, RTSX_HDBCTLR, sc->sc_regs4[3]);
   1142      1.1   nonaka 	WRITE4(sc, RTSX_HAIMR, sc->sc_regs4[4]);
   1143      1.1   nonaka 	WRITE4(sc, RTSX_BIER, sc->sc_regs4[5]);
   1144      1.1   nonaka 	/* Not writing RTSX_BIPR since doing so would clear it. */
   1145      1.1   nonaka 
   1146      1.1   nonaka 	i = 0;
   1147      1.1   nonaka 	for (reg = 0xFDA0; reg < 0xFDAE; reg++)
   1148      1.1   nonaka 		(void)rtsx_write(sc, reg, 0xff, sc->sc_regs[i++]);
   1149      1.1   nonaka 	for (reg = 0xFD52; reg < 0xFD69; reg++)
   1150      1.1   nonaka 		(void)rtsx_write(sc, reg, 0xff, sc->sc_regs[i++]);
   1151      1.1   nonaka 	for (reg = 0xFE20; reg < 0xFE34; reg++)
   1152      1.1   nonaka 		(void)rtsx_write(sc, reg, 0xff, sc->sc_regs[i++]);
   1153      1.1   nonaka 
   1154      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
   1155      1.1   nonaka }
   1156      1.1   nonaka 
   1157      1.1   nonaka static uint8_t
   1158      1.1   nonaka rtsx_response_type(uint16_t sdmmc_rsp)
   1159      1.1   nonaka {
   1160      1.1   nonaka 	static const struct rsp_type {
   1161      1.1   nonaka 		uint16_t	sdmmc_rsp;
   1162      1.1   nonaka 		uint8_t		rtsx_rsp;
   1163      1.1   nonaka 	} rsp_types[] = {
   1164      1.1   nonaka 		{ SCF_RSP_R0,	RTSX_SD_RSP_TYPE_R0 },
   1165      1.1   nonaka 		{ SCF_RSP_R1,	RTSX_SD_RSP_TYPE_R1 },
   1166      1.1   nonaka 		{ SCF_RSP_R1B,	RTSX_SD_RSP_TYPE_R1B },
   1167      1.1   nonaka 		{ SCF_RSP_R2,	RTSX_SD_RSP_TYPE_R2 },
   1168      1.1   nonaka 		{ SCF_RSP_R3,	RTSX_SD_RSP_TYPE_R3 },
   1169      1.1   nonaka 		{ SCF_RSP_R4,	RTSX_SD_RSP_TYPE_R4 },
   1170      1.1   nonaka 		{ SCF_RSP_R5,	RTSX_SD_RSP_TYPE_R5 },
   1171      1.1   nonaka 		{ SCF_RSP_R6,	RTSX_SD_RSP_TYPE_R6 },
   1172      1.1   nonaka 		{ SCF_RSP_R7,	RTSX_SD_RSP_TYPE_R7 }
   1173      1.1   nonaka 	};
   1174      1.1   nonaka 	size_t i;
   1175      1.1   nonaka 
   1176      1.1   nonaka 	for (i = 0; i < __arraycount(rsp_types); i++) {
   1177      1.1   nonaka 		if (sdmmc_rsp == rsp_types[i].sdmmc_rsp)
   1178      1.1   nonaka 			return rsp_types[i].rtsx_rsp;
   1179      1.1   nonaka 	}
   1180      1.1   nonaka 	return 0;
   1181      1.1   nonaka }
   1182      1.1   nonaka 
   1183      1.1   nonaka static int
   1184      1.1   nonaka rtsx_hostcmd_send(struct rtsx_softc *sc, int ncmd)
   1185      1.1   nonaka {
   1186      1.1   nonaka 
   1187      1.1   nonaka 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap_cmd, 0, RTSX_HOSTCMD_BUFSIZE,
   1188      1.1   nonaka 	    BUS_DMASYNC_PREWRITE);
   1189      1.1   nonaka 
   1190      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
   1191      1.1   nonaka 
   1192      1.1   nonaka 	/* Tell the chip where the command buffer is and run the commands. */
   1193      1.1   nonaka 	WRITE4(sc, RTSX_HCBAR, sc->sc_dmap_cmd->dm_segs[0].ds_addr);
   1194      1.1   nonaka 	WRITE4(sc, RTSX_HCBCTLR,
   1195      1.1   nonaka 	    ((ncmd * 4) & 0x00ffffff) | RTSX_START_CMD | RTSX_HW_AUTO_RSP);
   1196      1.1   nonaka 
   1197      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
   1198      1.1   nonaka 
   1199      1.1   nonaka 	return 0;
   1200      1.1   nonaka }
   1201      1.1   nonaka 
   1202      1.1   nonaka static int
   1203      1.1   nonaka rtsx_read_ppbuf(struct rtsx_softc *sc, struct sdmmc_command *cmd,
   1204      1.1   nonaka     uint32_t *cmdbuf)
   1205      1.1   nonaka {
   1206      1.1   nonaka 	uint8_t *ptr;
   1207      1.1   nonaka 	int ncmd, remain;
   1208      1.1   nonaka 	uint16_t reg;
   1209      1.1   nonaka 	int error;
   1210      1.1   nonaka 	int i, j;
   1211      1.1   nonaka 
   1212      1.1   nonaka 	DPRINTF(3,("%s: read %d bytes from ppbuf2\n", DEVNAME(sc),
   1213      1.1   nonaka 	    cmd->c_datalen));
   1214      1.1   nonaka 
   1215      1.1   nonaka 	reg = RTSX_PPBUF_BASE2;
   1216      1.1   nonaka 	ptr = cmd->c_data;
   1217      1.1   nonaka 	remain = cmd->c_datalen;
   1218      1.1   nonaka 	for (j = 0; j < cmd->c_datalen / RTSX_HOSTCMD_MAX; j++) {
   1219      1.1   nonaka 		ncmd = 0;
   1220      1.1   nonaka 		for (i = 0; i < RTSX_HOSTCMD_MAX; i++) {
   1221      1.1   nonaka 			rtsx_hostcmd(cmdbuf, &ncmd, RTSX_READ_REG_CMD, reg++,
   1222      1.1   nonaka 			    0, 0);
   1223      1.1   nonaka 		}
   1224      1.1   nonaka 		error = rtsx_hostcmd_send(sc, ncmd);
   1225      1.1   nonaka 		if (error == 0)
   1226      1.1   nonaka 			error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, hz / 4);
   1227      1.1   nonaka 		if (error)
   1228      1.1   nonaka 			goto ret;
   1229      1.1   nonaka 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap_cmd, 0,
   1230      1.1   nonaka 		    RTSX_HOSTCMD_BUFSIZE, BUS_DMASYNC_POSTREAD);
   1231      1.1   nonaka 		memcpy(ptr, cmdbuf, RTSX_HOSTCMD_MAX);
   1232      1.1   nonaka 		ptr += RTSX_HOSTCMD_MAX;
   1233      1.1   nonaka 		remain -= RTSX_HOSTCMD_MAX;
   1234      1.1   nonaka 	}
   1235      1.1   nonaka 	if (remain > 0) {
   1236      1.1   nonaka 		ncmd = 0;
   1237      1.1   nonaka 		for (i = 0; i < remain; i++) {
   1238      1.1   nonaka 			rtsx_hostcmd(cmdbuf, &ncmd, RTSX_READ_REG_CMD, reg++,
   1239      1.1   nonaka 			    0, 0);
   1240      1.1   nonaka 		}
   1241      1.1   nonaka 		error = rtsx_hostcmd_send(sc, ncmd);
   1242      1.1   nonaka 		if (error == 0)
   1243      1.1   nonaka 			error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, hz / 4);
   1244      1.1   nonaka 		if (error)
   1245      1.1   nonaka 			goto ret;
   1246      1.1   nonaka 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap_cmd, 0,
   1247      1.1   nonaka 		    RTSX_HOSTCMD_BUFSIZE, BUS_DMASYNC_POSTREAD);
   1248      1.1   nonaka 		memcpy(ptr, cmdbuf, remain);
   1249      1.1   nonaka 	}
   1250      1.1   nonaka ret:
   1251      1.1   nonaka 	return error;
   1252      1.1   nonaka }
   1253      1.1   nonaka 
   1254      1.1   nonaka static int
   1255      1.1   nonaka rtsx_write_ppbuf(struct rtsx_softc *sc, struct sdmmc_command *cmd,
   1256      1.1   nonaka     uint32_t *cmdbuf)
   1257      1.1   nonaka {
   1258      1.1   nonaka 	const uint8_t *ptr;
   1259      1.1   nonaka 	int ncmd, remain;
   1260      1.1   nonaka 	uint16_t reg;
   1261      1.1   nonaka 	int error;
   1262      1.1   nonaka 	int i, j;
   1263      1.1   nonaka 
   1264      1.1   nonaka 	DPRINTF(3,("%s: write %d bytes to ppbuf2\n", DEVNAME(sc),
   1265      1.1   nonaka 	    cmd->c_datalen));
   1266      1.1   nonaka 
   1267      1.1   nonaka 	reg = RTSX_PPBUF_BASE2;
   1268      1.1   nonaka 	ptr = cmd->c_data;
   1269      1.1   nonaka 	remain = cmd->c_datalen;
   1270      1.1   nonaka 	for (j = 0; j < cmd->c_datalen / RTSX_HOSTCMD_MAX; j++) {
   1271      1.1   nonaka 		ncmd = 0;
   1272      1.1   nonaka 		for (i = 0; i < RTSX_HOSTCMD_MAX; i++) {
   1273      1.1   nonaka 			rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, reg++,
   1274      1.1   nonaka 			    0xff, *ptr++);
   1275      1.1   nonaka 		}
   1276      1.1   nonaka 		error = rtsx_hostcmd_send(sc, ncmd);
   1277      1.1   nonaka 		if (error == 0)
   1278      1.1   nonaka 			error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, hz / 4);
   1279      1.1   nonaka 		if (error)
   1280      1.1   nonaka 			goto ret;
   1281      1.1   nonaka 		remain -= RTSX_HOSTCMD_MAX;
   1282      1.1   nonaka 	}
   1283      1.1   nonaka 	if (remain > 0) {
   1284      1.1   nonaka 		ncmd = 0;
   1285      1.1   nonaka 		for (i = 0; i < remain; i++) {
   1286      1.1   nonaka 			rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, reg++,
   1287      1.1   nonaka 			    0xff, *ptr++);
   1288      1.1   nonaka 		}
   1289      1.1   nonaka 		error = rtsx_hostcmd_send(sc, ncmd);
   1290      1.1   nonaka 		if (error == 0)
   1291      1.1   nonaka 			error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, hz / 4);
   1292      1.1   nonaka 		if (error)
   1293      1.1   nonaka 			goto ret;
   1294      1.1   nonaka 	}
   1295      1.1   nonaka ret:
   1296      1.1   nonaka 	return error;
   1297      1.1   nonaka }
   1298      1.1   nonaka 
   1299      1.1   nonaka static int
   1300      1.1   nonaka rtsx_exec_short_xfer(struct rtsx_softc *sc, struct sdmmc_command *cmd,
   1301      1.1   nonaka     uint32_t *cmdbuf, uint8_t rsp_type)
   1302      1.1   nonaka {
   1303      1.1   nonaka 	int read = ISSET(cmd->c_flags, SCF_CMD_READ);
   1304      1.1   nonaka 	int ncmd;
   1305      1.1   nonaka 	uint8_t tmode = read ? RTSX_TM_NORMAL_READ : RTSX_TM_AUTO_WRITE2;
   1306      1.1   nonaka 	int error;
   1307      1.1   nonaka 
   1308      1.1   nonaka 	DPRINTF(3,("%s: %s short xfer: %d bytes with block size %d\n",
   1309      1.1   nonaka 	    DEVNAME(sc), read ? "read" : "write", cmd->c_datalen,
   1310      1.1   nonaka 	    cmd->c_blklen));
   1311      1.1   nonaka 
   1312      1.1   nonaka 	if (cmd->c_datalen > 512) {
   1313      1.1   nonaka 		DPRINTF(3, ("%s: cmd->c_datalen too large: %d > %d\n",
   1314      1.1   nonaka 		    DEVNAME(sc), cmd->c_datalen, 512));
   1315      1.1   nonaka 		return ENOMEM;
   1316      1.1   nonaka 	}
   1317      1.1   nonaka 
   1318      1.1   nonaka 	if (!read && cmd->c_data != NULL && cmd->c_datalen > 0) {
   1319      1.1   nonaka 		error = rtsx_write_ppbuf(sc, cmd, cmdbuf);
   1320      1.1   nonaka 		if (error)
   1321      1.1   nonaka 			goto ret;
   1322      1.1   nonaka 	}
   1323      1.1   nonaka 
   1324      1.1   nonaka 	/* The command buffer queues commands the host controller will
   1325      1.1   nonaka 	 * run asynchronously. */
   1326      1.1   nonaka 	ncmd = 0;
   1327      1.1   nonaka 
   1328      1.1   nonaka 	/* Queue commands to set SD command index and argument. */
   1329      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD0,
   1330      1.1   nonaka 	    0xff, 0x40 | cmd->c_opcode);
   1331      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD1,
   1332      1.1   nonaka 	    0xff, cmd->c_arg >> 24);
   1333      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD2,
   1334      1.1   nonaka 	    0xff, cmd->c_arg >> 16);
   1335      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD3,
   1336      1.1   nonaka 	    0xff, cmd->c_arg >> 8);
   1337      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD4,
   1338      1.1   nonaka 	    0xff, cmd->c_arg);
   1339      1.1   nonaka 
   1340      1.1   nonaka 	/* Queue commands to configure data transfer size. */
   1341      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BYTE_CNT_L,
   1342      1.1   nonaka 	    0xff, cmd->c_datalen);
   1343      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BYTE_CNT_H,
   1344      1.1   nonaka 	    0xff, cmd->c_datalen >> 8);
   1345      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BLOCK_CNT_L,
   1346      1.1   nonaka 	    0xff, 0x01);
   1347      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BLOCK_CNT_H,
   1348      1.1   nonaka 	    0xff, 0x00);
   1349      1.1   nonaka 
   1350      1.1   nonaka 	/* Queue command to set response type. */
   1351      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CFG2,
   1352      1.1   nonaka 	    0xff, rsp_type);
   1353      1.1   nonaka 
   1354      1.1   nonaka 	if (tmode == RTSX_TM_NORMAL_READ) {
   1355      1.1   nonaka 		rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD,
   1356      1.1   nonaka 		    RTSX_CARD_DATA_SOURCE, 0x01, RTSX_PINGPONG_BUFFER);
   1357      1.1   nonaka 	}
   1358      1.1   nonaka 
   1359      1.1   nonaka 	/* Queue commands to perform SD transfer. */
   1360      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_TRANSFER,
   1361      1.1   nonaka 	    0xff, tmode | RTSX_SD_TRANSFER_START);
   1362      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_CHECK_REG_CMD, RTSX_SD_TRANSFER,
   1363      1.1   nonaka 	    RTSX_SD_TRANSFER_END, RTSX_SD_TRANSFER_END);
   1364      1.1   nonaka 
   1365      1.1   nonaka 	/* Run the command queue and wait for completion. */
   1366      1.1   nonaka 	error = rtsx_hostcmd_send(sc, ncmd);
   1367      1.1   nonaka 	if (error == 0)
   1368      1.1   nonaka 		error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, 2 * hz);
   1369      1.1   nonaka 	if (error)
   1370      1.1   nonaka 		goto ret;
   1371      1.1   nonaka 
   1372      1.1   nonaka 	if (read && cmd->c_data != NULL && cmd->c_datalen > 0)
   1373      1.1   nonaka 		error = rtsx_read_ppbuf(sc, cmd, cmdbuf);
   1374      1.1   nonaka ret:
   1375      1.1   nonaka 	DPRINTF(3,("%s: short xfer done, error=%d\n", DEVNAME(sc), error));
   1376      1.1   nonaka 	return error;
   1377      1.1   nonaka }
   1378      1.1   nonaka 
   1379      1.1   nonaka static int
   1380      1.1   nonaka rtsx_xfer(struct rtsx_softc *sc, struct sdmmc_command *cmd, uint32_t *cmdbuf)
   1381      1.1   nonaka {
   1382      1.1   nonaka 	int ncmd, dma_dir, error, tmode;
   1383      1.1   nonaka 	int read = ISSET(cmd->c_flags, SCF_CMD_READ);
   1384      1.1   nonaka 	uint8_t cfg2;
   1385      1.1   nonaka 
   1386      1.1   nonaka 	DPRINTF(3,("%s: %s xfer: %d bytes with block size %d\n", DEVNAME(sc),
   1387      1.1   nonaka 	    read ? "read" : "write", cmd->c_datalen, cmd->c_blklen));
   1388      1.1   nonaka 
   1389      1.1   nonaka 	if (cmd->c_datalen > RTSX_DMA_DATA_BUFSIZE) {
   1390      1.1   nonaka 		DPRINTF(3, ("%s: cmd->c_datalen too large: %d > %d\n",
   1391      1.1   nonaka 		    DEVNAME(sc), cmd->c_datalen, RTSX_DMA_DATA_BUFSIZE));
   1392      1.1   nonaka 		return ENOMEM;
   1393      1.1   nonaka 	}
   1394      1.1   nonaka 
   1395      1.1   nonaka 	/* Configure DMA transfer mode parameters. */
   1396      1.1   nonaka 	cfg2 = RTSX_SD_NO_CHECK_WAIT_CRC_TO | RTSX_SD_CHECK_CRC16 |
   1397      1.1   nonaka 	    RTSX_SD_NO_WAIT_BUSY_END | RTSX_SD_RSP_LEN_0;
   1398      1.1   nonaka 	if (read) {
   1399      1.1   nonaka 		dma_dir = RTSX_DMA_DIR_FROM_CARD;
   1400      1.1   nonaka 		/* Use transfer mode AUTO_READ3, which assumes we've already
   1401      1.1   nonaka 		 * sent the read command and gotten the response, and will
   1402      1.1   nonaka 		 * send CMD 12 manually after reading multiple blocks. */
   1403      1.1   nonaka 		tmode = RTSX_TM_AUTO_READ3;
   1404      1.1   nonaka 		cfg2 |= RTSX_SD_CALCULATE_CRC7 | RTSX_SD_CHECK_CRC7;
   1405      1.1   nonaka 	} else {
   1406      1.1   nonaka 		dma_dir = RTSX_DMA_DIR_TO_CARD;
   1407      1.1   nonaka 		/* Use transfer mode AUTO_WRITE3, which assumes we've already
   1408      1.1   nonaka 		 * sent the write command and gotten the response, and will
   1409      1.1   nonaka 		 * send CMD 12 manually after writing multiple blocks. */
   1410      1.1   nonaka 		tmode = RTSX_TM_AUTO_WRITE3;
   1411      1.1   nonaka 		cfg2 |= RTSX_SD_NO_CALCULATE_CRC7 | RTSX_SD_NO_CHECK_CRC7;
   1412      1.1   nonaka 	}
   1413      1.1   nonaka 
   1414      1.1   nonaka 	/* The command buffer queues commands the host controller will
   1415      1.1   nonaka 	 * run asynchronously. */
   1416      1.1   nonaka 	ncmd = 0;
   1417      1.1   nonaka 
   1418      1.1   nonaka 	/* Queue command to set response type. */
   1419      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CFG2,
   1420      1.1   nonaka 	    0xff, cfg2);
   1421      1.1   nonaka 
   1422      1.1   nonaka 	/* Queue commands to configure data transfer size. */
   1423      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BYTE_CNT_L,
   1424      1.1   nonaka 	    0xff, 0x00);
   1425      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BYTE_CNT_H,
   1426      1.1   nonaka 	    0xff, 0x02);
   1427      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BLOCK_CNT_L,
   1428      1.1   nonaka 	    0xff, cmd->c_datalen / cmd->c_blklen);
   1429      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_BLOCK_CNT_H,
   1430      1.1   nonaka 	    0xff, (cmd->c_datalen / cmd->c_blklen) >> 8);
   1431      1.1   nonaka 
   1432      1.1   nonaka 	/* Use the DMA ring buffer for commands which transfer data. */
   1433      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_CARD_DATA_SOURCE,
   1434      1.1   nonaka 	    0x01, RTSX_RING_BUFFER);
   1435      1.1   nonaka 
   1436      1.1   nonaka 	/* Configure DMA controller. */
   1437      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_IRQSTAT0,
   1438      1.1   nonaka 	    RTSX_DMA_DONE_INT, RTSX_DMA_DONE_INT);
   1439      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_DMATC3,
   1440      1.1   nonaka 	    0xff, cmd->c_datalen >> 24);
   1441      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_DMATC2,
   1442      1.1   nonaka 	    0xff, cmd->c_datalen >> 16);
   1443      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_DMATC1,
   1444      1.1   nonaka 	    0xff, cmd->c_datalen >> 8);
   1445      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_DMATC0,
   1446      1.1   nonaka 	    0xff, cmd->c_datalen);
   1447      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_DMACTL,
   1448      1.1   nonaka 	    RTSX_DMA_EN | RTSX_DMA_DIR | RTSX_DMA_PACK_SIZE_MASK,
   1449      1.1   nonaka 	    RTSX_DMA_EN | dma_dir | RTSX_DMA_512);
   1450      1.1   nonaka 
   1451      1.1   nonaka 	/* Queue commands to perform SD transfer. */
   1452      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_TRANSFER,
   1453      1.1   nonaka 	    0xff, tmode | RTSX_SD_TRANSFER_START);
   1454      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_CHECK_REG_CMD, RTSX_SD_TRANSFER,
   1455      1.1   nonaka 	    RTSX_SD_TRANSFER_END, RTSX_SD_TRANSFER_END);
   1456      1.1   nonaka 
   1457      1.1   nonaka 	error = rtsx_hostcmd_send(sc, ncmd);
   1458      1.1   nonaka 	if (error)
   1459      1.1   nonaka 		goto ret;
   1460      1.1   nonaka 
   1461      1.1   nonaka 	mutex_enter(&sc->sc_host_mtx);
   1462      1.1   nonaka 
   1463      1.1   nonaka 	/* Tell the chip where the data buffer is and run the transfer. */
   1464      1.1   nonaka 	WRITE4(sc, RTSX_HDBAR, cmd->c_dmamap->dm_segs[0].ds_addr);
   1465      1.1   nonaka 	WRITE4(sc, RTSX_HDBCTLR, RTSX_TRIG_DMA | (read ? RTSX_DMA_READ : 0) |
   1466      1.1   nonaka 	    (cmd->c_dmamap->dm_segs[0].ds_len & 0x00ffffff));
   1467      1.1   nonaka 
   1468      1.1   nonaka 	mutex_exit(&sc->sc_host_mtx);
   1469      1.1   nonaka 
   1470      1.1   nonaka 	/* Wait for completion. */
   1471      1.1   nonaka 	error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, 10*hz);
   1472      1.1   nonaka ret:
   1473      1.1   nonaka 	DPRINTF(3,("%s: xfer done, error=%d\n", DEVNAME(sc), error));
   1474      1.1   nonaka 	return error;
   1475      1.1   nonaka }
   1476      1.1   nonaka 
   1477      1.1   nonaka static void
   1478      1.1   nonaka rtsx_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
   1479      1.1   nonaka {
   1480      1.1   nonaka 	struct rtsx_softc *sc = sch;
   1481      1.1   nonaka 	bus_dma_segment_t segs[1];
   1482      1.1   nonaka 	int rsegs;
   1483      1.1   nonaka 	void *cmdkvap;
   1484      1.1   nonaka 	uint32_t *cmdbuf;
   1485      1.1   nonaka 	uint8_t rsp_type;
   1486      1.1   nonaka 	uint16_t r;
   1487      1.1   nonaka 	int ncmd;
   1488      1.1   nonaka 	int error = 0;
   1489      1.1   nonaka 
   1490      1.1   nonaka 	DPRINTF(3,("%s: executing cmd %hu\n", DEVNAME(sc), cmd->c_opcode));
   1491      1.1   nonaka 
   1492      1.1   nonaka 	/* Refuse SDIO probe if the chip doesn't support SDIO. */
   1493      1.1   nonaka 	if (cmd->c_opcode == SD_IO_SEND_OP_COND &&
   1494      1.1   nonaka 	    !ISSET(sc->sc_flags, RTSX_F_SDIO_SUPPORT)) {
   1495      1.1   nonaka 		error = ENOTSUP;
   1496      1.1   nonaka 		goto ret;
   1497      1.1   nonaka 	}
   1498      1.1   nonaka 
   1499      1.1   nonaka 	rsp_type = rtsx_response_type(cmd->c_flags & SCF_RSP_MASK);
   1500      1.1   nonaka 	if (rsp_type == 0) {
   1501      1.1   nonaka 		aprint_error_dev(sc->sc_dev, "unknown response type 0x%x\n",
   1502      1.1   nonaka 		    cmd->c_flags & SCF_RSP_MASK);
   1503      1.1   nonaka 		error = EINVAL;
   1504      1.1   nonaka 		goto ret;
   1505      1.1   nonaka 	}
   1506      1.1   nonaka 
   1507      1.1   nonaka 	/* Allocate and map the host command buffer. */
   1508      1.1   nonaka 	error = bus_dmamem_alloc(sc->sc_dmat, RTSX_HOSTCMD_BUFSIZE, 0, 0,
   1509      1.1   nonaka 	    segs, 1, &rsegs, BUS_DMA_WAITOK);
   1510      1.1   nonaka 	if (error)
   1511      1.1   nonaka 		goto ret;
   1512      1.1   nonaka 	error = bus_dmamem_map(sc->sc_dmat, segs, rsegs, RTSX_HOSTCMD_BUFSIZE,
   1513      1.1   nonaka 	    &cmdkvap, BUS_DMA_WAITOK|BUS_DMA_COHERENT);
   1514      1.1   nonaka 	if (error)
   1515      1.1   nonaka 		goto free_cmdbuf;
   1516      1.1   nonaka 
   1517      1.1   nonaka 	/* Load command DMA buffer. */
   1518      1.1   nonaka 	error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmap_cmd, cmdkvap,
   1519      1.1   nonaka 	    RTSX_HOSTCMD_BUFSIZE, NULL, BUS_DMA_WAITOK);
   1520      1.1   nonaka 	if (error)
   1521      1.1   nonaka 		goto unmap_cmdbuf;
   1522      1.1   nonaka 
   1523      1.1   nonaka 	/* Use another transfer method when data size < 512. */
   1524      1.1   nonaka 	if (cmd->c_data != NULL && cmd->c_datalen < 512) {
   1525      1.1   nonaka 		error = rtsx_exec_short_xfer(sch, cmd, cmdkvap, rsp_type);
   1526      1.1   nonaka 		goto unload_cmdbuf;
   1527      1.1   nonaka 	}
   1528      1.1   nonaka 
   1529      1.1   nonaka 	/* The command buffer queues commands the host controller will
   1530      1.1   nonaka 	 * run asynchronously. */
   1531      1.1   nonaka 	cmdbuf = cmdkvap;
   1532      1.1   nonaka 	ncmd = 0;
   1533      1.1   nonaka 
   1534      1.1   nonaka 	/* Queue commands to set SD command index and argument. */
   1535      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD0,
   1536      1.1   nonaka 	    0xff, 0x40 | cmd->c_opcode);
   1537      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD1,
   1538      1.1   nonaka 	    0xff, cmd->c_arg >> 24);
   1539      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD2,
   1540      1.1   nonaka 	    0xff, cmd->c_arg >> 16);
   1541      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD3,
   1542      1.1   nonaka 	    0xff, cmd->c_arg >> 8);
   1543      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CMD4,
   1544      1.1   nonaka 	    0xff, cmd->c_arg);
   1545      1.1   nonaka 
   1546      1.1   nonaka 	/* Queue command to set response type. */
   1547      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_CFG2,
   1548      1.1   nonaka 	    0xff, rsp_type);
   1549      1.1   nonaka 
   1550      1.1   nonaka 	/* Use the ping-pong buffer for commands which do not transfer data. */
   1551      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_CARD_DATA_SOURCE,
   1552      1.1   nonaka 	    0x01, RTSX_PINGPONG_BUFFER);
   1553      1.1   nonaka 
   1554      1.1   nonaka 	/* Queue commands to perform SD transfer. */
   1555      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_WRITE_REG_CMD, RTSX_SD_TRANSFER,
   1556      1.1   nonaka 	    0xff, RTSX_TM_CMD_RSP | RTSX_SD_TRANSFER_START);
   1557      1.1   nonaka 	rtsx_hostcmd(cmdbuf, &ncmd, RTSX_CHECK_REG_CMD, RTSX_SD_TRANSFER,
   1558      1.1   nonaka 	    RTSX_SD_TRANSFER_END | RTSX_SD_STAT_IDLE,
   1559      1.1   nonaka 	    RTSX_SD_TRANSFER_END | RTSX_SD_STAT_IDLE);
   1560      1.1   nonaka 
   1561      1.1   nonaka 	/* Queue commands to read back card status response.*/
   1562      1.1   nonaka 	if (rsp_type == RTSX_SD_RSP_TYPE_R2) {
   1563      1.1   nonaka 		for (r = RTSX_PPBUF_BASE2 + 15; r > RTSX_PPBUF_BASE2; r--)
   1564      1.1   nonaka 			rtsx_hostcmd(cmdbuf, &ncmd, RTSX_READ_REG_CMD, r, 0, 0);
   1565      1.1   nonaka 		rtsx_hostcmd(cmdbuf, &ncmd, RTSX_READ_REG_CMD, RTSX_SD_CMD5,
   1566      1.1   nonaka 		    0, 0);
   1567      1.1   nonaka 	} else if (rsp_type != RTSX_SD_RSP_TYPE_R0) {
   1568      1.1   nonaka 		for (r = RTSX_SD_CMD0; r <= RTSX_SD_CMD4; r++)
   1569      1.1   nonaka 			rtsx_hostcmd(cmdbuf, &ncmd, RTSX_READ_REG_CMD, r, 0, 0);
   1570      1.1   nonaka 	}
   1571      1.1   nonaka 
   1572      1.1   nonaka 	/* Run the command queue and wait for completion. */
   1573      1.1   nonaka 	error = rtsx_hostcmd_send(sc, ncmd);
   1574      1.1   nonaka 	if (error == 0)
   1575      1.1   nonaka 		error = rtsx_wait_intr(sc, RTSX_TRANS_OK_INT, hz);
   1576      1.1   nonaka 	if (error)
   1577      1.1   nonaka 		goto unload_cmdbuf;
   1578      1.1   nonaka 
   1579      1.1   nonaka 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmap_cmd, 0, RTSX_HOSTCMD_BUFSIZE,
   1580      1.1   nonaka 	    BUS_DMASYNC_POSTREAD);
   1581      1.1   nonaka 
   1582      1.1   nonaka 	/* Copy card response into sdmmc response buffer. */
   1583      1.1   nonaka 	if (ISSET(cmd->c_flags, SCF_RSP_PRESENT)) {
   1584      1.1   nonaka 		/* Copy bytes like sdhc(4), which on little-endian uses
   1585      1.1   nonaka 		 * different byte order for short and long responses... */
   1586      1.1   nonaka 		if (ISSET(cmd->c_flags, SCF_RSP_136)) {
   1587      1.1   nonaka 			uint8_t *resp = cmdkvap;
   1588      1.1   nonaka 			memcpy(cmd->c_resp, resp + 1, sizeof(cmd->c_resp));
   1589      1.1   nonaka 		} else {
   1590      1.1   nonaka 			/* First byte is CHECK_REG_CMD return value, second
   1591      1.1   nonaka 			 * one is the command op code -- we skip those. */
   1592      1.1   nonaka 			cmd->c_resp[0] =
   1593      1.1   nonaka 			    ((be32toh(cmdbuf[0]) & 0x0000ffff) << 16) |
   1594      1.1   nonaka 			    ((be32toh(cmdbuf[1]) & 0xffff0000) >> 16);
   1595      1.1   nonaka 		}
   1596      1.1   nonaka 	}
   1597      1.1   nonaka 
   1598      1.1   nonaka 	if (cmd->c_data) {
   1599      1.1   nonaka 		error = rtsx_xfer(sc, cmd, cmdbuf);
   1600      1.1   nonaka 		if (error) {
   1601      1.1   nonaka 			uint8_t stat1;
   1602      1.1   nonaka 			if (rtsx_read(sc, RTSX_SD_STAT1, &stat1) == 0 &&
   1603      1.1   nonaka 			    (stat1 & RTSX_SD_CRC_ERR)) {
   1604      1.1   nonaka 				aprint_error_dev(sc->sc_dev,
   1605      1.1   nonaka 				    "CRC error (stat=0x%x)\n", stat1);
   1606      1.1   nonaka 			}
   1607      1.1   nonaka 		}
   1608      1.1   nonaka 	}
   1609      1.1   nonaka 
   1610      1.1   nonaka unload_cmdbuf:
   1611      1.1   nonaka 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmap_cmd);
   1612      1.1   nonaka unmap_cmdbuf:
   1613      1.1   nonaka 	bus_dmamem_unmap(sc->sc_dmat, cmdkvap, RTSX_HOSTCMD_BUFSIZE);
   1614      1.1   nonaka free_cmdbuf:
   1615      1.1   nonaka 	bus_dmamem_free(sc->sc_dmat, segs, rsegs);
   1616      1.1   nonaka ret:
   1617      1.1   nonaka 	SET(cmd->c_flags, SCF_ITSDONE);
   1618      1.1   nonaka 	cmd->c_error = error;
   1619      1.1   nonaka }
   1620      1.1   nonaka 
   1621      1.1   nonaka /* Prepare for another command. */
   1622      1.1   nonaka static void
   1623      1.1   nonaka rtsx_soft_reset(struct rtsx_softc *sc)
   1624      1.1   nonaka {
   1625      1.1   nonaka 
   1626      1.1   nonaka 	DPRINTF(1,("%s: soft reset\n", DEVNAME(sc)));
   1627      1.1   nonaka 
   1628      1.1   nonaka 	/* Stop command transfer. */
   1629      1.1   nonaka 	WRITE4(sc, RTSX_HCBCTLR, RTSX_STOP_CMD);
   1630      1.1   nonaka 
   1631      1.1   nonaka 	(void)rtsx_write(sc, RTSX_CARD_STOP, RTSX_SD_STOP|RTSX_SD_CLR_ERR,
   1632      1.1   nonaka 		    RTSX_SD_STOP|RTSX_SD_CLR_ERR);
   1633      1.1   nonaka 
   1634      1.1   nonaka 	/* Stop DMA transfer. */
   1635      1.1   nonaka 	WRITE4(sc, RTSX_HDBCTLR, RTSX_STOP_DMA);
   1636      1.1   nonaka 	(void)rtsx_write(sc, RTSX_DMACTL, RTSX_DMA_RST, RTSX_DMA_RST);
   1637      1.1   nonaka 
   1638      1.1   nonaka 	(void)rtsx_write(sc, RTSX_RBCTL, RTSX_RB_FLUSH, RTSX_RB_FLUSH);
   1639      1.1   nonaka }
   1640      1.1   nonaka 
   1641      1.1   nonaka static int
   1642      1.1   nonaka rtsx_wait_intr(struct rtsx_softc *sc, int mask, int timo)
   1643      1.1   nonaka {
   1644      1.1   nonaka 	int status;
   1645      1.1   nonaka 	int error = 0;
   1646      1.1   nonaka 
   1647      1.1   nonaka 	mask |= RTSX_TRANS_FAIL_INT;
   1648      1.1   nonaka 
   1649      1.1   nonaka 	mutex_enter(&sc->sc_intr_mtx);
   1650      1.1   nonaka 
   1651      1.1   nonaka 	status = sc->sc_intr_status & mask;
   1652      1.1   nonaka 	while (status == 0) {
   1653      1.1   nonaka 		if (cv_timedwait(&sc->sc_intr_cv, &sc->sc_intr_mtx, timo)
   1654      1.1   nonaka 		    == EWOULDBLOCK) {
   1655      1.1   nonaka 			rtsx_soft_reset(sc);
   1656      1.1   nonaka 			error = ETIMEDOUT;
   1657      1.1   nonaka 			break;
   1658      1.1   nonaka 		}
   1659      1.1   nonaka 		status = sc->sc_intr_status & mask;
   1660      1.1   nonaka 	}
   1661      1.1   nonaka 	sc->sc_intr_status &= ~status;
   1662      1.1   nonaka 
   1663      1.1   nonaka 	/* Has the card disappeared? */
   1664      1.1   nonaka 	if (!ISSET(sc->sc_flags, RTSX_F_CARD_PRESENT))
   1665      1.1   nonaka 		error = ENODEV;
   1666      1.1   nonaka 
   1667      1.1   nonaka 	mutex_exit(&sc->sc_intr_mtx);
   1668      1.1   nonaka 
   1669      1.1   nonaka 	if (error == 0 && (status & RTSX_TRANS_FAIL_INT))
   1670      1.1   nonaka 		error = EIO;
   1671      1.1   nonaka 	return error;
   1672      1.1   nonaka }
   1673      1.1   nonaka 
   1674      1.1   nonaka static void
   1675      1.1   nonaka rtsx_card_insert(struct rtsx_softc *sc)
   1676      1.1   nonaka {
   1677      1.1   nonaka 
   1678      1.1   nonaka 	DPRINTF(1, ("%s: card inserted\n", DEVNAME(sc)));
   1679      1.1   nonaka 
   1680      1.1   nonaka 	sc->sc_flags |= RTSX_F_CARD_PRESENT;
   1681      1.1   nonaka 	(void)rtsx_led_enable(sc);
   1682      1.1   nonaka 
   1683      1.1   nonaka 	/* Schedule card discovery task. */
   1684      1.1   nonaka 	sdmmc_needs_discover(sc->sc_sdmmc);
   1685      1.1   nonaka }
   1686      1.1   nonaka 
   1687      1.1   nonaka static void
   1688      1.1   nonaka rtsx_card_eject(struct rtsx_softc *sc)
   1689      1.1   nonaka {
   1690      1.1   nonaka 
   1691      1.1   nonaka 	DPRINTF(1, ("%s: card ejected\n", DEVNAME(sc)));
   1692      1.1   nonaka 
   1693      1.1   nonaka 	sc->sc_flags &= ~RTSX_F_CARD_PRESENT;
   1694      1.1   nonaka 	(void)rtsx_led_disable(sc);
   1695      1.1   nonaka 
   1696      1.1   nonaka 	/* Schedule card discovery task. */
   1697      1.1   nonaka 	sdmmc_needs_discover(sc->sc_sdmmc);
   1698      1.1   nonaka }
   1699      1.1   nonaka 
   1700      1.1   nonaka /*
   1701      1.1   nonaka  * Established by attachment driver at interrupt priority IPL_SDMMC.
   1702      1.1   nonaka  */
   1703      1.1   nonaka int
   1704      1.1   nonaka rtsx_intr(void *arg)
   1705      1.1   nonaka {
   1706      1.1   nonaka 	struct rtsx_softc *sc = arg;
   1707      1.1   nonaka 	uint32_t enabled, status;
   1708      1.1   nonaka 
   1709      1.1   nonaka 	enabled = READ4(sc, RTSX_BIER);
   1710      1.1   nonaka 	status = READ4(sc, RTSX_BIPR);
   1711      1.1   nonaka 
   1712      1.1   nonaka 	/* Ack interrupts. */
   1713      1.1   nonaka 	WRITE4(sc, RTSX_BIPR, status);
   1714      1.1   nonaka 
   1715      1.1   nonaka 	if (((enabled & status) == 0) || status == 0xffffffff)
   1716      1.1   nonaka 		return 0;
   1717      1.1   nonaka 
   1718      1.1   nonaka 	mutex_enter(&sc->sc_intr_mtx);
   1719      1.1   nonaka 
   1720      1.1   nonaka 	if (status & RTSX_SD_INT) {
   1721      1.1   nonaka 		if (status & RTSX_SD_EXIST) {
   1722      1.1   nonaka 			if (!ISSET(sc->sc_flags, RTSX_F_CARD_PRESENT))
   1723      1.1   nonaka 				rtsx_card_insert(sc);
   1724      1.1   nonaka 		} else {
   1725      1.1   nonaka 			rtsx_card_eject(sc);
   1726      1.1   nonaka 		}
   1727      1.1   nonaka 	}
   1728      1.1   nonaka 
   1729      1.1   nonaka 	if (status & (RTSX_TRANS_OK_INT | RTSX_TRANS_FAIL_INT)) {
   1730      1.1   nonaka 		sc->sc_intr_status |= status;
   1731      1.1   nonaka 		cv_broadcast(&sc->sc_intr_cv);
   1732      1.1   nonaka 	}
   1733      1.1   nonaka 
   1734      1.1   nonaka 	mutex_exit(&sc->sc_intr_mtx);
   1735      1.1   nonaka 
   1736      1.1   nonaka 	return 1;
   1737      1.1   nonaka }
   1738