1 1.3 maya /* $NetBSD: rtsxreg.h,v 1.3 2018/04/24 18:34:30 maya Exp $ */ 2 1.1 nonaka /* $OpenBSD: rtsxreg.h,v 1.3 2013/11/26 20:33:16 deraadt Exp $ */ 3 1.1 nonaka 4 1.1 nonaka /* 5 1.1 nonaka * Copyright (c) 2006 Uwe Stuehler <uwe (at) openbsd.org> 6 1.1 nonaka * Copyright (c) 2012 Stefan Sperling <stsp (at) openbsd.org> 7 1.1 nonaka * 8 1.1 nonaka * Permission to use, copy, modify, and distribute this software for any 9 1.1 nonaka * purpose with or without fee is hereby granted, provided that the above 10 1.1 nonaka * copyright notice and this permission notice appear in all copies. 11 1.1 nonaka * 12 1.1 nonaka * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 13 1.1 nonaka * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 14 1.1 nonaka * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 15 1.1 nonaka * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 16 1.1 nonaka * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 17 1.1 nonaka * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 18 1.1 nonaka * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 19 1.1 nonaka */ 20 1.1 nonaka 21 1.1 nonaka #ifndef _RTSXREG_H_ 22 1.1 nonaka #define _RTSXREG_H_ 23 1.1 nonaka 24 1.1 nonaka /* Host command buffer control register. */ 25 1.1 nonaka #define RTSX_HCBAR 0x00 26 1.1 nonaka #define RTSX_HCBCTLR 0x04 27 1.1 nonaka #define RTSX_START_CMD (1U << 31) 28 1.1 nonaka #define RTSX_HW_AUTO_RSP (1U << 30) 29 1.1 nonaka #define RTSX_STOP_CMD (1U << 28) 30 1.1 nonaka 31 1.1 nonaka /* Host data buffer control register. */ 32 1.1 nonaka #define RTSX_HDBAR 0x08 33 1.1 nonaka #define RTSX_HDBCTLR 0x0C 34 1.1 nonaka #define RTSX_TRIG_DMA (1U << 31) 35 1.1 nonaka #define RTSX_DMA_READ (1U << 29) 36 1.1 nonaka #define RTSX_STOP_DMA (1U << 28) 37 1.1 nonaka #define RTSX_ADMA_MODE (2U << 26) 38 1.1 nonaka 39 1.1 nonaka /* Interrupt pending register. */ 40 1.1 nonaka #define RTSX_BIPR 0x14 41 1.1 nonaka #define RTSX_CMD_DONE_INT (1U << 31) 42 1.1 nonaka #define RTSX_DATA_DONE_INT (1U << 30) 43 1.1 nonaka #define RTSX_TRANS_OK_INT (1U << 29) 44 1.1 nonaka #define RTSX_TRANS_FAIL_INT (1U << 28) 45 1.1 nonaka #define RTSX_XD_INT (1U << 27) 46 1.1 nonaka #define RTSX_MS_INT (1U << 26) 47 1.1 nonaka #define RTSX_SD_INT (1U << 25) 48 1.1 nonaka #define RTSX_SD_WRITE_PROTECT (1U << 19) 49 1.1 nonaka #define RTSX_XD_EXIST (1U << 18) 50 1.1 nonaka #define RTSX_MS_EXIST (1U << 17) 51 1.1 nonaka #define RTSX_SD_EXIST (1U << 16) 52 1.1 nonaka #define RTSX_CARD_EXIST (RTSX_XD_EXIST|RTSX_MS_EXIST|RTSX_SD_EXIST) 53 1.1 nonaka #define RTSX_CARD_INT (RTSX_XD_INT|RTSX_MS_INT|RTSX_SD_INT) 54 1.1 nonaka 55 1.1 nonaka /* Chip register access. */ 56 1.1 nonaka #define RTSX_HAIMR 0x10 57 1.1 nonaka #define RTSX_HAIMR_WRITE 0x40000000 58 1.1 nonaka #define RTSX_HAIMR_BUSY 0x80000000 59 1.1 nonaka 60 1.1 nonaka /* Interrupt enable register. */ 61 1.1 nonaka #define RTSX_BIER 0x18 62 1.1 nonaka #define RTSX_CMD_DONE_INT_EN (1U << 31) 63 1.1 nonaka #define RTSX_DATA_DONE_INT_EN (1U << 30) 64 1.1 nonaka #define RTSX_TRANS_OK_INT_EN (1U << 29) 65 1.1 nonaka #define RTSX_TRANS_FAIL_INT_EN (1U << 28) 66 1.1 nonaka #define RTSX_XD_INT_EN (1U << 27) 67 1.1 nonaka #define RTSX_MS_INT_EN (1U << 26) 68 1.1 nonaka #define RTSX_SD_INT_EN (1U << 25) 69 1.1 nonaka #define RTSX_GPIO0_INT_EN (1U << 24) 70 1.1 nonaka #define RTSX_MS_OC_INT_EN (1U << 23) 71 1.1 nonaka #define RTSX_SD_OC_INT_EN (1U << 22) 72 1.1 nonaka 73 1.1 nonaka /* Power on/off. */ 74 1.1 nonaka #define RTSX_FPDCTL 0xFC00 75 1.1 nonaka #define RTSX_SSC_POWER_DOWN 0x01 76 1.1 nonaka #define RTSX_SD_OC_POWER_DOWN 0x02 77 1.1 nonaka #define RTSX_MS_OC_POWER_DOWN 0x04 78 1.1 nonaka #define RTSX_ALL_POWER_DOWN 0x07 79 1.1 nonaka #define RTSX_OC_POWER_DOWN 0x06 80 1.1 nonaka 81 1.1 nonaka /* Card power control register. */ 82 1.1 nonaka #define RTSX_CARD_PWR_CTL 0xFD50 83 1.1 nonaka #define RTSX_SD_PWR_ON 0x00 84 1.1 nonaka #define RTSX_SD_PARTIAL_PWR_ON 0x01 85 1.1 nonaka #define RTSX_SD_PWR_OFF 0x03 86 1.1 nonaka #define RTSX_SD_PWR_MASK 0x03 87 1.1 nonaka #define RTSX_PMOS_STRG_MASK 0x10 88 1.1 nonaka #define RTSX_PMOS_STRG_400mA 0x00 89 1.1 nonaka #define RTSX_PMOS_STRG_800mA 0x10 90 1.2 nonaka #define RTSX_BPP_POWER_MASK 0x0F 91 1.2 nonaka #define RTSX_BPP_POWER_OFF 0x0F 92 1.2 nonaka #define RTSX_BPP_POWER_5_PERCENT_ON 0x0E 93 1.2 nonaka #define RTSX_BPP_POWER_10_PERCENT_ON 0x0C 94 1.2 nonaka #define RTSX_BPP_POWER_15_PERCENT_ON 0x08 95 1.2 nonaka #define RTSX_BPP_POWER_ON 0x00 96 1.1 nonaka 97 1.1 nonaka #define RTSX_MS_PWR_OFF 0x0C 98 1.1 nonaka #define RTSX_MS_PWR_ON 0x00 99 1.1 nonaka #define RTSX_MS_PARTIAL_PWR_ON 0x04 100 1.1 nonaka 101 1.2 nonaka #define RTSX_RTL8411B_PACKAGE 0xFD51 102 1.2 nonaka #define RTSX_RTL8411B_QFN48 0x02 103 1.2 nonaka 104 1.1 nonaka #define RTSX_CARD_SHARE_MODE 0xFD52 105 1.1 nonaka #define RTSX_CARD_SHARE_48_XD 0x02 106 1.1 nonaka #define RTSX_CARD_SHARE_48_SD 0x04 107 1.1 nonaka #define RTSX_CARD_SHARE_48_MS 0x08 108 1.1 nonaka #define RTSX_CARD_DRIVE_SEL 0xFE53 109 1.1 nonaka 110 1.1 nonaka /* Card clock. */ 111 1.1 nonaka #define RTSX_CARD_CLK_EN 0xFD69 112 1.1 nonaka #define RTSX_XD_CLK_EN 0x02 113 1.1 nonaka #define RTSX_SD_CLK_EN 0x04 114 1.1 nonaka #define RTSX_MS_CLK_EN 0x08 115 1.1 nonaka #define RTSX_SPI_CLK_EN 0x10 116 1.1 nonaka #define RTSX_CARD_CLK_EN_ALL \ 117 1.1 nonaka (RTSX_XD_CLK_EN|RTSX_SD_CLK_EN|RTSX_MS_CLK_EN|RTSX_SPI_CLK_EN) 118 1.1 nonaka 119 1.1 nonaka #define RTSX_SDIO_CTRL 0xFD6B 120 1.1 nonaka #define RTSX_SDIO_BUS_CTRL 0x01 121 1.1 nonaka #define RTSX_SDIO_CD_CTRL 0x02 122 1.1 nonaka 123 1.2 nonaka #define RTSX_CARD_PAD_CTL 0xFD73 124 1.2 nonaka #define RTSX_CARD_XD_CARD 0x01 125 1.2 nonaka #define RTSX_CARD_SD_CARD 0x02 126 1.2 nonaka #define RTSX_CARD_MS_CARD 0x04 127 1.2 nonaka #define RTSX_CARD_AUTO_DISABLE 0x40 128 1.2 nonaka 129 1.1 nonaka /* Internal clock. */ 130 1.1 nonaka #define RTSX_CLK_CTL 0xFC02 131 1.1 nonaka #define RTSX_CLK_LOW_FREQ 0x01 132 1.1 nonaka 133 1.1 nonaka /* Internal clock divisor values. */ 134 1.1 nonaka #define RTSX_CLK_DIV 0xFC03 135 1.1 nonaka #define RTSX_CLK_DIV_1 0x01 136 1.1 nonaka #define RTSX_CLK_DIV_2 0x02 137 1.1 nonaka #define RTSX_CLK_DIV_4 0x03 138 1.1 nonaka #define RTSX_CLK_DIV_8 0x04 139 1.1 nonaka 140 1.1 nonaka /* Internal clock selection. */ 141 1.1 nonaka #define RTSX_CLK_SEL 0xFC04 142 1.1 nonaka #define RTSX_SSC_80 0 143 1.1 nonaka #define RTSX_SSC_100 1 144 1.1 nonaka #define RTSX_SSC_120 2 145 1.1 nonaka #define RTSX_SSC_150 3 146 1.1 nonaka #define RTSX_SSC_200 4 147 1.1 nonaka 148 1.1 nonaka #define RTSX_SSC_DIV_N_0 0xFC0F 149 1.1 nonaka 150 1.1 nonaka #define RTSX_SSC_CTL1 0xFC11 151 1.1 nonaka #define RTSX_RSTB 0x80 152 1.1 nonaka #define RTSX_SSC_8X_EN 0x40 153 1.1 nonaka #define RTSX_SSC_FIX_FRAC 0x20 154 1.1 nonaka #define RTSX_SSC_SEL_1M 0x00 155 1.1 nonaka #define RTSX_SSC_SEL_2M 0x08 156 1.1 nonaka #define RTSX_SSC_SEL_2M 0x08 157 1.1 nonaka #define RTSX_SSC_SEL_4M 0x10 158 1.1 nonaka #define RTSX_SSC_SEL_8M 0x18 159 1.1 nonaka #define RTSX_SSC_CTL2 0xFC12 160 1.1 nonaka #define RTSX_SSC_DEPTH_MASK 0x07 161 1.1 nonaka 162 1.1 nonaka /* RC oscillator, default is 2M */ 163 1.1 nonaka #define RTSX_RCCTL 0xFC14 164 1.1 nonaka #define RTSX_RCCTL_F_400K 0x0 165 1.1 nonaka #define RTSX_RCCTL_F_2M 0x1 166 1.1 nonaka 167 1.1 nonaka /* RTS5229-only. */ 168 1.1 nonaka #define RTSX_OLT_LED_CTL 0xFC1E 169 1.1 nonaka #define RTSX_OLT_LED_PERIOD 0x02 170 1.1 nonaka #define RTSX_OLT_LED_AUTOBLINK 0x08 171 1.1 nonaka 172 1.2 nonaka #define RTSX_LDO_CTL 0xFC1E 173 1.2 nonaka #define RTSX_BPP_ASIC_3V3 0x07 174 1.2 nonaka #define RTSX_BPP_ASIC_MASK 0x07 175 1.2 nonaka #define RTSX_BPP_PAD_3V3 0x04 176 1.2 nonaka #define RTSX_BPP_PAD_1V8 0x00 177 1.2 nonaka #define RTSX_BPP_PAD_MASK 0x04 178 1.2 nonaka #define RTSX_BPP_LDO_POWB 0x03 179 1.2 nonaka #define RTSX_BPP_LDO_ON 0x00 180 1.2 nonaka #define RTSX_BPP_LDO_SUSPEND 0x02 181 1.2 nonaka #define RTSX_BPP_LDO_OFF 0x03 182 1.2 nonaka 183 1.1 nonaka #define RTSX_GPIO_CTL 0xFC1F 184 1.1 nonaka #define RTSX_GPIO_LED_ON 0x02 185 1.1 nonaka 186 1.1 nonaka /* Host controller commands. */ 187 1.1 nonaka #define RTSX_READ_REG_CMD 0 188 1.1 nonaka #define RTSX_WRITE_REG_CMD 1 189 1.1 nonaka #define RTSX_CHECK_REG_CMD 2 190 1.1 nonaka 191 1.1 nonaka 192 1.1 nonaka #define RTSX_OCPCTL 0xFC15 193 1.1 nonaka #define RTSX_OCPSTAT 0xFC16 194 1.1 nonaka #define RTSX_OCPGLITCH 0xFC17 195 1.1 nonaka #define RTSX_OCPPARA1 0xFC18 196 1.1 nonaka #define RTSX_OCPPARA2 0xFC19 197 1.1 nonaka 198 1.1 nonaka /* FPGA */ 199 1.1 nonaka #define RTSX_FPGA_PULL_CTL 0xFC1D 200 1.1 nonaka #define RTSX_FPGA_MS_PULL_CTL_BIT 0x10 201 1.1 nonaka #define RTSX_FPGA_SD_PULL_CTL_BIT 0x08 202 1.1 nonaka 203 1.2 nonaka #define RTSX_SYS_VER 0xFC32 204 1.2 nonaka 205 1.1 nonaka /* Clock source configuration register. */ 206 1.1 nonaka #define RTSX_CARD_CLK_SOURCE 0xFC2E 207 1.1 nonaka #define RTSX_CRC_FIX_CLK (0x00 << 0) 208 1.1 nonaka #define RTSX_CRC_VAR_CLK0 (0x01 << 0) 209 1.1 nonaka #define RTSX_CRC_VAR_CLK1 (0x02 << 0) 210 1.1 nonaka #define RTSX_SD30_FIX_CLK (0x00 << 2) 211 1.1 nonaka #define RTSX_SD30_VAR_CLK0 (0x01 << 2) 212 1.1 nonaka #define RTSX_SD30_VAR_CLK1 (0x02 << 2) 213 1.1 nonaka #define RTSX_SAMPLE_FIX_CLK (0x00 << 4) 214 1.1 nonaka #define RTSX_SAMPLE_VAR_CLK0 (0x01 << 4) 215 1.1 nonaka #define RTSX_SAMPLE_VAR_CLK1 (0x02 << 4) 216 1.1 nonaka 217 1.1 nonaka 218 1.1 nonaka /* ASIC */ 219 1.1 nonaka #define RTSX_CARD_PULL_CTL1 0xFD60 220 1.1 nonaka #define RTSX_CARD_PULL_CTL2 0xFD61 221 1.1 nonaka #define RTSX_CARD_PULL_CTL3 0xFD62 222 1.2 nonaka #define RTSX_CARD_PULL_CTL4 0xFD63 223 1.2 nonaka #define RTSX_CARD_PULL_CTL5 0xFD64 224 1.2 nonaka #define RTSX_CARD_PULL_CTL6 0xFD65 225 1.1 nonaka 226 1.1 nonaka #define RTSX_PULL_CTL_DISABLE12 0x55 227 1.1 nonaka #define RTSX_PULL_CTL_DISABLE3 0xD5 228 1.1 nonaka #define RTSX_PULL_CTL_DISABLE3_TYPE_C 0xE5 229 1.1 nonaka #define RTSX_PULL_CTL_ENABLE12 0xAA 230 1.1 nonaka #define RTSX_PULL_CTL_ENABLE3 0xE9 231 1.1 nonaka #define RTSX_PULL_CTL_ENABLE3_TYPE_C 0xD9 232 1.1 nonaka 233 1.1 nonaka /* SD configuration register 1 (clock divider, bus mode and width). */ 234 1.1 nonaka #define RTSX_SD_CFG1 0xFDA0 235 1.1 nonaka #define RTSX_CLK_DIVIDE_0 0x00 236 1.1 nonaka #define RTSX_CLK_DIVIDE_128 0x80 237 1.1 nonaka #define RTSX_CLK_DIVIDE_256 0xC0 238 1.1 nonaka #define RTSX_CLK_DIVIDE_MASK 0xC0 239 1.1 nonaka #define RTSX_SD20_MODE 0x00 240 1.1 nonaka #define RTSX_SDDDR_MODE 0x04 241 1.1 nonaka #define RTSX_SD30_MODE 0x08 242 1.1 nonaka #define RTSX_SD_MODE_MASK 0x0C 243 1.1 nonaka #define RTSX_BUS_WIDTH_1 0x00 244 1.1 nonaka #define RTSX_BUS_WIDTH_4 0x01 245 1.1 nonaka #define RTSX_BUS_WIDTH_8 0x02 246 1.1 nonaka #define RTSX_BUS_WIDTH_MASK 0x03 247 1.1 nonaka 248 1.1 nonaka /* SD configuration register 2 (SD command response flags). */ 249 1.1 nonaka #define RTSX_SD_CFG2 0xFDA1 250 1.1 nonaka #define RTSX_SD_CALCULATE_CRC7 0x00 251 1.1 nonaka #define RTSX_SD_NO_CALCULATE_CRC7 0x80 252 1.1 nonaka #define RTSX_SD_CHECK_CRC16 0x00 253 1.1 nonaka #define RTSX_SD_NO_CHECK_CRC16 0x40 254 1.1 nonaka #define RTSX_SD_NO_CHECK_WAIT_CRC_TO 0x20 255 1.1 nonaka #define RTSX_SD_WAIT_BUSY_END 0x08 256 1.1 nonaka #define RTSX_SD_NO_WAIT_BUSY_END 0x00 257 1.1 nonaka #define RTSX_SD_CHECK_CRC7 0x00 258 1.1 nonaka #define RTSX_SD_NO_CHECK_CRC7 0x04 259 1.1 nonaka #define RTSX_SD_RSP_LEN_0 0x00 260 1.1 nonaka #define RTSX_SD_RSP_LEN_6 0x01 261 1.1 nonaka #define RTSX_SD_RSP_LEN_17 0x02 262 1.1 nonaka /* SD command response types. */ 263 1.1 nonaka #define RTSX_SD_RSP_TYPE_R0 0x04 264 1.1 nonaka #define RTSX_SD_RSP_TYPE_R1 0x01 265 1.1 nonaka #define RTSX_SD_RSP_TYPE_R1B 0x09 266 1.1 nonaka #define RTSX_SD_RSP_TYPE_R2 0x02 267 1.1 nonaka #define RTSX_SD_RSP_TYPE_R3 0x05 268 1.1 nonaka #define RTSX_SD_RSP_TYPE_R4 0x05 269 1.1 nonaka #define RTSX_SD_RSP_TYPE_R5 0x01 270 1.1 nonaka #define RTSX_SD_RSP_TYPE_R6 0x01 271 1.1 nonaka #define RTSX_SD_RSP_TYPE_R7 0x01 272 1.1 nonaka 273 1.1 nonaka #define RTSX_SD_STAT1 0xFDA3 274 1.1 nonaka #define RTSX_SD_CRC7_ERR 0x80 275 1.1 nonaka #define RTSX_SD_CRC16_ERR 0x40 276 1.1 nonaka #define RTSX_SD_CRC_WRITE_ERR 0x20 277 1.1 nonaka #define RTSX_SD_CRC_WRITE_ERR_MASK 0x1C 278 1.1 nonaka #define RTSX_GET_CRC_TIME_OUT 0x02 279 1.1 nonaka #define RTSX_SD_TUNING_COMPARE_ERR 0x01 280 1.1 nonaka #define RTSX_SD_STAT2 0xFDA4 281 1.1 nonaka #define RTSX_SD_RSP_80CLK_TIMEOUT 0x01 282 1.1 nonaka 283 1.1 nonaka #define RTSX_SD_CRC_ERR (RTSX_SD_CRC7_ERR|RTSX_SD_CRC16_ERR|RTSX_SD_CRC_WRITE_ERR) 284 1.1 nonaka 285 1.1 nonaka /* SD bus status register. */ 286 1.1 nonaka #define RTSX_SD_BUS_STAT 0xFDA5 287 1.1 nonaka #define RTSX_SD_CLK_TOGGLE_EN 0x80 288 1.1 nonaka #define RTSX_SD_CLK_FORCE_STOP 0x40 289 1.1 nonaka #define RTSX_SD_DAT3_STATUS 0x10 290 1.1 nonaka #define RTSX_SD_DAT2_STATUS 0x08 291 1.1 nonaka #define RTSX_SD_DAT1_STATUS 0x04 292 1.1 nonaka #define RTSX_SD_DAT0_STATUS 0x02 293 1.1 nonaka #define RTSX_SD_CMD_STATUS 0x01 294 1.1 nonaka 295 1.1 nonaka #define RTSX_SD_PAD_CTL 0xFDA6 296 1.1 nonaka #define RTSX_SD_IO_USING_1V8 0x80 297 1.1 nonaka 298 1.1 nonaka /* Sample point control register. */ 299 1.1 nonaka #define RTSX_SD_SAMPLE_POINT_CTL 0xFDA7 300 1.1 nonaka #define RTSX_DDR_FIX_RX_DAT 0x00 301 1.1 nonaka #define RTSX_DDR_VAR_RX_DAT 0x80 302 1.1 nonaka #define RTSX_DDR_FIX_RX_DAT_EDGE 0x00 303 1.1 nonaka #define RTSX_DDR_FIX_RX_DAT_14_DELAY 0x40 304 1.1 nonaka #define RTSX_DDR_FIX_RX_CMD 0x00 305 1.1 nonaka #define RTSX_DDR_VAR_RX_CMD 0x20 306 1.1 nonaka #define RTSX_DDR_FIX_RX_CMD_POS_EDGE 0x00 307 1.1 nonaka #define RTSX_DDR_FIX_RX_CMD_14_DELAY 0x10 308 1.1 nonaka #define RTSX_SD20_RX_POS_EDGE 0x00 309 1.1 nonaka #define RTSX_SD20_RX_14_DELAY 0x08 310 1.1 nonaka #define RTSX_SD20_RX_SEL_MASK 0x08 311 1.1 nonaka 312 1.1 nonaka #define RTSX_SD_PUSH_POINT_CTL 0xFDA8 313 1.1 nonaka #define RTSX_SD20_TX_NEG_EDGE 0x00 314 1.1 nonaka 315 1.1 nonaka #define RTSX_SD_CMD0 0xFDA9 316 1.1 nonaka #define RTSX_SD_CMD1 0xFDAA 317 1.1 nonaka #define RTSX_SD_CMD2 0xFDAB 318 1.1 nonaka #define RTSX_SD_CMD3 0xFDAC 319 1.1 nonaka #define RTSX_SD_CMD4 0xFDAD 320 1.1 nonaka #define RTSX_SD_CMD5 0xFDAE 321 1.1 nonaka #define RTSX_SD_BYTE_CNT_L 0xFDAF 322 1.1 nonaka #define RTSX_SD_BYTE_CNT_H 0xFDB0 323 1.1 nonaka #define RTSX_SD_BLOCK_CNT_L 0xFDB1 324 1.1 nonaka #define RTSX_SD_BLOCK_CNT_H 0xFDB2 325 1.1 nonaka 326 1.1 nonaka /* 327 1.1 nonaka * Transfer modes. 328 1.1 nonaka */ 329 1.1 nonaka #define RTSX_SD_TRANSFER 0xFDB3 330 1.1 nonaka 331 1.1 nonaka /* Write one or two bytes from SD_CMD2 and SD_CMD3 to the card. */ 332 1.1 nonaka #define RTSX_TM_NORMAL_WRITE 0x00 333 1.1 nonaka 334 1.1 nonaka /* Write (SD_BYTE_CNT * SD_BLOCK_COUNTS) bytes from ring buffer to card. */ 335 1.1 nonaka #define RTSX_TM_AUTO_WRITE3 0x01 336 1.1 nonaka 337 1.1 nonaka /* Like AUTO_WRITE3, plus automatically send CMD 12 when done. 338 1.1 nonaka * The response to CMD 12 is written to SD_CMD{0,1,2,3,4}. */ 339 1.1 nonaka #define RTSX_TM_AUTO_WRITE4 0x02 340 1.1 nonaka 341 1.1 nonaka /* Read (SD_BYTE_CNT * SD_BLOCK_CNT) bytes from card into ring buffer. */ 342 1.1 nonaka #define RTSX_TM_AUTO_READ3 0x05 343 1.1 nonaka 344 1.1 nonaka /* Like AUTO_READ3, plus automatically send CMD 12 when done. 345 1.1 nonaka * The response to CMD 12 is written to SD_CMD{0,1,2,3,4}. */ 346 1.1 nonaka #define RTSX_TM_AUTO_READ4 0x06 347 1.1 nonaka 348 1.1 nonaka /* Send an SD command described in SD_CMD{0,1,2,3,4} to the card and put 349 1.1 nonaka * the response into SD_CMD{0,1,2,3,4}. Long responses (17 byte) are put 350 1.1 nonaka * into ping-pong buffer 2 instead. */ 351 1.1 nonaka #define RTSX_TM_CMD_RSP 0x08 352 1.1 nonaka 353 1.1 nonaka /* Send write command, get response from the card, write data from ring 354 1.1 nonaka * buffer to card, and send CMD 12 when done. 355 1.1 nonaka * The response to CMD 12 is written to SD_CMD{0,1,2,3,4}. */ 356 1.1 nonaka #define RTSX_TM_AUTO_WRITE1 0x09 357 1.1 nonaka 358 1.1 nonaka /* Like AUTO_WRITE1 except no CMD 12 is sent. */ 359 1.1 nonaka #define RTSX_TM_AUTO_WRITE2 0x0A 360 1.1 nonaka 361 1.1 nonaka /* Send read command, read up to 512 bytes (SD_BYTE_CNT * SD_BLOCK_CNT) 362 1.1 nonaka * from the card into the ring buffer or ping-pong buffer 2. */ 363 1.1 nonaka #define RTSX_TM_NORMAL_READ 0x0C 364 1.1 nonaka 365 1.1 nonaka /* Same as WRITE1, except data is read from the card to the ring buffer. */ 366 1.1 nonaka #define RTSX_TM_AUTO_READ1 0x0D 367 1.1 nonaka 368 1.1 nonaka /* Same as WRITE2, except data is read from the card to the ring buffer. */ 369 1.1 nonaka #define RTSX_TM_AUTO_READ2 0x0E 370 1.1 nonaka 371 1.1 nonaka /* Send CMD 19 and receive response and tuning pattern from card and 372 1.1 nonaka * report the result. */ 373 1.1 nonaka #define RTSX_TM_AUTO_TUNING 0x0F 374 1.1 nonaka 375 1.1 nonaka /* transfer control */ 376 1.1 nonaka #define RTSX_SD_TRANSFER_START 0x80 377 1.1 nonaka #define RTSX_SD_TRANSFER_END 0x40 378 1.1 nonaka #define RTSX_SD_STAT_IDLE 0x20 379 1.1 nonaka #define RTSX_SD_TRANSFER_ERR 0x10 380 1.1 nonaka 381 1.1 nonaka #define RTSX_SD_CMD_STATE 0xFDB5 382 1.1 nonaka #define RTSX_CMD_IDLE 0x80 383 1.1 nonaka #define RTSX_SD_DATA_STATE 0xFDB6 384 1.1 nonaka #define RTSX_DATA_IDLE 0x80 385 1.1 nonaka 386 1.1 nonaka #define RTSX_CARD_STOP 0xFD54 387 1.1 nonaka #define RTSX_SPI_STOP 0x01 388 1.1 nonaka #define RTSX_XD_STOP 0x02 389 1.1 nonaka #define RTSX_SD_STOP 0x04 390 1.1 nonaka #define RTSX_MS_STOP 0x08 391 1.1 nonaka #define RTSX_SPI_CLR_ERR 0x10 392 1.1 nonaka #define RTSX_XD_CLR_ERR 0x20 393 1.1 nonaka #define RTSX_SD_CLR_ERR 0x40 394 1.1 nonaka #define RTSX_MS_CLR_ERR 0x80 395 1.1 nonaka #define RTSX_ALL_STOP 0x0F 396 1.1 nonaka #define RTSX_ALL_CLR_ERR 0xF0 397 1.1 nonaka 398 1.1 nonaka #define RTSX_CARD_OE 0xFD55 399 1.1 nonaka #define RTSX_XD_OUTPUT_EN 0x02 400 1.1 nonaka #define RTSX_SD_OUTPUT_EN 0x04 401 1.1 nonaka #define RTSX_MS_OUTPUT_EN 0x08 402 1.1 nonaka #define RTSX_SPI_OUTPUT_EN 0x10 403 1.1 nonaka #define RTSX_CARD_OUTPUT_EN (RTSX_XD_OUTPUT_EN|RTSX_SD_OUTPUT_EN|\ 404 1.1 nonaka RTSX_MS_OUTPUT_EN) 405 1.1 nonaka 406 1.1 nonaka #define RTSX_CARD_DATA_SOURCE 0xFD5B 407 1.1 nonaka #define RTSX_RING_BUFFER 0x00 408 1.1 nonaka #define RTSX_PINGPONG_BUFFER 0x01 409 1.1 nonaka #define RTSX_CARD_SELECT 0xFD5C 410 1.1 nonaka #define RTSX_XD_MOD_SEL 0x01 411 1.1 nonaka #define RTSX_SD_MOD_SEL 0x02 412 1.1 nonaka #define RTSX_MS_MOD_SEL 0x03 413 1.1 nonaka #define RTSX_SPI_MOD_SEL 0x04 414 1.1 nonaka 415 1.1 nonaka #define RTSX_CARD_GPIO_DIR 0xFD57 416 1.1 nonaka #define RTSX_CARD_GPIO 0xFD58 417 1.1 nonaka #define RTSX_CARD_GPIO_LED_OFF 0x01 418 1.1 nonaka 419 1.1 nonaka /* ping-pong buffer 2 */ 420 1.1 nonaka #define RTSX_PPBUF_BASE2 0xFA00 421 1.1 nonaka #define RTSX_PPBUF_SIZE 256 422 1.1 nonaka 423 1.1 nonaka #define RTSX_SUPPORT_VOLTAGE (MMC_OCR_3_3V_3_4V \ 424 1.1 nonaka | MMC_OCR_3_2V_3_3V \ 425 1.1 nonaka | MMC_OCR_3_1V_3_2V \ 426 1.1 nonaka | MMC_OCR_3_0V_3_1V) 427 1.1 nonaka 428 1.1 nonaka #define RTSX_CFG_PCI 0x1C 429 1.1 nonaka #define RTSX_CFG_ASIC 0x10 430 1.1 nonaka 431 1.1 nonaka #define RTSX_IRQEN0 0xFE20 432 1.1 nonaka #define RTSX_LINK_DOWN_INT_EN 0x10 433 1.1 nonaka #define RTSX_LINK_READY_INT_EN 0x20 434 1.1 nonaka #define RTSX_SUSPEND_INT_EN 0x40 435 1.1 nonaka #define RTSX_DMA_DONE_INT_EN 0x80 436 1.1 nonaka #define RTSX_IRQSTAT0 0xFE21 437 1.1 nonaka #define RTSX_LINK_DOWN_INT 0x10 438 1.1 nonaka #define RTSX_LINK_READY_INT 0x20 439 1.1 nonaka #define RTSX_SUSPEND_INT 0x40 440 1.1 nonaka #define RTSX_DMA_DONE_INT 0x80 441 1.1 nonaka 442 1.1 nonaka #define RTSX_DMATC0 0xFE28 443 1.1 nonaka #define RTSX_DMATC1 0xFE29 444 1.1 nonaka #define RTSX_DMATC2 0xFE2A 445 1.1 nonaka #define RTSX_DMATC3 0xFE2B 446 1.1 nonaka 447 1.1 nonaka #define RTSX_DMACTL 0xFE2C 448 1.1 nonaka #define RTSX_DMA_EN 0x01 449 1.1 nonaka #define RTSX_DMA_DIR 0x02 450 1.1 nonaka #define RTSX_DMA_DIR_TO_CARD 0x00 451 1.1 nonaka #define RTSX_DMA_DIR_FROM_CARD 0x02 452 1.1 nonaka #define RTSX_DMA_BUSY 0x04 453 1.1 nonaka #define RTSX_DMA_RST 0x80 454 1.1 nonaka #define RTSX_DMA_128 (0 << 4) 455 1.1 nonaka #define RTSX_DMA_256 (1 << 4) 456 1.1 nonaka #define RTSX_DMA_512 (2 << 4) 457 1.1 nonaka #define RTSX_DMA_1024 (3 << 4) 458 1.1 nonaka #define RTSX_DMA_PACK_SIZE_MASK 0x30 459 1.1 nonaka 460 1.1 nonaka #define RTSX_RBCTL 0xFE34 461 1.1 nonaka #define RTSX_RB_FLUSH 0x80 462 1.1 nonaka 463 1.1 nonaka #define RTSX_CFGADDR0 0xFE35 464 1.1 nonaka #define RTSX_CFGADDR1 0xFE36 465 1.1 nonaka #define RTSX_CFGDATA0 0xFE37 466 1.1 nonaka #define RTSX_CFGDATA1 0xFE38 467 1.1 nonaka #define RTSX_CFGDATA2 0xFE39 468 1.1 nonaka #define RTSX_CFGDATA3 0xFE3A 469 1.1 nonaka #define RTSX_CFGRWCTL 0xFE3B 470 1.1 nonaka #define RTSX_CFG_WRITE_DATA0 0x01 471 1.1 nonaka #define RTSX_CFG_WRITE_DATA1 0x02 472 1.1 nonaka #define RTSX_CFG_WRITE_DATA2 0x04 473 1.1 nonaka #define RTSX_CFG_WRITE_DATA3 0x08 474 1.1 nonaka #define RTSX_CFG_BUSY 0x80 475 1.1 nonaka 476 1.1 nonaka #define RTSX_SDIOCFG_REG 0x724 477 1.1 nonaka #define RTSX_SDIOCFG_NO_BYPASS_SDIO 0x02 478 1.1 nonaka #define RTSX_SDIOCFG_HAVE_SDIO 0x04 479 1.1 nonaka #define RTSX_SDIOCFG_SINGLE_LUN 0x08 480 1.1 nonaka #define RTSX_SDIOCFG_SDIO_ONLY 0x80 481 1.1 nonaka 482 1.1 nonaka #define RTSX_HOST_SLEEP_STATE 0xFE60 483 1.1 nonaka #define RTSX_HOST_ENTER_S1 0x01 484 1.1 nonaka #define RTSX_HOST_ENTER_S3 0x02 485 1.1 nonaka 486 1.1 nonaka #define RTSX_SDIO_CFG 0xFE70 487 1.1 nonaka #define RTSX_SDIO_BUS_AUTO_SWITCH 0x10 488 1.1 nonaka 489 1.1 nonaka #define RTSX_NFTS_TX_CTRL 0xFE72 490 1.1 nonaka #define RTSX_INT_READ_CLR 0x02 491 1.1 nonaka 492 1.1 nonaka #define RTSX_PWR_GATE_CTRL 0xFE75 493 1.1 nonaka #define RTSX_PWR_GATE_EN 0x01 494 1.1 nonaka #define RTSX_LDO3318_ON 0x00 495 1.1 nonaka #define RTSX_LDO3318_SUSPEND 0x04 496 1.1 nonaka #define RTSX_LDO3318_OFF 0x06 497 1.1 nonaka #define RTSX_LDO3318_VCC1 0x02 498 1.1 nonaka #define RTSX_LDO3318_VCC2 0x04 499 1.1 nonaka #define RTSX_PWD_SUSPEND_EN 0xFE76 500 1.1 nonaka #define RTSX_LDO_PWR_SEL 0xFE78 501 1.1 nonaka #define RTSX_LDO_PWR_SEL_3V3 0x01 502 1.1 nonaka #define RTSX_LDO_PWR_SEL_DV33 0x03 503 1.1 nonaka 504 1.1 nonaka #define RTSX_PHY_RWCTL 0xFE3C 505 1.1 nonaka #define RTSX_PHY_READ 0x00 506 1.1 nonaka #define RTSX_PHY_WRITE 0x01 507 1.1 nonaka #define RTSX_PHY_BUSY 0x80 508 1.1 nonaka #define RTSX_PHY_DATA0 0xFE3D 509 1.1 nonaka #define RTSX_PHY_DATA1 0xFE3E 510 1.1 nonaka #define RTSX_PHY_ADDR 0xFE3F 511 1.1 nonaka 512 1.1 nonaka #define RTSX_PHY_VOLTAGE 0x08 513 1.1 nonaka #define RTSX_PHY_VOLTAGE_MASK 0x3F 514 1.1 nonaka 515 1.1 nonaka #define RTSX_PETXCFG 0xFE49 516 1.1 nonaka #define RTSX_PETXCFG_CLKREQ_PIN 0x08 517 1.1 nonaka 518 1.1 nonaka #define RTSX_CARD_AUTO_BLINK 0xFD56 519 1.1 nonaka #define RTSX_LED_BLINK_EN 0x08 520 1.1 nonaka #define RTSX_LED_BLINK_SPEED 0x05 521 1.1 nonaka 522 1.2 nonaka #define RTSX_SD30_CLK_DRIVE_SEL 0xFD5A 523 1.2 nonaka #define RTSX_SD30_CMD_DRIVE_SEL 0xFD5E 524 1.2 nonaka #define RTSX_SD30_DAT_DRIVE_SEL 0xFD5F 525 1.2 nonaka 526 1.1 nonaka #define RTSX_WAKE_SEL_CTL 0xFE54 527 1.1 nonaka #define RTSX_PME_FORCE_CTL 0xFE56 528 1.2 nonaka #define RTSX_FUNC_FORCE_CTL 0xFE59 529 1.1 nonaka 530 1.1 nonaka #define RTSX_CHANGE_LINK_STATE 0xFE5B 531 1.1 nonaka #define RTSX_CD_RST_CORE_EN 0x01 532 1.1 nonaka #define RTSX_FORCE_RST_CORE_EN 0x02 533 1.1 nonaka #define RTSX_NON_STICKY_RST_N_DBG 0x08 534 1.1 nonaka #define RTSX_MAC_PHY_RST_N_DBG 0x10 535 1.1 nonaka 536 1.1 nonaka #define RTSX_PERST_GLITCH_WIDTH 0xFE5C 537 1.1 nonaka 538 1.2 nonaka #define RTSX_SD30_DRIVE_SEL 0xFE5E /* XXX 0xFD5E? */ 539 1.1 nonaka #define RTSX_SD30_DRIVE_SEL_3V3 0x01 540 1.1 nonaka #define RTSX_SD30_DRIVE_SEL_1V8 0x03 541 1.1 nonaka #define RTSX_SD30_DRIVE_SEL_MASK 0x07 542 1.1 nonaka 543 1.2 nonaka #define RTSX_EFUSE_CONTENT 0xFE5F 544 1.2 nonaka 545 1.1 nonaka #define RTSX_DUMMY_REG 0xFE90 546 1.1 nonaka 547 1.3 maya #define RTSX_LDO_VCC_CFG1 0xFF73 548 1.3 maya #define RTSX_LDO_VCC_REF_TUNE_MASK 0x30 549 1.3 maya #define RTSX_LDO_VCC_REF_1V2 0x20 550 1.3 maya #define RTSX_LDO_VCC_TUNE_MASK 0x07 551 1.3 maya #define RTSX_LDO_VCC_1V8 0x04 552 1.3 maya #define RTSX_LDO_VCC_3V3 0x07 553 1.3 maya #define RTSX_LDO_VCC_LMT_EN 0x08 554 1.3 maya 555 1.1 nonaka #define RTSX_SG_INT 0x04 556 1.1 nonaka #define RTSX_SG_END 0x02 557 1.1 nonaka #define RTSX_SG_VALID 0x01 558 1.1 nonaka 559 1.1 nonaka #define RTSX_SG_NO_OP 0x00 560 1.1 nonaka #define RTSX_SG_TRANS_DATA (0x02 << 4) 561 1.1 nonaka #define RTSX_SG_LINK_DESC (0x03 << 4) 562 1.1 nonaka 563 1.1 nonaka #define RTSX_IC_VERSION_A 0x00 564 1.1 nonaka #define RTSX_IC_VERSION_B 0x01 565 1.1 nonaka #define RTSX_IC_VERSION_C 0x02 566 1.1 nonaka #define RTSX_IC_VERSION_D 0x03 567 1.1 nonaka 568 1.1 nonaka #endif /* _RTSXREG_H_ */ 569