rtw.c revision 1.41 1 1.40 dyoung /* $NetBSD: rtw.c,v 1.41 2005/01/04 01:04:52 dyoung Exp $ */
2 1.1 dyoung /*-
3 1.1 dyoung * Copyright (c) 2004, 2005 David Young. All rights reserved.
4 1.1 dyoung *
5 1.1 dyoung * Programmed for NetBSD by David Young.
6 1.1 dyoung *
7 1.1 dyoung * Redistribution and use in source and binary forms, with or without
8 1.1 dyoung * modification, are permitted provided that the following conditions
9 1.1 dyoung * are met:
10 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
11 1.1 dyoung * notice, this list of conditions and the following disclaimer.
12 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
14 1.1 dyoung * documentation and/or other materials provided with the distribution.
15 1.1 dyoung * 3. The name of David Young may not be used to endorse or promote
16 1.1 dyoung * products derived from this software without specific prior
17 1.1 dyoung * written permission.
18 1.1 dyoung *
19 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY David Young ``AS IS'' AND ANY
20 1.1 dyoung * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
21 1.1 dyoung * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
22 1.1 dyoung * PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL David
23 1.1 dyoung * Young BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
24 1.1 dyoung * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
25 1.1 dyoung * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 dyoung * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
27 1.1 dyoung * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
28 1.1 dyoung * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 1.1 dyoung * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
30 1.1 dyoung * OF SUCH DAMAGE.
31 1.1 dyoung */
32 1.1 dyoung /*
33 1.1 dyoung * Device driver for the Realtek RTL8180 802.11 MAC/BBP.
34 1.1 dyoung */
35 1.1 dyoung
36 1.1 dyoung #include <sys/cdefs.h>
37 1.40 dyoung __KERNEL_RCSID(0, "$NetBSD: rtw.c,v 1.41 2005/01/04 01:04:52 dyoung Exp $");
38 1.1 dyoung
39 1.1 dyoung #include "bpfilter.h"
40 1.1 dyoung
41 1.1 dyoung #include <sys/param.h>
42 1.4 dyoung #include <sys/sysctl.h>
43 1.1 dyoung #include <sys/systm.h>
44 1.1 dyoung #include <sys/callout.h>
45 1.1 dyoung #include <sys/mbuf.h>
46 1.1 dyoung #include <sys/malloc.h>
47 1.1 dyoung #include <sys/kernel.h>
48 1.1 dyoung #include <sys/time.h>
49 1.1 dyoung #include <sys/types.h>
50 1.1 dyoung
51 1.1 dyoung #include <machine/endian.h>
52 1.1 dyoung #include <machine/bus.h>
53 1.1 dyoung #include <machine/intr.h> /* splnet */
54 1.1 dyoung
55 1.1 dyoung #include <uvm/uvm_extern.h>
56 1.1 dyoung
57 1.1 dyoung #include <net/if.h>
58 1.1 dyoung #include <net/if_media.h>
59 1.1 dyoung #include <net/if_ether.h>
60 1.1 dyoung
61 1.1 dyoung #include <net80211/ieee80211_var.h>
62 1.1 dyoung #include <net80211/ieee80211_compat.h>
63 1.1 dyoung #include <net80211/ieee80211_radiotap.h>
64 1.1 dyoung
65 1.1 dyoung #if NBPFILTER > 0
66 1.1 dyoung #include <net/bpf.h>
67 1.1 dyoung #endif
68 1.1 dyoung
69 1.1 dyoung #include <dev/ic/rtwreg.h>
70 1.1 dyoung #include <dev/ic/rtwvar.h>
71 1.1 dyoung #include <dev/ic/rtwphyio.h>
72 1.1 dyoung #include <dev/ic/rtwphy.h>
73 1.1 dyoung
74 1.1 dyoung #include <dev/ic/smc93cx6var.h>
75 1.1 dyoung
76 1.1 dyoung #define KASSERT2(__cond, __msg) \
77 1.1 dyoung do { \
78 1.1 dyoung if (!(__cond)) \
79 1.1 dyoung panic __msg ; \
80 1.1 dyoung } while (0)
81 1.1 dyoung
82 1.4 dyoung int rtw_rfprog_fallback = 0;
83 1.4 dyoung int rtw_host_rfio = 0;
84 1.4 dyoung
85 1.1 dyoung #ifdef RTW_DEBUG
86 1.21 dyoung int rtw_debug = 0;
87 1.31 dyoung int rtw_rxbufs_limit = RTW_RXQLEN;
88 1.1 dyoung #endif /* RTW_DEBUG */
89 1.1 dyoung
90 1.21 dyoung #define NEXT_ATTACH_STATE(sc, state) do { \
91 1.21 dyoung DPRINTF(sc, RTW_DEBUG_ATTACH, \
92 1.21 dyoung ("%s: attach state %s\n", __func__, #state)); \
93 1.21 dyoung sc->sc_attach_state = state; \
94 1.1 dyoung } while (0)
95 1.1 dyoung
96 1.26 dyoung int rtw_dwelltime = 200; /* milliseconds */
97 1.1 dyoung
98 1.5 dyoung static void rtw_start(struct ifnet *);
99 1.5 dyoung
100 1.4 dyoung static int rtw_sysctl_verify_rfio(SYSCTLFN_PROTO);
101 1.4 dyoung static int rtw_sysctl_verify_rfprog(SYSCTLFN_PROTO);
102 1.4 dyoung #ifdef RTW_DEBUG
103 1.21 dyoung static void rtw_print_txdesc(struct rtw_softc *, const char *,
104 1.34 dyoung struct rtw_txsoft *, struct rtw_txdesc_blk *, int);
105 1.4 dyoung static int rtw_sysctl_verify_debug(SYSCTLFN_PROTO);
106 1.31 dyoung static int rtw_sysctl_verify_rxbufs_limit(SYSCTLFN_PROTO);
107 1.4 dyoung #endif /* RTW_DEBUG */
108 1.4 dyoung
109 1.4 dyoung /*
110 1.4 dyoung * Setup sysctl(3) MIB, hw.rtw.*
111 1.4 dyoung *
112 1.4 dyoung * TBD condition CTLFLAG_PERMANENT on being an LKM or not
113 1.4 dyoung */
114 1.4 dyoung SYSCTL_SETUP(sysctl_rtw, "sysctl rtw(4) subtree setup")
115 1.4 dyoung {
116 1.4 dyoung int rc;
117 1.4 dyoung struct sysctlnode *cnode, *rnode;
118 1.4 dyoung
119 1.4 dyoung if ((rc = sysctl_createv(clog, 0, NULL, &rnode,
120 1.4 dyoung CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
121 1.4 dyoung NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0)
122 1.4 dyoung goto err;
123 1.4 dyoung
124 1.4 dyoung if ((rc = sysctl_createv(clog, 0, &rnode, &rnode,
125 1.4 dyoung CTLFLAG_PERMANENT, CTLTYPE_NODE, "rtw",
126 1.4 dyoung "Realtek RTL818x 802.11 controls",
127 1.4 dyoung NULL, 0, NULL, 0, CTL_CREATE, CTL_EOL)) != 0)
128 1.4 dyoung goto err;
129 1.4 dyoung
130 1.4 dyoung #ifdef RTW_DEBUG
131 1.4 dyoung /* control debugging printfs */
132 1.4 dyoung if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
133 1.4 dyoung CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
134 1.4 dyoung "debug", SYSCTL_DESCR("Enable RTL818x debugging output"),
135 1.4 dyoung rtw_sysctl_verify_debug, 0, &rtw_debug, 0,
136 1.4 dyoung CTL_CREATE, CTL_EOL)) != 0)
137 1.4 dyoung goto err;
138 1.31 dyoung
139 1.31 dyoung /* Limit rx buffers, for simulating resource exhaustion. */
140 1.31 dyoung if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
141 1.31 dyoung CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
142 1.31 dyoung "rxbufs_limit",
143 1.31 dyoung SYSCTL_DESCR("Set rx buffers limit"),
144 1.31 dyoung rtw_sysctl_verify_rxbufs_limit, 0, &rtw_rxbufs_limit, 0,
145 1.31 dyoung CTL_CREATE, CTL_EOL)) != 0)
146 1.31 dyoung goto err;
147 1.31 dyoung
148 1.4 dyoung #endif /* RTW_DEBUG */
149 1.4 dyoung /* set fallback RF programming method */
150 1.4 dyoung if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
151 1.4 dyoung CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
152 1.4 dyoung "rfprog_fallback",
153 1.4 dyoung SYSCTL_DESCR("Set fallback RF programming method"),
154 1.4 dyoung rtw_sysctl_verify_rfprog, 0, &rtw_rfprog_fallback, 0,
155 1.4 dyoung CTL_CREATE, CTL_EOL)) != 0)
156 1.4 dyoung goto err;
157 1.4 dyoung
158 1.4 dyoung /* force host to control RF I/O bus */
159 1.4 dyoung if ((rc = sysctl_createv(clog, 0, &rnode, &cnode,
160 1.4 dyoung CTLFLAG_PERMANENT|CTLFLAG_READWRITE, CTLTYPE_INT,
161 1.4 dyoung "host_rfio", SYSCTL_DESCR("Enable host control of RF I/O"),
162 1.4 dyoung rtw_sysctl_verify_rfio, 0, &rtw_host_rfio, 0,
163 1.4 dyoung CTL_CREATE, CTL_EOL)) != 0)
164 1.4 dyoung goto err;
165 1.4 dyoung
166 1.4 dyoung return;
167 1.4 dyoung err:
168 1.4 dyoung printf("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
169 1.4 dyoung }
170 1.4 dyoung
171 1.4 dyoung static int
172 1.4 dyoung rtw_sysctl_verify(SYSCTLFN_ARGS, int lower, int upper)
173 1.4 dyoung {
174 1.4 dyoung int error, t;
175 1.4 dyoung struct sysctlnode node;
176 1.4 dyoung
177 1.4 dyoung node = *rnode;
178 1.4 dyoung t = *(int*)rnode->sysctl_data;
179 1.4 dyoung node.sysctl_data = &t;
180 1.4 dyoung error = sysctl_lookup(SYSCTLFN_CALL(&node));
181 1.4 dyoung if (error || newp == NULL)
182 1.4 dyoung return (error);
183 1.4 dyoung
184 1.4 dyoung if (t < lower || t > upper)
185 1.4 dyoung return (EINVAL);
186 1.4 dyoung
187 1.4 dyoung *(int*)rnode->sysctl_data = t;
188 1.4 dyoung
189 1.4 dyoung return (0);
190 1.4 dyoung }
191 1.4 dyoung
192 1.4 dyoung static int
193 1.4 dyoung rtw_sysctl_verify_rfprog(SYSCTLFN_ARGS)
194 1.4 dyoung {
195 1.4 dyoung return rtw_sysctl_verify(SYSCTLFN_CALL(rnode), 0,
196 1.4 dyoung MASK_AND_RSHIFT(RTW_CONFIG4_RFTYPE_MASK, RTW_CONFIG4_RFTYPE_MASK));
197 1.4 dyoung }
198 1.4 dyoung
199 1.4 dyoung static int
200 1.4 dyoung rtw_sysctl_verify_rfio(SYSCTLFN_ARGS)
201 1.4 dyoung {
202 1.4 dyoung return rtw_sysctl_verify(SYSCTLFN_CALL(rnode), 0, 1);
203 1.4 dyoung }
204 1.4 dyoung
205 1.1 dyoung #ifdef RTW_DEBUG
206 1.4 dyoung static int
207 1.4 dyoung rtw_sysctl_verify_debug(SYSCTLFN_ARGS)
208 1.4 dyoung {
209 1.21 dyoung return rtw_sysctl_verify(SYSCTLFN_CALL(rnode), 0, RTW_DEBUG_MAX);
210 1.4 dyoung }
211 1.4 dyoung
212 1.31 dyoung static int
213 1.31 dyoung rtw_sysctl_verify_rxbufs_limit(SYSCTLFN_ARGS)
214 1.31 dyoung {
215 1.31 dyoung return rtw_sysctl_verify(SYSCTLFN_CALL(rnode), 0, RTW_RXQLEN);
216 1.31 dyoung }
217 1.31 dyoung
218 1.1 dyoung static void
219 1.1 dyoung rtw_print_regs(struct rtw_regs *regs, const char *dvname, const char *where)
220 1.1 dyoung {
221 1.21 dyoung #define PRINTREG32(sc, reg) \
222 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_REGDUMP, \
223 1.21 dyoung ("%s: reg[ " #reg " / %03x ] = %08x\n", \
224 1.1 dyoung dvname, reg, RTW_READ(regs, reg)))
225 1.1 dyoung
226 1.21 dyoung #define PRINTREG16(sc, reg) \
227 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_REGDUMP, \
228 1.21 dyoung ("%s: reg[ " #reg " / %03x ] = %04x\n", \
229 1.1 dyoung dvname, reg, RTW_READ16(regs, reg)))
230 1.1 dyoung
231 1.21 dyoung #define PRINTREG8(sc, reg) \
232 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_REGDUMP, \
233 1.21 dyoung ("%s: reg[ " #reg " / %03x ] = %02x\n", \
234 1.1 dyoung dvname, reg, RTW_READ8(regs, reg)))
235 1.1 dyoung
236 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_REGDUMP, ("%s: %s\n", dvname, where));
237 1.1 dyoung
238 1.1 dyoung PRINTREG32(regs, RTW_IDR0);
239 1.1 dyoung PRINTREG32(regs, RTW_IDR1);
240 1.1 dyoung PRINTREG32(regs, RTW_MAR0);
241 1.1 dyoung PRINTREG32(regs, RTW_MAR1);
242 1.1 dyoung PRINTREG32(regs, RTW_TSFTRL);
243 1.1 dyoung PRINTREG32(regs, RTW_TSFTRH);
244 1.1 dyoung PRINTREG32(regs, RTW_TLPDA);
245 1.1 dyoung PRINTREG32(regs, RTW_TNPDA);
246 1.1 dyoung PRINTREG32(regs, RTW_THPDA);
247 1.1 dyoung PRINTREG32(regs, RTW_TCR);
248 1.1 dyoung PRINTREG32(regs, RTW_RCR);
249 1.1 dyoung PRINTREG32(regs, RTW_TINT);
250 1.1 dyoung PRINTREG32(regs, RTW_TBDA);
251 1.1 dyoung PRINTREG32(regs, RTW_ANAPARM);
252 1.1 dyoung PRINTREG32(regs, RTW_BB);
253 1.1 dyoung PRINTREG32(regs, RTW_PHYCFG);
254 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP0L);
255 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP0H);
256 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP1L);
257 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP1H);
258 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP2LL);
259 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP2LH);
260 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP2HL);
261 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP2HH);
262 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP3LL);
263 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP3LH);
264 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP3HL);
265 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP3HH);
266 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP4LL);
267 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP4LH);
268 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP4HL);
269 1.1 dyoung PRINTREG32(regs, RTW_WAKEUP4HH);
270 1.1 dyoung PRINTREG32(regs, RTW_DK0);
271 1.1 dyoung PRINTREG32(regs, RTW_DK1);
272 1.1 dyoung PRINTREG32(regs, RTW_DK2);
273 1.1 dyoung PRINTREG32(regs, RTW_DK3);
274 1.1 dyoung PRINTREG32(regs, RTW_RETRYCTR);
275 1.1 dyoung PRINTREG32(regs, RTW_RDSAR);
276 1.1 dyoung PRINTREG32(regs, RTW_FER);
277 1.1 dyoung PRINTREG32(regs, RTW_FEMR);
278 1.1 dyoung PRINTREG32(regs, RTW_FPSR);
279 1.1 dyoung PRINTREG32(regs, RTW_FFER);
280 1.1 dyoung
281 1.1 dyoung /* 16-bit registers */
282 1.1 dyoung PRINTREG16(regs, RTW_BRSR);
283 1.1 dyoung PRINTREG16(regs, RTW_IMR);
284 1.1 dyoung PRINTREG16(regs, RTW_ISR);
285 1.1 dyoung PRINTREG16(regs, RTW_BCNITV);
286 1.1 dyoung PRINTREG16(regs, RTW_ATIMWND);
287 1.1 dyoung PRINTREG16(regs, RTW_BINTRITV);
288 1.1 dyoung PRINTREG16(regs, RTW_ATIMTRITV);
289 1.1 dyoung PRINTREG16(regs, RTW_CRC16ERR);
290 1.1 dyoung PRINTREG16(regs, RTW_CRC0);
291 1.1 dyoung PRINTREG16(regs, RTW_CRC1);
292 1.1 dyoung PRINTREG16(regs, RTW_CRC2);
293 1.1 dyoung PRINTREG16(regs, RTW_CRC3);
294 1.1 dyoung PRINTREG16(regs, RTW_CRC4);
295 1.1 dyoung PRINTREG16(regs, RTW_CWR);
296 1.1 dyoung
297 1.1 dyoung /* 8-bit registers */
298 1.1 dyoung PRINTREG8(regs, RTW_CR);
299 1.1 dyoung PRINTREG8(regs, RTW_9346CR);
300 1.1 dyoung PRINTREG8(regs, RTW_CONFIG0);
301 1.1 dyoung PRINTREG8(regs, RTW_CONFIG1);
302 1.1 dyoung PRINTREG8(regs, RTW_CONFIG2);
303 1.1 dyoung PRINTREG8(regs, RTW_MSR);
304 1.1 dyoung PRINTREG8(regs, RTW_CONFIG3);
305 1.1 dyoung PRINTREG8(regs, RTW_CONFIG4);
306 1.1 dyoung PRINTREG8(regs, RTW_TESTR);
307 1.1 dyoung PRINTREG8(regs, RTW_PSR);
308 1.1 dyoung PRINTREG8(regs, RTW_SCR);
309 1.1 dyoung PRINTREG8(regs, RTW_PHYDELAY);
310 1.1 dyoung PRINTREG8(regs, RTW_CRCOUNT);
311 1.1 dyoung PRINTREG8(regs, RTW_PHYADDR);
312 1.1 dyoung PRINTREG8(regs, RTW_PHYDATAW);
313 1.1 dyoung PRINTREG8(regs, RTW_PHYDATAR);
314 1.1 dyoung PRINTREG8(regs, RTW_CONFIG5);
315 1.1 dyoung PRINTREG8(regs, RTW_TPPOLL);
316 1.1 dyoung
317 1.1 dyoung PRINTREG16(regs, RTW_BSSID16);
318 1.1 dyoung PRINTREG32(regs, RTW_BSSID32);
319 1.1 dyoung #undef PRINTREG32
320 1.1 dyoung #undef PRINTREG16
321 1.1 dyoung #undef PRINTREG8
322 1.1 dyoung }
323 1.1 dyoung #endif /* RTW_DEBUG */
324 1.1 dyoung
325 1.1 dyoung void
326 1.3 dyoung rtw_continuous_tx_enable(struct rtw_softc *sc, int enable)
327 1.1 dyoung {
328 1.3 dyoung struct rtw_regs *regs = &sc->sc_regs;
329 1.3 dyoung
330 1.37 dyoung uint32_t tcr;
331 1.1 dyoung tcr = RTW_READ(regs, RTW_TCR);
332 1.1 dyoung tcr &= ~RTW_TCR_LBK_MASK;
333 1.1 dyoung if (enable)
334 1.1 dyoung tcr |= RTW_TCR_LBK_CONT;
335 1.1 dyoung else
336 1.1 dyoung tcr |= RTW_TCR_LBK_NORMAL;
337 1.1 dyoung RTW_WRITE(regs, RTW_TCR, tcr);
338 1.1 dyoung RTW_SYNC(regs, RTW_TCR, RTW_TCR);
339 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_ANAPARM);
340 1.4 dyoung rtw_txdac_enable(sc, !enable);
341 1.4 dyoung rtw_set_access(sc, RTW_ACCESS_ANAPARM); /* XXX Voodoo from Linux. */
342 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_NONE);
343 1.3 dyoung }
344 1.3 dyoung
345 1.24 dyoung #ifdef RTW_DEBUG
346 1.3 dyoung static const char *
347 1.3 dyoung rtw_access_string(enum rtw_access access)
348 1.3 dyoung {
349 1.3 dyoung switch (access) {
350 1.3 dyoung case RTW_ACCESS_NONE:
351 1.3 dyoung return "none";
352 1.3 dyoung case RTW_ACCESS_CONFIG:
353 1.3 dyoung return "config";
354 1.3 dyoung case RTW_ACCESS_ANAPARM:
355 1.3 dyoung return "anaparm";
356 1.3 dyoung default:
357 1.3 dyoung return "unknown";
358 1.3 dyoung }
359 1.3 dyoung }
360 1.24 dyoung #endif /* RTW_DEBUG */
361 1.3 dyoung
362 1.3 dyoung static void
363 1.3 dyoung rtw_set_access1(struct rtw_regs *regs,
364 1.3 dyoung enum rtw_access oaccess, enum rtw_access naccess)
365 1.3 dyoung {
366 1.3 dyoung KASSERT(naccess >= RTW_ACCESS_NONE && naccess <= RTW_ACCESS_ANAPARM);
367 1.3 dyoung KASSERT(oaccess >= RTW_ACCESS_NONE && oaccess <= RTW_ACCESS_ANAPARM);
368 1.3 dyoung
369 1.3 dyoung if (naccess == oaccess)
370 1.3 dyoung return;
371 1.3 dyoung
372 1.3 dyoung switch (naccess) {
373 1.3 dyoung case RTW_ACCESS_NONE:
374 1.3 dyoung switch (oaccess) {
375 1.3 dyoung case RTW_ACCESS_ANAPARM:
376 1.3 dyoung rtw_anaparm_enable(regs, 0);
377 1.3 dyoung /*FALLTHROUGH*/
378 1.3 dyoung case RTW_ACCESS_CONFIG:
379 1.3 dyoung rtw_config0123_enable(regs, 0);
380 1.3 dyoung /*FALLTHROUGH*/
381 1.3 dyoung case RTW_ACCESS_NONE:
382 1.3 dyoung break;
383 1.3 dyoung }
384 1.3 dyoung break;
385 1.3 dyoung case RTW_ACCESS_CONFIG:
386 1.3 dyoung switch (oaccess) {
387 1.3 dyoung case RTW_ACCESS_NONE:
388 1.3 dyoung rtw_config0123_enable(regs, 1);
389 1.3 dyoung /*FALLTHROUGH*/
390 1.3 dyoung case RTW_ACCESS_CONFIG:
391 1.3 dyoung break;
392 1.3 dyoung case RTW_ACCESS_ANAPARM:
393 1.3 dyoung rtw_anaparm_enable(regs, 0);
394 1.3 dyoung break;
395 1.3 dyoung }
396 1.3 dyoung break;
397 1.3 dyoung case RTW_ACCESS_ANAPARM:
398 1.3 dyoung switch (oaccess) {
399 1.3 dyoung case RTW_ACCESS_NONE:
400 1.3 dyoung rtw_config0123_enable(regs, 1);
401 1.3 dyoung /*FALLTHROUGH*/
402 1.3 dyoung case RTW_ACCESS_CONFIG:
403 1.3 dyoung rtw_anaparm_enable(regs, 1);
404 1.3 dyoung /*FALLTHROUGH*/
405 1.3 dyoung case RTW_ACCESS_ANAPARM:
406 1.3 dyoung break;
407 1.3 dyoung }
408 1.3 dyoung break;
409 1.1 dyoung }
410 1.1 dyoung }
411 1.1 dyoung
412 1.3 dyoung void
413 1.3 dyoung rtw_set_access(struct rtw_softc *sc, enum rtw_access access)
414 1.3 dyoung {
415 1.3 dyoung rtw_set_access1(&sc->sc_regs, sc->sc_access, access);
416 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ACCESS,
417 1.21 dyoung ("%s: access %s -> %s\n", sc->sc_dev.dv_xname,
418 1.3 dyoung rtw_access_string(sc->sc_access),
419 1.3 dyoung rtw_access_string(access)));
420 1.3 dyoung sc->sc_access = access;
421 1.3 dyoung }
422 1.3 dyoung
423 1.1 dyoung /*
424 1.1 dyoung * Enable registers, switch register banks.
425 1.1 dyoung */
426 1.1 dyoung void
427 1.1 dyoung rtw_config0123_enable(struct rtw_regs *regs, int enable)
428 1.1 dyoung {
429 1.37 dyoung uint8_t ecr;
430 1.1 dyoung ecr = RTW_READ8(regs, RTW_9346CR);
431 1.1 dyoung ecr &= ~(RTW_9346CR_EEM_MASK | RTW_9346CR_EECS | RTW_9346CR_EESK);
432 1.1 dyoung if (enable)
433 1.1 dyoung ecr |= RTW_9346CR_EEM_CONFIG;
434 1.8 dyoung else {
435 1.8 dyoung RTW_WBW(regs, RTW_9346CR, MAX(RTW_CONFIG0, RTW_CONFIG3));
436 1.1 dyoung ecr |= RTW_9346CR_EEM_NORMAL;
437 1.8 dyoung }
438 1.1 dyoung RTW_WRITE8(regs, RTW_9346CR, ecr);
439 1.1 dyoung RTW_SYNC(regs, RTW_9346CR, RTW_9346CR);
440 1.1 dyoung }
441 1.1 dyoung
442 1.1 dyoung /* requires rtw_config0123_enable(, 1) */
443 1.1 dyoung void
444 1.1 dyoung rtw_anaparm_enable(struct rtw_regs *regs, int enable)
445 1.1 dyoung {
446 1.37 dyoung uint8_t cfg3;
447 1.1 dyoung
448 1.1 dyoung cfg3 = RTW_READ8(regs, RTW_CONFIG3);
449 1.3 dyoung cfg3 |= RTW_CONFIG3_CLKRUNEN;
450 1.3 dyoung if (enable)
451 1.3 dyoung cfg3 |= RTW_CONFIG3_PARMEN;
452 1.3 dyoung else
453 1.1 dyoung cfg3 &= ~RTW_CONFIG3_PARMEN;
454 1.1 dyoung RTW_WRITE8(regs, RTW_CONFIG3, cfg3);
455 1.1 dyoung RTW_SYNC(regs, RTW_CONFIG3, RTW_CONFIG3);
456 1.1 dyoung }
457 1.1 dyoung
458 1.1 dyoung /* requires rtw_anaparm_enable(, 1) */
459 1.1 dyoung void
460 1.4 dyoung rtw_txdac_enable(struct rtw_softc *sc, int enable)
461 1.1 dyoung {
462 1.37 dyoung uint32_t anaparm;
463 1.4 dyoung struct rtw_regs *regs = &sc->sc_regs;
464 1.1 dyoung
465 1.1 dyoung anaparm = RTW_READ(regs, RTW_ANAPARM);
466 1.1 dyoung if (enable)
467 1.1 dyoung anaparm &= ~RTW_ANAPARM_TXDACOFF;
468 1.1 dyoung else
469 1.1 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
470 1.1 dyoung RTW_WRITE(regs, RTW_ANAPARM, anaparm);
471 1.1 dyoung RTW_SYNC(regs, RTW_ANAPARM, RTW_ANAPARM);
472 1.1 dyoung }
473 1.1 dyoung
474 1.1 dyoung static __inline int
475 1.7 dyoung rtw_chip_reset1(struct rtw_regs *regs, const char *dvname)
476 1.1 dyoung {
477 1.37 dyoung uint8_t cr;
478 1.1 dyoung int i;
479 1.1 dyoung
480 1.1 dyoung RTW_WRITE8(regs, RTW_CR, RTW_CR_RST);
481 1.1 dyoung
482 1.1 dyoung RTW_WBR(regs, RTW_CR, RTW_CR);
483 1.1 dyoung
484 1.21 dyoung for (i = 0; i < 1000; i++) {
485 1.1 dyoung if ((cr = RTW_READ8(regs, RTW_CR) & RTW_CR_RST) == 0) {
486 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_RESET,
487 1.21 dyoung ("%s: reset in %dus\n", dvname, i));
488 1.1 dyoung return 0;
489 1.1 dyoung }
490 1.1 dyoung RTW_RBR(regs, RTW_CR, RTW_CR);
491 1.21 dyoung DELAY(10); /* 10us */
492 1.1 dyoung }
493 1.1 dyoung
494 1.7 dyoung printf("%s: reset failed\n", dvname);
495 1.1 dyoung return ETIMEDOUT;
496 1.1 dyoung }
497 1.1 dyoung
498 1.1 dyoung static __inline int
499 1.7 dyoung rtw_chip_reset(struct rtw_regs *regs, const char *dvname)
500 1.3 dyoung {
501 1.3 dyoung uint32_t tcr;
502 1.3 dyoung
503 1.3 dyoung /* from Linux driver */
504 1.3 dyoung tcr = RTW_TCR_CWMIN | RTW_TCR_MXDMA_2048 |
505 1.3 dyoung LSHIFT(7, RTW_TCR_SRL_MASK) | LSHIFT(7, RTW_TCR_LRL_MASK);
506 1.3 dyoung
507 1.3 dyoung RTW_WRITE(regs, RTW_TCR, tcr);
508 1.3 dyoung
509 1.3 dyoung RTW_WBW(regs, RTW_CR, RTW_TCR);
510 1.3 dyoung
511 1.3 dyoung return rtw_chip_reset1(regs, dvname);
512 1.3 dyoung }
513 1.3 dyoung
514 1.3 dyoung static __inline int
515 1.7 dyoung rtw_recall_eeprom(struct rtw_regs *regs, const char *dvname)
516 1.1 dyoung {
517 1.1 dyoung int i;
518 1.37 dyoung uint8_t ecr;
519 1.1 dyoung
520 1.1 dyoung ecr = RTW_READ8(regs, RTW_9346CR);
521 1.1 dyoung ecr = (ecr & ~RTW_9346CR_EEM_MASK) | RTW_9346CR_EEM_AUTOLOAD;
522 1.1 dyoung RTW_WRITE8(regs, RTW_9346CR, ecr);
523 1.1 dyoung
524 1.1 dyoung RTW_WBR(regs, RTW_9346CR, RTW_9346CR);
525 1.1 dyoung
526 1.1 dyoung /* wait 2.5ms for completion */
527 1.1 dyoung for (i = 0; i < 25; i++) {
528 1.1 dyoung ecr = RTW_READ8(regs, RTW_9346CR);
529 1.1 dyoung if ((ecr & RTW_9346CR_EEM_MASK) == RTW_9346CR_EEM_NORMAL) {
530 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_RESET,
531 1.21 dyoung ("%s: recall EEPROM in %dus\n", dvname, i * 100));
532 1.1 dyoung return 0;
533 1.1 dyoung }
534 1.1 dyoung RTW_RBR(regs, RTW_9346CR, RTW_9346CR);
535 1.1 dyoung DELAY(100);
536 1.1 dyoung }
537 1.7 dyoung printf("%s: recall EEPROM failed\n", dvname);
538 1.1 dyoung return ETIMEDOUT;
539 1.1 dyoung }
540 1.1 dyoung
541 1.1 dyoung static __inline int
542 1.1 dyoung rtw_reset(struct rtw_softc *sc)
543 1.1 dyoung {
544 1.1 dyoung int rc;
545 1.4 dyoung uint8_t config1;
546 1.1 dyoung
547 1.7 dyoung if ((rc = rtw_chip_reset(&sc->sc_regs, sc->sc_dev.dv_xname)) != 0)
548 1.1 dyoung return rc;
549 1.1 dyoung
550 1.7 dyoung if ((rc = rtw_recall_eeprom(&sc->sc_regs, sc->sc_dev.dv_xname)) != 0)
551 1.1 dyoung ;
552 1.1 dyoung
553 1.4 dyoung config1 = RTW_READ8(&sc->sc_regs, RTW_CONFIG1);
554 1.4 dyoung RTW_WRITE8(&sc->sc_regs, RTW_CONFIG1, config1 & ~RTW_CONFIG1_PMEN);
555 1.1 dyoung /* TBD turn off maximum power saving? */
556 1.1 dyoung
557 1.1 dyoung return 0;
558 1.1 dyoung }
559 1.1 dyoung
560 1.1 dyoung static __inline int
561 1.34 dyoung rtw_txdesc_dmamaps_create(bus_dma_tag_t dmat, struct rtw_txsoft *descs,
562 1.1 dyoung u_int ndescs)
563 1.1 dyoung {
564 1.1 dyoung int i, rc = 0;
565 1.1 dyoung for (i = 0; i < ndescs; i++) {
566 1.1 dyoung rc = bus_dmamap_create(dmat, MCLBYTES, RTW_MAXPKTSEGS, MCLBYTES,
567 1.34 dyoung 0, 0, &descs[i].ts_dmamap);
568 1.1 dyoung if (rc != 0)
569 1.1 dyoung break;
570 1.1 dyoung }
571 1.1 dyoung return rc;
572 1.1 dyoung }
573 1.1 dyoung
574 1.1 dyoung static __inline int
575 1.34 dyoung rtw_rxdesc_dmamaps_create(bus_dma_tag_t dmat, struct rtw_rxsoft *descs,
576 1.1 dyoung u_int ndescs)
577 1.1 dyoung {
578 1.1 dyoung int i, rc = 0;
579 1.1 dyoung for (i = 0; i < ndescs; i++) {
580 1.1 dyoung rc = bus_dmamap_create(dmat, MCLBYTES, 1, MCLBYTES, 0, 0,
581 1.34 dyoung &descs[i].rs_dmamap);
582 1.1 dyoung if (rc != 0)
583 1.1 dyoung break;
584 1.1 dyoung }
585 1.1 dyoung return rc;
586 1.1 dyoung }
587 1.1 dyoung
588 1.1 dyoung static __inline void
589 1.34 dyoung rtw_rxdesc_dmamaps_destroy(bus_dma_tag_t dmat, struct rtw_rxsoft *descs,
590 1.1 dyoung u_int ndescs)
591 1.1 dyoung {
592 1.1 dyoung int i;
593 1.1 dyoung for (i = 0; i < ndescs; i++) {
594 1.34 dyoung if (descs[i].rs_dmamap != NULL)
595 1.34 dyoung bus_dmamap_destroy(dmat, descs[i].rs_dmamap);
596 1.1 dyoung }
597 1.1 dyoung }
598 1.1 dyoung
599 1.1 dyoung static __inline void
600 1.34 dyoung rtw_txdesc_dmamaps_destroy(bus_dma_tag_t dmat, struct rtw_txsoft *descs,
601 1.1 dyoung u_int ndescs)
602 1.1 dyoung {
603 1.1 dyoung int i;
604 1.1 dyoung for (i = 0; i < ndescs; i++) {
605 1.34 dyoung if (descs[i].ts_dmamap != NULL)
606 1.34 dyoung bus_dmamap_destroy(dmat, descs[i].ts_dmamap);
607 1.1 dyoung }
608 1.1 dyoung }
609 1.1 dyoung
610 1.1 dyoung static __inline void
611 1.1 dyoung rtw_srom_free(struct rtw_srom *sr)
612 1.1 dyoung {
613 1.1 dyoung sr->sr_size = 0;
614 1.1 dyoung if (sr->sr_content == NULL)
615 1.1 dyoung return;
616 1.1 dyoung free(sr->sr_content, M_DEVBUF);
617 1.1 dyoung sr->sr_content = NULL;
618 1.1 dyoung }
619 1.1 dyoung
620 1.1 dyoung static void
621 1.37 dyoung rtw_srom_defaults(struct rtw_srom *sr, uint32_t *flags, uint8_t *cs_threshold,
622 1.37 dyoung enum rtw_rfchipid *rfchipid, uint32_t *rcr)
623 1.1 dyoung {
624 1.1 dyoung *flags |= (RTW_F_DIGPHY|RTW_F_ANTDIV);
625 1.1 dyoung *cs_threshold = RTW_SR_ENERGYDETTHR_DEFAULT;
626 1.1 dyoung *rcr |= RTW_RCR_ENCS1;
627 1.1 dyoung *rfchipid = RTW_RFCHIPID_PHILIPS;
628 1.1 dyoung }
629 1.1 dyoung
630 1.1 dyoung static int
631 1.37 dyoung rtw_srom_parse(struct rtw_srom *sr, uint32_t *flags, uint8_t *cs_threshold,
632 1.37 dyoung enum rtw_rfchipid *rfchipid, uint32_t *rcr, enum rtw_locale *locale,
633 1.7 dyoung const char *dvname)
634 1.1 dyoung {
635 1.1 dyoung int i;
636 1.1 dyoung const char *rfname, *paname;
637 1.1 dyoung char scratch[sizeof("unknown 0xXX")];
638 1.37 dyoung uint16_t version;
639 1.37 dyoung uint8_t mac[IEEE80211_ADDR_LEN];
640 1.1 dyoung
641 1.1 dyoung *flags &= ~(RTW_F_DIGPHY|RTW_F_DFLANTB|RTW_F_ANTDIV);
642 1.1 dyoung *rcr &= ~(RTW_RCR_ENCS1 | RTW_RCR_ENCS2);
643 1.1 dyoung
644 1.1 dyoung version = RTW_SR_GET16(sr, RTW_SR_VERSION);
645 1.7 dyoung printf("%s: SROM version %d.%d", dvname, version >> 8, version & 0xff);
646 1.1 dyoung
647 1.1 dyoung if (version <= 0x0101) {
648 1.1 dyoung printf(" is not understood, limping along with defaults\n");
649 1.7 dyoung rtw_srom_defaults(sr, flags, cs_threshold, rfchipid, rcr);
650 1.1 dyoung return 0;
651 1.1 dyoung }
652 1.1 dyoung printf("\n");
653 1.1 dyoung
654 1.1 dyoung for (i = 0; i < IEEE80211_ADDR_LEN; i++)
655 1.1 dyoung mac[i] = RTW_SR_GET(sr, RTW_SR_MAC + i);
656 1.1 dyoung
657 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH,
658 1.21 dyoung ("%s: EEPROM MAC %s\n", dvname, ether_sprintf(mac)));
659 1.1 dyoung
660 1.1 dyoung *cs_threshold = RTW_SR_GET(sr, RTW_SR_ENERGYDETTHR);
661 1.1 dyoung
662 1.1 dyoung if ((RTW_SR_GET(sr, RTW_SR_CONFIG2) & RTW_CONFIG2_ANT) != 0)
663 1.1 dyoung *flags |= RTW_F_ANTDIV;
664 1.1 dyoung
665 1.10 dyoung /* Note well: the sense of the RTW_SR_RFPARM_DIGPHY bit seems
666 1.10 dyoung * to be reversed.
667 1.10 dyoung */
668 1.10 dyoung if ((RTW_SR_GET(sr, RTW_SR_RFPARM) & RTW_SR_RFPARM_DIGPHY) == 0)
669 1.1 dyoung *flags |= RTW_F_DIGPHY;
670 1.1 dyoung if ((RTW_SR_GET(sr, RTW_SR_RFPARM) & RTW_SR_RFPARM_DFLANTB) != 0)
671 1.1 dyoung *flags |= RTW_F_DFLANTB;
672 1.1 dyoung
673 1.1 dyoung *rcr |= LSHIFT(MASK_AND_RSHIFT(RTW_SR_GET(sr, RTW_SR_RFPARM),
674 1.1 dyoung RTW_SR_RFPARM_CS_MASK), RTW_RCR_ENCS1);
675 1.1 dyoung
676 1.1 dyoung *rfchipid = RTW_SR_GET(sr, RTW_SR_RFCHIPID);
677 1.1 dyoung switch (*rfchipid) {
678 1.1 dyoung case RTW_RFCHIPID_GCT: /* this combo seen in the wild */
679 1.1 dyoung rfname = "GCT GRF5101";
680 1.1 dyoung paname = "Winspring WS9901";
681 1.1 dyoung break;
682 1.1 dyoung case RTW_RFCHIPID_MAXIM:
683 1.1 dyoung rfname = "Maxim MAX2820"; /* guess */
684 1.1 dyoung paname = "Maxim MAX2422"; /* guess */
685 1.1 dyoung break;
686 1.1 dyoung case RTW_RFCHIPID_INTERSIL:
687 1.1 dyoung rfname = "Intersil HFA3873"; /* guess */
688 1.1 dyoung paname = "Intersil <unknown>";
689 1.1 dyoung break;
690 1.1 dyoung case RTW_RFCHIPID_PHILIPS: /* this combo seen in the wild */
691 1.1 dyoung rfname = "Philips SA2400A";
692 1.1 dyoung paname = "Philips SA2411";
693 1.1 dyoung break;
694 1.1 dyoung case RTW_RFCHIPID_RFMD:
695 1.1 dyoung /* this is the same front-end as an atw(4)! */
696 1.1 dyoung rfname = "RFMD RF2948B, " /* mentioned in Realtek docs */
697 1.1 dyoung "LNA: RFMD RF2494, " /* mentioned in Realtek docs */
698 1.1 dyoung "SYN: Silicon Labs Si4126"; /* inferred from
699 1.1 dyoung * reference driver
700 1.1 dyoung */
701 1.1 dyoung paname = "RFMD RF2189"; /* mentioned in Realtek docs */
702 1.1 dyoung break;
703 1.1 dyoung case RTW_RFCHIPID_RESERVED:
704 1.1 dyoung rfname = paname = "reserved";
705 1.1 dyoung break;
706 1.1 dyoung default:
707 1.1 dyoung snprintf(scratch, sizeof(scratch), "unknown 0x%02x", *rfchipid);
708 1.1 dyoung rfname = paname = scratch;
709 1.1 dyoung }
710 1.7 dyoung printf("%s: RF: %s, PA: %s\n", dvname, rfname, paname);
711 1.1 dyoung
712 1.1 dyoung switch (RTW_SR_GET(sr, RTW_SR_CONFIG0) & RTW_CONFIG0_GL_MASK) {
713 1.1 dyoung case RTW_CONFIG0_GL_USA:
714 1.1 dyoung *locale = RTW_LOCALE_USA;
715 1.1 dyoung break;
716 1.1 dyoung case RTW_CONFIG0_GL_EUROPE:
717 1.1 dyoung *locale = RTW_LOCALE_EUROPE;
718 1.1 dyoung break;
719 1.1 dyoung case RTW_CONFIG0_GL_JAPAN:
720 1.1 dyoung *locale = RTW_LOCALE_JAPAN;
721 1.1 dyoung break;
722 1.1 dyoung default:
723 1.1 dyoung *locale = RTW_LOCALE_UNKNOWN;
724 1.1 dyoung break;
725 1.1 dyoung }
726 1.1 dyoung return 0;
727 1.1 dyoung }
728 1.1 dyoung
729 1.1 dyoung /* Returns -1 on failure. */
730 1.1 dyoung static int
731 1.37 dyoung rtw_srom_read(struct rtw_regs *regs, uint32_t flags, struct rtw_srom *sr,
732 1.7 dyoung const char *dvname)
733 1.1 dyoung {
734 1.1 dyoung int rc;
735 1.1 dyoung struct seeprom_descriptor sd;
736 1.37 dyoung uint8_t ecr;
737 1.1 dyoung
738 1.1 dyoung (void)memset(&sd, 0, sizeof(sd));
739 1.1 dyoung
740 1.1 dyoung ecr = RTW_READ8(regs, RTW_9346CR);
741 1.1 dyoung
742 1.1 dyoung if ((flags & RTW_F_9356SROM) != 0) {
743 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH, ("%s: 93c56 SROM\n", dvname));
744 1.1 dyoung sr->sr_size = 256;
745 1.1 dyoung sd.sd_chip = C56_66;
746 1.1 dyoung } else {
747 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH, ("%s: 93c46 SROM\n", dvname));
748 1.1 dyoung sr->sr_size = 128;
749 1.1 dyoung sd.sd_chip = C46;
750 1.1 dyoung }
751 1.1 dyoung
752 1.1 dyoung ecr &= ~(RTW_9346CR_EEDI | RTW_9346CR_EEDO | RTW_9346CR_EESK |
753 1.41 dyoung RTW_9346CR_EEM_MASK | RTW_9346CR_EECS);
754 1.1 dyoung ecr |= RTW_9346CR_EEM_PROGRAM;
755 1.1 dyoung
756 1.1 dyoung RTW_WRITE8(regs, RTW_9346CR, ecr);
757 1.1 dyoung
758 1.1 dyoung sr->sr_content = malloc(sr->sr_size, M_DEVBUF, M_NOWAIT);
759 1.1 dyoung
760 1.1 dyoung if (sr->sr_content == NULL) {
761 1.7 dyoung printf("%s: unable to allocate SROM buffer\n", dvname);
762 1.1 dyoung return ENOMEM;
763 1.1 dyoung }
764 1.1 dyoung
765 1.1 dyoung (void)memset(sr->sr_content, 0, sr->sr_size);
766 1.1 dyoung
767 1.1 dyoung /* RTL8180 has a single 8-bit register for controlling the
768 1.1 dyoung * 93cx6 SROM. There is no "ready" bit. The RTL8180
769 1.1 dyoung * input/output sense is the reverse of read_seeprom's.
770 1.1 dyoung */
771 1.1 dyoung sd.sd_tag = regs->r_bt;
772 1.1 dyoung sd.sd_bsh = regs->r_bh;
773 1.1 dyoung sd.sd_regsize = 1;
774 1.1 dyoung sd.sd_control_offset = RTW_9346CR;
775 1.1 dyoung sd.sd_status_offset = RTW_9346CR;
776 1.1 dyoung sd.sd_dataout_offset = RTW_9346CR;
777 1.1 dyoung sd.sd_CK = RTW_9346CR_EESK;
778 1.1 dyoung sd.sd_CS = RTW_9346CR_EECS;
779 1.1 dyoung sd.sd_DI = RTW_9346CR_EEDO;
780 1.1 dyoung sd.sd_DO = RTW_9346CR_EEDI;
781 1.1 dyoung /* make read_seeprom enter EEPROM read/write mode */
782 1.1 dyoung sd.sd_MS = ecr;
783 1.1 dyoung sd.sd_RDY = 0;
784 1.1 dyoung
785 1.8 dyoung /* TBD bus barriers */
786 1.1 dyoung if (!read_seeprom(&sd, sr->sr_content, 0, sr->sr_size/2)) {
787 1.7 dyoung printf("%s: could not read SROM\n", dvname);
788 1.1 dyoung free(sr->sr_content, M_DEVBUF);
789 1.1 dyoung sr->sr_content = NULL;
790 1.1 dyoung return -1; /* XXX */
791 1.1 dyoung }
792 1.1 dyoung
793 1.1 dyoung /* end EEPROM read/write mode */
794 1.1 dyoung RTW_WRITE8(regs, RTW_9346CR,
795 1.1 dyoung (ecr & ~RTW_9346CR_EEM_MASK) | RTW_9346CR_EEM_NORMAL);
796 1.1 dyoung RTW_WBRW(regs, RTW_9346CR, RTW_9346CR);
797 1.1 dyoung
798 1.1 dyoung if ((rc = rtw_recall_eeprom(regs, dvname)) != 0)
799 1.1 dyoung return rc;
800 1.1 dyoung
801 1.1 dyoung #ifdef RTW_DEBUG
802 1.1 dyoung {
803 1.1 dyoung int i;
804 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH,
805 1.21 dyoung ("\n%s: serial ROM:\n\t", dvname));
806 1.1 dyoung for (i = 0; i < sr->sr_size/2; i++) {
807 1.1 dyoung if (((i % 8) == 0) && (i != 0))
808 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH, ("\n\t"));
809 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH,
810 1.21 dyoung (" %04x", sr->sr_content[i]));
811 1.1 dyoung }
812 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH, ("\n"));
813 1.1 dyoung }
814 1.1 dyoung #endif /* RTW_DEBUG */
815 1.1 dyoung return 0;
816 1.1 dyoung }
817 1.1 dyoung
818 1.4 dyoung static void
819 1.4 dyoung rtw_set_rfprog(struct rtw_regs *regs, enum rtw_rfchipid rfchipid,
820 1.4 dyoung const char *dvname)
821 1.4 dyoung {
822 1.37 dyoung uint8_t cfg4;
823 1.4 dyoung const char *method;
824 1.4 dyoung
825 1.4 dyoung cfg4 = RTW_READ8(regs, RTW_CONFIG4) & ~RTW_CONFIG4_RFTYPE_MASK;
826 1.4 dyoung
827 1.4 dyoung switch (rfchipid) {
828 1.4 dyoung default:
829 1.4 dyoung cfg4 |= LSHIFT(rtw_rfprog_fallback, RTW_CONFIG4_RFTYPE_MASK);
830 1.4 dyoung method = "fallback";
831 1.4 dyoung break;
832 1.4 dyoung case RTW_RFCHIPID_INTERSIL:
833 1.4 dyoung cfg4 |= RTW_CONFIG4_RFTYPE_INTERSIL;
834 1.4 dyoung method = "Intersil";
835 1.4 dyoung break;
836 1.4 dyoung case RTW_RFCHIPID_PHILIPS:
837 1.4 dyoung cfg4 |= RTW_CONFIG4_RFTYPE_PHILIPS;
838 1.4 dyoung method = "Philips";
839 1.4 dyoung break;
840 1.4 dyoung case RTW_RFCHIPID_RFMD:
841 1.4 dyoung cfg4 |= RTW_CONFIG4_RFTYPE_RFMD;
842 1.4 dyoung method = "RFMD";
843 1.4 dyoung break;
844 1.4 dyoung }
845 1.4 dyoung
846 1.4 dyoung RTW_WRITE8(regs, RTW_CONFIG4, cfg4);
847 1.4 dyoung
848 1.8 dyoung RTW_WBR(regs, RTW_CONFIG4, RTW_CONFIG4);
849 1.8 dyoung
850 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_INIT,
851 1.21 dyoung ("%s: %s RF programming method, %#02x\n", dvname, method,
852 1.10 dyoung RTW_READ8(regs, RTW_CONFIG4)));
853 1.4 dyoung }
854 1.4 dyoung
855 1.1 dyoung static __inline void
856 1.1 dyoung rtw_init_channels(enum rtw_locale locale,
857 1.1 dyoung struct ieee80211_channel (*chans)[IEEE80211_CHAN_MAX+1],
858 1.7 dyoung const char *dvname)
859 1.1 dyoung {
860 1.1 dyoung int i;
861 1.1 dyoung const char *name = NULL;
862 1.1 dyoung #define ADD_CHANNEL(_chans, _chan) do { \
863 1.1 dyoung (*_chans)[_chan].ic_flags = IEEE80211_CHAN_B; \
864 1.1 dyoung (*_chans)[_chan].ic_freq = \
865 1.1 dyoung ieee80211_ieee2mhz(_chan, (*_chans)[_chan].ic_flags);\
866 1.1 dyoung } while (0)
867 1.1 dyoung
868 1.1 dyoung switch (locale) {
869 1.1 dyoung case RTW_LOCALE_USA: /* 1-11 */
870 1.1 dyoung name = "USA";
871 1.1 dyoung for (i = 1; i <= 11; i++)
872 1.1 dyoung ADD_CHANNEL(chans, i);
873 1.1 dyoung break;
874 1.1 dyoung case RTW_LOCALE_JAPAN: /* 1-14 */
875 1.1 dyoung name = "Japan";
876 1.1 dyoung ADD_CHANNEL(chans, 14);
877 1.1 dyoung for (i = 1; i <= 14; i++)
878 1.1 dyoung ADD_CHANNEL(chans, i);
879 1.1 dyoung break;
880 1.1 dyoung case RTW_LOCALE_EUROPE: /* 1-13 */
881 1.1 dyoung name = "Europe";
882 1.1 dyoung for (i = 1; i <= 13; i++)
883 1.1 dyoung ADD_CHANNEL(chans, i);
884 1.1 dyoung break;
885 1.1 dyoung default: /* 10-11 allowed by most countries */
886 1.1 dyoung name = "<unknown>";
887 1.1 dyoung for (i = 10; i <= 11; i++)
888 1.1 dyoung ADD_CHANNEL(chans, i);
889 1.1 dyoung break;
890 1.1 dyoung }
891 1.7 dyoung printf("%s: Geographic Location %s\n", dvname, name);
892 1.1 dyoung #undef ADD_CHANNEL
893 1.1 dyoung }
894 1.1 dyoung
895 1.1 dyoung static __inline void
896 1.1 dyoung rtw_identify_country(struct rtw_regs *regs, enum rtw_locale *locale,
897 1.7 dyoung const char *dvname)
898 1.1 dyoung {
899 1.37 dyoung uint8_t cfg0 = RTW_READ8(regs, RTW_CONFIG0);
900 1.1 dyoung
901 1.1 dyoung switch (cfg0 & RTW_CONFIG0_GL_MASK) {
902 1.1 dyoung case RTW_CONFIG0_GL_USA:
903 1.1 dyoung *locale = RTW_LOCALE_USA;
904 1.1 dyoung break;
905 1.1 dyoung case RTW_CONFIG0_GL_JAPAN:
906 1.1 dyoung *locale = RTW_LOCALE_JAPAN;
907 1.1 dyoung break;
908 1.1 dyoung case RTW_CONFIG0_GL_EUROPE:
909 1.1 dyoung *locale = RTW_LOCALE_EUROPE;
910 1.1 dyoung break;
911 1.1 dyoung default:
912 1.1 dyoung *locale = RTW_LOCALE_UNKNOWN;
913 1.1 dyoung break;
914 1.1 dyoung }
915 1.1 dyoung }
916 1.1 dyoung
917 1.1 dyoung static __inline int
918 1.37 dyoung rtw_identify_sta(struct rtw_regs *regs, uint8_t (*addr)[IEEE80211_ADDR_LEN],
919 1.7 dyoung const char *dvname)
920 1.1 dyoung {
921 1.37 dyoung static const uint8_t empty_macaddr[IEEE80211_ADDR_LEN] = {
922 1.1 dyoung 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
923 1.1 dyoung };
924 1.37 dyoung uint32_t idr0 = RTW_READ(regs, RTW_IDR0),
925 1.1 dyoung idr1 = RTW_READ(regs, RTW_IDR1);
926 1.1 dyoung
927 1.1 dyoung (*addr)[0] = MASK_AND_RSHIFT(idr0, BITS(0, 7));
928 1.1 dyoung (*addr)[1] = MASK_AND_RSHIFT(idr0, BITS(8, 15));
929 1.1 dyoung (*addr)[2] = MASK_AND_RSHIFT(idr0, BITS(16, 23));
930 1.1 dyoung (*addr)[3] = MASK_AND_RSHIFT(idr0, BITS(24 ,31));
931 1.1 dyoung
932 1.1 dyoung (*addr)[4] = MASK_AND_RSHIFT(idr1, BITS(0, 7));
933 1.1 dyoung (*addr)[5] = MASK_AND_RSHIFT(idr1, BITS(8, 15));
934 1.1 dyoung
935 1.1 dyoung if (IEEE80211_ADDR_EQ(addr, empty_macaddr)) {
936 1.1 dyoung printf("%s: could not get mac address, attach failed\n",
937 1.7 dyoung dvname);
938 1.1 dyoung return ENXIO;
939 1.1 dyoung }
940 1.1 dyoung
941 1.7 dyoung printf("%s: 802.11 address %s\n", dvname, ether_sprintf(*addr));
942 1.1 dyoung
943 1.1 dyoung return 0;
944 1.1 dyoung }
945 1.1 dyoung
946 1.37 dyoung static uint8_t
947 1.1 dyoung rtw_chan2txpower(struct rtw_srom *sr, struct ieee80211com *ic,
948 1.1 dyoung struct ieee80211_channel *chan)
949 1.1 dyoung {
950 1.1 dyoung u_int idx = RTW_SR_TXPOWER1 + ieee80211_chan2ieee(ic, chan) - 1;
951 1.1 dyoung KASSERT2(idx >= RTW_SR_TXPOWER1 && idx <= RTW_SR_TXPOWER14,
952 1.1 dyoung ("%s: channel %d out of range", __func__,
953 1.1 dyoung idx - RTW_SR_TXPOWER1 + 1));
954 1.1 dyoung return RTW_SR_GET(sr, idx);
955 1.1 dyoung }
956 1.1 dyoung
957 1.1 dyoung static void
958 1.34 dyoung rtw_txdesc_blk_init_all(struct rtw_txdesc_blk *tdb)
959 1.1 dyoung {
960 1.1 dyoung int pri;
961 1.1 dyoung u_int ndesc[RTW_NTXPRI] =
962 1.1 dyoung {RTW_NTXDESCLO, RTW_NTXDESCMD, RTW_NTXDESCHI, RTW_NTXDESCBCN};
963 1.1 dyoung
964 1.1 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
965 1.34 dyoung tdb[pri].tdb_nfree = ndesc[pri];
966 1.34 dyoung tdb[pri].tdb_next = 0;
967 1.1 dyoung }
968 1.1 dyoung }
969 1.1 dyoung
970 1.1 dyoung static int
971 1.34 dyoung rtw_txsoft_blk_init(struct rtw_txsoft_blk *tsb)
972 1.1 dyoung {
973 1.1 dyoung int i;
974 1.34 dyoung struct rtw_txsoft *ts;
975 1.1 dyoung
976 1.34 dyoung SIMPLEQ_INIT(&tsb->tsb_dirtyq);
977 1.34 dyoung SIMPLEQ_INIT(&tsb->tsb_freeq);
978 1.34 dyoung for (i = 0; i < tsb->tsb_ndesc; i++) {
979 1.34 dyoung ts = &tsb->tsb_desc[i];
980 1.34 dyoung ts->ts_mbuf = NULL;
981 1.34 dyoung SIMPLEQ_INSERT_TAIL(&tsb->tsb_freeq, ts, ts_q);
982 1.1 dyoung }
983 1.1 dyoung return 0;
984 1.1 dyoung }
985 1.1 dyoung
986 1.1 dyoung static void
987 1.34 dyoung rtw_txsoft_blk_init_all(struct rtw_txsoft_blk *tsb)
988 1.1 dyoung {
989 1.1 dyoung int pri;
990 1.3 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++)
991 1.34 dyoung rtw_txsoft_blk_init(&tsb[pri]);
992 1.1 dyoung }
993 1.1 dyoung
994 1.1 dyoung static __inline void
995 1.34 dyoung rtw_rxdescs_sync(struct rtw_rxdesc_blk *rdb, int desc0, int nsync, int ops)
996 1.1 dyoung {
997 1.34 dyoung KASSERT(nsync <= rdb->rdb_ndesc);
998 1.1 dyoung /* sync to end of ring */
999 1.34 dyoung if (desc0 + nsync > rdb->rdb_ndesc) {
1000 1.34 dyoung bus_dmamap_sync(rdb->rdb_dmat, rdb->rdb_dmamap,
1001 1.1 dyoung offsetof(struct rtw_descs, hd_rx[desc0]),
1002 1.34 dyoung sizeof(struct rtw_rxdesc) * (rdb->rdb_ndesc - desc0), ops);
1003 1.34 dyoung nsync -= (rdb->rdb_ndesc - desc0);
1004 1.1 dyoung desc0 = 0;
1005 1.1 dyoung }
1006 1.1 dyoung
1007 1.34 dyoung KASSERT(desc0 < rdb->rdb_ndesc);
1008 1.34 dyoung KASSERT(nsync <= rdb->rdb_ndesc);
1009 1.34 dyoung KASSERT(desc0 + nsync <= rdb->rdb_ndesc);
1010 1.21 dyoung
1011 1.1 dyoung /* sync what remains */
1012 1.34 dyoung bus_dmamap_sync(rdb->rdb_dmat, rdb->rdb_dmamap,
1013 1.1 dyoung offsetof(struct rtw_descs, hd_rx[desc0]),
1014 1.1 dyoung sizeof(struct rtw_rxdesc) * nsync, ops);
1015 1.1 dyoung }
1016 1.1 dyoung
1017 1.1 dyoung static void
1018 1.34 dyoung rtw_txdescs_sync(struct rtw_txdesc_blk *tdb, u_int desc0, u_int nsync, int ops)
1019 1.1 dyoung {
1020 1.1 dyoung /* sync to end of ring */
1021 1.34 dyoung if (desc0 + nsync > tdb->tdb_ndesc) {
1022 1.34 dyoung bus_dmamap_sync(tdb->tdb_dmat, tdb->tdb_dmamap,
1023 1.34 dyoung tdb->tdb_ofs + sizeof(struct rtw_txdesc) * desc0,
1024 1.34 dyoung sizeof(struct rtw_txdesc) * (tdb->tdb_ndesc - desc0),
1025 1.1 dyoung ops);
1026 1.34 dyoung nsync -= (tdb->tdb_ndesc - desc0);
1027 1.1 dyoung desc0 = 0;
1028 1.1 dyoung }
1029 1.1 dyoung
1030 1.1 dyoung /* sync what remains */
1031 1.34 dyoung bus_dmamap_sync(tdb->tdb_dmat, tdb->tdb_dmamap,
1032 1.34 dyoung tdb->tdb_ofs + sizeof(struct rtw_txdesc) * desc0,
1033 1.1 dyoung sizeof(struct rtw_txdesc) * nsync, ops);
1034 1.1 dyoung }
1035 1.1 dyoung
1036 1.1 dyoung static void
1037 1.34 dyoung rtw_txdescs_sync_all(struct rtw_txdesc_blk *tdb)
1038 1.1 dyoung {
1039 1.1 dyoung int pri;
1040 1.1 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
1041 1.34 dyoung rtw_txdescs_sync(&tdb[pri], 0, tdb[pri].tdb_ndesc,
1042 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1043 1.1 dyoung }
1044 1.1 dyoung }
1045 1.1 dyoung
1046 1.1 dyoung static void
1047 1.34 dyoung rtw_rxbufs_release(bus_dma_tag_t dmat, struct rtw_rxsoft *desc)
1048 1.1 dyoung {
1049 1.1 dyoung int i;
1050 1.34 dyoung struct rtw_rxsoft *rs;
1051 1.1 dyoung
1052 1.21 dyoung for (i = 0; i < RTW_RXQLEN; i++) {
1053 1.34 dyoung rs = &desc[i];
1054 1.34 dyoung if (rs->rs_mbuf == NULL)
1055 1.31 dyoung continue;
1056 1.34 dyoung bus_dmamap_sync(dmat, rs->rs_dmamap, 0,
1057 1.34 dyoung rs->rs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1058 1.34 dyoung bus_dmamap_unload(dmat, rs->rs_dmamap);
1059 1.34 dyoung m_freem(rs->rs_mbuf);
1060 1.34 dyoung rs->rs_mbuf = NULL;
1061 1.1 dyoung }
1062 1.1 dyoung }
1063 1.1 dyoung
1064 1.1 dyoung static __inline int
1065 1.34 dyoung rtw_rxsoft_alloc(bus_dma_tag_t dmat, struct rtw_rxsoft *rs)
1066 1.1 dyoung {
1067 1.1 dyoung int rc;
1068 1.1 dyoung struct mbuf *m;
1069 1.1 dyoung
1070 1.1 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
1071 1.1 dyoung if (m == NULL)
1072 1.18 dyoung return ENOBUFS;
1073 1.1 dyoung
1074 1.1 dyoung MCLGET(m, M_DONTWAIT);
1075 1.31 dyoung if ((m->m_flags & M_EXT) == 0) {
1076 1.31 dyoung m_freem(m);
1077 1.18 dyoung return ENOBUFS;
1078 1.31 dyoung }
1079 1.1 dyoung
1080 1.1 dyoung m->m_pkthdr.len = m->m_len = m->m_ext.ext_size;
1081 1.1 dyoung
1082 1.34 dyoung if (rs->rs_mbuf != NULL)
1083 1.34 dyoung bus_dmamap_unload(dmat, rs->rs_dmamap);
1084 1.18 dyoung
1085 1.34 dyoung rs->rs_mbuf = NULL;
1086 1.18 dyoung
1087 1.34 dyoung rc = bus_dmamap_load_mbuf(dmat, rs->rs_dmamap, m, BUS_DMA_NOWAIT);
1088 1.18 dyoung if (rc != 0) {
1089 1.18 dyoung m_freem(m);
1090 1.18 dyoung return -1;
1091 1.18 dyoung }
1092 1.1 dyoung
1093 1.34 dyoung rs->rs_mbuf = m;
1094 1.1 dyoung
1095 1.1 dyoung return 0;
1096 1.1 dyoung }
1097 1.1 dyoung
1098 1.1 dyoung static int
1099 1.34 dyoung rtw_rxsoft_init_all(bus_dma_tag_t dmat, struct rtw_rxsoft *desc,
1100 1.31 dyoung int *ndesc, const char *dvname)
1101 1.1 dyoung {
1102 1.31 dyoung int i, rc = 0;
1103 1.34 dyoung struct rtw_rxsoft *rs;
1104 1.1 dyoung
1105 1.21 dyoung for (i = 0; i < RTW_RXQLEN; i++) {
1106 1.34 dyoung rs = &desc[i];
1107 1.31 dyoung /* we're in rtw_init, so there should be no mbufs allocated */
1108 1.34 dyoung KASSERT(rs->rs_mbuf == NULL);
1109 1.31 dyoung #ifdef RTW_DEBUG
1110 1.31 dyoung if (i == rtw_rxbufs_limit) {
1111 1.31 dyoung printf("%s: TEST hit %d-buffer limit\n", dvname, i);
1112 1.31 dyoung rc = ENOBUFS;
1113 1.31 dyoung break;
1114 1.31 dyoung }
1115 1.31 dyoung #endif /* RTW_DEBUG */
1116 1.34 dyoung if ((rc = rtw_rxsoft_alloc(dmat, rs)) != 0) {
1117 1.34 dyoung printf("%s: rtw_rxsoft_alloc failed, %d buffers, "
1118 1.31 dyoung "rc %d\n", dvname, i, rc);
1119 1.31 dyoung break;
1120 1.1 dyoung }
1121 1.1 dyoung }
1122 1.31 dyoung *ndesc = i;
1123 1.31 dyoung return rc;
1124 1.1 dyoung }
1125 1.1 dyoung
1126 1.1 dyoung static __inline void
1127 1.34 dyoung rtw_rxdesc_init(struct rtw_rxdesc_blk *rdb, struct rtw_rxsoft *rs,
1128 1.33 dyoung int idx, int kick)
1129 1.1 dyoung {
1130 1.34 dyoung int is_last = (idx == rdb->rdb_ndesc - 1);
1131 1.21 dyoung uint32_t ctl, octl, obuf;
1132 1.34 dyoung struct rtw_rxdesc *rd = &rdb->rdb_desc[idx];
1133 1.1 dyoung
1134 1.34 dyoung obuf = rd->rd_buf;
1135 1.34 dyoung rd->rd_buf = htole32(rs->rs_dmamap->dm_segs[0].ds_addr);
1136 1.1 dyoung
1137 1.34 dyoung ctl = LSHIFT(rs->rs_mbuf->m_len, RTW_RXCTL_LENGTH_MASK) |
1138 1.1 dyoung RTW_RXCTL_OWN | RTW_RXCTL_FS | RTW_RXCTL_LS;
1139 1.1 dyoung
1140 1.1 dyoung if (is_last)
1141 1.1 dyoung ctl |= RTW_RXCTL_EOR;
1142 1.1 dyoung
1143 1.34 dyoung octl = rd->rd_ctl;
1144 1.34 dyoung rd->rd_ctl = htole32(ctl);
1145 1.1 dyoung
1146 1.24 dyoung RTW_DPRINTF(
1147 1.24 dyoung kick ? (RTW_DEBUG_RECV_DESC | RTW_DEBUG_IO_KICK)
1148 1.24 dyoung : RTW_DEBUG_RECV_DESC,
1149 1.34 dyoung ("%s: rd %p buf %08x -> %08x ctl %08x -> %08x\n", __func__, rd,
1150 1.34 dyoung le32toh(obuf), le32toh(rd->rd_buf), le32toh(octl),
1151 1.34 dyoung le32toh(rd->rd_ctl)));
1152 1.21 dyoung
1153 1.1 dyoung /* sync the mbuf */
1154 1.34 dyoung bus_dmamap_sync(rdb->rdb_dmat, rs->rs_dmamap, 0,
1155 1.34 dyoung rs->rs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1156 1.1 dyoung
1157 1.1 dyoung /* sync the descriptor */
1158 1.34 dyoung bus_dmamap_sync(rdb->rdb_dmat, rdb->rdb_dmamap,
1159 1.33 dyoung RTW_DESC_OFFSET(hd_rx, idx), sizeof(struct rtw_rxdesc),
1160 1.1 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1161 1.1 dyoung }
1162 1.1 dyoung
1163 1.1 dyoung static void
1164 1.34 dyoung rtw_rxdesc_init_all(struct rtw_rxdesc_blk *rdb, struct rtw_rxsoft *ctl, int kick)
1165 1.1 dyoung {
1166 1.1 dyoung int i;
1167 1.34 dyoung struct rtw_rxdesc *rd;
1168 1.34 dyoung struct rtw_rxsoft *rs;
1169 1.1 dyoung
1170 1.34 dyoung for (i = 0; i < rdb->rdb_ndesc; i++) {
1171 1.34 dyoung rd = &rdb->rdb_desc[i];
1172 1.34 dyoung rs = &ctl[i];
1173 1.34 dyoung rtw_rxdesc_init(rdb, rs, i, kick);
1174 1.1 dyoung }
1175 1.34 dyoung rdb->rdb_next = 0;
1176 1.1 dyoung }
1177 1.1 dyoung
1178 1.1 dyoung static void
1179 1.37 dyoung rtw_io_enable(struct rtw_regs *regs, uint8_t flags, int enable)
1180 1.1 dyoung {
1181 1.37 dyoung uint8_t cr;
1182 1.1 dyoung
1183 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_IOSTATE, ("%s: %s 0x%02x\n", __func__,
1184 1.1 dyoung enable ? "enable" : "disable", flags));
1185 1.1 dyoung
1186 1.1 dyoung cr = RTW_READ8(regs, RTW_CR);
1187 1.1 dyoung
1188 1.1 dyoung /* XXX reference source does not enable MULRW */
1189 1.1 dyoung #if 0
1190 1.1 dyoung /* enable PCI Read/Write Multiple */
1191 1.1 dyoung cr |= RTW_CR_MULRW;
1192 1.1 dyoung #endif
1193 1.1 dyoung
1194 1.1 dyoung RTW_RBW(regs, RTW_CR, RTW_CR); /* XXX paranoia? */
1195 1.1 dyoung if (enable)
1196 1.1 dyoung cr |= flags;
1197 1.1 dyoung else
1198 1.1 dyoung cr &= ~flags;
1199 1.1 dyoung RTW_WRITE8(regs, RTW_CR, cr);
1200 1.1 dyoung RTW_SYNC(regs, RTW_CR, RTW_CR);
1201 1.1 dyoung }
1202 1.1 dyoung
1203 1.1 dyoung static void
1204 1.37 dyoung rtw_intr_rx(struct rtw_softc *sc, uint16_t isr)
1205 1.1 dyoung {
1206 1.30 dyoung static const int ratetbl[4] = {2, 4, 11, 22}; /* convert rates:
1207 1.30 dyoung * hardware -> net80211
1208 1.30 dyoung */
1209 1.21 dyoung u_int next, nproc = 0;
1210 1.32 dyoung int hwrate, len, rate, rssi, sq;
1211 1.37 dyoung uint32_t hrssi, hstat, htsfth, htsftl;
1212 1.34 dyoung struct rtw_rxdesc *rd;
1213 1.34 dyoung struct rtw_rxsoft *rs;
1214 1.34 dyoung struct rtw_rxdesc_blk *rdb;
1215 1.1 dyoung struct mbuf *m;
1216 1.1 dyoung
1217 1.1 dyoung struct ieee80211_node *ni;
1218 1.1 dyoung struct ieee80211_frame *wh;
1219 1.1 dyoung
1220 1.34 dyoung rdb = &sc->sc_rxdesc_blk;
1221 1.21 dyoung
1222 1.34 dyoung KASSERT(rdb->rdb_next < rdb->rdb_ndesc);
1223 1.33 dyoung
1224 1.34 dyoung for (next = rdb->rdb_next; ; next = (next + 1) % rdb->rdb_ndesc) {
1225 1.34 dyoung rtw_rxdescs_sync(rdb, next, 1,
1226 1.31 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1227 1.34 dyoung rd = &rdb->rdb_desc[next];
1228 1.34 dyoung rs = &sc->sc_rxsoft[next];
1229 1.1 dyoung
1230 1.34 dyoung hstat = le32toh(rd->rd_stat);
1231 1.34 dyoung hrssi = le32toh(rd->rd_rssi);
1232 1.34 dyoung htsfth = le32toh(rd->rd_tsfth);
1233 1.34 dyoung htsftl = le32toh(rd->rd_tsftl);
1234 1.1 dyoung
1235 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_RECV_DESC,
1236 1.21 dyoung ("%s: rxdesc[%d] hstat %08x hrssi %08x htsft %08x%08x\n",
1237 1.21 dyoung __func__, next, hstat, hrssi, htsfth, htsftl));
1238 1.21 dyoung
1239 1.21 dyoung KASSERT((hstat & (RTW_RXSTAT_FS|RTW_RXSTAT_LS)) ==
1240 1.21 dyoung (RTW_RXSTAT_FS|RTW_RXSTAT_LS));
1241 1.21 dyoung
1242 1.21 dyoung ++nproc;
1243 1.21 dyoung
1244 1.21 dyoung /* still belongs to NIC */
1245 1.21 dyoung if ((hstat & RTW_RXSTAT_OWN) != 0) {
1246 1.21 dyoung if (nproc > 1)
1247 1.21 dyoung break;
1248 1.1 dyoung
1249 1.21 dyoung /* sometimes the NIC skips to the 0th descriptor */
1250 1.34 dyoung rtw_rxdescs_sync(rdb, 0, 1,
1251 1.31 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1252 1.34 dyoung rd = &rdb->rdb_desc[0];
1253 1.34 dyoung if ((rd->rd_stat & htole32(RTW_RXSTAT_OWN)) != 0)
1254 1.21 dyoung break;
1255 1.23 dyoung RTW_DPRINTF(RTW_DEBUG_BUGS,
1256 1.23 dyoung ("%s: NIC skipped to rxdesc[0]\n",
1257 1.23 dyoung sc->sc_dev.dv_xname));
1258 1.21 dyoung next = 0;
1259 1.21 dyoung continue;
1260 1.21 dyoung }
1261 1.1 dyoung
1262 1.1 dyoung if ((hstat & RTW_RXSTAT_IOERROR) != 0) {
1263 1.1 dyoung printf("%s: DMA error/FIFO overflow %08x, "
1264 1.1 dyoung "rx descriptor %d\n", sc->sc_dev.dv_xname,
1265 1.1 dyoung hstat & RTW_RXSTAT_IOERROR, next);
1266 1.30 dyoung sc->sc_if.if_ierrors++;
1267 1.1 dyoung goto next;
1268 1.1 dyoung }
1269 1.1 dyoung
1270 1.22 dyoung len = MASK_AND_RSHIFT(hstat, RTW_RXSTAT_LENGTH_MASK);
1271 1.22 dyoung if (len < IEEE80211_MIN_LEN) {
1272 1.22 dyoung sc->sc_ic.ic_stats.is_rx_tooshort++;
1273 1.22 dyoung goto next;
1274 1.22 dyoung }
1275 1.22 dyoung
1276 1.30 dyoung hwrate = MASK_AND_RSHIFT(hstat, RTW_RXSTAT_RATE_MASK);
1277 1.30 dyoung if (hwrate >= sizeof(ratetbl) / sizeof(ratetbl[0])) {
1278 1.22 dyoung printf("%s: unknown rate #%d\n", sc->sc_dev.dv_xname,
1279 1.22 dyoung MASK_AND_RSHIFT(hstat, RTW_RXSTAT_RATE_MASK));
1280 1.30 dyoung sc->sc_if.if_ierrors++;
1281 1.22 dyoung goto next;
1282 1.1 dyoung }
1283 1.30 dyoung rate = ratetbl[hwrate];
1284 1.1 dyoung
1285 1.1 dyoung #ifdef RTW_DEBUG
1286 1.1 dyoung #define PRINTSTAT(flag) do { \
1287 1.1 dyoung if ((hstat & flag) != 0) { \
1288 1.1 dyoung printf("%s" #flag, delim); \
1289 1.1 dyoung delim = ","; \
1290 1.1 dyoung } \
1291 1.1 dyoung } while (0)
1292 1.21 dyoung if ((rtw_debug & RTW_DEBUG_RECV_DESC) != 0) {
1293 1.1 dyoung const char *delim = "<";
1294 1.1 dyoung printf("%s: ", sc->sc_dev.dv_xname);
1295 1.1 dyoung if ((hstat & RTW_RXSTAT_DEBUG) != 0) {
1296 1.10 dyoung printf("status %08x", hstat);
1297 1.1 dyoung PRINTSTAT(RTW_RXSTAT_SPLCP);
1298 1.1 dyoung PRINTSTAT(RTW_RXSTAT_MAR);
1299 1.1 dyoung PRINTSTAT(RTW_RXSTAT_PAR);
1300 1.1 dyoung PRINTSTAT(RTW_RXSTAT_BAR);
1301 1.1 dyoung PRINTSTAT(RTW_RXSTAT_PWRMGT);
1302 1.1 dyoung PRINTSTAT(RTW_RXSTAT_CRC32);
1303 1.1 dyoung PRINTSTAT(RTW_RXSTAT_ICV);
1304 1.1 dyoung printf(">, ");
1305 1.1 dyoung }
1306 1.1 dyoung printf("rate %d.%d Mb/s, time %08x%08x\n",
1307 1.10 dyoung (rate * 5) / 10, (rate * 5) % 10, htsfth, htsftl);
1308 1.1 dyoung }
1309 1.1 dyoung #endif /* RTW_DEBUG */
1310 1.1 dyoung
1311 1.1 dyoung if ((hstat & RTW_RXSTAT_RES) != 0 &&
1312 1.1 dyoung sc->sc_ic.ic_opmode != IEEE80211_M_MONITOR)
1313 1.1 dyoung goto next;
1314 1.1 dyoung
1315 1.1 dyoung /* if bad flags, skip descriptor */
1316 1.1 dyoung if ((hstat & RTW_RXSTAT_ONESEG) != RTW_RXSTAT_ONESEG) {
1317 1.1 dyoung printf("%s: too many rx segments\n",
1318 1.1 dyoung sc->sc_dev.dv_xname);
1319 1.1 dyoung goto next;
1320 1.1 dyoung }
1321 1.1 dyoung
1322 1.34 dyoung bus_dmamap_sync(sc->sc_dmat, rs->rs_dmamap, 0,
1323 1.34 dyoung rs->rs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1324 1.18 dyoung
1325 1.34 dyoung m = rs->rs_mbuf;
1326 1.1 dyoung
1327 1.1 dyoung /* if temporarily out of memory, re-use mbuf */
1328 1.34 dyoung switch (rtw_rxsoft_alloc(sc->sc_dmat, rs)) {
1329 1.18 dyoung case 0:
1330 1.18 dyoung break;
1331 1.18 dyoung case ENOBUFS:
1332 1.34 dyoung printf("%s: rtw_rxsoft_alloc(, %d) failed, "
1333 1.31 dyoung "dropping packet\n", sc->sc_dev.dv_xname, next);
1334 1.1 dyoung goto next;
1335 1.18 dyoung default:
1336 1.18 dyoung /* XXX shorten rx ring, instead? */
1337 1.18 dyoung panic("%s: could not load DMA map\n",
1338 1.18 dyoung sc->sc_dev.dv_xname);
1339 1.1 dyoung }
1340 1.1 dyoung
1341 1.1 dyoung if (sc->sc_rfchipid == RTW_RFCHIPID_PHILIPS)
1342 1.1 dyoung rssi = MASK_AND_RSHIFT(hrssi, RTW_RXRSSI_RSSI);
1343 1.1 dyoung else {
1344 1.1 dyoung rssi = MASK_AND_RSHIFT(hrssi, RTW_RXRSSI_IMR_RSSI);
1345 1.1 dyoung /* TBD find out each front-end's LNA gain in the
1346 1.1 dyoung * front-end's units
1347 1.1 dyoung */
1348 1.1 dyoung if ((hrssi & RTW_RXRSSI_IMR_LNA) == 0)
1349 1.1 dyoung rssi |= 0x80;
1350 1.1 dyoung }
1351 1.32 dyoung sq = MASK_AND_RSHIFT(hrssi, RTW_RXRSSI_SQ);
1352 1.1 dyoung
1353 1.34 dyoung /* Note well: now we cannot recycle the rs_mbuf unless
1354 1.32 dyoung * we restore its original length.
1355 1.32 dyoung */
1356 1.22 dyoung m->m_pkthdr.rcvif = &sc->sc_if;
1357 1.22 dyoung m->m_pkthdr.len = m->m_len = len;
1358 1.1 dyoung m->m_flags |= M_HASFCS;
1359 1.1 dyoung
1360 1.1 dyoung wh = mtod(m, struct ieee80211_frame *);
1361 1.1 dyoung /* TBD use _MAR, _BAR, _PAR flags as hints to _find_rxnode? */
1362 1.1 dyoung ni = ieee80211_find_rxnode(&sc->sc_ic, wh);
1363 1.1 dyoung
1364 1.1 dyoung sc->sc_tsfth = htsfth;
1365 1.1 dyoung
1366 1.10 dyoung #ifdef RTW_DEBUG
1367 1.10 dyoung if ((sc->sc_if.if_flags & (IFF_DEBUG|IFF_LINK2)) ==
1368 1.10 dyoung (IFF_DEBUG|IFF_LINK2)) {
1369 1.10 dyoung ieee80211_dump_pkt(mtod(m, uint8_t *), m->m_pkthdr.len,
1370 1.10 dyoung rate, rssi);
1371 1.10 dyoung }
1372 1.10 dyoung #endif /* RTW_DEBUG */
1373 1.32 dyoung
1374 1.32 dyoung #if NBPFILTER > 0
1375 1.32 dyoung if (sc->sc_radiobpf != NULL) {
1376 1.32 dyoung struct ieee80211com *ic = &sc->sc_ic;
1377 1.32 dyoung struct rtw_rx_radiotap_header *rr = &sc->sc_rxtap;
1378 1.32 dyoung
1379 1.32 dyoung rr->rr_tsft =
1380 1.32 dyoung htole64(((uint64_t)htsfth << 32) | htsftl);
1381 1.32 dyoung
1382 1.32 dyoung if ((hstat & RTW_RXSTAT_SPLCP) != 0)
1383 1.32 dyoung rr->rr_flags = IEEE80211_RADIOTAP_F_SHORTPRE;
1384 1.32 dyoung
1385 1.32 dyoung rr->rr_flags = 0;
1386 1.32 dyoung rr->rr_rate = rate;
1387 1.32 dyoung rr->rr_chan_freq =
1388 1.32 dyoung htole16(ic->ic_bss->ni_chan->ic_freq);
1389 1.32 dyoung rr->rr_chan_flags =
1390 1.32 dyoung htole16(ic->ic_bss->ni_chan->ic_flags);
1391 1.32 dyoung rr->rr_antsignal = rssi;
1392 1.36 dyoung rr->rr_barker_lock = htole16(sq);
1393 1.32 dyoung
1394 1.32 dyoung bpf_mtap2(sc->sc_radiobpf, (caddr_t)rr,
1395 1.32 dyoung sizeof(sc->sc_rxtapu), m);
1396 1.32 dyoung }
1397 1.32 dyoung #endif /* NPBFILTER > 0 */
1398 1.32 dyoung
1399 1.1 dyoung ieee80211_input(&sc->sc_if, m, ni, rssi, htsftl);
1400 1.1 dyoung ieee80211_release_node(&sc->sc_ic, ni);
1401 1.1 dyoung next:
1402 1.34 dyoung rtw_rxdesc_init(rdb, rs, next, 0);
1403 1.1 dyoung }
1404 1.34 dyoung rdb->rdb_next = next;
1405 1.21 dyoung
1406 1.34 dyoung KASSERT(rdb->rdb_next < rdb->rdb_ndesc);
1407 1.3 dyoung
1408 1.1 dyoung return;
1409 1.1 dyoung }
1410 1.1 dyoung
1411 1.1 dyoung static void
1412 1.34 dyoung rtw_txsoft_release(bus_dma_tag_t dmat, struct ieee80211com *ic,
1413 1.34 dyoung struct rtw_txsoft *ts)
1414 1.5 dyoung {
1415 1.5 dyoung struct mbuf *m;
1416 1.5 dyoung struct ieee80211_node *ni;
1417 1.5 dyoung
1418 1.34 dyoung m = ts->ts_mbuf;
1419 1.34 dyoung ni = ts->ts_ni;
1420 1.21 dyoung KASSERT(m != NULL);
1421 1.21 dyoung KASSERT(ni != NULL);
1422 1.34 dyoung ts->ts_mbuf = NULL;
1423 1.34 dyoung ts->ts_ni = NULL;
1424 1.5 dyoung
1425 1.34 dyoung bus_dmamap_sync(dmat, ts->ts_dmamap, 0, ts->ts_dmamap->dm_mapsize,
1426 1.5 dyoung BUS_DMASYNC_POSTWRITE);
1427 1.34 dyoung bus_dmamap_unload(dmat, ts->ts_dmamap);
1428 1.5 dyoung m_freem(m);
1429 1.5 dyoung ieee80211_release_node(ic, ni);
1430 1.5 dyoung }
1431 1.5 dyoung
1432 1.5 dyoung static void
1433 1.34 dyoung rtw_txsofts_release(bus_dma_tag_t dmat, struct ieee80211com *ic,
1434 1.34 dyoung struct rtw_txsoft_blk *tsb)
1435 1.5 dyoung {
1436 1.34 dyoung struct rtw_txsoft *ts;
1437 1.5 dyoung
1438 1.34 dyoung while ((ts = SIMPLEQ_FIRST(&tsb->tsb_dirtyq)) != NULL) {
1439 1.34 dyoung rtw_txsoft_release(dmat, ic, ts);
1440 1.34 dyoung SIMPLEQ_REMOVE_HEAD(&tsb->tsb_dirtyq, ts_q);
1441 1.34 dyoung SIMPLEQ_INSERT_TAIL(&tsb->tsb_freeq, ts, ts_q);
1442 1.5 dyoung }
1443 1.5 dyoung }
1444 1.5 dyoung
1445 1.5 dyoung static __inline void
1446 1.34 dyoung rtw_collect_txpkt(struct rtw_softc *sc, struct rtw_txdesc_blk *tdb,
1447 1.34 dyoung struct rtw_txsoft *ts, int ndesc)
1448 1.5 dyoung {
1449 1.11 dyoung uint32_t hstat;
1450 1.5 dyoung int data_retry, rts_retry;
1451 1.34 dyoung struct rtw_txdesc *tdn;
1452 1.5 dyoung const char *condstring;
1453 1.5 dyoung
1454 1.34 dyoung rtw_txsoft_release(sc->sc_dmat, &sc->sc_ic, ts);
1455 1.5 dyoung
1456 1.34 dyoung tdb->tdb_nfree += ndesc;
1457 1.5 dyoung
1458 1.34 dyoung tdn = &tdb->tdb_desc[ts->ts_last];
1459 1.5 dyoung
1460 1.34 dyoung hstat = le32toh(tdn->td_stat);
1461 1.11 dyoung rts_retry = MASK_AND_RSHIFT(hstat, RTW_TXSTAT_RTSRETRY_MASK);
1462 1.11 dyoung data_retry = MASK_AND_RSHIFT(hstat, RTW_TXSTAT_DRC_MASK);
1463 1.5 dyoung
1464 1.5 dyoung sc->sc_if.if_collisions += rts_retry + data_retry;
1465 1.5 dyoung
1466 1.11 dyoung if ((hstat & RTW_TXSTAT_TOK) != 0)
1467 1.5 dyoung condstring = "ok";
1468 1.5 dyoung else {
1469 1.5 dyoung sc->sc_if.if_oerrors++;
1470 1.5 dyoung condstring = "error";
1471 1.5 dyoung }
1472 1.5 dyoung
1473 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT_DESC,
1474 1.34 dyoung ("%s: ts %p txdesc[%d, %d] %s tries rts %u data %u\n",
1475 1.34 dyoung sc->sc_dev.dv_xname, ts, ts->ts_first, ts->ts_last,
1476 1.5 dyoung condstring, rts_retry, data_retry));
1477 1.5 dyoung }
1478 1.5 dyoung
1479 1.5 dyoung /* Collect transmitted packets. */
1480 1.5 dyoung static __inline void
1481 1.34 dyoung rtw_collect_txring(struct rtw_softc *sc, struct rtw_txsoft_blk *tsb,
1482 1.34 dyoung struct rtw_txdesc_blk *tdb)
1483 1.5 dyoung {
1484 1.5 dyoung int ndesc;
1485 1.34 dyoung struct rtw_txsoft *ts;
1486 1.5 dyoung
1487 1.34 dyoung while ((ts = SIMPLEQ_FIRST(&tsb->tsb_dirtyq)) != NULL) {
1488 1.34 dyoung ndesc = 1 + ts->ts_last - ts->ts_first;
1489 1.34 dyoung if (ts->ts_last < ts->ts_first)
1490 1.34 dyoung ndesc += tdb->tdb_ndesc;
1491 1.5 dyoung
1492 1.6 dyoung KASSERT(ndesc > 0);
1493 1.6 dyoung
1494 1.34 dyoung rtw_txdescs_sync(tdb, ts->ts_first, ndesc,
1495 1.5 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1496 1.5 dyoung
1497 1.34 dyoung if ((tdb->tdb_desc[ts->ts_last].td_stat &
1498 1.5 dyoung htole32(RTW_TXSTAT_OWN)) != 0)
1499 1.5 dyoung break;
1500 1.5 dyoung
1501 1.34 dyoung rtw_collect_txpkt(sc, tdb, ts, ndesc);
1502 1.34 dyoung SIMPLEQ_REMOVE_HEAD(&tsb->tsb_dirtyq, ts_q);
1503 1.34 dyoung SIMPLEQ_INSERT_TAIL(&tsb->tsb_freeq, ts, ts_q);
1504 1.5 dyoung sc->sc_if.if_flags &= ~IFF_OACTIVE;
1505 1.5 dyoung }
1506 1.34 dyoung if (ts == NULL)
1507 1.34 dyoung tsb->tsb_tx_timer = 0;
1508 1.5 dyoung }
1509 1.5 dyoung
1510 1.5 dyoung static void
1511 1.37 dyoung rtw_intr_tx(struct rtw_softc *sc, uint16_t isr)
1512 1.1 dyoung {
1513 1.5 dyoung int pri;
1514 1.34 dyoung struct rtw_txsoft_blk *tsb;
1515 1.34 dyoung struct rtw_txdesc_blk *tdb;
1516 1.5 dyoung
1517 1.5 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
1518 1.34 dyoung tsb = &sc->sc_txsoft_blk[pri];
1519 1.34 dyoung tdb = &sc->sc_txdesc_blk[pri];
1520 1.5 dyoung
1521 1.34 dyoung rtw_collect_txring(sc, tsb, tdb);
1522 1.5 dyoung
1523 1.21 dyoung if ((isr & RTW_INTR_TX) != 0)
1524 1.21 dyoung rtw_start(&sc->sc_if);
1525 1.5 dyoung }
1526 1.5 dyoung
1527 1.1 dyoung /* TBD */
1528 1.1 dyoung return;
1529 1.1 dyoung }
1530 1.1 dyoung
1531 1.1 dyoung static void
1532 1.37 dyoung rtw_intr_beacon(struct rtw_softc *sc, uint16_t isr)
1533 1.1 dyoung {
1534 1.1 dyoung /* TBD */
1535 1.1 dyoung return;
1536 1.1 dyoung }
1537 1.1 dyoung
1538 1.1 dyoung static void
1539 1.1 dyoung rtw_intr_atim(struct rtw_softc *sc)
1540 1.1 dyoung {
1541 1.1 dyoung /* TBD */
1542 1.1 dyoung return;
1543 1.1 dyoung }
1544 1.1 dyoung
1545 1.21 dyoung #ifdef RTW_DEBUG
1546 1.21 dyoung static void
1547 1.21 dyoung rtw_dump_rings(struct rtw_softc *sc)
1548 1.21 dyoung {
1549 1.34 dyoung struct rtw_txdesc_blk *tdb;
1550 1.34 dyoung struct rtw_rxdesc *rd;
1551 1.34 dyoung struct rtw_rxdesc_blk *rdb;
1552 1.21 dyoung int desc, pri;
1553 1.21 dyoung
1554 1.21 dyoung if ((rtw_debug & RTW_DEBUG_IO_KICK) == 0)
1555 1.21 dyoung return;
1556 1.21 dyoung
1557 1.21 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
1558 1.34 dyoung tdb = &sc->sc_txdesc_blk[pri];
1559 1.21 dyoung printf("%s: txpri %d ndesc %d nfree %d\n", __func__, pri,
1560 1.34 dyoung tdb->tdb_ndesc, tdb->tdb_nfree);
1561 1.34 dyoung for (desc = 0; desc < tdb->tdb_ndesc; desc++)
1562 1.34 dyoung rtw_print_txdesc(sc, ".", NULL, tdb, desc);
1563 1.21 dyoung }
1564 1.21 dyoung
1565 1.34 dyoung rdb = &sc->sc_rxdesc_blk;
1566 1.33 dyoung
1567 1.21 dyoung for (desc = 0; desc < RTW_RXQLEN; desc++) {
1568 1.34 dyoung rd = &rdb->rdb_desc[desc];
1569 1.31 dyoung printf("%s: %sctl %08x rsvd0/rssi %08x buf/tsftl %08x "
1570 1.21 dyoung "rsvd1/tsfth %08x\n", __func__,
1571 1.34 dyoung (desc >= rdb->rdb_ndesc) ? "UNUSED " : "",
1572 1.34 dyoung le32toh(rd->rd_ctl), le32toh(rd->rd_rssi),
1573 1.34 dyoung le32toh(rd->rd_buf), le32toh(rd->rd_tsfth));
1574 1.21 dyoung }
1575 1.21 dyoung }
1576 1.21 dyoung #endif /* RTW_DEBUG */
1577 1.21 dyoung
1578 1.1 dyoung static void
1579 1.3 dyoung rtw_hwring_setup(struct rtw_softc *sc)
1580 1.3 dyoung {
1581 1.3 dyoung struct rtw_regs *regs = &sc->sc_regs;
1582 1.3 dyoung RTW_WRITE(regs, RTW_RDSAR, RTW_RING_BASE(sc, hd_rx));
1583 1.3 dyoung RTW_WRITE(regs, RTW_TLPDA, RTW_RING_BASE(sc, hd_txlo));
1584 1.3 dyoung RTW_WRITE(regs, RTW_TNPDA, RTW_RING_BASE(sc, hd_txmd));
1585 1.3 dyoung RTW_WRITE(regs, RTW_THPDA, RTW_RING_BASE(sc, hd_txhi));
1586 1.3 dyoung RTW_WRITE(regs, RTW_TBDA, RTW_RING_BASE(sc, hd_bcn));
1587 1.8 dyoung RTW_SYNC(regs, RTW_TLPDA, RTW_RDSAR);
1588 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_XMIT_DESC,
1589 1.21 dyoung ("%s: reg[TLPDA] <- %" PRIxPTR "\n", __func__,
1590 1.21 dyoung (uintptr_t)RTW_RING_BASE(sc, hd_txlo)));
1591 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_XMIT_DESC,
1592 1.21 dyoung ("%s: reg[TNPDA] <- %" PRIxPTR "\n", __func__,
1593 1.21 dyoung (uintptr_t)RTW_RING_BASE(sc, hd_txmd)));
1594 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_XMIT_DESC,
1595 1.21 dyoung ("%s: reg[THPDA] <- %" PRIxPTR "\n", __func__,
1596 1.21 dyoung (uintptr_t)RTW_RING_BASE(sc, hd_txhi)));
1597 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_XMIT_DESC,
1598 1.21 dyoung ("%s: reg[TBDA] <- %" PRIxPTR "\n", __func__,
1599 1.21 dyoung (uintptr_t)RTW_RING_BASE(sc, hd_bcn)));
1600 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_RECV_DESC,
1601 1.21 dyoung ("%s: reg[RDSAR] <- %" PRIxPTR "\n", __func__,
1602 1.21 dyoung (uintptr_t)RTW_RING_BASE(sc, hd_rx)));
1603 1.3 dyoung }
1604 1.3 dyoung
1605 1.31 dyoung static int
1606 1.3 dyoung rtw_swring_setup(struct rtw_softc *sc)
1607 1.3 dyoung {
1608 1.31 dyoung int rc;
1609 1.34 dyoung struct rtw_rxdesc_blk *rdb;
1610 1.33 dyoung
1611 1.3 dyoung rtw_txdesc_blk_init_all(&sc->sc_txdesc_blk[0]);
1612 1.3 dyoung
1613 1.34 dyoung rtw_txsoft_blk_init_all(&sc->sc_txsoft_blk[0]);
1614 1.3 dyoung
1615 1.34 dyoung rdb = &sc->sc_rxdesc_blk;
1616 1.34 dyoung if ((rc = rtw_rxsoft_init_all(sc->sc_dmat, sc->sc_rxsoft, &rdb->rdb_ndesc,
1617 1.34 dyoung sc->sc_dev.dv_xname)) != 0 && rdb->rdb_ndesc == 0) {
1618 1.31 dyoung printf("%s: could not allocate rx buffers\n",
1619 1.31 dyoung sc->sc_dev.dv_xname);
1620 1.31 dyoung return rc;
1621 1.31 dyoung }
1622 1.33 dyoung
1623 1.34 dyoung rdb = &sc->sc_rxdesc_blk;
1624 1.34 dyoung rtw_rxdescs_sync(rdb, 0, rdb->rdb_ndesc,
1625 1.31 dyoung BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1626 1.34 dyoung rtw_rxdesc_init_all(rdb, sc->sc_rxsoft, 1);
1627 1.3 dyoung
1628 1.33 dyoung rtw_txdescs_sync_all(&sc->sc_txdesc_blk[0]);
1629 1.31 dyoung return 0;
1630 1.3 dyoung }
1631 1.3 dyoung
1632 1.3 dyoung static void
1633 1.34 dyoung rtw_txdesc_blk_reset(struct rtw_txdesc_blk *tdb)
1634 1.21 dyoung {
1635 1.21 dyoung int i;
1636 1.21 dyoung
1637 1.34 dyoung (void)memset(tdb->tdb_desc, 0,
1638 1.34 dyoung sizeof(tdb->tdb_desc[0]) * tdb->tdb_ndesc);
1639 1.34 dyoung for (i = 0; i < tdb->tdb_ndesc; i++)
1640 1.34 dyoung tdb->tdb_desc[i].td_next = htole32(RTW_NEXT_DESC(tdb, i));
1641 1.34 dyoung tdb->tdb_nfree = tdb->tdb_ndesc;
1642 1.34 dyoung tdb->tdb_next = 0;
1643 1.21 dyoung }
1644 1.21 dyoung
1645 1.21 dyoung static void
1646 1.21 dyoung rtw_txdescs_reset(struct rtw_softc *sc)
1647 1.3 dyoung {
1648 1.5 dyoung int pri;
1649 1.34 dyoung struct rtw_txdesc_blk *tdb;
1650 1.21 dyoung
1651 1.21 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
1652 1.34 dyoung tdb = &sc->sc_txdesc_blk[pri];
1653 1.34 dyoung rtw_txsofts_release(sc->sc_dmat, &sc->sc_ic,
1654 1.34 dyoung &sc->sc_txsoft_blk[pri]);
1655 1.34 dyoung rtw_txdesc_blk_reset(tdb);
1656 1.34 dyoung rtw_txdescs_sync(tdb, 0, tdb->tdb_ndesc,
1657 1.29 dyoung BUS_DMASYNC_PREWRITE|BUS_DMASYNC_PREREAD);
1658 1.21 dyoung }
1659 1.21 dyoung }
1660 1.21 dyoung
1661 1.21 dyoung static void
1662 1.21 dyoung rtw_rxdescs_reset(struct rtw_softc *sc)
1663 1.21 dyoung {
1664 1.34 dyoung rtw_rxdesc_init_all(&sc->sc_rxdesc_blk, &sc->sc_rxsoft[0], 1);
1665 1.21 dyoung }
1666 1.21 dyoung
1667 1.21 dyoung static void
1668 1.21 dyoung rtw_intr_ioerror(struct rtw_softc *sc, uint16_t isr)
1669 1.21 dyoung {
1670 1.3 dyoung struct rtw_regs *regs = &sc->sc_regs;
1671 1.5 dyoung
1672 1.21 dyoung if ((isr & RTW_INTR_TXFOVW) != 0)
1673 1.21 dyoung printf("%s: tx fifo overflow\n", sc->sc_dev.dv_xname);
1674 1.21 dyoung
1675 1.21 dyoung if ((isr & (RTW_INTR_RDU|RTW_INTR_RXFOVW)) == 0)
1676 1.21 dyoung return;
1677 1.15 dyoung
1678 1.23 dyoung RTW_DPRINTF(RTW_DEBUG_BUGS, ("%s: restarting xmit/recv\n",
1679 1.23 dyoung sc->sc_dev.dv_xname));
1680 1.15 dyoung
1681 1.24 dyoung #ifdef RTW_DEBUG
1682 1.21 dyoung rtw_dump_rings(sc);
1683 1.24 dyoung #endif /* RTW_DEBUG */
1684 1.15 dyoung
1685 1.3 dyoung rtw_io_enable(regs, RTW_CR_RE | RTW_CR_TE, 0);
1686 1.15 dyoung
1687 1.21 dyoung /* Collect rx'd packets. Refresh rx buffers. */
1688 1.21 dyoung rtw_intr_rx(sc, 0);
1689 1.21 dyoung /* Collect tx'd packets. */
1690 1.21 dyoung rtw_intr_tx(sc, 0);
1691 1.21 dyoung
1692 1.21 dyoung RTW_WRITE16(regs, RTW_IMR, 0);
1693 1.21 dyoung RTW_SYNC(regs, RTW_IMR, RTW_IMR);
1694 1.21 dyoung
1695 1.21 dyoung rtw_chip_reset1(regs, sc->sc_dev.dv_xname);
1696 1.21 dyoung
1697 1.21 dyoung rtw_rxdescs_reset(sc);
1698 1.21 dyoung rtw_txdescs_reset(sc);
1699 1.21 dyoung
1700 1.3 dyoung rtw_hwring_setup(sc);
1701 1.21 dyoung
1702 1.24 dyoung #ifdef RTW_DEBUG
1703 1.21 dyoung rtw_dump_rings(sc);
1704 1.24 dyoung #endif /* RTW_DEBUG */
1705 1.21 dyoung
1706 1.3 dyoung RTW_WRITE16(regs, RTW_IMR, sc->sc_inten);
1707 1.8 dyoung RTW_SYNC(regs, RTW_IMR, RTW_IMR);
1708 1.3 dyoung rtw_io_enable(regs, RTW_CR_RE | RTW_CR_TE, 1);
1709 1.3 dyoung }
1710 1.3 dyoung
1711 1.1 dyoung static __inline void
1712 1.1 dyoung rtw_suspend_ticks(struct rtw_softc *sc)
1713 1.1 dyoung {
1714 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_TIMEOUT,
1715 1.21 dyoung ("%s: suspending ticks\n", sc->sc_dev.dv_xname));
1716 1.1 dyoung sc->sc_do_tick = 0;
1717 1.1 dyoung }
1718 1.1 dyoung
1719 1.1 dyoung static __inline void
1720 1.1 dyoung rtw_resume_ticks(struct rtw_softc *sc)
1721 1.1 dyoung {
1722 1.37 dyoung uint32_t tsftrl0, tsftrl1, next_tick;
1723 1.1 dyoung
1724 1.1 dyoung tsftrl0 = RTW_READ(&sc->sc_regs, RTW_TSFTRL);
1725 1.1 dyoung
1726 1.1 dyoung tsftrl1 = RTW_READ(&sc->sc_regs, RTW_TSFTRL);
1727 1.4 dyoung next_tick = tsftrl1 + 1000000;
1728 1.1 dyoung RTW_WRITE(&sc->sc_regs, RTW_TINT, next_tick);
1729 1.1 dyoung
1730 1.1 dyoung sc->sc_do_tick = 1;
1731 1.1 dyoung
1732 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_TIMEOUT,
1733 1.21 dyoung ("%s: resume ticks delta %#08x now %#08x next %#08x\n",
1734 1.8 dyoung sc->sc_dev.dv_xname, tsftrl1 - tsftrl0, tsftrl1, next_tick));
1735 1.1 dyoung }
1736 1.1 dyoung
1737 1.1 dyoung static void
1738 1.1 dyoung rtw_intr_timeout(struct rtw_softc *sc)
1739 1.1 dyoung {
1740 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_TIMEOUT, ("%s: timeout\n", sc->sc_dev.dv_xname));
1741 1.1 dyoung if (sc->sc_do_tick)
1742 1.1 dyoung rtw_resume_ticks(sc);
1743 1.1 dyoung return;
1744 1.1 dyoung }
1745 1.1 dyoung
1746 1.1 dyoung int
1747 1.1 dyoung rtw_intr(void *arg)
1748 1.1 dyoung {
1749 1.3 dyoung int i;
1750 1.1 dyoung struct rtw_softc *sc = arg;
1751 1.1 dyoung struct rtw_regs *regs = &sc->sc_regs;
1752 1.37 dyoung uint16_t isr;
1753 1.1 dyoung
1754 1.1 dyoung /*
1755 1.1 dyoung * If the interface isn't running, the interrupt couldn't
1756 1.1 dyoung * possibly have come from us.
1757 1.1 dyoung */
1758 1.3 dyoung if ((sc->sc_flags & RTW_F_ENABLED) == 0 ||
1759 1.3 dyoung (sc->sc_if.if_flags & IFF_RUNNING) == 0 ||
1760 1.1 dyoung (sc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
1761 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_INTR, ("%s: stray interrupt\n", sc->sc_dev.dv_xname));
1762 1.1 dyoung return (0);
1763 1.1 dyoung }
1764 1.1 dyoung
1765 1.3 dyoung for (i = 0; i < 10; i++) {
1766 1.1 dyoung isr = RTW_READ16(regs, RTW_ISR);
1767 1.1 dyoung
1768 1.1 dyoung RTW_WRITE16(regs, RTW_ISR, isr);
1769 1.8 dyoung RTW_WBR(regs, RTW_ISR, RTW_ISR);
1770 1.1 dyoung
1771 1.1 dyoung if (sc->sc_intr_ack != NULL)
1772 1.1 dyoung (*sc->sc_intr_ack)(regs);
1773 1.1 dyoung
1774 1.1 dyoung if (isr == 0)
1775 1.1 dyoung break;
1776 1.1 dyoung
1777 1.1 dyoung #ifdef RTW_DEBUG
1778 1.1 dyoung #define PRINTINTR(flag) do { \
1779 1.1 dyoung if ((isr & flag) != 0) { \
1780 1.1 dyoung printf("%s" #flag, delim); \
1781 1.1 dyoung delim = ","; \
1782 1.1 dyoung } \
1783 1.1 dyoung } while (0)
1784 1.1 dyoung
1785 1.21 dyoung if ((rtw_debug & RTW_DEBUG_INTR) != 0 && isr != 0) {
1786 1.1 dyoung const char *delim = "<";
1787 1.1 dyoung
1788 1.1 dyoung printf("%s: reg[ISR] = %x", sc->sc_dev.dv_xname, isr);
1789 1.1 dyoung
1790 1.1 dyoung PRINTINTR(RTW_INTR_TXFOVW);
1791 1.1 dyoung PRINTINTR(RTW_INTR_TIMEOUT);
1792 1.1 dyoung PRINTINTR(RTW_INTR_BCNINT);
1793 1.1 dyoung PRINTINTR(RTW_INTR_ATIMINT);
1794 1.1 dyoung PRINTINTR(RTW_INTR_TBDER);
1795 1.1 dyoung PRINTINTR(RTW_INTR_TBDOK);
1796 1.1 dyoung PRINTINTR(RTW_INTR_THPDER);
1797 1.1 dyoung PRINTINTR(RTW_INTR_THPDOK);
1798 1.1 dyoung PRINTINTR(RTW_INTR_TNPDER);
1799 1.1 dyoung PRINTINTR(RTW_INTR_TNPDOK);
1800 1.1 dyoung PRINTINTR(RTW_INTR_RXFOVW);
1801 1.1 dyoung PRINTINTR(RTW_INTR_RDU);
1802 1.1 dyoung PRINTINTR(RTW_INTR_TLPDER);
1803 1.1 dyoung PRINTINTR(RTW_INTR_TLPDOK);
1804 1.1 dyoung PRINTINTR(RTW_INTR_RER);
1805 1.1 dyoung PRINTINTR(RTW_INTR_ROK);
1806 1.1 dyoung
1807 1.1 dyoung printf(">\n");
1808 1.1 dyoung }
1809 1.1 dyoung #undef PRINTINTR
1810 1.1 dyoung #endif /* RTW_DEBUG */
1811 1.1 dyoung
1812 1.1 dyoung if ((isr & RTW_INTR_RX) != 0)
1813 1.1 dyoung rtw_intr_rx(sc, isr & RTW_INTR_RX);
1814 1.1 dyoung if ((isr & RTW_INTR_TX) != 0)
1815 1.1 dyoung rtw_intr_tx(sc, isr & RTW_INTR_TX);
1816 1.1 dyoung if ((isr & RTW_INTR_BEACON) != 0)
1817 1.1 dyoung rtw_intr_beacon(sc, isr & RTW_INTR_BEACON);
1818 1.1 dyoung if ((isr & RTW_INTR_ATIMINT) != 0)
1819 1.1 dyoung rtw_intr_atim(sc);
1820 1.1 dyoung if ((isr & RTW_INTR_IOERROR) != 0)
1821 1.1 dyoung rtw_intr_ioerror(sc, isr & RTW_INTR_IOERROR);
1822 1.1 dyoung if ((isr & RTW_INTR_TIMEOUT) != 0)
1823 1.1 dyoung rtw_intr_timeout(sc);
1824 1.1 dyoung }
1825 1.1 dyoung
1826 1.1 dyoung return 1;
1827 1.1 dyoung }
1828 1.1 dyoung
1829 1.21 dyoung /* Must be called at splnet. */
1830 1.1 dyoung static void
1831 1.1 dyoung rtw_stop(struct ifnet *ifp, int disable)
1832 1.1 dyoung {
1833 1.21 dyoung int pri;
1834 1.1 dyoung struct rtw_softc *sc = (struct rtw_softc *)ifp->if_softc;
1835 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
1836 1.1 dyoung struct rtw_regs *regs = &sc->sc_regs;
1837 1.1 dyoung
1838 1.3 dyoung if ((sc->sc_flags & RTW_F_ENABLED) == 0)
1839 1.3 dyoung return;
1840 1.3 dyoung
1841 1.1 dyoung rtw_suspend_ticks(sc);
1842 1.1 dyoung
1843 1.1 dyoung ieee80211_new_state(ic, IEEE80211_S_INIT, -1);
1844 1.1 dyoung
1845 1.3 dyoung if ((sc->sc_flags & RTW_F_INVALID) == 0) {
1846 1.3 dyoung /* Disable interrupts. */
1847 1.3 dyoung RTW_WRITE16(regs, RTW_IMR, 0);
1848 1.3 dyoung
1849 1.8 dyoung RTW_WBW(regs, RTW_TPPOLL, RTW_IMR);
1850 1.8 dyoung
1851 1.3 dyoung /* Stop the transmit and receive processes. First stop DMA,
1852 1.3 dyoung * then disable receiver and transmitter.
1853 1.3 dyoung */
1854 1.3 dyoung RTW_WRITE8(regs, RTW_TPPOLL,
1855 1.3 dyoung RTW_TPPOLL_SBQ|RTW_TPPOLL_SHPQ|RTW_TPPOLL_SNPQ|
1856 1.3 dyoung RTW_TPPOLL_SLPQ);
1857 1.1 dyoung
1858 1.8 dyoung RTW_SYNC(regs, RTW_TPPOLL, RTW_IMR);
1859 1.8 dyoung
1860 1.3 dyoung rtw_io_enable(&sc->sc_regs, RTW_CR_RE|RTW_CR_TE, 0);
1861 1.3 dyoung }
1862 1.1 dyoung
1863 1.5 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
1864 1.34 dyoung rtw_txsofts_release(sc->sc_dmat, &sc->sc_ic,
1865 1.34 dyoung &sc->sc_txsoft_blk[pri]);
1866 1.5 dyoung }
1867 1.1 dyoung
1868 1.34 dyoung rtw_rxbufs_release(sc->sc_dmat, &sc->sc_rxsoft[0]);
1869 1.31 dyoung
1870 1.31 dyoung if (disable)
1871 1.1 dyoung rtw_disable(sc);
1872 1.1 dyoung
1873 1.1 dyoung /* Mark the interface as not running. Cancel the watchdog timer. */
1874 1.21 dyoung ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1875 1.1 dyoung ifp->if_timer = 0;
1876 1.3 dyoung
1877 1.1 dyoung return;
1878 1.1 dyoung }
1879 1.1 dyoung
1880 1.1 dyoung const char *
1881 1.1 dyoung rtw_pwrstate_string(enum rtw_pwrstate power)
1882 1.1 dyoung {
1883 1.1 dyoung switch (power) {
1884 1.1 dyoung case RTW_ON:
1885 1.1 dyoung return "on";
1886 1.1 dyoung case RTW_SLEEP:
1887 1.1 dyoung return "sleep";
1888 1.1 dyoung case RTW_OFF:
1889 1.1 dyoung return "off";
1890 1.1 dyoung default:
1891 1.1 dyoung return "unknown";
1892 1.1 dyoung }
1893 1.1 dyoung }
1894 1.1 dyoung
1895 1.10 dyoung /* XXX For Maxim, I am using the RFMD settings gleaned from the
1896 1.10 dyoung * reference driver, plus a magic Maxim "ON" value that comes from
1897 1.10 dyoung * the Realtek document "Windows PG for Rtl8180."
1898 1.1 dyoung */
1899 1.1 dyoung static void
1900 1.1 dyoung rtw_maxim_pwrstate(struct rtw_regs *regs, enum rtw_pwrstate power,
1901 1.10 dyoung int before_rf, int digphy)
1902 1.1 dyoung {
1903 1.37 dyoung uint32_t anaparm;
1904 1.1 dyoung
1905 1.10 dyoung anaparm = RTW_READ(regs, RTW_ANAPARM);
1906 1.10 dyoung anaparm &= ~(RTW_ANAPARM_RFPOW_MASK | RTW_ANAPARM_TXDACOFF);
1907 1.10 dyoung
1908 1.10 dyoung switch (power) {
1909 1.10 dyoung case RTW_OFF:
1910 1.10 dyoung if (before_rf)
1911 1.10 dyoung return;
1912 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_MAXIM_OFF;
1913 1.10 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
1914 1.10 dyoung break;
1915 1.10 dyoung case RTW_SLEEP:
1916 1.10 dyoung if (!before_rf)
1917 1.10 dyoung return;
1918 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_MAXIM_SLEEP;
1919 1.10 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
1920 1.10 dyoung break;
1921 1.10 dyoung case RTW_ON:
1922 1.10 dyoung if (!before_rf)
1923 1.10 dyoung return;
1924 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_MAXIM_ON;
1925 1.10 dyoung break;
1926 1.10 dyoung }
1927 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_PWR,
1928 1.21 dyoung ("%s: power state %s, %s RF, reg[ANAPARM] <- %08x\n",
1929 1.10 dyoung __func__, rtw_pwrstate_string(power),
1930 1.10 dyoung (before_rf) ? "before" : "after", anaparm));
1931 1.10 dyoung
1932 1.10 dyoung RTW_WRITE(regs, RTW_ANAPARM, anaparm);
1933 1.10 dyoung RTW_SYNC(regs, RTW_ANAPARM, RTW_ANAPARM);
1934 1.10 dyoung }
1935 1.10 dyoung
1936 1.10 dyoung /* XXX I am using the RFMD settings gleaned from the reference
1937 1.10 dyoung * driver. They agree
1938 1.10 dyoung */
1939 1.10 dyoung static void
1940 1.10 dyoung rtw_rfmd_pwrstate(struct rtw_regs *regs, enum rtw_pwrstate power,
1941 1.10 dyoung int before_rf, int digphy)
1942 1.10 dyoung {
1943 1.37 dyoung uint32_t anaparm;
1944 1.1 dyoung
1945 1.1 dyoung anaparm = RTW_READ(regs, RTW_ANAPARM);
1946 1.10 dyoung anaparm &= ~(RTW_ANAPARM_RFPOW_MASK | RTW_ANAPARM_TXDACOFF);
1947 1.1 dyoung
1948 1.1 dyoung switch (power) {
1949 1.1 dyoung case RTW_OFF:
1950 1.1 dyoung if (before_rf)
1951 1.1 dyoung return;
1952 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_RFMD_OFF;
1953 1.1 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
1954 1.1 dyoung break;
1955 1.1 dyoung case RTW_SLEEP:
1956 1.1 dyoung if (!before_rf)
1957 1.1 dyoung return;
1958 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_RFMD_SLEEP;
1959 1.1 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
1960 1.1 dyoung break;
1961 1.1 dyoung case RTW_ON:
1962 1.1 dyoung if (!before_rf)
1963 1.1 dyoung return;
1964 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_RFMD_ON;
1965 1.1 dyoung break;
1966 1.1 dyoung }
1967 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_PWR,
1968 1.21 dyoung ("%s: power state %s, %s RF, reg[ANAPARM] <- %08x\n",
1969 1.10 dyoung __func__, rtw_pwrstate_string(power),
1970 1.10 dyoung (before_rf) ? "before" : "after", anaparm));
1971 1.10 dyoung
1972 1.1 dyoung RTW_WRITE(regs, RTW_ANAPARM, anaparm);
1973 1.1 dyoung RTW_SYNC(regs, RTW_ANAPARM, RTW_ANAPARM);
1974 1.1 dyoung }
1975 1.1 dyoung
1976 1.1 dyoung static void
1977 1.1 dyoung rtw_philips_pwrstate(struct rtw_regs *regs, enum rtw_pwrstate power,
1978 1.10 dyoung int before_rf, int digphy)
1979 1.1 dyoung {
1980 1.37 dyoung uint32_t anaparm;
1981 1.1 dyoung
1982 1.1 dyoung anaparm = RTW_READ(regs, RTW_ANAPARM);
1983 1.10 dyoung anaparm &= ~(RTW_ANAPARM_RFPOW_MASK | RTW_ANAPARM_TXDACOFF);
1984 1.1 dyoung
1985 1.1 dyoung switch (power) {
1986 1.1 dyoung case RTW_OFF:
1987 1.1 dyoung if (before_rf)
1988 1.1 dyoung return;
1989 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_PHILIPS_OFF;
1990 1.1 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
1991 1.1 dyoung break;
1992 1.1 dyoung case RTW_SLEEP:
1993 1.1 dyoung if (!before_rf)
1994 1.1 dyoung return;
1995 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_PHILIPS_SLEEP;
1996 1.1 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
1997 1.1 dyoung break;
1998 1.1 dyoung case RTW_ON:
1999 1.1 dyoung if (!before_rf)
2000 1.1 dyoung return;
2001 1.10 dyoung if (digphy) {
2002 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_DIG_PHILIPS_ON;
2003 1.10 dyoung /* XXX guess */
2004 1.10 dyoung anaparm |= RTW_ANAPARM_TXDACOFF;
2005 1.10 dyoung } else
2006 1.10 dyoung anaparm |= RTW_ANAPARM_RFPOW_ANA_PHILIPS_ON;
2007 1.1 dyoung break;
2008 1.1 dyoung }
2009 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_PWR,
2010 1.21 dyoung ("%s: power state %s, %s RF, reg[ANAPARM] <- %08x\n",
2011 1.10 dyoung __func__, rtw_pwrstate_string(power),
2012 1.10 dyoung (before_rf) ? "before" : "after", anaparm));
2013 1.10 dyoung
2014 1.1 dyoung RTW_WRITE(regs, RTW_ANAPARM, anaparm);
2015 1.1 dyoung RTW_SYNC(regs, RTW_ANAPARM, RTW_ANAPARM);
2016 1.1 dyoung }
2017 1.1 dyoung
2018 1.1 dyoung static void
2019 1.10 dyoung rtw_pwrstate0(struct rtw_softc *sc, enum rtw_pwrstate power, int before_rf,
2020 1.10 dyoung int digphy)
2021 1.1 dyoung {
2022 1.1 dyoung struct rtw_regs *regs = &sc->sc_regs;
2023 1.1 dyoung
2024 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_ANAPARM);
2025 1.1 dyoung
2026 1.10 dyoung (*sc->sc_pwrstate_cb)(regs, power, before_rf, digphy);
2027 1.1 dyoung
2028 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_NONE);
2029 1.1 dyoung
2030 1.1 dyoung return;
2031 1.1 dyoung }
2032 1.1 dyoung
2033 1.1 dyoung static int
2034 1.1 dyoung rtw_pwrstate(struct rtw_softc *sc, enum rtw_pwrstate power)
2035 1.1 dyoung {
2036 1.1 dyoung int rc;
2037 1.1 dyoung
2038 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_PWR,
2039 1.21 dyoung ("%s: %s->%s\n", __func__,
2040 1.1 dyoung rtw_pwrstate_string(sc->sc_pwrstate), rtw_pwrstate_string(power)));
2041 1.1 dyoung
2042 1.1 dyoung if (sc->sc_pwrstate == power)
2043 1.1 dyoung return 0;
2044 1.1 dyoung
2045 1.10 dyoung rtw_pwrstate0(sc, power, 1, sc->sc_flags & RTW_F_DIGPHY);
2046 1.1 dyoung rc = rtw_rf_pwrstate(sc->sc_rf, power);
2047 1.10 dyoung rtw_pwrstate0(sc, power, 0, sc->sc_flags & RTW_F_DIGPHY);
2048 1.1 dyoung
2049 1.1 dyoung switch (power) {
2050 1.1 dyoung case RTW_ON:
2051 1.4 dyoung /* TBD set LEDs */
2052 1.1 dyoung break;
2053 1.1 dyoung case RTW_SLEEP:
2054 1.1 dyoung /* TBD */
2055 1.1 dyoung break;
2056 1.1 dyoung case RTW_OFF:
2057 1.1 dyoung /* TBD */
2058 1.1 dyoung break;
2059 1.1 dyoung }
2060 1.1 dyoung if (rc == 0)
2061 1.1 dyoung sc->sc_pwrstate = power;
2062 1.1 dyoung else
2063 1.1 dyoung sc->sc_pwrstate = RTW_OFF;
2064 1.1 dyoung return rc;
2065 1.1 dyoung }
2066 1.1 dyoung
2067 1.1 dyoung static int
2068 1.1 dyoung rtw_tune(struct rtw_softc *sc)
2069 1.1 dyoung {
2070 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2071 1.1 dyoung u_int chan;
2072 1.1 dyoung int rc;
2073 1.1 dyoung int antdiv = sc->sc_flags & RTW_F_ANTDIV,
2074 1.1 dyoung dflantb = sc->sc_flags & RTW_F_DFLANTB;
2075 1.1 dyoung
2076 1.1 dyoung KASSERT(ic->ic_bss->ni_chan != NULL);
2077 1.1 dyoung
2078 1.1 dyoung chan = ieee80211_chan2ieee(ic, ic->ic_bss->ni_chan);
2079 1.1 dyoung if (chan == IEEE80211_CHAN_ANY)
2080 1.1 dyoung panic("%s: chan == IEEE80211_CHAN_ANY\n", __func__);
2081 1.1 dyoung
2082 1.1 dyoung if (chan == sc->sc_cur_chan) {
2083 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_TUNE,
2084 1.21 dyoung ("%s: already tuned chan #%d\n", __func__, chan));
2085 1.1 dyoung return 0;
2086 1.1 dyoung }
2087 1.1 dyoung
2088 1.1 dyoung rtw_suspend_ticks(sc);
2089 1.1 dyoung
2090 1.1 dyoung rtw_io_enable(&sc->sc_regs, RTW_CR_RE | RTW_CR_TE, 0);
2091 1.1 dyoung
2092 1.1 dyoung /* TBD wait for Tx to complete */
2093 1.1 dyoung
2094 1.1 dyoung KASSERT((sc->sc_flags & RTW_F_ENABLED) != 0);
2095 1.1 dyoung
2096 1.1 dyoung if ((rc = rtw_phy_init(&sc->sc_regs, sc->sc_rf,
2097 1.1 dyoung rtw_chan2txpower(&sc->sc_srom, ic, ic->ic_bss->ni_chan),
2098 1.1 dyoung sc->sc_csthr, ic->ic_bss->ni_chan->ic_freq, antdiv,
2099 1.1 dyoung dflantb, RTW_ON)) != 0) {
2100 1.1 dyoung /* XXX condition on powersaving */
2101 1.1 dyoung printf("%s: phy init failed\n", sc->sc_dev.dv_xname);
2102 1.1 dyoung }
2103 1.1 dyoung
2104 1.1 dyoung sc->sc_cur_chan = chan;
2105 1.1 dyoung
2106 1.1 dyoung rtw_io_enable(&sc->sc_regs, RTW_CR_RE | RTW_CR_TE, 1);
2107 1.1 dyoung
2108 1.1 dyoung rtw_resume_ticks(sc);
2109 1.1 dyoung
2110 1.1 dyoung return rc;
2111 1.1 dyoung }
2112 1.1 dyoung
2113 1.1 dyoung void
2114 1.1 dyoung rtw_disable(struct rtw_softc *sc)
2115 1.1 dyoung {
2116 1.1 dyoung int rc;
2117 1.1 dyoung
2118 1.1 dyoung if ((sc->sc_flags & RTW_F_ENABLED) == 0)
2119 1.1 dyoung return;
2120 1.1 dyoung
2121 1.1 dyoung /* turn off PHY */
2122 1.36 dyoung if ((sc->sc_flags & RTW_F_INVALID) == 0 &&
2123 1.36 dyoung (rc = rtw_pwrstate(sc, RTW_OFF)) != 0) {
2124 1.1 dyoung printf("%s: failed to turn off PHY (%d)\n",
2125 1.1 dyoung sc->sc_dev.dv_xname, rc);
2126 1.36 dyoung }
2127 1.1 dyoung
2128 1.1 dyoung if (sc->sc_disable != NULL)
2129 1.1 dyoung (*sc->sc_disable)(sc);
2130 1.1 dyoung
2131 1.1 dyoung sc->sc_flags &= ~RTW_F_ENABLED;
2132 1.1 dyoung }
2133 1.1 dyoung
2134 1.1 dyoung int
2135 1.1 dyoung rtw_enable(struct rtw_softc *sc)
2136 1.1 dyoung {
2137 1.1 dyoung if ((sc->sc_flags & RTW_F_ENABLED) == 0) {
2138 1.1 dyoung if (sc->sc_enable != NULL && (*sc->sc_enable)(sc) != 0) {
2139 1.1 dyoung printf("%s: device enable failed\n",
2140 1.1 dyoung sc->sc_dev.dv_xname);
2141 1.1 dyoung return (EIO);
2142 1.1 dyoung }
2143 1.1 dyoung sc->sc_flags |= RTW_F_ENABLED;
2144 1.1 dyoung }
2145 1.1 dyoung return (0);
2146 1.1 dyoung }
2147 1.1 dyoung
2148 1.1 dyoung static void
2149 1.1 dyoung rtw_transmit_config(struct rtw_regs *regs)
2150 1.1 dyoung {
2151 1.37 dyoung uint32_t tcr;
2152 1.1 dyoung
2153 1.1 dyoung tcr = RTW_READ(regs, RTW_TCR);
2154 1.1 dyoung
2155 1.10 dyoung tcr |= RTW_TCR_CWMIN;
2156 1.10 dyoung tcr &= ~RTW_TCR_MXDMA_MASK;
2157 1.10 dyoung tcr |= RTW_TCR_MXDMA_256;
2158 1.1 dyoung tcr |= RTW_TCR_SAT; /* send ACK as fast as possible */
2159 1.1 dyoung tcr &= ~RTW_TCR_LBK_MASK;
2160 1.1 dyoung tcr |= RTW_TCR_LBK_NORMAL; /* normal operating mode */
2161 1.1 dyoung
2162 1.1 dyoung /* set short/long retry limits */
2163 1.1 dyoung tcr &= ~(RTW_TCR_SRL_MASK|RTW_TCR_LRL_MASK);
2164 1.10 dyoung tcr |= LSHIFT(4, RTW_TCR_SRL_MASK) | LSHIFT(4, RTW_TCR_LRL_MASK);
2165 1.1 dyoung
2166 1.13 dyoung tcr &= ~RTW_TCR_CRC; /* NIC appends CRC32 */
2167 1.1 dyoung
2168 1.1 dyoung RTW_WRITE(regs, RTW_TCR, tcr);
2169 1.8 dyoung RTW_SYNC(regs, RTW_TCR, RTW_TCR);
2170 1.1 dyoung }
2171 1.1 dyoung
2172 1.1 dyoung static __inline void
2173 1.1 dyoung rtw_enable_interrupts(struct rtw_softc *sc)
2174 1.1 dyoung {
2175 1.1 dyoung struct rtw_regs *regs = &sc->sc_regs;
2176 1.1 dyoung
2177 1.1 dyoung sc->sc_inten = RTW_INTR_RX|RTW_INTR_TX|RTW_INTR_BEACON|RTW_INTR_ATIMINT;
2178 1.1 dyoung sc->sc_inten |= RTW_INTR_IOERROR|RTW_INTR_TIMEOUT;
2179 1.1 dyoung
2180 1.1 dyoung RTW_WRITE16(regs, RTW_IMR, sc->sc_inten);
2181 1.8 dyoung RTW_WBW(regs, RTW_IMR, RTW_ISR);
2182 1.1 dyoung RTW_WRITE16(regs, RTW_ISR, 0xffff);
2183 1.8 dyoung RTW_SYNC(regs, RTW_IMR, RTW_ISR);
2184 1.1 dyoung
2185 1.1 dyoung /* XXX necessary? */
2186 1.1 dyoung if (sc->sc_intr_ack != NULL)
2187 1.1 dyoung (*sc->sc_intr_ack)(regs);
2188 1.1 dyoung }
2189 1.1 dyoung
2190 1.10 dyoung static void
2191 1.10 dyoung rtw_set_nettype(struct rtw_softc *sc, enum ieee80211_opmode opmode)
2192 1.10 dyoung {
2193 1.10 dyoung uint8_t msr;
2194 1.10 dyoung
2195 1.10 dyoung /* I'm guessing that MSR is protected as CONFIG[0123] are. */
2196 1.10 dyoung rtw_set_access(sc, RTW_ACCESS_CONFIG);
2197 1.10 dyoung
2198 1.10 dyoung msr = RTW_READ8(&sc->sc_regs, RTW_MSR) & ~RTW_MSR_NETYPE_MASK;
2199 1.10 dyoung
2200 1.10 dyoung switch (opmode) {
2201 1.10 dyoung case IEEE80211_M_AHDEMO:
2202 1.10 dyoung case IEEE80211_M_IBSS:
2203 1.10 dyoung msr |= RTW_MSR_NETYPE_ADHOC_OK;
2204 1.10 dyoung break;
2205 1.10 dyoung case IEEE80211_M_HOSTAP:
2206 1.10 dyoung msr |= RTW_MSR_NETYPE_AP_OK;
2207 1.10 dyoung break;
2208 1.10 dyoung case IEEE80211_M_MONITOR:
2209 1.10 dyoung /* XXX */
2210 1.10 dyoung msr |= RTW_MSR_NETYPE_NOLINK;
2211 1.10 dyoung break;
2212 1.10 dyoung case IEEE80211_M_STA:
2213 1.10 dyoung msr |= RTW_MSR_NETYPE_INFRA_OK;
2214 1.10 dyoung break;
2215 1.10 dyoung }
2216 1.10 dyoung RTW_WRITE8(&sc->sc_regs, RTW_MSR, msr);
2217 1.10 dyoung
2218 1.10 dyoung rtw_set_access(sc, RTW_ACCESS_NONE);
2219 1.10 dyoung }
2220 1.10 dyoung
2221 1.1 dyoung #define rtw_calchash(addr) \
2222 1.38 dyoung (ether_crc32_be((addr), IEEE80211_ADDR_LEN) >> 26)
2223 1.1 dyoung
2224 1.1 dyoung static void
2225 1.1 dyoung rtw_pktfilt_load(struct rtw_softc *sc)
2226 1.1 dyoung {
2227 1.1 dyoung struct rtw_regs *regs = &sc->sc_regs;
2228 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2229 1.1 dyoung struct ethercom *ec = &ic->ic_ec;
2230 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
2231 1.1 dyoung int hash;
2232 1.37 dyoung uint32_t hashes[2] = { 0, 0 };
2233 1.1 dyoung struct ether_multi *enm;
2234 1.1 dyoung struct ether_multistep step;
2235 1.1 dyoung
2236 1.1 dyoung /* XXX might be necessary to stop Rx/Tx engines while setting filters */
2237 1.1 dyoung
2238 1.38 dyoung sc->sc_rcr &= ~RTW_RCR_PKTFILTER_MASK;
2239 1.38 dyoung sc->sc_rcr &= ~(RTW_RCR_MXDMA_MASK | RTW_RCR_RXFTH_MASK);
2240 1.1 dyoung
2241 1.38 dyoung sc->sc_rcr |= RTW_RCR_PKTFILTER_DEFAULT;
2242 1.38 dyoung /* MAC auto-reset PHY (huh?) */
2243 1.10 dyoung sc->sc_rcr |= RTW_RCR_ENMARP;
2244 1.38 dyoung /* DMA whole Rx packets, only. Set Tx DMA burst size to 1024 bytes. */
2245 1.38 dyoung sc->sc_rcr |= RTW_RCR_MXDMA_1024 | RTW_RCR_RXFTH_WHOLE;
2246 1.1 dyoung
2247 1.38 dyoung switch (ic->ic_opmode) {
2248 1.38 dyoung case IEEE80211_M_MONITOR:
2249 1.38 dyoung sc->sc_rcr |= RTW_RCR_MONITOR;
2250 1.38 dyoung break;
2251 1.38 dyoung case IEEE80211_M_AHDEMO:
2252 1.38 dyoung case IEEE80211_M_IBSS:
2253 1.38 dyoung /* receive broadcasts in our BSS */
2254 1.38 dyoung sc->sc_rcr |= RTW_RCR_ADD3;
2255 1.38 dyoung break;
2256 1.38 dyoung default:
2257 1.38 dyoung break;
2258 1.38 dyoung }
2259 1.1 dyoung
2260 1.1 dyoung ifp->if_flags &= ~IFF_ALLMULTI;
2261 1.1 dyoung
2262 1.38 dyoung /* XXX accept all broadcast if scanning */
2263 1.38 dyoung if ((ifp->if_flags & IFF_BROADCAST) != 0)
2264 1.38 dyoung sc->sc_rcr |= RTW_RCR_AB; /* accept all broadcast */
2265 1.38 dyoung
2266 1.1 dyoung if (ifp->if_flags & IFF_PROMISC) {
2267 1.1 dyoung sc->sc_rcr |= RTW_RCR_AB; /* accept all broadcast */
2268 1.1 dyoung allmulti:
2269 1.1 dyoung ifp->if_flags |= IFF_ALLMULTI;
2270 1.1 dyoung goto setit;
2271 1.1 dyoung }
2272 1.1 dyoung
2273 1.1 dyoung /*
2274 1.1 dyoung * Program the 64-bit multicast hash filter.
2275 1.1 dyoung */
2276 1.1 dyoung ETHER_FIRST_MULTI(step, ec, enm);
2277 1.1 dyoung while (enm != NULL) {
2278 1.1 dyoung /* XXX */
2279 1.1 dyoung if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
2280 1.1 dyoung ETHER_ADDR_LEN) != 0)
2281 1.1 dyoung goto allmulti;
2282 1.1 dyoung
2283 1.1 dyoung hash = rtw_calchash(enm->enm_addrlo);
2284 1.38 dyoung hashes[hash >> 5] |= (1 << (hash & 0x1f));
2285 1.38 dyoung sc->sc_rcr |= RTW_RCR_AM;
2286 1.1 dyoung ETHER_NEXT_MULTI(step, enm);
2287 1.1 dyoung }
2288 1.1 dyoung
2289 1.1 dyoung /* all bits set => hash is useless */
2290 1.1 dyoung if (~(hashes[0] & hashes[1]) == 0)
2291 1.1 dyoung goto allmulti;
2292 1.1 dyoung
2293 1.1 dyoung setit:
2294 1.38 dyoung if (ifp->if_flags & IFF_ALLMULTI) {
2295 1.1 dyoung sc->sc_rcr |= RTW_RCR_AM; /* accept all multicast */
2296 1.38 dyoung hashes[0] = hashes[1] = 0xffffffff;
2297 1.38 dyoung }
2298 1.1 dyoung
2299 1.1 dyoung RTW_WRITE(regs, RTW_MAR0, hashes[0]);
2300 1.1 dyoung RTW_WRITE(regs, RTW_MAR1, hashes[1]);
2301 1.1 dyoung RTW_WRITE(regs, RTW_RCR, sc->sc_rcr);
2302 1.1 dyoung RTW_SYNC(regs, RTW_MAR0, RTW_RCR); /* RTW_MAR0 < RTW_MAR1 < RTW_RCR */
2303 1.1 dyoung
2304 1.21 dyoung DPRINTF(sc, RTW_DEBUG_PKTFILT,
2305 1.21 dyoung ("%s: RTW_MAR0 %08x RTW_MAR1 %08x RTW_RCR %08x\n",
2306 1.1 dyoung sc->sc_dev.dv_xname, RTW_READ(regs, RTW_MAR0),
2307 1.1 dyoung RTW_READ(regs, RTW_MAR1), RTW_READ(regs, RTW_RCR)));
2308 1.1 dyoung
2309 1.1 dyoung return;
2310 1.1 dyoung }
2311 1.1 dyoung
2312 1.21 dyoung /* Must be called at splnet. */
2313 1.1 dyoung static int
2314 1.1 dyoung rtw_init(struct ifnet *ifp)
2315 1.1 dyoung {
2316 1.1 dyoung struct rtw_softc *sc = (struct rtw_softc *)ifp->if_softc;
2317 1.1 dyoung struct ieee80211com *ic = &sc->sc_ic;
2318 1.1 dyoung struct rtw_regs *regs = &sc->sc_regs;
2319 1.4 dyoung int rc = 0;
2320 1.1 dyoung
2321 1.1 dyoung if ((rc = rtw_enable(sc)) != 0)
2322 1.1 dyoung goto out;
2323 1.1 dyoung
2324 1.1 dyoung /* Cancel pending I/O and reset. */
2325 1.1 dyoung rtw_stop(ifp, 0);
2326 1.1 dyoung
2327 1.1 dyoung ic->ic_bss->ni_chan = ic->ic_ibss_chan;
2328 1.21 dyoung DPRINTF(sc, RTW_DEBUG_TUNE, ("%s: channel %d freq %d flags 0x%04x\n",
2329 1.1 dyoung __func__, ieee80211_chan2ieee(ic, ic->ic_bss->ni_chan),
2330 1.1 dyoung ic->ic_bss->ni_chan->ic_freq, ic->ic_bss->ni_chan->ic_flags));
2331 1.1 dyoung
2332 1.1 dyoung if ((rc = rtw_pwrstate(sc, RTW_OFF)) != 0)
2333 1.1 dyoung goto out;
2334 1.1 dyoung
2335 1.31 dyoung if ((rc = rtw_swring_setup(sc)) != 0)
2336 1.31 dyoung goto out;
2337 1.1 dyoung
2338 1.1 dyoung rtw_transmit_config(regs);
2339 1.1 dyoung
2340 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_CONFIG);
2341 1.1 dyoung
2342 1.4 dyoung RTW_WRITE8(regs, RTW_MSR, 0x0); /* no link */
2343 1.8 dyoung RTW_WBW(regs, RTW_MSR, RTW_BRSR);
2344 1.1 dyoung
2345 1.27 mycroft /* long PLCP header, 1Mb/2Mb basic rate */
2346 1.27 mycroft RTW_WRITE16(regs, RTW_BRSR, RTW_BRSR_MBR8180_2MBPS);
2347 1.8 dyoung RTW_SYNC(regs, RTW_BRSR, RTW_BRSR);
2348 1.1 dyoung
2349 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_ANAPARM);
2350 1.3 dyoung rtw_set_access(sc, RTW_ACCESS_NONE);
2351 1.1 dyoung
2352 1.1 dyoung /* XXX from reference sources */
2353 1.1 dyoung RTW_WRITE(regs, RTW_FEMR, 0xffff);
2354 1.8 dyoung RTW_SYNC(regs, RTW_FEMR, RTW_FEMR);
2355 1.1 dyoung
2356 1.4 dyoung rtw_set_rfprog(regs, sc->sc_rfchipid, sc->sc_dev.dv_xname);
2357 1.4 dyoung
2358 1.4 dyoung RTW_WRITE8(regs, RTW_PHYDELAY, sc->sc_phydelay);
2359 1.1 dyoung /* from Linux driver */
2360 1.4 dyoung RTW_WRITE8(regs, RTW_CRCOUNT, RTW_CRCOUNT_MAGIC);
2361 1.1 dyoung
2362 1.8 dyoung RTW_SYNC(regs, RTW_PHYDELAY, RTW_CRCOUNT);
2363 1.8 dyoung
2364 1.1 dyoung rtw_enable_interrupts(sc);
2365 1.1 dyoung
2366 1.1 dyoung rtw_pktfilt_load(sc);
2367 1.1 dyoung
2368 1.3 dyoung rtw_hwring_setup(sc);
2369 1.1 dyoung
2370 1.1 dyoung rtw_io_enable(regs, RTW_CR_RE|RTW_CR_TE, 1);
2371 1.1 dyoung
2372 1.1 dyoung ifp->if_flags |= IFF_RUNNING;
2373 1.1 dyoung ic->ic_state = IEEE80211_S_INIT;
2374 1.1 dyoung
2375 1.1 dyoung RTW_WRITE16(regs, RTW_BSSID16, 0x0);
2376 1.1 dyoung RTW_WRITE(regs, RTW_BSSID32, 0x0);
2377 1.1 dyoung
2378 1.4 dyoung rtw_resume_ticks(sc);
2379 1.1 dyoung
2380 1.10 dyoung rtw_set_nettype(sc, IEEE80211_M_MONITOR);
2381 1.4 dyoung
2382 1.4 dyoung if (ic->ic_opmode == IEEE80211_M_MONITOR)
2383 1.4 dyoung return ieee80211_new_state(ic, IEEE80211_S_RUN, -1);
2384 1.4 dyoung else
2385 1.4 dyoung return ieee80211_new_state(ic, IEEE80211_S_SCAN, -1);
2386 1.4 dyoung
2387 1.1 dyoung out:
2388 1.31 dyoung printf("%s: interface not running\n", sc->sc_dev.dv_xname);
2389 1.1 dyoung return rc;
2390 1.1 dyoung }
2391 1.1 dyoung
2392 1.1 dyoung static int
2393 1.1 dyoung rtw_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
2394 1.1 dyoung {
2395 1.21 dyoung int rc = 0, s;
2396 1.1 dyoung struct rtw_softc *sc = ifp->if_softc;
2397 1.1 dyoung struct ifreq *ifr = (struct ifreq *)data;
2398 1.1 dyoung
2399 1.21 dyoung s = splnet();
2400 1.1 dyoung switch (cmd) {
2401 1.1 dyoung case SIOCSIFFLAGS:
2402 1.1 dyoung if ((ifp->if_flags & IFF_UP) != 0) {
2403 1.38 dyoung if ((sc->sc_flags & RTW_F_ENABLED) != 0) {
2404 1.1 dyoung rtw_pktfilt_load(sc);
2405 1.1 dyoung } else
2406 1.1 dyoung rc = rtw_init(ifp);
2407 1.39 dyoung RTW_PRINT_REGS(&sc->sc_regs, ifp->if_xname, __func__);
2408 1.1 dyoung } else if ((sc->sc_flags & RTW_F_ENABLED) != 0) {
2409 1.39 dyoung RTW_PRINT_REGS(&sc->sc_regs, ifp->if_xname, __func__);
2410 1.1 dyoung rtw_stop(ifp, 1);
2411 1.1 dyoung }
2412 1.1 dyoung break;
2413 1.1 dyoung case SIOCADDMULTI:
2414 1.1 dyoung case SIOCDELMULTI:
2415 1.1 dyoung if (cmd == SIOCADDMULTI)
2416 1.1 dyoung rc = ether_addmulti(ifr, &sc->sc_ic.ic_ec);
2417 1.1 dyoung else
2418 1.1 dyoung rc = ether_delmulti(ifr, &sc->sc_ic.ic_ec);
2419 1.39 dyoung if (rc != ENETRESET)
2420 1.39 dyoung break;
2421 1.39 dyoung if (ifp->if_flags & IFF_RUNNING)
2422 1.39 dyoung rtw_pktfilt_load(sc);
2423 1.39 dyoung rc = 0;
2424 1.1 dyoung break;
2425 1.1 dyoung default:
2426 1.39 dyoung if ((rc = ieee80211_ioctl(ifp, cmd, data)) != ENETRESET)
2427 1.39 dyoung break;
2428 1.39 dyoung if ((sc->sc_flags & RTW_F_ENABLED) != 0)
2429 1.39 dyoung rc = rtw_init(ifp);
2430 1.39 dyoung else
2431 1.39 dyoung rc = 0;
2432 1.1 dyoung break;
2433 1.1 dyoung }
2434 1.21 dyoung splx(s);
2435 1.1 dyoung return rc;
2436 1.1 dyoung }
2437 1.1 dyoung
2438 1.34 dyoung /* Point *mp at the next 802.11 frame to transmit. Point *tsbp
2439 1.1 dyoung * at the driver's selection of transmit control block for the packet.
2440 1.1 dyoung */
2441 1.1 dyoung static __inline int
2442 1.34 dyoung rtw_dequeue(struct ifnet *ifp, struct rtw_txsoft_blk **tsbp,
2443 1.34 dyoung struct rtw_txdesc_blk **tdbp, struct mbuf **mp,
2444 1.1 dyoung struct ieee80211_node **nip)
2445 1.1 dyoung {
2446 1.34 dyoung struct rtw_txsoft_blk *tsb;
2447 1.34 dyoung struct rtw_txdesc_blk *tdb;
2448 1.1 dyoung struct mbuf *m0;
2449 1.1 dyoung struct rtw_softc *sc;
2450 1.1 dyoung struct ieee80211com *ic;
2451 1.1 dyoung
2452 1.1 dyoung sc = (struct rtw_softc *)ifp->if_softc;
2453 1.1 dyoung
2454 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2455 1.21 dyoung ("%s: enter %s\n", sc->sc_dev.dv_xname, __func__));
2456 1.1 dyoung *mp = NULL;
2457 1.1 dyoung
2458 1.34 dyoung tsb = &sc->sc_txsoft_blk[RTW_TXPRIMD];
2459 1.34 dyoung tdb = &sc->sc_txdesc_blk[RTW_TXPRIMD];
2460 1.5 dyoung
2461 1.34 dyoung if (SIMPLEQ_EMPTY(&tsb->tsb_freeq) || tdb->tdb_nfree == 0) {
2462 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2463 1.21 dyoung ("%s: out of descriptors\n", __func__));
2464 1.5 dyoung ifp->if_flags |= IFF_OACTIVE;
2465 1.5 dyoung return 0;
2466 1.5 dyoung }
2467 1.5 dyoung
2468 1.5 dyoung ic = &sc->sc_ic;
2469 1.5 dyoung
2470 1.1 dyoung if (!IF_IS_EMPTY(&ic->ic_mgtq)) {
2471 1.1 dyoung IF_DEQUEUE(&ic->ic_mgtq, m0);
2472 1.1 dyoung *nip = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
2473 1.1 dyoung m0->m_pkthdr.rcvif = NULL;
2474 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2475 1.21 dyoung ("%s: dequeue mgt frame\n", __func__));
2476 1.5 dyoung } else if (ic->ic_state != IEEE80211_S_RUN) {
2477 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT, ("%s: not running\n", __func__));
2478 1.1 dyoung return 0;
2479 1.5 dyoung } else if (!IF_IS_EMPTY(&ic->ic_pwrsaveq)) {
2480 1.1 dyoung IF_DEQUEUE(&ic->ic_pwrsaveq, m0);
2481 1.1 dyoung *nip = (struct ieee80211_node *)m0->m_pkthdr.rcvif;
2482 1.1 dyoung m0->m_pkthdr.rcvif = NULL;
2483 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2484 1.21 dyoung ("%s: dequeue pwrsave frame\n", __func__));
2485 1.1 dyoung } else {
2486 1.27 mycroft IFQ_DEQUEUE(&ifp->if_snd, m0);
2487 1.5 dyoung if (m0 == NULL) {
2488 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2489 1.21 dyoung ("%s: no frame\n", __func__));
2490 1.1 dyoung return 0;
2491 1.5 dyoung }
2492 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2493 1.21 dyoung ("%s: dequeue data frame\n", __func__));
2494 1.1 dyoung ifp->if_opackets++;
2495 1.1 dyoung #if NBPFILTER > 0
2496 1.1 dyoung if (ifp->if_bpf)
2497 1.1 dyoung bpf_mtap(ifp->if_bpf, m0);
2498 1.1 dyoung #endif
2499 1.1 dyoung if ((m0 = ieee80211_encap(ifp, m0, nip)) == NULL) {
2500 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2501 1.21 dyoung ("%s: encap error\n", __func__));
2502 1.1 dyoung ifp->if_oerrors++;
2503 1.1 dyoung return -1;
2504 1.1 dyoung }
2505 1.1 dyoung }
2506 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT, ("%s: leave\n", __func__));
2507 1.34 dyoung *tsbp = tsb;
2508 1.34 dyoung *tdbp = tdb;
2509 1.1 dyoung *mp = m0;
2510 1.1 dyoung return 0;
2511 1.1 dyoung }
2512 1.1 dyoung
2513 1.21 dyoung static int
2514 1.21 dyoung rtw_seg_too_short(bus_dmamap_t dmamap)
2515 1.21 dyoung {
2516 1.21 dyoung int i;
2517 1.21 dyoung for (i = 0; i < dmamap->dm_nsegs; i++) {
2518 1.21 dyoung if (dmamap->dm_segs[i].ds_len < 4) {
2519 1.21 dyoung printf("%s: segment too short\n", __func__);
2520 1.21 dyoung return 1;
2521 1.21 dyoung }
2522 1.21 dyoung }
2523 1.21 dyoung return 0;
2524 1.21 dyoung }
2525 1.21 dyoung
2526 1.5 dyoung /* TBD factor with atw_start */
2527 1.5 dyoung static struct mbuf *
2528 1.5 dyoung rtw_dmamap_load_txbuf(bus_dma_tag_t dmat, bus_dmamap_t dmam, struct mbuf *chain,
2529 1.5 dyoung u_int ndescfree, short *ifflagsp, const char *dvname)
2530 1.5 dyoung {
2531 1.5 dyoung int first, rc;
2532 1.5 dyoung struct mbuf *m, *m0;
2533 1.5 dyoung
2534 1.5 dyoung m0 = chain;
2535 1.5 dyoung
2536 1.5 dyoung /*
2537 1.5 dyoung * Load the DMA map. Copy and try (once) again if the packet
2538 1.5 dyoung * didn't fit in the alloted number of segments.
2539 1.5 dyoung */
2540 1.5 dyoung for (first = 1;
2541 1.5 dyoung ((rc = bus_dmamap_load_mbuf(dmat, dmam, m0,
2542 1.5 dyoung BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 ||
2543 1.21 dyoung dmam->dm_nsegs > ndescfree || rtw_seg_too_short(dmam)) && first;
2544 1.5 dyoung first = 0) {
2545 1.5 dyoung if (rc == 0)
2546 1.5 dyoung bus_dmamap_unload(dmat, dmam);
2547 1.5 dyoung MGETHDR(m, M_DONTWAIT, MT_DATA);
2548 1.5 dyoung if (m == NULL) {
2549 1.5 dyoung printf("%s: unable to allocate Tx mbuf\n",
2550 1.5 dyoung dvname);
2551 1.5 dyoung break;
2552 1.5 dyoung }
2553 1.5 dyoung if (m0->m_pkthdr.len > MHLEN) {
2554 1.5 dyoung MCLGET(m, M_DONTWAIT);
2555 1.5 dyoung if ((m->m_flags & M_EXT) == 0) {
2556 1.5 dyoung printf("%s: cannot allocate Tx cluster\n",
2557 1.5 dyoung dvname);
2558 1.5 dyoung m_freem(m);
2559 1.5 dyoung break;
2560 1.5 dyoung }
2561 1.5 dyoung }
2562 1.5 dyoung m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
2563 1.5 dyoung m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
2564 1.5 dyoung m_freem(m0);
2565 1.5 dyoung m0 = m;
2566 1.5 dyoung m = NULL;
2567 1.5 dyoung }
2568 1.5 dyoung if (rc != 0) {
2569 1.5 dyoung printf("%s: cannot load Tx buffer, rc = %d\n", dvname, rc);
2570 1.5 dyoung m_freem(m0);
2571 1.5 dyoung return NULL;
2572 1.21 dyoung } else if (rtw_seg_too_short(dmam)) {
2573 1.21 dyoung printf("%s: cannot load Tx buffer, segment too short\n",
2574 1.21 dyoung dvname);
2575 1.21 dyoung bus_dmamap_unload(dmat, dmam);
2576 1.21 dyoung m_freem(m0);
2577 1.21 dyoung return NULL;
2578 1.5 dyoung } else if (dmam->dm_nsegs > ndescfree) {
2579 1.5 dyoung *ifflagsp |= IFF_OACTIVE;
2580 1.5 dyoung bus_dmamap_unload(dmat, dmam);
2581 1.5 dyoung m_freem(m0);
2582 1.5 dyoung return NULL;
2583 1.5 dyoung }
2584 1.5 dyoung return m0;
2585 1.5 dyoung }
2586 1.5 dyoung
2587 1.21 dyoung #ifdef RTW_DEBUG
2588 1.1 dyoung static void
2589 1.16 dyoung rtw_print_txdesc(struct rtw_softc *sc, const char *action,
2590 1.34 dyoung struct rtw_txsoft *ts, struct rtw_txdesc_blk *tdb, int desc)
2591 1.16 dyoung {
2592 1.34 dyoung struct rtw_txdesc *td = &tdb->tdb_desc[desc];
2593 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT_DESC, ("%s: %p %s txdesc[%d] ctl0 %#08x "
2594 1.16 dyoung "ctl1 %#08x buf %#08x len %#08x\n",
2595 1.34 dyoung sc->sc_dev.dv_xname, ts, action, desc,
2596 1.34 dyoung le32toh(td->td_ctl0),
2597 1.34 dyoung le32toh(td->td_ctl1), le32toh(td->td_buf),
2598 1.34 dyoung le32toh(td->td_len)));
2599 1.16 dyoung }
2600 1.21 dyoung #endif /* RTW_DEBUG */
2601 1.16 dyoung
2602 1.16 dyoung static void
2603 1.1 dyoung rtw_start(struct ifnet *ifp)
2604 1.1 dyoung {
2605 1.10 dyoung uint8_t tppoll;
2606 1.5 dyoung int desc, i, lastdesc, npkt, rate;
2607 1.14 dyoung uint32_t proto_ctl0, ctl0, ctl1;
2608 1.5 dyoung bus_dmamap_t dmamap;
2609 1.5 dyoung struct ieee80211com *ic;
2610 1.5 dyoung struct ieee80211_duration *d0;
2611 1.5 dyoung struct ieee80211_frame *wh;
2612 1.5 dyoung struct ieee80211_node *ni;
2613 1.5 dyoung struct mbuf *m0;
2614 1.5 dyoung struct rtw_softc *sc;
2615 1.34 dyoung struct rtw_txsoft_blk *tsb;
2616 1.34 dyoung struct rtw_txdesc_blk *tdb;
2617 1.34 dyoung struct rtw_txsoft *ts;
2618 1.34 dyoung struct rtw_txdesc *td;
2619 1.1 dyoung
2620 1.1 dyoung sc = (struct rtw_softc *)ifp->if_softc;
2621 1.5 dyoung ic = &sc->sc_ic;
2622 1.1 dyoung
2623 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2624 1.21 dyoung ("%s: enter %s\n", sc->sc_dev.dv_xname, __func__));
2625 1.5 dyoung
2626 1.31 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2627 1.31 dyoung goto out;
2628 1.31 dyoung
2629 1.5 dyoung /* XXX do real rate control */
2630 1.14 dyoung proto_ctl0 = RTW_TXCTL0_RTSRATE_1MBPS;
2631 1.5 dyoung
2632 1.5 dyoung switch (rate = MAX(2, ieee80211_get_rate(ic))) {
2633 1.5 dyoung case 2:
2634 1.14 dyoung proto_ctl0 |= RTW_TXCTL0_RATE_1MBPS;
2635 1.5 dyoung break;
2636 1.5 dyoung case 4:
2637 1.14 dyoung proto_ctl0 |= RTW_TXCTL0_RATE_2MBPS;
2638 1.5 dyoung break;
2639 1.5 dyoung case 11:
2640 1.14 dyoung proto_ctl0 |= RTW_TXCTL0_RATE_5MBPS;
2641 1.5 dyoung break;
2642 1.5 dyoung case 22:
2643 1.14 dyoung proto_ctl0 |= RTW_TXCTL0_RATE_11MBPS;
2644 1.5 dyoung break;
2645 1.5 dyoung }
2646 1.5 dyoung
2647 1.5 dyoung if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) != 0)
2648 1.14 dyoung proto_ctl0 |= RTW_TXCTL0_SPLCP;
2649 1.5 dyoung
2650 1.5 dyoung for (;;) {
2651 1.34 dyoung if (rtw_dequeue(ifp, &tsb, &tdb, &m0, &ni) == -1)
2652 1.1 dyoung continue;
2653 1.1 dyoung if (m0 == NULL)
2654 1.1 dyoung break;
2655 1.34 dyoung ts = SIMPLEQ_FIRST(&tsb->tsb_freeq);
2656 1.5 dyoung
2657 1.34 dyoung dmamap = ts->ts_dmamap;
2658 1.5 dyoung
2659 1.5 dyoung m0 = rtw_dmamap_load_txbuf(sc->sc_dmat, dmamap, m0,
2660 1.34 dyoung tdb->tdb_nfree, &ifp->if_flags, sc->sc_dev.dv_xname);
2661 1.5 dyoung
2662 1.5 dyoung if (m0 == NULL || dmamap->dm_nsegs == 0) {
2663 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2664 1.21 dyoung ("%s: fail dmamap load\n", __func__));
2665 1.5 dyoung goto post_dequeue_err;
2666 1.5 dyoung }
2667 1.5 dyoung
2668 1.16 dyoung #ifdef RTW_DEBUG
2669 1.16 dyoung if ((sc->sc_if.if_flags & (IFF_DEBUG|IFF_LINK2)) ==
2670 1.16 dyoung (IFF_DEBUG|IFF_LINK2)) {
2671 1.16 dyoung ieee80211_dump_pkt(mtod(m0, uint8_t *),
2672 1.16 dyoung (dmamap->dm_nsegs == 1) ? m0->m_pkthdr.len
2673 1.16 dyoung : sizeof(wh),
2674 1.16 dyoung rate, 0);
2675 1.16 dyoung }
2676 1.16 dyoung #endif /* RTW_DEBUG */
2677 1.14 dyoung ctl0 = proto_ctl0 |
2678 1.5 dyoung LSHIFT(m0->m_pkthdr.len, RTW_TXCTL0_TPKTSIZE_MASK);
2679 1.5 dyoung
2680 1.5 dyoung wh = mtod(m0, struct ieee80211_frame *);
2681 1.5 dyoung
2682 1.19 dyoung if (ieee80211_compute_duration(wh, m0->m_pkthdr.len,
2683 1.5 dyoung ic->ic_flags, ic->ic_fragthreshold,
2684 1.34 dyoung rate, &ts->ts_d0, &ts->ts_dn, &npkt,
2685 1.19 dyoung (sc->sc_if.if_flags & (IFF_DEBUG|IFF_LINK2)) ==
2686 1.19 dyoung (IFF_DEBUG|IFF_LINK2)) == -1) {
2687 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT,
2688 1.21 dyoung ("%s: fail compute duration\n", __func__));
2689 1.5 dyoung goto post_load_err;
2690 1.5 dyoung }
2691 1.5 dyoung
2692 1.5 dyoung /* XXX >= ? */
2693 1.5 dyoung if (m0->m_pkthdr.len > ic->ic_rtsthreshold)
2694 1.14 dyoung ctl0 |= RTW_TXCTL0_RTSEN;
2695 1.5 dyoung
2696 1.34 dyoung d0 = &ts->ts_d0;
2697 1.5 dyoung
2698 1.20 dyoung *(uint16_t*)wh->i_dur = htole16(d0->d_data_dur);
2699 1.20 dyoung
2700 1.14 dyoung ctl1 = LSHIFT(d0->d_plcp_len, RTW_TXCTL1_LENGTH_MASK) |
2701 1.5 dyoung LSHIFT(d0->d_rts_dur, RTW_TXCTL1_RTSDUR_MASK);
2702 1.5 dyoung
2703 1.25 mycroft if (d0->d_residue)
2704 1.14 dyoung ctl1 |= RTW_TXCTL1_LENGEXT;
2705 1.5 dyoung
2706 1.5 dyoung /* TBD fragmentation */
2707 1.5 dyoung
2708 1.34 dyoung ts->ts_first = tdb->tdb_next;
2709 1.5 dyoung
2710 1.34 dyoung rtw_txdescs_sync(tdb, ts->ts_first, dmamap->dm_nsegs,
2711 1.5 dyoung BUS_DMASYNC_PREWRITE);
2712 1.5 dyoung
2713 1.34 dyoung KASSERT(ts->ts_first < tdb->tdb_ndesc);
2714 1.21 dyoung
2715 1.32 dyoung #if NBPFILTER > 0
2716 1.32 dyoung if (ic->ic_rawbpf != NULL)
2717 1.32 dyoung bpf_mtap((caddr_t)ic->ic_rawbpf, m0);
2718 1.32 dyoung
2719 1.32 dyoung if (sc->sc_radiobpf != NULL) {
2720 1.32 dyoung struct rtw_tx_radiotap_header *rt = &sc->sc_txtap;
2721 1.32 dyoung
2722 1.32 dyoung rt->rt_flags = 0;
2723 1.32 dyoung rt->rt_rate = rate;
2724 1.32 dyoung rt->rt_chan_freq =
2725 1.32 dyoung htole16(ic->ic_bss->ni_chan->ic_freq);
2726 1.32 dyoung rt->rt_chan_flags =
2727 1.32 dyoung htole16(ic->ic_bss->ni_chan->ic_flags);
2728 1.32 dyoung
2729 1.32 dyoung bpf_mtap2(sc->sc_radiobpf, (caddr_t)rt,
2730 1.32 dyoung sizeof(sc->sc_txtapu), m0);
2731 1.32 dyoung }
2732 1.32 dyoung #endif /* NPBFILTER > 0 */
2733 1.32 dyoung
2734 1.34 dyoung for (i = 0, lastdesc = desc = ts->ts_first;
2735 1.5 dyoung i < dmamap->dm_nsegs;
2736 1.34 dyoung i++, desc = RTW_NEXT_IDX(tdb, desc)) {
2737 1.5 dyoung if (dmamap->dm_segs[i].ds_len > RTW_TXLEN_LENGTH_MASK) {
2738 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT_DESC,
2739 1.21 dyoung ("%s: seg too long\n", __func__));
2740 1.5 dyoung goto post_load_err;
2741 1.5 dyoung }
2742 1.34 dyoung td = &tdb->tdb_desc[desc];
2743 1.34 dyoung td->td_ctl0 = htole32(ctl0);
2744 1.5 dyoung if (i != 0)
2745 1.34 dyoung td->td_ctl0 |= htole32(RTW_TXCTL0_OWN);
2746 1.34 dyoung td->td_ctl1 = htole32(ctl1);
2747 1.34 dyoung td->td_buf = htole32(dmamap->dm_segs[i].ds_addr);
2748 1.34 dyoung td->td_len = htole32(dmamap->dm_segs[i].ds_len);
2749 1.5 dyoung lastdesc = desc;
2750 1.16 dyoung #ifdef RTW_DEBUG
2751 1.34 dyoung rtw_print_txdesc(sc, "load", ts, tdb, desc);
2752 1.16 dyoung #endif /* RTW_DEBUG */
2753 1.5 dyoung }
2754 1.5 dyoung
2755 1.34 dyoung KASSERT(desc < tdb->tdb_ndesc);
2756 1.21 dyoung
2757 1.34 dyoung ts->ts_ni = ni;
2758 1.34 dyoung ts->ts_mbuf = m0;
2759 1.34 dyoung ts->ts_last = lastdesc;
2760 1.34 dyoung tdb->tdb_desc[ts->ts_last].td_ctl0 |= htole32(RTW_TXCTL0_LS);
2761 1.34 dyoung tdb->tdb_desc[ts->ts_first].td_ctl0 |=
2762 1.5 dyoung htole32(RTW_TXCTL0_FS);
2763 1.5 dyoung
2764 1.16 dyoung #ifdef RTW_DEBUG
2765 1.34 dyoung rtw_print_txdesc(sc, "FS on", ts, tdb, ts->ts_first);
2766 1.34 dyoung rtw_print_txdesc(sc, "LS on", ts, tdb, ts->ts_last);
2767 1.16 dyoung #endif /* RTW_DEBUG */
2768 1.5 dyoung
2769 1.34 dyoung tdb->tdb_nfree -= dmamap->dm_nsegs;
2770 1.34 dyoung tdb->tdb_next = desc;
2771 1.5 dyoung
2772 1.34 dyoung rtw_txdescs_sync(tdb, ts->ts_first, dmamap->dm_nsegs,
2773 1.5 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2774 1.5 dyoung
2775 1.34 dyoung tdb->tdb_desc[ts->ts_first].td_ctl0 |=
2776 1.5 dyoung htole32(RTW_TXCTL0_OWN);
2777 1.5 dyoung
2778 1.16 dyoung #ifdef RTW_DEBUG
2779 1.34 dyoung rtw_print_txdesc(sc, "OWN on", ts, tdb, ts->ts_first);
2780 1.16 dyoung #endif /* RTW_DEBUG */
2781 1.5 dyoung
2782 1.34 dyoung rtw_txdescs_sync(tdb, ts->ts_first, 1,
2783 1.5 dyoung BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2784 1.5 dyoung
2785 1.34 dyoung SIMPLEQ_REMOVE_HEAD(&tsb->tsb_freeq, ts_q);
2786 1.34 dyoung SIMPLEQ_INSERT_TAIL(&tsb->tsb_dirtyq, ts, ts_q);
2787 1.5 dyoung
2788 1.34 dyoung tsb->tsb_tx_timer = 5;
2789 1.6 dyoung ifp->if_timer = 1;
2790 1.6 dyoung
2791 1.10 dyoung tppoll = RTW_READ8(&sc->sc_regs, RTW_TPPOLL);
2792 1.10 dyoung
2793 1.10 dyoung /* TBD poke other queues. */
2794 1.10 dyoung RTW_WRITE8(&sc->sc_regs, RTW_TPPOLL, tppoll | RTW_TPPOLL_NPQ);
2795 1.9 dyoung RTW_SYNC(&sc->sc_regs, RTW_TPPOLL, RTW_TPPOLL);
2796 1.1 dyoung }
2797 1.31 dyoung out:
2798 1.21 dyoung DPRINTF(sc, RTW_DEBUG_XMIT, ("%s: leave\n", __func__));
2799 1.5 dyoung return;
2800 1.5 dyoung post_load_err:
2801 1.5 dyoung bus_dmamap_unload(sc->sc_dmat, dmamap);
2802 1.5 dyoung m_freem(m0);
2803 1.5 dyoung post_dequeue_err:
2804 1.5 dyoung ieee80211_release_node(&sc->sc_ic, ni);
2805 1.1 dyoung return;
2806 1.1 dyoung }
2807 1.1 dyoung
2808 1.1 dyoung static void
2809 1.1 dyoung rtw_watchdog(struct ifnet *ifp)
2810 1.1 dyoung {
2811 1.5 dyoung int pri;
2812 1.5 dyoung struct rtw_softc *sc;
2813 1.34 dyoung struct rtw_txsoft_blk *tsb;
2814 1.5 dyoung
2815 1.5 dyoung sc = ifp->if_softc;
2816 1.5 dyoung
2817 1.5 dyoung ifp->if_timer = 0;
2818 1.5 dyoung
2819 1.5 dyoung if ((sc->sc_flags & RTW_F_ENABLED) == 0)
2820 1.5 dyoung return;
2821 1.5 dyoung
2822 1.5 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
2823 1.34 dyoung tsb = &sc->sc_txsoft_blk[pri];
2824 1.5 dyoung
2825 1.34 dyoung if (tsb->tsb_tx_timer == 0)
2826 1.5 dyoung continue;
2827 1.5 dyoung
2828 1.34 dyoung if (--tsb->tsb_tx_timer == 0) {
2829 1.34 dyoung if (SIMPLEQ_EMPTY(&tsb->tsb_dirtyq))
2830 1.5 dyoung continue;
2831 1.5 dyoung printf("%s: transmit timeout, priority %d\n",
2832 1.5 dyoung ifp->if_xname, pri);
2833 1.5 dyoung ifp->if_oerrors++;
2834 1.29 dyoung /* Stop Tx DMA, disable transmitter, clear
2835 1.29 dyoung * Tx rings, and restart.
2836 1.29 dyoung */
2837 1.29 dyoung RTW_WRITE8(&sc->sc_regs, RTW_TPPOLL, RTW_TPPOLL_SNPQ);
2838 1.29 dyoung RTW_SYNC(&sc->sc_regs, RTW_TPPOLL, RTW_TPPOLL);
2839 1.29 dyoung rtw_io_enable(&sc->sc_regs, RTW_CR_TE, 0);
2840 1.21 dyoung rtw_txdescs_reset(sc);
2841 1.29 dyoung rtw_io_enable(&sc->sc_regs, RTW_CR_TE, 1);
2842 1.5 dyoung rtw_start(ifp);
2843 1.5 dyoung } else
2844 1.5 dyoung ifp->if_timer = 1;
2845 1.5 dyoung }
2846 1.10 dyoung ieee80211_watchdog(ifp);
2847 1.1 dyoung return;
2848 1.1 dyoung }
2849 1.1 dyoung
2850 1.1 dyoung static void
2851 1.1 dyoung rtw_start_beacon(struct rtw_softc *sc, int enable)
2852 1.1 dyoung {
2853 1.1 dyoung /* TBD */
2854 1.1 dyoung return;
2855 1.1 dyoung }
2856 1.1 dyoung
2857 1.1 dyoung static void
2858 1.1 dyoung rtw_next_scan(void *arg)
2859 1.1 dyoung {
2860 1.1 dyoung struct ieee80211com *ic = arg;
2861 1.1 dyoung int s;
2862 1.1 dyoung
2863 1.1 dyoung /* don't call rtw_start w/o network interrupts blocked */
2864 1.1 dyoung s = splnet();
2865 1.1 dyoung if (ic->ic_state == IEEE80211_S_SCAN)
2866 1.1 dyoung ieee80211_next_scan(ic);
2867 1.1 dyoung splx(s);
2868 1.1 dyoung }
2869 1.1 dyoung
2870 1.10 dyoung static void
2871 1.10 dyoung rtw_join_bss(struct rtw_softc *sc, uint8_t *bssid, enum ieee80211_opmode opmode,
2872 1.10 dyoung uint16_t intval0)
2873 1.10 dyoung {
2874 1.10 dyoung uint16_t bcnitv, intval;
2875 1.10 dyoung int i;
2876 1.10 dyoung struct rtw_regs *regs = &sc->sc_regs;
2877 1.10 dyoung
2878 1.10 dyoung for (i = 0; i < IEEE80211_ADDR_LEN; i++)
2879 1.10 dyoung RTW_WRITE8(regs, RTW_BSSID + i, bssid[i]);
2880 1.10 dyoung
2881 1.10 dyoung RTW_SYNC(regs, RTW_BSSID16, RTW_BSSID32);
2882 1.10 dyoung
2883 1.10 dyoung rtw_set_access(sc, RTW_ACCESS_CONFIG);
2884 1.10 dyoung
2885 1.10 dyoung intval = MIN(intval0, PRESHIFT(RTW_BCNITV_BCNITV_MASK));
2886 1.10 dyoung
2887 1.10 dyoung bcnitv = RTW_READ16(regs, RTW_BCNITV) & ~RTW_BCNITV_BCNITV_MASK;
2888 1.10 dyoung bcnitv |= LSHIFT(intval, RTW_BCNITV_BCNITV_MASK);
2889 1.10 dyoung RTW_WRITE16(regs, RTW_BCNITV, bcnitv);
2890 1.10 dyoung /* magic from Linux */
2891 1.10 dyoung RTW_WRITE16(regs, RTW_ATIMWND, LSHIFT(1, RTW_ATIMWND_ATIMWND));
2892 1.10 dyoung RTW_WRITE16(regs, RTW_ATIMTRITV, LSHIFT(2, RTW_ATIMTRITV_ATIMTRITV));
2893 1.10 dyoung
2894 1.10 dyoung rtw_set_nettype(sc, opmode);
2895 1.10 dyoung
2896 1.10 dyoung rtw_set_access(sc, RTW_ACCESS_NONE);
2897 1.10 dyoung
2898 1.10 dyoung /* TBD WEP */
2899 1.10 dyoung RTW_WRITE8(regs, RTW_SCR, 0);
2900 1.10 dyoung
2901 1.10 dyoung rtw_io_enable(regs, RTW_CR_RE | RTW_CR_TE, 1);
2902 1.10 dyoung }
2903 1.10 dyoung
2904 1.1 dyoung /* Synchronize the hardware state with the software state. */
2905 1.1 dyoung static int
2906 1.1 dyoung rtw_newstate(struct ieee80211com *ic, enum ieee80211_state nstate, int arg)
2907 1.1 dyoung {
2908 1.1 dyoung struct ifnet *ifp = &ic->ic_if;
2909 1.1 dyoung struct rtw_softc *sc = ifp->if_softc;
2910 1.1 dyoung enum ieee80211_state ostate;
2911 1.1 dyoung int error;
2912 1.1 dyoung
2913 1.1 dyoung ostate = ic->ic_state;
2914 1.1 dyoung
2915 1.1 dyoung if (nstate == IEEE80211_S_INIT) {
2916 1.1 dyoung callout_stop(&sc->sc_scan_ch);
2917 1.1 dyoung sc->sc_cur_chan = IEEE80211_CHAN_ANY;
2918 1.1 dyoung rtw_start_beacon(sc, 0);
2919 1.1 dyoung return (*sc->sc_mtbl.mt_newstate)(ic, nstate, arg);
2920 1.1 dyoung }
2921 1.1 dyoung
2922 1.1 dyoung if (ostate == IEEE80211_S_INIT && nstate != IEEE80211_S_INIT)
2923 1.1 dyoung rtw_pwrstate(sc, RTW_ON);
2924 1.1 dyoung
2925 1.1 dyoung if ((error = rtw_tune(sc)) != 0)
2926 1.1 dyoung return error;
2927 1.1 dyoung
2928 1.1 dyoung switch (nstate) {
2929 1.1 dyoung case IEEE80211_S_ASSOC:
2930 1.10 dyoung rtw_join_bss(sc, ic->ic_bss->ni_bssid, ic->ic_opmode,
2931 1.10 dyoung ic->ic_bss->ni_intval);
2932 1.1 dyoung break;
2933 1.1 dyoung case IEEE80211_S_INIT:
2934 1.1 dyoung panic("%s: unexpected state IEEE80211_S_INIT\n", __func__);
2935 1.1 dyoung break;
2936 1.1 dyoung case IEEE80211_S_SCAN:
2937 1.21 dyoung if (ostate != IEEE80211_S_SCAN) {
2938 1.21 dyoung (void)memset(ic->ic_bss->ni_bssid, 0,
2939 1.21 dyoung IEEE80211_ADDR_LEN);
2940 1.21 dyoung rtw_join_bss(sc, ic->ic_bss->ni_bssid, ic->ic_opmode,
2941 1.21 dyoung ic->ic_bss->ni_intval);
2942 1.21 dyoung }
2943 1.1 dyoung
2944 1.1 dyoung callout_reset(&sc->sc_scan_ch, rtw_dwelltime * hz / 1000,
2945 1.1 dyoung rtw_next_scan, ic);
2946 1.1 dyoung
2947 1.1 dyoung break;
2948 1.1 dyoung case IEEE80211_S_RUN:
2949 1.38 dyoung switch (ic->ic_opmode) {
2950 1.38 dyoung case IEEE80211_M_AHDEMO:
2951 1.38 dyoung case IEEE80211_M_HOSTAP:
2952 1.38 dyoung case IEEE80211_M_IBSS:
2953 1.38 dyoung rtw_join_bss(sc, ic->ic_bss->ni_bssid, ic->ic_opmode,
2954 1.38 dyoung ic->ic_bss->ni_intval);
2955 1.1 dyoung break;
2956 1.38 dyoung case IEEE80211_M_MONITOR:
2957 1.38 dyoung case IEEE80211_M_STA:
2958 1.38 dyoung break;
2959 1.38 dyoung }
2960 1.38 dyoung break;
2961 1.1 dyoung case IEEE80211_S_AUTH:
2962 1.1 dyoung break;
2963 1.1 dyoung }
2964 1.1 dyoung
2965 1.1 dyoung if (nstate != IEEE80211_S_SCAN)
2966 1.1 dyoung callout_stop(&sc->sc_scan_ch);
2967 1.1 dyoung
2968 1.1 dyoung if (nstate == IEEE80211_S_RUN &&
2969 1.1 dyoung (ic->ic_opmode == IEEE80211_M_HOSTAP ||
2970 1.1 dyoung ic->ic_opmode == IEEE80211_M_IBSS))
2971 1.1 dyoung rtw_start_beacon(sc, 1);
2972 1.1 dyoung else
2973 1.1 dyoung rtw_start_beacon(sc, 0);
2974 1.1 dyoung
2975 1.1 dyoung return (*sc->sc_mtbl.mt_newstate)(ic, nstate, arg);
2976 1.1 dyoung }
2977 1.1 dyoung
2978 1.40 dyoung /* Extend a 32-bit TSF timestamp to a 64-bit timestamp. */
2979 1.40 dyoung static uint64_t
2980 1.40 dyoung rtw_tsf_extend(struct rtw_regs *regs, uint32_t rstamp)
2981 1.40 dyoung {
2982 1.40 dyoung uint32_t tsftl, tsfth;
2983 1.40 dyoung
2984 1.40 dyoung tsfth = RTW_READ(regs, RTW_TSFTRH);
2985 1.40 dyoung tsftl = RTW_READ(regs, RTW_TSFTRL);
2986 1.40 dyoung if (tsftl < rstamp) /* Compensate for rollover. */
2987 1.40 dyoung tsfth--;
2988 1.40 dyoung return ((uint64_t)tsfth << 32) | rstamp;
2989 1.40 dyoung }
2990 1.40 dyoung
2991 1.1 dyoung static void
2992 1.40 dyoung rtw_ibss_merge(struct rtw_softc *sc, struct ieee80211_node *ni, uint32_t rstamp)
2993 1.1 dyoung {
2994 1.40 dyoung struct ieee80211com *ic = &sc->sc_ic;
2995 1.40 dyoung
2996 1.40 dyoung if (le64toh(ni->ni_tsf) >= rtw_tsf_extend(&sc->sc_regs, rstamp) &&
2997 1.40 dyoung ieee80211_ibss_merge(ic, ni) == ENETRESET) {
2998 1.40 dyoung rtw_join_bss(sc, ic->ic_bss->ni_bssid, ic->ic_opmode,
2999 1.40 dyoung ic->ic_bss->ni_intval);
3000 1.40 dyoung }
3001 1.1 dyoung return;
3002 1.1 dyoung }
3003 1.1 dyoung
3004 1.1 dyoung static void
3005 1.1 dyoung rtw_recv_mgmt(struct ieee80211com *ic, struct mbuf *m,
3006 1.37 dyoung struct ieee80211_node *ni, int subtype, int rssi, uint32_t rstamp)
3007 1.1 dyoung {
3008 1.1 dyoung struct rtw_softc *sc = (struct rtw_softc*)ic->ic_softc;
3009 1.1 dyoung
3010 1.40 dyoung (*sc->sc_mtbl.mt_recv_mgmt)(ic, m, ni, subtype, rssi, rstamp);
3011 1.40 dyoung
3012 1.1 dyoung switch (subtype) {
3013 1.1 dyoung case IEEE80211_FC0_SUBTYPE_PROBE_RESP:
3014 1.1 dyoung case IEEE80211_FC0_SUBTYPE_BEACON:
3015 1.40 dyoung if (ic->ic_opmode != IEEE80211_M_IBSS ||
3016 1.40 dyoung ic->ic_state != IEEE80211_S_RUN)
3017 1.40 dyoung return;
3018 1.40 dyoung rtw_ibss_merge(sc, ni, rstamp);
3019 1.1 dyoung break;
3020 1.1 dyoung default:
3021 1.1 dyoung break;
3022 1.1 dyoung }
3023 1.1 dyoung return;
3024 1.1 dyoung }
3025 1.1 dyoung
3026 1.1 dyoung static struct ieee80211_node *
3027 1.1 dyoung rtw_node_alloc(struct ieee80211com *ic)
3028 1.1 dyoung {
3029 1.1 dyoung struct rtw_softc *sc = (struct rtw_softc *)ic->ic_if.if_softc;
3030 1.1 dyoung struct ieee80211_node *ni = (*sc->sc_mtbl.mt_node_alloc)(ic);
3031 1.1 dyoung
3032 1.21 dyoung DPRINTF(sc, RTW_DEBUG_NODE,
3033 1.21 dyoung ("%s: alloc node %p\n", sc->sc_dev.dv_xname, ni));
3034 1.1 dyoung return ni;
3035 1.1 dyoung }
3036 1.1 dyoung
3037 1.1 dyoung static void
3038 1.1 dyoung rtw_node_free(struct ieee80211com *ic, struct ieee80211_node *ni)
3039 1.1 dyoung {
3040 1.1 dyoung struct rtw_softc *sc = (struct rtw_softc *)ic->ic_if.if_softc;
3041 1.1 dyoung
3042 1.21 dyoung DPRINTF(sc, RTW_DEBUG_NODE,
3043 1.21 dyoung ("%s: freeing node %p %s\n", sc->sc_dev.dv_xname, ni,
3044 1.1 dyoung ether_sprintf(ni->ni_bssid)));
3045 1.1 dyoung (*sc->sc_mtbl.mt_node_free)(ic, ni);
3046 1.1 dyoung }
3047 1.1 dyoung
3048 1.1 dyoung static int
3049 1.1 dyoung rtw_media_change(struct ifnet *ifp)
3050 1.1 dyoung {
3051 1.1 dyoung int error;
3052 1.1 dyoung
3053 1.1 dyoung error = ieee80211_media_change(ifp);
3054 1.1 dyoung if (error == ENETRESET) {
3055 1.1 dyoung if ((ifp->if_flags & (IFF_RUNNING|IFF_UP)) ==
3056 1.1 dyoung (IFF_RUNNING|IFF_UP))
3057 1.1 dyoung rtw_init(ifp); /* XXX lose error */
3058 1.1 dyoung error = 0;
3059 1.1 dyoung }
3060 1.1 dyoung return error;
3061 1.1 dyoung }
3062 1.1 dyoung
3063 1.1 dyoung static void
3064 1.1 dyoung rtw_media_status(struct ifnet *ifp, struct ifmediareq *imr)
3065 1.1 dyoung {
3066 1.1 dyoung struct rtw_softc *sc = ifp->if_softc;
3067 1.1 dyoung
3068 1.1 dyoung if ((sc->sc_flags & RTW_F_ENABLED) == 0) {
3069 1.1 dyoung imr->ifm_active = IFM_IEEE80211 | IFM_NONE;
3070 1.1 dyoung imr->ifm_status = 0;
3071 1.1 dyoung return;
3072 1.1 dyoung }
3073 1.1 dyoung ieee80211_media_status(ifp, imr);
3074 1.1 dyoung }
3075 1.1 dyoung
3076 1.1 dyoung void
3077 1.1 dyoung rtw_power(int why, void *arg)
3078 1.1 dyoung {
3079 1.1 dyoung struct rtw_softc *sc = arg;
3080 1.1 dyoung struct ifnet *ifp = &sc->sc_ic.ic_if;
3081 1.1 dyoung int s;
3082 1.1 dyoung
3083 1.21 dyoung DPRINTF(sc, RTW_DEBUG_PWR,
3084 1.21 dyoung ("%s: rtw_power(%d,)\n", sc->sc_dev.dv_xname, why));
3085 1.1 dyoung
3086 1.1 dyoung s = splnet();
3087 1.1 dyoung switch (why) {
3088 1.1 dyoung case PWR_STANDBY:
3089 1.1 dyoung /* XXX do nothing. */
3090 1.1 dyoung break;
3091 1.1 dyoung case PWR_SUSPEND:
3092 1.1 dyoung rtw_stop(ifp, 0);
3093 1.1 dyoung if (sc->sc_power != NULL)
3094 1.1 dyoung (*sc->sc_power)(sc, why);
3095 1.1 dyoung break;
3096 1.1 dyoung case PWR_RESUME:
3097 1.1 dyoung if (ifp->if_flags & IFF_UP) {
3098 1.1 dyoung if (sc->sc_power != NULL)
3099 1.1 dyoung (*sc->sc_power)(sc, why);
3100 1.1 dyoung rtw_init(ifp);
3101 1.1 dyoung }
3102 1.1 dyoung break;
3103 1.1 dyoung case PWR_SOFTSUSPEND:
3104 1.1 dyoung case PWR_SOFTSTANDBY:
3105 1.1 dyoung case PWR_SOFTRESUME:
3106 1.1 dyoung break;
3107 1.1 dyoung }
3108 1.1 dyoung splx(s);
3109 1.1 dyoung }
3110 1.1 dyoung
3111 1.1 dyoung /* rtw_shutdown: make sure the interface is stopped at reboot time. */
3112 1.1 dyoung void
3113 1.1 dyoung rtw_shutdown(void *arg)
3114 1.1 dyoung {
3115 1.1 dyoung struct rtw_softc *sc = arg;
3116 1.1 dyoung
3117 1.1 dyoung rtw_stop(&sc->sc_ic.ic_if, 1);
3118 1.1 dyoung }
3119 1.1 dyoung
3120 1.1 dyoung static __inline void
3121 1.7 dyoung rtw_setifprops(struct ifnet *ifp, const char *dvname, void *softc)
3122 1.1 dyoung {
3123 1.7 dyoung (void)memcpy(ifp->if_xname, dvname, IFNAMSIZ);
3124 1.1 dyoung ifp->if_softc = softc;
3125 1.1 dyoung ifp->if_flags = IFF_SIMPLEX | IFF_BROADCAST | IFF_MULTICAST |
3126 1.1 dyoung IFF_NOTRAILERS;
3127 1.1 dyoung ifp->if_ioctl = rtw_ioctl;
3128 1.1 dyoung ifp->if_start = rtw_start;
3129 1.1 dyoung ifp->if_watchdog = rtw_watchdog;
3130 1.1 dyoung ifp->if_init = rtw_init;
3131 1.1 dyoung ifp->if_stop = rtw_stop;
3132 1.1 dyoung }
3133 1.1 dyoung
3134 1.1 dyoung static __inline void
3135 1.1 dyoung rtw_set80211props(struct ieee80211com *ic)
3136 1.1 dyoung {
3137 1.1 dyoung int nrate;
3138 1.1 dyoung ic->ic_phytype = IEEE80211_T_DS;
3139 1.1 dyoung ic->ic_opmode = IEEE80211_M_STA;
3140 1.1 dyoung ic->ic_caps = IEEE80211_C_PMGT | IEEE80211_C_IBSS |
3141 1.1 dyoung IEEE80211_C_HOSTAP | IEEE80211_C_MONITOR | IEEE80211_C_WEP;
3142 1.1 dyoung
3143 1.1 dyoung nrate = 0;
3144 1.12 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] =
3145 1.12 dyoung IEEE80211_RATE_BASIC | 2;
3146 1.12 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] =
3147 1.12 dyoung IEEE80211_RATE_BASIC | 4;
3148 1.1 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 11;
3149 1.1 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_rates[nrate++] = 22;
3150 1.1 dyoung ic->ic_sup_rates[IEEE80211_MODE_11B].rs_nrates = nrate;
3151 1.1 dyoung }
3152 1.1 dyoung
3153 1.1 dyoung static __inline void
3154 1.1 dyoung rtw_set80211methods(struct rtw_mtbl *mtbl, struct ieee80211com *ic)
3155 1.1 dyoung {
3156 1.1 dyoung mtbl->mt_newstate = ic->ic_newstate;
3157 1.1 dyoung ic->ic_newstate = rtw_newstate;
3158 1.1 dyoung
3159 1.1 dyoung mtbl->mt_recv_mgmt = ic->ic_recv_mgmt;
3160 1.1 dyoung ic->ic_recv_mgmt = rtw_recv_mgmt;
3161 1.1 dyoung
3162 1.1 dyoung mtbl->mt_node_free = ic->ic_node_free;
3163 1.1 dyoung ic->ic_node_free = rtw_node_free;
3164 1.1 dyoung
3165 1.1 dyoung mtbl->mt_node_alloc = ic->ic_node_alloc;
3166 1.1 dyoung ic->ic_node_alloc = rtw_node_alloc;
3167 1.1 dyoung }
3168 1.1 dyoung
3169 1.1 dyoung static __inline void
3170 1.7 dyoung rtw_establish_hooks(struct rtw_hooks *hooks, const char *dvname,
3171 1.1 dyoung void *arg)
3172 1.1 dyoung {
3173 1.1 dyoung /*
3174 1.1 dyoung * Make sure the interface is shutdown during reboot.
3175 1.1 dyoung */
3176 1.1 dyoung hooks->rh_shutdown = shutdownhook_establish(rtw_shutdown, arg);
3177 1.1 dyoung if (hooks->rh_shutdown == NULL)
3178 1.1 dyoung printf("%s: WARNING: unable to establish shutdown hook\n",
3179 1.7 dyoung dvname);
3180 1.1 dyoung
3181 1.1 dyoung /*
3182 1.1 dyoung * Add a suspend hook to make sure we come back up after a
3183 1.1 dyoung * resume.
3184 1.1 dyoung */
3185 1.1 dyoung hooks->rh_power = powerhook_establish(rtw_power, arg);
3186 1.1 dyoung if (hooks->rh_power == NULL)
3187 1.1 dyoung printf("%s: WARNING: unable to establish power hook\n",
3188 1.7 dyoung dvname);
3189 1.1 dyoung }
3190 1.1 dyoung
3191 1.1 dyoung static __inline void
3192 1.7 dyoung rtw_disestablish_hooks(struct rtw_hooks *hooks, const char *dvname,
3193 1.1 dyoung void *arg)
3194 1.1 dyoung {
3195 1.1 dyoung if (hooks->rh_shutdown != NULL)
3196 1.1 dyoung shutdownhook_disestablish(hooks->rh_shutdown);
3197 1.1 dyoung
3198 1.1 dyoung if (hooks->rh_power != NULL)
3199 1.1 dyoung powerhook_disestablish(hooks->rh_power);
3200 1.1 dyoung }
3201 1.1 dyoung
3202 1.1 dyoung static __inline void
3203 1.1 dyoung rtw_init_radiotap(struct rtw_softc *sc)
3204 1.1 dyoung {
3205 1.1 dyoung memset(&sc->sc_rxtapu, 0, sizeof(sc->sc_rxtapu));
3206 1.32 dyoung sc->sc_rxtap.rr_ihdr.it_len = htole16(sizeof(sc->sc_rxtapu));
3207 1.32 dyoung sc->sc_rxtap.rr_ihdr.it_present = htole32(RTW_RX_RADIOTAP_PRESENT);
3208 1.1 dyoung
3209 1.1 dyoung memset(&sc->sc_txtapu, 0, sizeof(sc->sc_txtapu));
3210 1.32 dyoung sc->sc_txtap.rt_ihdr.it_len = htole16(sizeof(sc->sc_txtapu));
3211 1.32 dyoung sc->sc_txtap.rt_ihdr.it_present = htole32(RTW_TX_RADIOTAP_PRESENT);
3212 1.1 dyoung }
3213 1.1 dyoung
3214 1.1 dyoung static int
3215 1.34 dyoung rtw_txsoft_blk_setup(struct rtw_txsoft_blk *tsb, u_int qlen)
3216 1.1 dyoung {
3217 1.34 dyoung SIMPLEQ_INIT(&tsb->tsb_dirtyq);
3218 1.34 dyoung SIMPLEQ_INIT(&tsb->tsb_freeq);
3219 1.34 dyoung tsb->tsb_ndesc = qlen;
3220 1.34 dyoung tsb->tsb_desc = malloc(qlen * sizeof(*tsb->tsb_desc), M_DEVBUF,
3221 1.1 dyoung M_NOWAIT);
3222 1.34 dyoung if (tsb->tsb_desc == NULL)
3223 1.1 dyoung return ENOMEM;
3224 1.1 dyoung return 0;
3225 1.1 dyoung }
3226 1.1 dyoung
3227 1.1 dyoung static void
3228 1.34 dyoung rtw_txsoft_blk_cleanup_all(struct rtw_softc *sc)
3229 1.1 dyoung {
3230 1.21 dyoung int pri;
3231 1.34 dyoung struct rtw_txsoft_blk *tsb;
3232 1.1 dyoung
3233 1.21 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
3234 1.34 dyoung tsb = &sc->sc_txsoft_blk[pri];
3235 1.34 dyoung free(tsb->tsb_desc, M_DEVBUF);
3236 1.34 dyoung tsb->tsb_desc = NULL;
3237 1.1 dyoung }
3238 1.1 dyoung }
3239 1.1 dyoung
3240 1.1 dyoung static int
3241 1.34 dyoung rtw_txsoft_blk_setup_all(struct rtw_softc *sc)
3242 1.1 dyoung {
3243 1.1 dyoung int pri, rc = 0;
3244 1.1 dyoung int qlen[RTW_NTXPRI] =
3245 1.1 dyoung {RTW_TXQLENLO, RTW_TXQLENMD, RTW_TXQLENHI, RTW_TXQLENBCN};
3246 1.1 dyoung
3247 1.21 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
3248 1.34 dyoung rc = rtw_txsoft_blk_setup(&sc->sc_txsoft_blk[pri], qlen[pri]);
3249 1.1 dyoung if (rc != 0)
3250 1.1 dyoung break;
3251 1.1 dyoung }
3252 1.1 dyoung return rc;
3253 1.1 dyoung }
3254 1.1 dyoung
3255 1.1 dyoung static void
3256 1.34 dyoung rtw_txdesc_blk_setup(struct rtw_txdesc_blk *tdb, struct rtw_txdesc *desc,
3257 1.1 dyoung u_int ndesc, bus_addr_t ofs, bus_addr_t physbase)
3258 1.1 dyoung {
3259 1.34 dyoung tdb->tdb_ndesc = ndesc;
3260 1.34 dyoung tdb->tdb_desc = desc;
3261 1.34 dyoung tdb->tdb_physbase = physbase;
3262 1.34 dyoung tdb->tdb_ofs = ofs;
3263 1.1 dyoung
3264 1.34 dyoung (void)memset(tdb->tdb_desc, 0,
3265 1.34 dyoung sizeof(tdb->tdb_desc[0]) * tdb->tdb_ndesc);
3266 1.1 dyoung
3267 1.34 dyoung rtw_txdesc_blk_reset(tdb);
3268 1.1 dyoung }
3269 1.1 dyoung
3270 1.1 dyoung static void
3271 1.1 dyoung rtw_txdesc_blk_setup_all(struct rtw_softc *sc)
3272 1.1 dyoung {
3273 1.1 dyoung rtw_txdesc_blk_setup(&sc->sc_txdesc_blk[RTW_TXPRILO],
3274 1.1 dyoung &sc->sc_descs->hd_txlo[0], RTW_NTXDESCLO,
3275 1.1 dyoung RTW_RING_OFFSET(hd_txlo), RTW_RING_BASE(sc, hd_txlo));
3276 1.1 dyoung
3277 1.1 dyoung rtw_txdesc_blk_setup(&sc->sc_txdesc_blk[RTW_TXPRIMD],
3278 1.1 dyoung &sc->sc_descs->hd_txmd[0], RTW_NTXDESCMD,
3279 1.1 dyoung RTW_RING_OFFSET(hd_txmd), RTW_RING_BASE(sc, hd_txmd));
3280 1.1 dyoung
3281 1.1 dyoung rtw_txdesc_blk_setup(&sc->sc_txdesc_blk[RTW_TXPRIHI],
3282 1.1 dyoung &sc->sc_descs->hd_txhi[0], RTW_NTXDESCHI,
3283 1.1 dyoung RTW_RING_OFFSET(hd_txhi), RTW_RING_BASE(sc, hd_txhi));
3284 1.1 dyoung
3285 1.1 dyoung rtw_txdesc_blk_setup(&sc->sc_txdesc_blk[RTW_TXPRIBCN],
3286 1.1 dyoung &sc->sc_descs->hd_bcn[0], RTW_NTXDESCBCN,
3287 1.1 dyoung RTW_RING_OFFSET(hd_bcn), RTW_RING_BASE(sc, hd_bcn));
3288 1.1 dyoung }
3289 1.1 dyoung
3290 1.1 dyoung static struct rtw_rf *
3291 1.1 dyoung rtw_rf_attach(struct rtw_softc *sc, enum rtw_rfchipid rfchipid,
3292 1.1 dyoung rtw_rf_write_t rf_write, int digphy)
3293 1.1 dyoung {
3294 1.1 dyoung struct rtw_rf *rf;
3295 1.1 dyoung
3296 1.1 dyoung switch (rfchipid) {
3297 1.1 dyoung case RTW_RFCHIPID_MAXIM:
3298 1.1 dyoung rf = rtw_max2820_create(&sc->sc_regs, rf_write, 0);
3299 1.1 dyoung sc->sc_pwrstate_cb = rtw_maxim_pwrstate;
3300 1.1 dyoung break;
3301 1.1 dyoung case RTW_RFCHIPID_PHILIPS:
3302 1.1 dyoung rf = rtw_sa2400_create(&sc->sc_regs, rf_write, digphy);
3303 1.1 dyoung sc->sc_pwrstate_cb = rtw_philips_pwrstate;
3304 1.1 dyoung break;
3305 1.10 dyoung case RTW_RFCHIPID_RFMD:
3306 1.10 dyoung /* XXX RFMD has no RF constructor */
3307 1.10 dyoung sc->sc_pwrstate_cb = rtw_rfmd_pwrstate;
3308 1.10 dyoung /*FALLTHROUGH*/
3309 1.1 dyoung default:
3310 1.1 dyoung return NULL;
3311 1.1 dyoung }
3312 1.1 dyoung rf->rf_continuous_tx_cb =
3313 1.1 dyoung (rtw_continuous_tx_cb_t)rtw_continuous_tx_enable;
3314 1.1 dyoung rf->rf_continuous_tx_arg = (void *)sc;
3315 1.1 dyoung return rf;
3316 1.1 dyoung }
3317 1.1 dyoung
3318 1.1 dyoung /* Revision C and later use a different PHY delay setting than
3319 1.1 dyoung * revisions A and B.
3320 1.1 dyoung */
3321 1.37 dyoung static uint8_t
3322 1.37 dyoung rtw_check_phydelay(struct rtw_regs *regs, uint32_t rcr0)
3323 1.1 dyoung {
3324 1.1 dyoung #define REVAB (RTW_RCR_MXDMA_UNLIMITED | RTW_RCR_AICV)
3325 1.1 dyoung #define REVC (REVAB | RTW_RCR_RXFTH_WHOLE)
3326 1.1 dyoung
3327 1.37 dyoung uint8_t phydelay = LSHIFT(0x6, RTW_PHYDELAY_PHYDELAY);
3328 1.1 dyoung
3329 1.1 dyoung RTW_WRITE(regs, RTW_RCR, REVAB);
3330 1.8 dyoung RTW_WBW(regs, RTW_RCR, RTW_RCR);
3331 1.1 dyoung RTW_WRITE(regs, RTW_RCR, REVC);
3332 1.1 dyoung
3333 1.1 dyoung RTW_WBR(regs, RTW_RCR, RTW_RCR);
3334 1.1 dyoung if ((RTW_READ(regs, RTW_RCR) & REVC) == REVC)
3335 1.1 dyoung phydelay |= RTW_PHYDELAY_REVC_MAGIC;
3336 1.1 dyoung
3337 1.1 dyoung RTW_WRITE(regs, RTW_RCR, rcr0); /* restore RCR */
3338 1.8 dyoung RTW_SYNC(regs, RTW_RCR, RTW_RCR);
3339 1.1 dyoung
3340 1.1 dyoung return phydelay;
3341 1.1 dyoung #undef REVC
3342 1.1 dyoung }
3343 1.1 dyoung
3344 1.1 dyoung void
3345 1.1 dyoung rtw_attach(struct rtw_softc *sc)
3346 1.1 dyoung {
3347 1.1 dyoung rtw_rf_write_t rf_write;
3348 1.34 dyoung struct rtw_txsoft_blk *tsb;
3349 1.1 dyoung int pri, rc, vers;
3350 1.1 dyoung
3351 1.1 dyoung NEXT_ATTACH_STATE(sc, DETACHED);
3352 1.1 dyoung
3353 1.1 dyoung switch (RTW_READ(&sc->sc_regs, RTW_TCR) & RTW_TCR_HWVERID_MASK) {
3354 1.1 dyoung case RTW_TCR_HWVERID_F:
3355 1.1 dyoung vers = 'F';
3356 1.1 dyoung rf_write = rtw_rf_hostwrite;
3357 1.1 dyoung break;
3358 1.1 dyoung case RTW_TCR_HWVERID_D:
3359 1.1 dyoung vers = 'D';
3360 1.4 dyoung if (rtw_host_rfio)
3361 1.4 dyoung rf_write = rtw_rf_hostwrite;
3362 1.4 dyoung else
3363 1.4 dyoung rf_write = rtw_rf_macwrite;
3364 1.1 dyoung break;
3365 1.1 dyoung default:
3366 1.1 dyoung vers = '?';
3367 1.1 dyoung rf_write = rtw_rf_macwrite;
3368 1.1 dyoung break;
3369 1.1 dyoung }
3370 1.1 dyoung printf("%s: hardware version %c\n", sc->sc_dev.dv_xname, vers);
3371 1.1 dyoung
3372 1.1 dyoung rc = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct rtw_descs),
3373 1.1 dyoung RTW_DESC_ALIGNMENT, 0, &sc->sc_desc_segs, 1, &sc->sc_desc_nsegs,
3374 1.1 dyoung 0);
3375 1.1 dyoung
3376 1.1 dyoung if (rc != 0) {
3377 1.1 dyoung printf("%s: could not allocate hw descriptors, error %d\n",
3378 1.1 dyoung sc->sc_dev.dv_xname, rc);
3379 1.1 dyoung goto err;
3380 1.1 dyoung }
3381 1.1 dyoung
3382 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_DESC_ALLOC);
3383 1.1 dyoung
3384 1.1 dyoung rc = bus_dmamem_map(sc->sc_dmat, &sc->sc_desc_segs,
3385 1.1 dyoung sc->sc_desc_nsegs, sizeof(struct rtw_descs),
3386 1.1 dyoung (caddr_t*)&sc->sc_descs, BUS_DMA_COHERENT);
3387 1.1 dyoung
3388 1.1 dyoung if (rc != 0) {
3389 1.1 dyoung printf("%s: could not map hw descriptors, error %d\n",
3390 1.1 dyoung sc->sc_dev.dv_xname, rc);
3391 1.1 dyoung goto err;
3392 1.1 dyoung }
3393 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_DESC_MAP);
3394 1.1 dyoung
3395 1.1 dyoung rc = bus_dmamap_create(sc->sc_dmat, sizeof(struct rtw_descs), 1,
3396 1.1 dyoung sizeof(struct rtw_descs), 0, 0, &sc->sc_desc_dmamap);
3397 1.1 dyoung
3398 1.1 dyoung if (rc != 0) {
3399 1.1 dyoung printf("%s: could not create DMA map for hw descriptors, "
3400 1.1 dyoung "error %d\n", sc->sc_dev.dv_xname, rc);
3401 1.1 dyoung goto err;
3402 1.1 dyoung }
3403 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_DESCMAP_CREATE);
3404 1.1 dyoung
3405 1.34 dyoung sc->sc_rxdesc_blk.rdb_dmat = sc->sc_dmat;
3406 1.34 dyoung sc->sc_rxdesc_blk.rdb_dmamap = sc->sc_desc_dmamap;
3407 1.33 dyoung
3408 1.33 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
3409 1.34 dyoung sc->sc_txdesc_blk[pri].tdb_dmat = sc->sc_dmat;
3410 1.34 dyoung sc->sc_txdesc_blk[pri].tdb_dmamap = sc->sc_desc_dmamap;
3411 1.33 dyoung }
3412 1.33 dyoung
3413 1.1 dyoung rc = bus_dmamap_load(sc->sc_dmat, sc->sc_desc_dmamap, sc->sc_descs,
3414 1.1 dyoung sizeof(struct rtw_descs), NULL, 0);
3415 1.1 dyoung
3416 1.1 dyoung if (rc != 0) {
3417 1.1 dyoung printf("%s: could not load DMA map for hw descriptors, "
3418 1.1 dyoung "error %d\n", sc->sc_dev.dv_xname, rc);
3419 1.1 dyoung goto err;
3420 1.1 dyoung }
3421 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_DESCMAP_LOAD);
3422 1.1 dyoung
3423 1.34 dyoung if (rtw_txsoft_blk_setup_all(sc) != 0)
3424 1.1 dyoung goto err;
3425 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_TXCTLBLK_SETUP);
3426 1.1 dyoung
3427 1.1 dyoung rtw_txdesc_blk_setup_all(sc);
3428 1.1 dyoung
3429 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_TXDESCBLK_SETUP);
3430 1.1 dyoung
3431 1.34 dyoung sc->sc_rxdesc_blk.rdb_desc = &sc->sc_descs->hd_rx[0];
3432 1.1 dyoung
3433 1.1 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
3434 1.34 dyoung tsb = &sc->sc_txsoft_blk[pri];
3435 1.1 dyoung
3436 1.1 dyoung if ((rc = rtw_txdesc_dmamaps_create(sc->sc_dmat,
3437 1.34 dyoung &tsb->tsb_desc[0], tsb->tsb_ndesc)) != 0) {
3438 1.1 dyoung printf("%s: could not load DMA map for "
3439 1.1 dyoung "hw tx descriptors, error %d\n",
3440 1.1 dyoung sc->sc_dev.dv_xname, rc);
3441 1.1 dyoung goto err;
3442 1.1 dyoung }
3443 1.1 dyoung }
3444 1.1 dyoung
3445 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_TXMAPS_CREATE);
3446 1.34 dyoung if ((rc = rtw_rxdesc_dmamaps_create(sc->sc_dmat, &sc->sc_rxsoft[0],
3447 1.1 dyoung RTW_RXQLEN)) != 0) {
3448 1.1 dyoung printf("%s: could not load DMA map for hw rx descriptors, "
3449 1.1 dyoung "error %d\n", sc->sc_dev.dv_xname, rc);
3450 1.1 dyoung goto err;
3451 1.1 dyoung }
3452 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_RXMAPS_CREATE);
3453 1.1 dyoung
3454 1.1 dyoung /* Reset the chip to a known state. */
3455 1.1 dyoung if (rtw_reset(sc) != 0)
3456 1.1 dyoung goto err;
3457 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_RESET);
3458 1.1 dyoung
3459 1.1 dyoung sc->sc_rcr = RTW_READ(&sc->sc_regs, RTW_RCR);
3460 1.1 dyoung
3461 1.1 dyoung if ((sc->sc_rcr & RTW_RCR_9356SEL) != 0)
3462 1.1 dyoung sc->sc_flags |= RTW_F_9356SROM;
3463 1.1 dyoung
3464 1.1 dyoung if (rtw_srom_read(&sc->sc_regs, sc->sc_flags, &sc->sc_srom,
3465 1.7 dyoung sc->sc_dev.dv_xname) != 0)
3466 1.1 dyoung goto err;
3467 1.1 dyoung
3468 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_READ_SROM);
3469 1.1 dyoung
3470 1.1 dyoung if (rtw_srom_parse(&sc->sc_srom, &sc->sc_flags, &sc->sc_csthr,
3471 1.1 dyoung &sc->sc_rfchipid, &sc->sc_rcr, &sc->sc_locale,
3472 1.7 dyoung sc->sc_dev.dv_xname) != 0) {
3473 1.1 dyoung printf("%s: attach failed, malformed serial ROM\n",
3474 1.1 dyoung sc->sc_dev.dv_xname);
3475 1.1 dyoung goto err;
3476 1.1 dyoung }
3477 1.1 dyoung
3478 1.10 dyoung printf("%s: %s PHY\n", sc->sc_dev.dv_xname,
3479 1.10 dyoung ((sc->sc_flags & RTW_F_DIGPHY) != 0) ? "digital" : "analog");
3480 1.10 dyoung
3481 1.10 dyoung printf("%s: CS threshold %u\n", sc->sc_dev.dv_xname, sc->sc_csthr);
3482 1.1 dyoung
3483 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_PARSE_SROM);
3484 1.1 dyoung
3485 1.1 dyoung sc->sc_rf = rtw_rf_attach(sc, sc->sc_rfchipid, rf_write,
3486 1.1 dyoung sc->sc_flags & RTW_F_DIGPHY);
3487 1.1 dyoung
3488 1.1 dyoung if (sc->sc_rf == NULL) {
3489 1.1 dyoung printf("%s: attach failed, could not attach RF\n",
3490 1.1 dyoung sc->sc_dev.dv_xname);
3491 1.1 dyoung goto err;
3492 1.1 dyoung }
3493 1.1 dyoung
3494 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_RF_ATTACH);
3495 1.1 dyoung
3496 1.1 dyoung sc->sc_phydelay = rtw_check_phydelay(&sc->sc_regs, sc->sc_rcr);
3497 1.1 dyoung
3498 1.21 dyoung RTW_DPRINTF(RTW_DEBUG_ATTACH,
3499 1.21 dyoung ("%s: PHY delay %d\n", sc->sc_dev.dv_xname, sc->sc_phydelay));
3500 1.1 dyoung
3501 1.1 dyoung if (sc->sc_locale == RTW_LOCALE_UNKNOWN)
3502 1.1 dyoung rtw_identify_country(&sc->sc_regs, &sc->sc_locale,
3503 1.7 dyoung sc->sc_dev.dv_xname);
3504 1.1 dyoung
3505 1.1 dyoung rtw_init_channels(sc->sc_locale, &sc->sc_ic.ic_channels,
3506 1.7 dyoung sc->sc_dev.dv_xname);
3507 1.1 dyoung
3508 1.1 dyoung if (rtw_identify_sta(&sc->sc_regs, &sc->sc_ic.ic_myaddr,
3509 1.7 dyoung sc->sc_dev.dv_xname) != 0)
3510 1.1 dyoung goto err;
3511 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISH_ID_STA);
3512 1.1 dyoung
3513 1.7 dyoung rtw_setifprops(&sc->sc_if, sc->sc_dev.dv_xname, (void*)sc);
3514 1.1 dyoung
3515 1.1 dyoung IFQ_SET_READY(&sc->sc_if.if_snd);
3516 1.1 dyoung
3517 1.1 dyoung rtw_set80211props(&sc->sc_ic);
3518 1.1 dyoung
3519 1.1 dyoung /*
3520 1.1 dyoung * Call MI attach routines.
3521 1.1 dyoung */
3522 1.1 dyoung if_attach(&sc->sc_if);
3523 1.1 dyoung ieee80211_ifattach(&sc->sc_if);
3524 1.1 dyoung
3525 1.1 dyoung rtw_set80211methods(&sc->sc_mtbl, &sc->sc_ic);
3526 1.1 dyoung
3527 1.1 dyoung /* possibly we should fill in our own sc_send_prresp, since
3528 1.1 dyoung * the RTL8180 is probably sending probe responses in ad hoc
3529 1.1 dyoung * mode.
3530 1.1 dyoung */
3531 1.1 dyoung
3532 1.1 dyoung /* complete initialization */
3533 1.1 dyoung ieee80211_media_init(&sc->sc_if, rtw_media_change, rtw_media_status);
3534 1.1 dyoung callout_init(&sc->sc_scan_ch);
3535 1.1 dyoung
3536 1.32 dyoung rtw_init_radiotap(sc);
3537 1.32 dyoung
3538 1.1 dyoung #if NBPFILTER > 0
3539 1.1 dyoung bpfattach2(&sc->sc_if, DLT_IEEE802_11_RADIO,
3540 1.1 dyoung sizeof(struct ieee80211_frame) + 64, &sc->sc_radiobpf);
3541 1.1 dyoung #endif
3542 1.1 dyoung
3543 1.7 dyoung rtw_establish_hooks(&sc->sc_hooks, sc->sc_dev.dv_xname, (void*)sc);
3544 1.1 dyoung
3545 1.1 dyoung NEXT_ATTACH_STATE(sc, FINISHED);
3546 1.1 dyoung
3547 1.1 dyoung return;
3548 1.1 dyoung err:
3549 1.1 dyoung rtw_detach(sc);
3550 1.1 dyoung return;
3551 1.1 dyoung }
3552 1.1 dyoung
3553 1.1 dyoung int
3554 1.1 dyoung rtw_detach(struct rtw_softc *sc)
3555 1.1 dyoung {
3556 1.1 dyoung int pri;
3557 1.1 dyoung
3558 1.36 dyoung sc->sc_flags |= RTW_F_INVALID;
3559 1.36 dyoung
3560 1.1 dyoung switch (sc->sc_attach_state) {
3561 1.1 dyoung case FINISHED:
3562 1.3 dyoung rtw_stop(&sc->sc_if, 1);
3563 1.3 dyoung
3564 1.7 dyoung rtw_disestablish_hooks(&sc->sc_hooks, sc->sc_dev.dv_xname,
3565 1.1 dyoung (void*)sc);
3566 1.1 dyoung callout_stop(&sc->sc_scan_ch);
3567 1.1 dyoung ieee80211_ifdetach(&sc->sc_if);
3568 1.1 dyoung if_detach(&sc->sc_if);
3569 1.1 dyoung break;
3570 1.1 dyoung case FINISH_ID_STA:
3571 1.1 dyoung case FINISH_RF_ATTACH:
3572 1.1 dyoung rtw_rf_destroy(sc->sc_rf);
3573 1.1 dyoung sc->sc_rf = NULL;
3574 1.1 dyoung /*FALLTHROUGH*/
3575 1.1 dyoung case FINISH_PARSE_SROM:
3576 1.1 dyoung case FINISH_READ_SROM:
3577 1.1 dyoung rtw_srom_free(&sc->sc_srom);
3578 1.1 dyoung /*FALLTHROUGH*/
3579 1.1 dyoung case FINISH_RESET:
3580 1.1 dyoung case FINISH_RXMAPS_CREATE:
3581 1.34 dyoung rtw_rxdesc_dmamaps_destroy(sc->sc_dmat, &sc->sc_rxsoft[0],
3582 1.1 dyoung RTW_RXQLEN);
3583 1.1 dyoung /*FALLTHROUGH*/
3584 1.1 dyoung case FINISH_TXMAPS_CREATE:
3585 1.1 dyoung for (pri = 0; pri < RTW_NTXPRI; pri++) {
3586 1.1 dyoung rtw_txdesc_dmamaps_destroy(sc->sc_dmat,
3587 1.34 dyoung sc->sc_txsoft_blk[pri].tsb_desc,
3588 1.34 dyoung sc->sc_txsoft_blk[pri].tsb_ndesc);
3589 1.1 dyoung }
3590 1.1 dyoung /*FALLTHROUGH*/
3591 1.1 dyoung case FINISH_TXDESCBLK_SETUP:
3592 1.1 dyoung case FINISH_TXCTLBLK_SETUP:
3593 1.34 dyoung rtw_txsoft_blk_cleanup_all(sc);
3594 1.1 dyoung /*FALLTHROUGH*/
3595 1.1 dyoung case FINISH_DESCMAP_LOAD:
3596 1.1 dyoung bus_dmamap_unload(sc->sc_dmat, sc->sc_desc_dmamap);
3597 1.1 dyoung /*FALLTHROUGH*/
3598 1.1 dyoung case FINISH_DESCMAP_CREATE:
3599 1.1 dyoung bus_dmamap_destroy(sc->sc_dmat, sc->sc_desc_dmamap);
3600 1.1 dyoung /*FALLTHROUGH*/
3601 1.1 dyoung case FINISH_DESC_MAP:
3602 1.1 dyoung bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_descs,
3603 1.1 dyoung sizeof(struct rtw_descs));
3604 1.1 dyoung /*FALLTHROUGH*/
3605 1.1 dyoung case FINISH_DESC_ALLOC:
3606 1.1 dyoung bus_dmamem_free(sc->sc_dmat, &sc->sc_desc_segs,
3607 1.1 dyoung sc->sc_desc_nsegs);
3608 1.1 dyoung /*FALLTHROUGH*/
3609 1.1 dyoung case DETACHED:
3610 1.1 dyoung NEXT_ATTACH_STATE(sc, DETACHED);
3611 1.1 dyoung break;
3612 1.1 dyoung }
3613 1.1 dyoung return 0;
3614 1.1 dyoung }
3615 1.1 dyoung
3616 1.1 dyoung int
3617 1.1 dyoung rtw_activate(struct device *self, enum devact act)
3618 1.1 dyoung {
3619 1.1 dyoung struct rtw_softc *sc = (struct rtw_softc *)self;
3620 1.1 dyoung int rc = 0, s;
3621 1.1 dyoung
3622 1.1 dyoung s = splnet();
3623 1.1 dyoung switch (act) {
3624 1.1 dyoung case DVACT_ACTIVATE:
3625 1.1 dyoung rc = EOPNOTSUPP;
3626 1.1 dyoung break;
3627 1.1 dyoung
3628 1.1 dyoung case DVACT_DEACTIVATE:
3629 1.1 dyoung if_deactivate(&sc->sc_ic.ic_if);
3630 1.1 dyoung break;
3631 1.1 dyoung }
3632 1.1 dyoung splx(s);
3633 1.1 dyoung return rc;
3634 1.1 dyoung }
3635