Home | History | Annotate | Line # | Download | only in ic
rtwreg.h revision 1.13.10.1
      1  1.13.10.1     yamt /*	$NetBSD: rtwreg.h,v 1.13.10.1 2005/11/29 21:23:08 yamt Exp $	*/
      2        1.7   dyoung /*-
      3        1.7   dyoung  * Copyright (c) 2004, 2005 David Young.  All rights reserved.
      4        1.1   dyoung  *
      5        1.7   dyoung  * Programmed for NetBSD by David Young.
      6        1.1   dyoung  *
      7        1.1   dyoung  * Redistribution and use in source and binary forms, with or without
      8        1.1   dyoung  * modification, are permitted provided that the following conditions
      9        1.1   dyoung  * are met:
     10        1.1   dyoung  * 1. Redistributions of source code must retain the above copyright
     11        1.1   dyoung  *    notice, this list of conditions and the following disclaimer.
     12        1.1   dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1   dyoung  *    notice, this list of conditions and the following disclaimer in the
     14        1.1   dyoung  *    documentation and/or other materials provided with the distribution.
     15        1.7   dyoung  * 3. The name of David Young may not be used to endorse or promote
     16        1.7   dyoung  *    products derived from this software without specific prior
     17        1.7   dyoung  *    written permission.
     18        1.1   dyoung  *
     19        1.7   dyoung  * THIS SOFTWARE IS PROVIDED BY David Young ``AS IS'' AND ANY
     20        1.7   dyoung  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     21        1.7   dyoung  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
     22        1.7   dyoung  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL David
     23        1.7   dyoung  * Young BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     24        1.7   dyoung  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
     25        1.7   dyoung  * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26        1.7   dyoung  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     27        1.7   dyoung  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     28        1.7   dyoung  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29        1.7   dyoung  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
     30        1.7   dyoung  * OF SUCH DAMAGE.
     31        1.1   dyoung  */
     32        1.1   dyoung /* Macros for bit twiddling. */
     33        1.1   dyoung /* TBD factor w/ dev/ic/atwreg.h. */
     34        1.1   dyoung 
     35        1.1   dyoung #ifndef _BIT_TWIDDLE
     36        1.1   dyoung #define _BIT_TWIDDLE
     37        1.1   dyoung /* nth bit, BIT(0) == 0x1. */
     38        1.8   dyoung #define BIT(n) (((n) == 32) ? 0 : ((uint32_t)1 << (n)))
     39        1.1   dyoung 
     40        1.1   dyoung /* bits m through n, m < n. */
     41        1.1   dyoung #define BITS(m, n) ((BIT(MAX((m), (n)) + 1) - 1) ^ (BIT(MIN((m), (n))) - 1))
     42        1.1   dyoung 
     43        1.1   dyoung /* find least significant bit that is set */
     44        1.1   dyoung #define LOWEST_SET_BIT(x) ((((x) - 1) & (x)) ^ (x))
     45        1.1   dyoung 
     46        1.1   dyoung /* for x a power of two and p a non-negative integer, is x a greater
     47        1.1   dyoung  * power than 2**p?
     48        1.1   dyoung  */
     49        1.1   dyoung #define GTEQ_POWER(x, p) (((u_long)(x) >> (p)) != 0)
     50        1.1   dyoung 
     51        1.1   dyoung #define MASK_TO_SHIFT2(m) (GTEQ_POWER(LOWEST_SET_BIT((m)), 1) ? 1 : 0)
     52        1.1   dyoung 
     53        1.1   dyoung #define MASK_TO_SHIFT4(m) \
     54        1.1   dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 2) \
     55        1.1   dyoung 	    ? 2 + MASK_TO_SHIFT2((m) >> 2) \
     56        1.1   dyoung 	    : MASK_TO_SHIFT2((m)))
     57        1.1   dyoung 
     58        1.1   dyoung #define MASK_TO_SHIFT8(m) \
     59        1.1   dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 4) \
     60        1.1   dyoung 	    ? 4 + MASK_TO_SHIFT4((m) >> 4) \
     61        1.1   dyoung 	    : MASK_TO_SHIFT4((m)))
     62        1.1   dyoung 
     63        1.1   dyoung #define MASK_TO_SHIFT16(m) \
     64        1.1   dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 8) \
     65        1.1   dyoung 	    ? 8 + MASK_TO_SHIFT8((m) >> 8) \
     66        1.1   dyoung 	    : MASK_TO_SHIFT8((m)))
     67        1.1   dyoung 
     68        1.1   dyoung #define MASK_TO_SHIFT(m) \
     69        1.1   dyoung 	(GTEQ_POWER(LOWEST_SET_BIT((m)), 16) \
     70        1.1   dyoung 	    ? 16 + MASK_TO_SHIFT16((m) >> 16) \
     71        1.1   dyoung 	    : MASK_TO_SHIFT16((m)))
     72        1.1   dyoung 
     73        1.1   dyoung #define MASK_AND_RSHIFT(x, mask) (((x) & (mask)) >> MASK_TO_SHIFT(mask))
     74        1.1   dyoung #define LSHIFT(x, mask) ((x) << MASK_TO_SHIFT(mask))
     75        1.1   dyoung #define MASK_AND_REPLACE(reg, val, mask) ((reg & ~mask) | LSHIFT(val, mask))
     76        1.1   dyoung #define PRESHIFT(m) MASK_AND_RSHIFT((m), (m))
     77        1.1   dyoung 
     78        1.1   dyoung #endif /* _BIT_TWIDDLE */
     79        1.1   dyoung 
     80        1.1   dyoung /* RTL8180L Host Control and Status Registers */
     81        1.1   dyoung 
     82        1.1   dyoung #define RTW_IDR0	0x00	/* ID Register: MAC addr, 6 bytes.
     83        1.1   dyoung 				 * Auto-loaded from EEPROM. Read by byte,
     84        1.1   dyoung 				 * by word, or by double word, but write
     85        1.1   dyoung 				 * only by double word.
     86        1.1   dyoung 				 */
     87        1.1   dyoung #define RTW_IDR1	0x04
     88        1.1   dyoung 
     89        1.1   dyoung #define RTW_MAR0	0x08	/* Multicast filter, 64b. */
     90        1.1   dyoung #define RTW_MAR1	0x0c
     91        1.1   dyoung 
     92        1.1   dyoung #define RTW_TSFTRL	0x18	/* Timing Synchronization Function Timer
     93        1.1   dyoung 				 * Register, low word, 32b, read-only.
     94        1.1   dyoung 				 */
     95        1.1   dyoung #define RTW_TSFTRH	0x1c	/* High word, 32b, read-only. */
     96        1.1   dyoung #define	RTW_TLPDA	0x20	/* Transmit Low Priority Descriptors Start
     97        1.1   dyoung 				 * Address, 32b, 256-byte alignment.
     98        1.1   dyoung 				 */
     99        1.1   dyoung #define	RTW_TNPDA	0x24	/* Transmit Normal Priority Descriptors Start
    100        1.1   dyoung 				 * Address, 32b, 256-byte alignment.
    101        1.1   dyoung 				 */
    102        1.1   dyoung #define	RTW_THPDA	0x28	/* Transmit High Priority Descriptors Start
    103        1.1   dyoung 				 * Address, 32b, 256-byte alignment.
    104        1.1   dyoung 				 */
    105        1.1   dyoung 
    106        1.1   dyoung #define RTW_BRSR	0x2c	/* Basic Rate Set Register, 16b */
    107        1.1   dyoung #define	RTW_BRSR_BPLCP	BIT(8)	/* 1: use short PLCP header for CTS/ACK packet,
    108        1.1   dyoung 				 * 0: use long PLCP header
    109        1.1   dyoung 				 */
    110        1.1   dyoung #define RTW_BRSR_MBR8180_MASK	BITS(1,0)	/* Maximum Basic Service Rate */
    111        1.5  mycroft #define RTW_BRSR_MBR8180_1MBPS	LSHIFT(0, RTW_BRSR_MBR8180_MASK)
    112        1.5  mycroft #define RTW_BRSR_MBR8180_2MBPS	LSHIFT(1, RTW_BRSR_MBR8180_MASK)
    113        1.5  mycroft #define RTW_BRSR_MBR8180_5MBPS	LSHIFT(2, RTW_BRSR_MBR8180_MASK)
    114        1.5  mycroft #define RTW_BRSR_MBR8180_11MBPS	LSHIFT(3, RTW_BRSR_MBR8180_MASK)
    115        1.1   dyoung 
    116        1.1   dyoung /* 8181 and 8180 docs conflict! */
    117        1.1   dyoung #define RTW_BRSR_MBR8181_1MBPS	BIT(0)
    118        1.1   dyoung #define RTW_BRSR_MBR8181_2MBPS	BIT(1)
    119        1.1   dyoung #define RTW_BRSR_MBR8181_5MBPS	BIT(2)
    120        1.1   dyoung #define RTW_BRSR_MBR8181_11MBPS	BIT(3)
    121        1.1   dyoung 
    122        1.3   dyoung #define RTW_BSSID	0x2e
    123        1.1   dyoung /* BSSID, 6 bytes */
    124        1.1   dyoung #define RTW_BSSID16	0x2e		/* first two bytes */
    125        1.1   dyoung #define RTW_BSSID32	(0x2e + 4)	/* remaining four bytes */
    126        1.1   dyoung #define RTW_BSSID0	RTW_BSSID16		/* BSSID[0], 8b */
    127        1.1   dyoung #define RTW_BSSID1	(RTW_BSSID0 + 1)	/* BSSID[1], 8b */
    128        1.1   dyoung #define RTW_BSSID2	(RTW_BSSID1 + 1)	/* BSSID[2], 8b */
    129        1.1   dyoung #define RTW_BSSID3	(RTW_BSSID2 + 1)	/* BSSID[3], 8b */
    130        1.1   dyoung #define RTW_BSSID4	(RTW_BSSID3 + 1)	/* BSSID[4], 8b */
    131        1.1   dyoung #define RTW_BSSID5	(RTW_BSSID4 + 1)	/* BSSID[5], 8b */
    132        1.1   dyoung 
    133        1.1   dyoung #define	RTW_CR		0x37	/* Command Register, 8b */
    134        1.1   dyoung #define	RTW_CR_RST	BIT(4)	/* Reset: host sets to 1 to disable
    135        1.1   dyoung 				 * transmitter & receiver, reinitialize FIFO.
    136        1.1   dyoung 				 * RTL8180L sets to 0 to signal completion.
    137        1.1   dyoung 				 */
    138        1.1   dyoung #define	RTW_CR_RE	BIT(3)	/* Receiver Enable: host enables receiver
    139        1.1   dyoung 				 * by writing 1. RTL8180L indicates receiver
    140        1.1   dyoung 				 * is active with 1. After power-up, host
    141        1.1   dyoung 				 * must wait for reset before writing.
    142        1.1   dyoung 				 */
    143        1.1   dyoung #define	RTW_CR_TE	BIT(2)	/* Transmitter Enable: host enables transmitter
    144        1.1   dyoung 				 * by writing 1. RTL8180L indicates transmitter
    145        1.1   dyoung 				 * is active with 1. After power-up, host
    146        1.1   dyoung 				 * must wait for reset before writing.
    147        1.1   dyoung 				 */
    148        1.1   dyoung #define	RTW_CR_MULRW	BIT(0)	/* PCI Multiple Read/Write enable: 1 enables,
    149        1.1   dyoung 				 * 0 disables. XXX RTL8180, only?
    150        1.1   dyoung 				 */
    151        1.1   dyoung 
    152        1.1   dyoung #define	RTW_IMR		0x3c	/* Interrupt Mask Register, 16b */
    153        1.1   dyoung #define	RTW_ISR		0x3e	/* Interrupt status register, 16b */
    154        1.1   dyoung 
    155        1.1   dyoung #define RTW_INTR_TXFOVW	BIT(15)		/* Tx FIFO Overflow */
    156        1.1   dyoung #define RTW_INTR_TIMEOUT	BIT(14)	/* Time Out: 1 indicates
    157        1.1   dyoung 					 * RTW_TSFTR[0:31] = RTW_TINT
    158        1.1   dyoung 					 */
    159        1.1   dyoung #define RTW_INTR_BCNINT	BIT(13)	/* Beacon Time Out: time for host to
    160        1.1   dyoung 				 * prepare beacon:
    161        1.1   dyoung 				 * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
    162        1.1   dyoung 				 * (RTW_BCNITV_BCNITV * TU - RTW_BINTRITV)
    163        1.1   dyoung 				 */
    164        1.1   dyoung #define RTW_INTR_ATIMINT	BIT(12)
    165        1.1   dyoung 				/* ATIM Time Out: ATIM interval will pass,
    166        1.1   dyoung 				 * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
    167        1.1   dyoung 				 * (RTW_ATIMWND_ATIMWND * TU - RTW_ATIMTRITV)
    168        1.1   dyoung 				 */
    169        1.1   dyoung #define RTW_INTR_TBDER	BIT(11)	/* Tx Beacon Descriptor Error:
    170        1.1   dyoung 				 * beacon transmission aborted because
    171        1.1   dyoung 				 * frame Rx'd
    172        1.1   dyoung 				 */
    173        1.1   dyoung #define RTW_INTR_TBDOK	BIT(10)	/* Tx Beacon Descriptor OK */
    174        1.1   dyoung #define RTW_INTR_THPDER	BIT(9)	/* Tx High Priority Descriptor Error:
    175        1.1   dyoung 				 * reached short/long retry limit
    176        1.1   dyoung 				 */
    177        1.1   dyoung #define RTW_INTR_THPDOK	BIT(8)	/* Tx High Priority Descriptor OK */
    178        1.1   dyoung #define RTW_INTR_TNPDER	BIT(7)	/* Tx Normal Priority Descriptor Error:
    179        1.1   dyoung 				 * reached short/long retry limit
    180        1.1   dyoung 				 */
    181        1.1   dyoung #define RTW_INTR_TNPDOK	BIT(6)	/* Tx Normal Priority Descriptor OK */
    182        1.1   dyoung #define RTW_INTR_RXFOVW	BIT(5)	/* Rx FIFO Overflow: either RDU (see below)
    183        1.1   dyoung 				 * or PCI bus too slow/busy
    184        1.1   dyoung 				 */
    185        1.1   dyoung #define RTW_INTR_RDU	BIT(4)	/* Rx Descriptor Unavailable */
    186        1.1   dyoung #define RTW_INTR_TLPDER	BIT(3)	/* Tx Normal Priority Descriptor Error
    187        1.1   dyoung 				 * reached short/long retry limit
    188        1.1   dyoung 				 */
    189        1.1   dyoung #define RTW_INTR_TLPDOK	BIT(2)	/* Tx Normal Priority Descriptor OK */
    190        1.1   dyoung #define RTW_INTR_RER	BIT(1)	/* Rx Error: CRC32 or ICV error */
    191        1.1   dyoung #define RTW_INTR_ROK	BIT(0)	/* Rx OK */
    192        1.1   dyoung 
    193        1.1   dyoung /* Convenient interrupt conjunctions. */
    194        1.1   dyoung #define RTW_INTR_RX	(RTW_INTR_RER|RTW_INTR_ROK)
    195        1.1   dyoung #define RTW_INTR_TX	(RTW_INTR_TLPDER|RTW_INTR_TLPDOK|RTW_INTR_THPDER|\
    196       1.12   dyoung 			 RTW_INTR_THPDOK|RTW_INTR_TNPDER|RTW_INTR_TNPDOK|\
    197       1.12   dyoung 			 RTW_INTR_TBDER|RTW_INTR_TBDOK)
    198  1.13.10.1     yamt #define RTW_INTR_BEACON	(RTW_INTR_BCNINT|RTW_INTR_TBDER|RTW_INTR_TBDOK)
    199        1.1   dyoung #define RTW_INTR_IOERROR	(RTW_INTR_TXFOVW|RTW_INTR_RXFOVW|RTW_INTR_RDU)
    200        1.1   dyoung 
    201        1.1   dyoung #define	RTW_TCR		0x40	/* Transmit Configuration Register, 32b */
    202        1.1   dyoung #define RTW_TCR_CWMIN	BIT(31)	/* 1: CWmin = 8, 0: CWmin = 32. */
    203        1.1   dyoung #define RTW_TCR_SWSEQ	BIT(30)	/* 1: host assigns 802.11 sequence number,
    204        1.1   dyoung 				 * 0: hardware assigns sequence number
    205        1.1   dyoung 				 */
    206        1.1   dyoung /* Hardware version ID, read-only */
    207        1.1   dyoung #define RTW_TCR_HWVERID_MASK	BITS(29, 25)
    208        1.1   dyoung #define RTW_TCR_HWVERID_D	LSHIFT(26, RTW_TCR_HWVERID_MASK)
    209        1.1   dyoung #define RTW_TCR_HWVERID_F	LSHIFT(27, RTW_TCR_HWVERID_MASK)
    210        1.1   dyoung #define RTW_TCR_HWVERID_RTL8180	RTW_TCR_HWVERID_F
    211        1.1   dyoung 
    212        1.1   dyoung /* Set ACK/CTS Timeout (EIFS).
    213        1.1   dyoung  * 1: ACK rate = max(RTW_BRSR_MBR, Rx rate) (XXX not min? typo in datasheet?)
    214        1.1   dyoung  * 0: ACK rate = 1Mbps
    215        1.1   dyoung  */
    216        1.1   dyoung #define RTW_TCR_SAT	BIT(24)
    217        1.1   dyoung /* Max DMA Burst Size per Tx DMA Burst */
    218        1.1   dyoung #define RTW_TCR_MXDMA_MASK	BITS(23,21)
    219        1.1   dyoung #define RTW_TCR_MXDMA_16	LSHIFT(0, RTW_TCR_MXDMA_MASK)
    220        1.1   dyoung #define RTW_TCR_MXDMA_32	LSHIFT(1, RTW_TCR_MXDMA_MASK)
    221        1.1   dyoung #define RTW_TCR_MXDMA_64	LSHIFT(2, RTW_TCR_MXDMA_MASK)
    222        1.1   dyoung #define RTW_TCR_MXDMA_128	LSHIFT(3, RTW_TCR_MXDMA_MASK)
    223        1.1   dyoung #define RTW_TCR_MXDMA_256	LSHIFT(4, RTW_TCR_MXDMA_MASK)
    224        1.1   dyoung #define RTW_TCR_MXDMA_512	LSHIFT(5, RTW_TCR_MXDMA_MASK)
    225        1.1   dyoung #define RTW_TCR_MXDMA_1024	LSHIFT(6, RTW_TCR_MXDMA_MASK)
    226        1.1   dyoung #define RTW_TCR_MXDMA_2048	LSHIFT(7, RTW_TCR_MXDMA_MASK)
    227        1.1   dyoung 
    228        1.1   dyoung #define RTW_TCR_DISCW		BIT(20)	/* disable 802.11 random backoff */
    229        1.1   dyoung 
    230        1.1   dyoung #define RTW_TCR_ICV		BIT(19)	/* host lets RTL8180 append ICV to
    231        1.1   dyoung 					 * WEP packets
    232        1.1   dyoung 					 */
    233        1.1   dyoung 
    234        1.1   dyoung /* Loopback Test: disables TXI/TXQ outputs. */
    235       1.13    perry #define RTW_TCR_LBK_MASK	BITS(18,17)
    236        1.1   dyoung #define RTW_TCR_LBK_NORMAL	LSHIFT(0, RTW_TCR_LBK_MASK) /* normal ops */
    237        1.1   dyoung #define RTW_TCR_LBK_MAC		LSHIFT(1, RTW_TCR_LBK_MASK) /* MAC loopback */
    238        1.1   dyoung #define RTW_TCR_LBK_BBP		LSHIFT(2, RTW_TCR_LBK_MASK) /* baseband loop. */
    239        1.1   dyoung #define RTW_TCR_LBK_CONT	LSHIFT(3, RTW_TCR_LBK_MASK) /* continuous Tx */
    240        1.1   dyoung 
    241        1.4   dyoung #define RTW_TCR_CRC	BIT(16)		/* 0: RTL8180 appends CRC32
    242        1.4   dyoung 					 * 1: host appends CRC32
    243        1.4   dyoung 					 *
    244        1.4   dyoung 					 * (I *think* this is right.
    245        1.4   dyoung 					 *  The docs have a mysterious
    246        1.4   dyoung 					 *  description in the
    247        1.4   dyoung 					 *  passive voice.)
    248        1.4   dyoung 					 */
    249        1.1   dyoung #define RTW_TCR_SRL_MASK	BITS(15,8)	/* Short Retry Limit */
    250        1.1   dyoung #define RTW_TCR_LRL_MASK	BITS(7,0)	/* Long Retry Limit */
    251        1.1   dyoung 
    252        1.1   dyoung #define	RTW_RCR		0x44	/* Receive Configuration Register, 32b */
    253        1.1   dyoung #define RTW_RCR_ONLYERLPKT	BIT(31)	/* only do Early Rx on packets
    254        1.1   dyoung 					 * longer than 1536 bytes
    255        1.1   dyoung 					 */
    256        1.1   dyoung #define RTW_RCR_ENCS2		BIT(30)	/* enable carrier sense method 2 */
    257        1.1   dyoung #define RTW_RCR_ENCS1		BIT(29)	/* enable carrier sense method 1 */
    258        1.1   dyoung #define RTW_RCR_ENMARP		BIT(28)	/* enable MAC auto-reset PHY */
    259        1.1   dyoung #define RTW_RCR_CBSSID		BIT(23)	/* Check BSSID/ToDS/FromDS: set
    260        1.1   dyoung 					 * "Link On" when received BSSID
    261        1.1   dyoung 					 * matches RTW_BSSID and received
    262        1.1   dyoung 					 * ToDS/FromDS are appropriate
    263        1.1   dyoung 					 * according to RTW_MSR_NETYPE.
    264        1.1   dyoung 					 */
    265        1.1   dyoung #define RTW_RCR_APWRMGT		BIT(22)	/* accept packets w/ PWRMGMT bit set */
    266        1.1   dyoung #define RTW_RCR_ADD3		BIT(21)	/* when RTW_MSR_NETYPE ==
    267        1.1   dyoung 					 * RTW_MSR_NETYPE_INFRA_OK, accept
    268        1.1   dyoung 					 * broadcast/multicast packets whose
    269        1.1   dyoung 					 * 3rd address matches RTL8180's MAC.
    270        1.1   dyoung 					 */
    271        1.1   dyoung #define RTW_RCR_AMF		BIT(20)	/* accept management frames */
    272        1.1   dyoung #define RTW_RCR_ACF		BIT(19)	/* accept control frames */
    273        1.1   dyoung #define RTW_RCR_ADF		BIT(18)	/* accept data frames */
    274        1.1   dyoung /* Rx FIFO Threshold: RTL8180 begins PCI transfer when this many data
    275        1.1   dyoung  * bytes are received
    276        1.1   dyoung  */
    277        1.1   dyoung #define RTW_RCR_RXFTH_MASK	BITS(15,13)
    278        1.1   dyoung #define RTW_RCR_RXFTH_64	LSHIFT(2, RTW_RCR_RXFTH_MASK)
    279        1.1   dyoung #define RTW_RCR_RXFTH_128	LSHIFT(3, RTW_RCR_RXFTH_MASK)
    280        1.1   dyoung #define RTW_RCR_RXFTH_256	LSHIFT(4, RTW_RCR_RXFTH_MASK)
    281        1.1   dyoung #define RTW_RCR_RXFTH_512	LSHIFT(5, RTW_RCR_RXFTH_MASK)
    282        1.1   dyoung #define RTW_RCR_RXFTH_1024	LSHIFT(6, RTW_RCR_RXFTH_MASK)
    283        1.1   dyoung #define RTW_RCR_RXFTH_WHOLE	LSHIFT(7, RTW_RCR_RXFTH_MASK)
    284        1.1   dyoung 
    285        1.1   dyoung #define RTW_RCR_AICV		BIT(12)	/* accept frames w/ ICV errors */
    286        1.1   dyoung 
    287        1.1   dyoung /* Max DMA Burst Size per Rx DMA Burst */
    288        1.1   dyoung #define RTW_RCR_MXDMA_MASK	BITS(10,8)
    289        1.1   dyoung #define RTW_RCR_MXDMA_16	LSHIFT(0, RTW_RCR_MXDMA_MASK)
    290        1.1   dyoung #define RTW_RCR_MXDMA_32	LSHIFT(1, RTW_RCR_MXDMA_MASK)
    291        1.1   dyoung #define RTW_RCR_MXDMA_64	LSHIFT(2, RTW_RCR_MXDMA_MASK)
    292        1.1   dyoung #define RTW_RCR_MXDMA_128	LSHIFT(3, RTW_RCR_MXDMA_MASK)
    293        1.1   dyoung #define RTW_RCR_MXDMA_256	LSHIFT(4, RTW_RCR_MXDMA_MASK)
    294        1.1   dyoung #define RTW_RCR_MXDMA_512	LSHIFT(5, RTW_RCR_MXDMA_MASK)
    295        1.1   dyoung #define RTW_RCR_MXDMA_1024	LSHIFT(6, RTW_RCR_MXDMA_MASK)
    296        1.1   dyoung #define RTW_RCR_MXDMA_UNLIMITED	LSHIFT(7, RTW_RCR_MXDMA_MASK)
    297        1.1   dyoung 
    298        1.1   dyoung /* EEPROM type, read-only. 1: EEPROM is 93c56, 0: 93c46 */
    299        1.1   dyoung #define RTW_RCR_9356SEL		BIT(6)
    300        1.1   dyoung 
    301        1.1   dyoung #define RTW_RCR_ACRC32		BIT(5)	/* accept frames w/ CRC32 errors */
    302        1.1   dyoung #define RTW_RCR_AB		BIT(3)	/* accept broadcast frames */
    303        1.1   dyoung #define RTW_RCR_AM		BIT(2)	/* accept multicast frames */
    304        1.1   dyoung /* accept physical match frames. XXX means PLCP header ok? */
    305        1.1   dyoung #define RTW_RCR_APM		BIT(1)
    306        1.1   dyoung #define RTW_RCR_AAP		BIT(0)	/* accept frames w/ destination */
    307        1.1   dyoung 
    308       1.10   dyoung /* Additional bits to set in monitor mode. */
    309       1.10   dyoung #define RTW_RCR_MONITOR (		\
    310       1.10   dyoung     RTW_RCR_AAP |			\
    311       1.10   dyoung     RTW_RCR_ACF |			\
    312       1.10   dyoung     RTW_RCR_ACRC32 |			\
    313       1.10   dyoung     RTW_RCR_AICV |			\
    314       1.10   dyoung     0)
    315       1.10   dyoung 
    316       1.10   dyoung /* The packet filter bits. */
    317       1.10   dyoung #define	RTW_RCR_PKTFILTER_MASK (\
    318       1.10   dyoung     RTW_RCR_AAP |		\
    319       1.10   dyoung     RTW_RCR_AB |		\
    320       1.10   dyoung     RTW_RCR_ACF |		\
    321       1.10   dyoung     RTW_RCR_ACRC32 |		\
    322       1.10   dyoung     RTW_RCR_ADD3 |		\
    323       1.10   dyoung     RTW_RCR_ADF |		\
    324       1.10   dyoung     RTW_RCR_AICV |		\
    325       1.10   dyoung     RTW_RCR_AM |		\
    326       1.10   dyoung     RTW_RCR_AMF |		\
    327       1.10   dyoung     RTW_RCR_APM |		\
    328       1.10   dyoung     RTW_RCR_APWRMGT |		\
    329       1.10   dyoung     0)
    330       1.10   dyoung 
    331       1.10   dyoung /* Receive power-management frames and mgmt/ctrl/data frames. */
    332       1.10   dyoung #define	RTW_RCR_PKTFILTER_DEFAULT	(	\
    333       1.10   dyoung     RTW_RCR_ADF |				\
    334       1.10   dyoung     RTW_RCR_AMF |				\
    335       1.10   dyoung     RTW_RCR_APM |				\
    336       1.10   dyoung     RTW_RCR_APWRMGT |				\
    337       1.10   dyoung     0)
    338       1.10   dyoung 
    339        1.1   dyoung #define RTW_TINT	0x48	/* Timer Interrupt Register, 32b */
    340        1.1   dyoung #define	RTW_TBDA	0x4c	/* Transmit Beacon Descriptor Start Address,
    341        1.1   dyoung 				 * 32b, 256-byte alignment
    342        1.1   dyoung 				 */
    343        1.1   dyoung #define RTW_9346CR	0x50	/* 93c46/93c56 Command Register, 8b */
    344        1.1   dyoung #define RTW_9346CR_EEM_MASK	BITS(7,6)	/* Operating Mode */
    345        1.1   dyoung #define RTW_9346CR_EEM_NORMAL	LSHIFT(0, RTW_9346CR_EEM_MASK)
    346        1.1   dyoung /* Load the EEPROM. Reset registers to defaults.
    347        1.1   dyoung  * Takes ~2ms. RTL8180 indicates completion with RTW_9346CR_EEM_NORMAL.
    348        1.1   dyoung  * XXX RTL8180 only?
    349        1.1   dyoung  */
    350        1.1   dyoung #define RTW_9346CR_EEM_AUTOLOAD	LSHIFT(1, RTW_9346CR_EEM_MASK)
    351        1.1   dyoung /* Disable network & bus-master operations and enable
    352        1.1   dyoung  * _EECS, _EESK, _EEDI, _EEDO.
    353        1.1   dyoung  * XXX RTL8180 only?
    354        1.1   dyoung  */
    355        1.1   dyoung #define RTW_9346CR_EEM_PROGRAM	LSHIFT(2, RTW_9346CR_EEM_MASK)
    356        1.1   dyoung /* Enable RTW_CONFIG[0123] registers. */
    357        1.1   dyoung #define RTW_9346CR_EEM_CONFIG	LSHIFT(3, RTW_9346CR_EEM_MASK)
    358        1.1   dyoung /* EEPROM pin status/control in _EEM_CONFIG, _EEM_AUTOLOAD modes.
    359        1.1   dyoung  * XXX RTL8180 only?
    360        1.1   dyoung  */
    361        1.1   dyoung #define RTW_9346CR_EECS	BIT(3)
    362        1.1   dyoung #define RTW_9346CR_EESK	BIT(2)
    363        1.1   dyoung #define RTW_9346CR_EEDI	BIT(1)
    364        1.1   dyoung #define RTW_9346CR_EEDO	BIT(0)	/* read-only */
    365        1.1   dyoung 
    366        1.1   dyoung #define RTW_CONFIG0	0x51	/* Configuration Register 0, 8b */
    367        1.1   dyoung #define RTW_CONFIG0_WEP40	BIT(7)	/* implements 40-bit WEP,
    368        1.1   dyoung 					 * XXX RTL8180 only?
    369        1.1   dyoung 					 */
    370        1.1   dyoung #define RTW_CONFIG0_WEP104	BIT(6)	/* implements 104-bit WEP,
    371        1.1   dyoung 					 * from EEPROM, read-only
    372        1.1   dyoung 					 * XXX RTL8180 only?
    373        1.1   dyoung 					 */
    374        1.1   dyoung #define RTW_CONFIG0_LEDGPOEN	BIT(4)	/* 1: RTW_PSR_LEDGPO[01] control
    375        1.1   dyoung 					 *    LED[01] pins.
    376        1.1   dyoung 					 * 0: LED behavior defined by
    377        1.1   dyoung 					 *    RTW_CONFIG1_LEDS10_MASK
    378        1.1   dyoung 					 * XXX RTL8180 only?
    379        1.1   dyoung 					 */
    380        1.1   dyoung /* auxiliary power is present, read-only */
    381        1.1   dyoung #define RTW_CONFIG0_AUXPWR	BIT(3)
    382        1.1   dyoung /* Geographic Location, read-only */
    383        1.1   dyoung #define RTW_CONFIG0_GL_MASK		BITS(1,0)
    384        1.1   dyoung /* _RTW_CONFIG0_GL_* is what the datasheet says, but RTW_CONFIG0_GL_*
    385        1.1   dyoung  * work.
    386        1.1   dyoung  */
    387        1.1   dyoung #define _RTW_CONFIG0_GL_USA		LSHIFT(3, RTW_CONFIG0_GL_MASK)
    388        1.1   dyoung #define RTW_CONFIG0_GL_EUROPE		LSHIFT(2, RTW_CONFIG0_GL_MASK)
    389        1.1   dyoung #define RTW_CONFIG0_GL_JAPAN		LSHIFT(1, RTW_CONFIG0_GL_MASK)
    390        1.1   dyoung #define RTW_CONFIG0_GL_USA		LSHIFT(0, RTW_CONFIG0_GL_MASK)
    391        1.1   dyoung /* RTL8181 datasheet says RTW_CONFIG0_GL_JAPAN = 0. */
    392        1.1   dyoung 
    393        1.1   dyoung #define RTW_CONFIG1	0x52	/* Configuration Register 1, 8b */
    394        1.1   dyoung 
    395        1.1   dyoung /* LED configuration. From EEPROM. Read/write.
    396        1.1   dyoung  *
    397        1.1   dyoung  * Setting				LED0		LED1
    398        1.1   dyoung  * -------				----		----
    399        1.1   dyoung  * RTW_CONFIG1_LEDS_ACT_INFRA		Activity	Infrastructure
    400        1.1   dyoung  * RTW_CONFIG1_LEDS_ACT_LINK		Activity	Link
    401        1.1   dyoung  * RTW_CONFIG1_LEDS_TX_RX		Tx		Rx
    402        1.1   dyoung  * RTW_CONFIG1_LEDS_LINKACT_INFRA	Link/Activity	Infrastructure
    403        1.1   dyoung  */
    404        1.1   dyoung #define RTW_CONFIG1_LEDS_MASK	BITS(7,6)
    405        1.1   dyoung #define RTW_CONFIG1_LEDS_ACT_INFRA	LSHIFT(0, RTW_CONFIG1_LEDS_MASK)
    406        1.1   dyoung #define RTW_CONFIG1_LEDS_ACT_LINK	LSHIFT(1, RTW_CONFIG1_LEDS_MASK)
    407        1.1   dyoung #define RTW_CONFIG1_LEDS_TX_RX		LSHIFT(2, RTW_CONFIG1_LEDS_MASK)
    408        1.1   dyoung #define RTW_CONFIG1_LEDS_LINKACT_INFRA	LSHIFT(3, RTW_CONFIG1_LEDS_MASK)
    409        1.1   dyoung 
    410        1.1   dyoung /* LWAKE Output Signal. Only applicable to Cardbus. Pulse width is 150ms.
    411        1.1   dyoung  *
    412        1.1   dyoung  *                                   RTW_CONFIG1_LWACT
    413        1.1   dyoung  *				0			1
    414        1.1   dyoung  * RTW_CONFIG4_LWPTN	0	active high		active low
    415        1.1   dyoung  *			1	positive pulse		negative pulse
    416        1.1   dyoung  */
    417        1.1   dyoung #define RTW_CONFIG1_LWACT	BIT(4)
    418        1.1   dyoung 
    419        1.1   dyoung #define RTW_CONFIG1_MEMMAP	BIT(3)	/* using PCI memory space, read-only */
    420        1.1   dyoung #define RTW_CONFIG1_IOMAP	BIT(2)	/* using PCI I/O space, read-only */
    421        1.1   dyoung #define RTW_CONFIG1_VPD		BIT(1)	/* if set, VPD from offsets
    422        1.1   dyoung 					 * 0x40-0x7f in EEPROM are at
    423        1.1   dyoung 					 * registers 0x60-0x67 of PCI
    424        1.1   dyoung 					 * Configuration Space (XXX huh?)
    425        1.1   dyoung 					 */
    426        1.1   dyoung #define RTW_CONFIG1_PMEN	BIT(0)	/* Power Management Enable: TBD */
    427        1.1   dyoung 
    428        1.1   dyoung #define RTW_CONFIG2	0x53	/* Configuration Register 2, 8b */
    429        1.1   dyoung #define RTW_CONFIG2_LCK	BIT(7)	/* clocks are locked, read-only:
    430        1.1   dyoung 				 * Tx frequency & symbol clocks
    431        1.1   dyoung 				 * are derived from the same OSC
    432        1.1   dyoung 				 */
    433        1.1   dyoung #define RTW_CONFIG2_ANT	BIT(6)	/* diversity enabled, read-only */
    434        1.1   dyoung #define RTW_CONFIG2_DPS	BIT(3)	/* Descriptor Polling State: enable
    435        1.1   dyoung 				 * test mode.
    436        1.1   dyoung 				 */
    437        1.1   dyoung #define RTW_CONFIG2_PAPESIGN		BIT(2)		/* TBD, from EEPROM */
    438        1.1   dyoung #define RTW_CONFIG2_PAPETIME_MASK	BITS(1,0)	/* TBD, from EEPROM */
    439        1.1   dyoung 
    440        1.1   dyoung #define	RTW_ANAPARM	0x54	/* Analog parameter, 32b */
    441        1.1   dyoung #define RTW_ANAPARM_RFPOW0_MASK	BITS(30,28)		/* undocumented bits
    442        1.1   dyoung 							 * which appear to
    443        1.1   dyoung 							 * control the power
    444        1.1   dyoung 							 * state of the RF
    445        1.1   dyoung 							 * components
    446        1.1   dyoung 							 */
    447        1.3   dyoung #define	RTW_ANAPARM_RFPOW_MASK	\
    448        1.3   dyoung     (RTW_ANAPARM_RFPOW0_MASK|RTW_ANAPARM_RFPOW1_MASK)
    449        1.1   dyoung 
    450        1.1   dyoung #define RTW_ANAPARM_TXDACOFF	BIT(27)			/* 1: disable Tx DAC,
    451        1.1   dyoung 							 * 0: enable
    452        1.1   dyoung 							 */
    453        1.1   dyoung #define RTW_ANAPARM_RFPOW1_MASK	BITS(26,20)		/* undocumented bits
    454        1.1   dyoung 							 * which appear to
    455        1.1   dyoung 							 * control the power
    456        1.1   dyoung 							 * state of the RF
    457        1.1   dyoung 							 * components
    458        1.1   dyoung 							 */
    459        1.3   dyoung 
    460        1.3   dyoung /*
    461        1.3   dyoung  * Maxim On/Sleep/Off control
    462        1.3   dyoung  */
    463        1.3   dyoung #define RTW_ANAPARM_RFPOW_MAXIM_ON	LSHIFT(0x8, RTW_ANAPARM_RFPOW1_MASK)
    464        1.3   dyoung 
    465        1.3   dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    466        1.3   dyoung #define RTW_ANAPARM_RFPOW_MAXIM_SLEEP	LSHIFT(0x378, RTW_ANAPARM_RFPOW1_MASK)
    467        1.3   dyoung 
    468        1.3   dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    469        1.3   dyoung #define RTW_ANAPARM_RFPOW_MAXIM_OFF	LSHIFT(0x379, RTW_ANAPARM_RFPOW1_MASK)
    470        1.3   dyoung 
    471        1.3   dyoung /*
    472        1.3   dyoung  * RFMD On/Sleep/Off control
    473        1.3   dyoung  */
    474        1.3   dyoung #define RTW_ANAPARM_RFPOW_RFMD_ON	LSHIFT(0x408, RTW_ANAPARM_RFPOW1_MASK)
    475        1.3   dyoung 
    476        1.3   dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    477        1.3   dyoung #define RTW_ANAPARM_RFPOW_RFMD_SLEEP	LSHIFT(0x378, RTW_ANAPARM_RFPOW1_MASK)
    478        1.3   dyoung 
    479        1.3   dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    480        1.3   dyoung #define RTW_ANAPARM_RFPOW_RFMD_OFF	LSHIFT(0x379, RTW_ANAPARM_RFPOW1_MASK)
    481        1.3   dyoung 
    482        1.3   dyoung /*
    483        1.3   dyoung  * Philips On/Sleep/Off control
    484        1.3   dyoung  */
    485        1.3   dyoung #define RTW_ANAPARM_RFPOW_ANA_PHILIPS_ON	\
    486        1.3   dyoung     LSHIFT(0x328, RTW_ANAPARM_RFPOW1_MASK)
    487        1.3   dyoung #define RTW_ANAPARM_RFPOW_DIG_PHILIPS_ON	\
    488        1.3   dyoung     LSHIFT(0x008, RTW_ANAPARM_RFPOW1_MASK)
    489        1.3   dyoung 
    490        1.3   dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    491        1.3   dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_SLEEP\
    492        1.3   dyoung     LSHIFT(0x378, RTW_ANAPARM_RFPOW1_MASK)
    493        1.3   dyoung 
    494        1.3   dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    495        1.3   dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_OFF\
    496        1.3   dyoung     LSHIFT(0x379, RTW_ANAPARM_RFPOW1_MASK)
    497        1.3   dyoung 
    498        1.3   dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_ON	LSHIFT(0x328, RTW_ANAPARM_RFPOW1_MASK)
    499        1.1   dyoung 
    500        1.1   dyoung #define RTW_ANAPARM_CARDSP_MASK	BITS(19,0)		/* undocumented
    501        1.1   dyoung 							 * card-specific
    502        1.1   dyoung 							 * bits from the
    503        1.1   dyoung 							 * EEPROM.
    504        1.1   dyoung 							 */
    505        1.1   dyoung 
    506        1.1   dyoung #define RTW_MSR		0x58	/* Media Status Register, 8b */
    507        1.1   dyoung /* Network Type and Link Status */
    508        1.1   dyoung #define RTW_MSR_NETYPE_MASK	BITS(3,2)
    509        1.1   dyoung /* AP, XXX RTL8181 only? */
    510        1.1   dyoung #define RTW_MSR_NETYPE_AP_OK	LSHIFT(3, RTW_MSR_NETYPE_MASK)
    511        1.1   dyoung /* infrastructure link ok */
    512        1.1   dyoung #define RTW_MSR_NETYPE_INFRA_OK	LSHIFT(2, RTW_MSR_NETYPE_MASK)
    513        1.1   dyoung /* ad-hoc link ok */
    514        1.1   dyoung #define RTW_MSR_NETYPE_ADHOC_OK	LSHIFT(1, RTW_MSR_NETYPE_MASK)
    515        1.1   dyoung /* no link */
    516        1.1   dyoung #define RTW_MSR_NETYPE_NOLINK	LSHIFT(0, RTW_MSR_NETYPE_MASK)
    517        1.1   dyoung 
    518        1.1   dyoung #define RTW_CONFIG3	0x59	/* Configuration Register 3, 8b */
    519        1.1   dyoung #define RTW_CONFIG3_GNTSEL	BIT(7)	/* Grant Select, read-only */
    520        1.1   dyoung #define RTW_CONFIG3_PARMEN	BIT(6)	/* Set RTW_CONFIG3_PARMEN and
    521        1.1   dyoung 					 * RTW_9346CR_EEM_CONFIG to
    522        1.1   dyoung 					 * allow RTW_ANAPARM writes.
    523        1.1   dyoung 					 */
    524        1.1   dyoung #define RTW_CONFIG3_MAGIC	BIT(5)	/* Valid when RTW_CONFIG1_PMEN is
    525       1.13    perry 					 * set. If set, RTL8180 wakes up
    526        1.1   dyoung 					 * OS when Magic Packet is Rx'd.
    527        1.1   dyoung 					 */
    528        1.1   dyoung #define RTW_CONFIG3_CARDBEN	BIT(3)	/* Cardbus-related registers
    529        1.1   dyoung 					 * and functions are enabled,
    530        1.1   dyoung 					 * read-only. XXX RTL8180 only.
    531        1.1   dyoung 					 */
    532        1.1   dyoung #define RTW_CONFIG3_CLKRUNEN	BIT(2)	/* CLKRUN enabled, read-only.
    533        1.1   dyoung 					 * XXX RTL8180 only.
    534        1.1   dyoung 					 */
    535        1.1   dyoung #define RTW_CONFIG3_FUNCREGEN	BIT(1)	/* Function Registers Enabled,
    536        1.1   dyoung 					 * read-only. XXX RTL8180 only.
    537        1.1   dyoung 					 */
    538        1.1   dyoung #define RTW_CONFIG3_FBTBEN	BIT(0)	/* Fast back-to-back enabled,
    539        1.1   dyoung 					 * read-only.
    540        1.1   dyoung 					 */
    541        1.1   dyoung #define RTW_CONFIG4	0x5A	/* Configuration Register 4, 8b */
    542        1.1   dyoung #define RTW_CONFIG4_VCOPDN	BIT(7)	/* VCO Power Down
    543        1.1   dyoung 					 * 0: normal operation
    544        1.1   dyoung 					 *    (power-on default)
    545        1.1   dyoung 					 * 1: power-down VCO, RF front-end,
    546        1.1   dyoung 					 *    and most RTL8180 components.
    547        1.1   dyoung 					 */
    548        1.1   dyoung #define RTW_CONFIG4_PWROFF	BIT(6)	/* Power Off
    549        1.1   dyoung 					 * 0: normal operation
    550        1.1   dyoung 					 *    (power-on default)
    551        1.1   dyoung 					 * 1: power-down RF front-end,
    552        1.1   dyoung 					 *    and most RTL8180 components,
    553        1.1   dyoung 					 *    but leave VCO on.
    554        1.1   dyoung 					 *
    555        1.1   dyoung 					 * XXX RFMD front-end only?
    556        1.1   dyoung 					 */
    557        1.1   dyoung #define RTW_CONFIG4_PWRMGT	BIT(5)	/* Power Management
    558        1.1   dyoung 					 * 0: normal operation
    559        1.1   dyoung 					 *    (power-on default)
    560        1.1   dyoung 					 * 1: set Tx packet's PWRMGMT bit.
    561        1.1   dyoung 					 */
    562        1.1   dyoung #define RTW_CONFIG4_LWPME	BIT(4)	/* LANWAKE vs. PMEB: Cardbus-only
    563        1.1   dyoung 					 * 0: LWAKE & PMEB asserted
    564        1.1   dyoung 					 *    simultaneously
    565        1.1   dyoung 					 * 1: LWAKE asserted only if
    566        1.1   dyoung 					 *    both PMEB is asserted and
    567        1.1   dyoung 					 *    ISOLATEB is low.
    568        1.1   dyoung 					 * XXX RTL8180 only.
    569        1.1   dyoung 					 */
    570        1.1   dyoung #define RTW_CONFIG4_LWPTN	BIT(2)	/* see RTW_CONFIG1_LWACT
    571        1.1   dyoung 					 * XXX RTL8180 only.
    572        1.1   dyoung 					 */
    573        1.1   dyoung /* Radio Front-End Programming Method */
    574        1.1   dyoung #define RTW_CONFIG4_RFTYPE_MASK	BITS(1,0)
    575        1.1   dyoung #define RTW_CONFIG4_RFTYPE_INTERSIL	LSHIFT(1, RTW_CONFIG4_RFTYPE_MASK)
    576        1.1   dyoung #define RTW_CONFIG4_RFTYPE_RFMD		LSHIFT(2, RTW_CONFIG4_RFTYPE_MASK)
    577        1.1   dyoung #define RTW_CONFIG4_RFTYPE_PHILIPS	LSHIFT(3, RTW_CONFIG4_RFTYPE_MASK)
    578        1.1   dyoung 
    579        1.1   dyoung #define RTW_TESTR	0x5B	/* TEST mode register, 8b */
    580        1.1   dyoung 
    581        1.1   dyoung #define RTW_PSR		0x5e	/* Page Select Register, 8b */
    582        1.1   dyoung #define RTW_PSR_GPO	BIT(7)	/* Control/status of pin 52. */
    583        1.1   dyoung #define RTW_PSR_GPI	BIT(6)	/* Status of pin 64. */
    584        1.1   dyoung #define RTW_PSR_LEDGPO1	BIT(5)	/* Status/control of LED1 pin if
    585        1.1   dyoung 				 * RTW_CONFIG0_LEDGPOEN is set.
    586        1.1   dyoung 				 */
    587        1.1   dyoung #define RTW_PSR_LEDGPO0	BIT(4)	/* Status/control of LED0 pin if
    588        1.1   dyoung 				 * RTW_CONFIG0_LEDGPOEN is set.
    589        1.1   dyoung 				 */
    590        1.1   dyoung #define RTW_PSR_UWF	BIT(1)	/* Enable Unicast Wakeup Frame */
    591        1.1   dyoung #define RTW_PSR_PSEN	BIT(0)	/* 1: page 1, 0: page 0 */
    592        1.1   dyoung 
    593        1.1   dyoung #define RTW_SCR		0x5f	/* Security Configuration Register, 8b */
    594        1.1   dyoung #define RTW_SCR_KM_MASK	BITS(5,4)	/* Key Mode */
    595        1.1   dyoung #define RTW_SCR_KM_WEP104	LSHIFT(1, RTW_SCR_KM_MASK)
    596        1.1   dyoung #define RTW_SCR_KM_WEP40	LSHIFT(0, RTW_SCR_KM_MASK)
    597        1.1   dyoung #define RTW_SCR_TXSECON		BIT(1)	/* Enable Tx WEP. Invalid if
    598        1.1   dyoung 					 * neither RTW_CONFIG0_WEP40 nor
    599       1.13    perry 					 * RTW_CONFIG0_WEP104 is set.
    600        1.1   dyoung 					 */
    601        1.1   dyoung #define RTW_SCR_RXSECON		BIT(0)	/* Enable Rx WEP. Invalid if
    602        1.1   dyoung 					 * neither RTW_CONFIG0_WEP40 nor
    603       1.13    perry 					 * RTW_CONFIG0_WEP104 is set.
    604        1.1   dyoung 					 */
    605        1.1   dyoung 
    606        1.1   dyoung #define	RTW_BCNITV	0x70	/* Beacon Interval Register, 16b */
    607        1.3   dyoung #define	RTW_BCNITV_BCNITV_MASK	BITS(9,0)	/* TU between TBTT, written
    608        1.1   dyoung 						 * by host.
    609        1.1   dyoung 						 */
    610        1.1   dyoung #define	RTW_ATIMWND	0x72	/* ATIM Window Register, 16b */
    611        1.1   dyoung #define	RTW_ATIMWND_ATIMWND	BITS(9,0)	/* ATIM Window length in TU,
    612        1.1   dyoung 						 * written by host.
    613        1.1   dyoung 						 */
    614        1.1   dyoung 
    615        1.1   dyoung #define RTW_BINTRITV	0x74	/* Beacon Interrupt Interval Register, 16b */
    616        1.1   dyoung #define	RTW_BINTRITV_BINTRITV	BITS(9,0)	/* RTL8180 wakes host with
    617        1.1   dyoung 						 * RTW_INTR_BCNINT at BINTRITV
    618        1.1   dyoung 						 * microseconds before TBTT
    619        1.1   dyoung 						 */
    620        1.1   dyoung #define RTW_ATIMTRITV	0x76	/* ATIM Interrupt Interval Register, 16b */
    621        1.1   dyoung #define	RTW_ATIMTRITV_ATIMTRITV	BITS(9,0)	/* RTL8180 wakes host with
    622        1.1   dyoung 						 * RTW_INTR_ATIMINT at ATIMTRITV
    623        1.1   dyoung 						 * microseconds before end of
    624        1.1   dyoung 						 * ATIM Window
    625        1.1   dyoung 						 */
    626        1.1   dyoung 
    627        1.1   dyoung #define RTW_PHYDELAY	0x78	/* PHY Delay Register, 8b */
    628        1.1   dyoung #define RTW_PHYDELAY_REVC_MAGIC	BIT(3)		/* Rev. C magic from reference
    629        1.1   dyoung 						 * driver
    630        1.1   dyoung 						 */
    631        1.1   dyoung #define RTW_PHYDELAY_PHYDELAY	BITS(2,0)	/* microsecond Tx delay between
    632        1.1   dyoung 						 * MAC and RF front-end
    633        1.1   dyoung 						 */
    634        1.1   dyoung #define RTW_CRCOUNT	0x79	/* Carrier Sense Counter, 8b */
    635        1.1   dyoung #define	RTW_CRCOUNT_MAGIC	0x4c
    636        1.1   dyoung 
    637        1.1   dyoung #define RTW_CRC16ERR	0x7a	/* CRC16 error count, 16b, XXX RTL8181 only? */
    638        1.1   dyoung 
    639        1.1   dyoung #define RTW_BB	0x7c		/* Baseband interface, 32b */
    640        1.1   dyoung /* used for writing RTL8180's integrated baseband processor */
    641        1.1   dyoung #define RTW_BB_RD_MASK		BITS(23,16)	/* data to read */
    642        1.1   dyoung #define RTW_BB_WR_MASK		BITS(15,8)	/* data to write */
    643        1.1   dyoung #define RTW_BB_WREN		BIT(7)		/* write enable */
    644        1.1   dyoung #define RTW_BB_ADDR_MASK	BITS(6,0)	/* address */
    645        1.1   dyoung 
    646        1.1   dyoung #define RTW_PHYADDR	0x7c	/* Address register for PHY interface, 8b */
    647        1.1   dyoung #define RTW_PHYDATAW	0x7d	/* Write data to PHY, 8b, write-only */
    648        1.1   dyoung #define RTW_PHYDATAR	0x7e	/* Read data from PHY, 8b (?), read-only */
    649        1.1   dyoung 
    650        1.1   dyoung #define RTW_PHYCFG	0x80	/* PHY Configuration Register, 32b */
    651        1.1   dyoung #define RTW_PHYCFG_MAC_POLL	BIT(31)		/* if !RTW_PHYCFG_HST,
    652        1.1   dyoung 						 * host sets. MAC clears
    653        1.1   dyoung 						 * after banging bits.
    654        1.1   dyoung 						 */
    655        1.1   dyoung #define	RTW_PHYCFG_HST		BIT(30)		/* 1: host bangs bits
    656        1.1   dyoung 						 * 0: MAC bangs bits
    657        1.1   dyoung 						 */
    658        1.1   dyoung #define RTW_PHYCFG_MAC_RFTYPE_MASK	BITS(29,28)
    659        1.1   dyoung #define RTW_PHYCFG_MAC_RFTYPE_INTERSIL	LSHIFT(0, RTW_PHYCFG_MAC_RFTYPE_MASK)
    660        1.1   dyoung #define RTW_PHYCFG_MAC_RFTYPE_RFMD	LSHIFT(1, RTW_PHYCFG_MAC_RFTYPE_MASK)
    661        1.1   dyoung #define RTW_PHYCFG_MAC_RFTYPE_GCT	RTW_PHYCFG_MAC_RFTYPE_RFMD
    662        1.1   dyoung #define RTW_PHYCFG_MAC_RFTYPE_PHILIPS	LSHIFT(3, RTW_PHYCFG_MAC_RFTYPE_MASK)
    663        1.1   dyoung #define RTW_PHYCFG_MAC_PHILIPS_ADDR_MASK	BITS(27,24)
    664        1.1   dyoung #define RTW_PHYCFG_MAC_PHILIPS_DATA_MASK	BITS(23,0)
    665        1.1   dyoung #define RTW_PHYCFG_MAC_MAXIM_LODATA_MASK	BITS(27,24)
    666        1.1   dyoung #define RTW_PHYCFG_MAC_MAXIM_ADDR_MASK		BITS(11,8)
    667        1.1   dyoung #define RTW_PHYCFG_MAC_MAXIM_HIDATA_MASK	BITS(7,0)
    668        1.1   dyoung #define	RTW_PHYCFG_HST_EN		BIT(2)
    669        1.1   dyoung #define	RTW_PHYCFG_HST_CLK		BIT(1)
    670        1.1   dyoung #define	RTW_PHYCFG_HST_DATA		BIT(0)
    671        1.1   dyoung 
    672        1.1   dyoung #define	RTW_MAXIM_HIDATA_MASK			BITS(11,4)
    673        1.1   dyoung #define	RTW_MAXIM_LODATA_MASK			BITS(3,0)
    674        1.1   dyoung 
    675        1.1   dyoung /**
    676        1.1   dyoung  ** 0x84 - 0xD3, page 1, selected when RTW_PSR[PSEN] == 1.
    677        1.1   dyoung  **/
    678        1.1   dyoung 
    679        1.1   dyoung #define	RTW_WAKEUP0L	0x84	/* Power Management Wakeup Frame */
    680        1.1   dyoung #define	RTW_WAKEUP0H	0x88	/* 32b */
    681        1.1   dyoung 
    682        1.1   dyoung #define	RTW_WAKEUP1L	0x8c
    683        1.1   dyoung #define	RTW_WAKEUP1H	0x90
    684        1.1   dyoung 
    685        1.1   dyoung #define	RTW_WAKEUP2LL	0x94
    686        1.1   dyoung #define	RTW_WAKEUP2LH	0x98
    687        1.1   dyoung 
    688        1.1   dyoung #define	RTW_WAKEUP2HL	0x9c
    689        1.1   dyoung #define	RTW_WAKEUP2HH	0xa0
    690        1.1   dyoung 
    691        1.1   dyoung #define	RTW_WAKEUP3LL	0xa4
    692        1.1   dyoung #define	RTW_WAKEUP3LH	0xa8
    693        1.1   dyoung 
    694        1.1   dyoung #define	RTW_WAKEUP3HL	0xac
    695        1.1   dyoung #define	RTW_WAKEUP3HH	0xb0
    696        1.1   dyoung 
    697        1.1   dyoung #define	RTW_WAKEUP4LL	0xb4
    698        1.1   dyoung #define	RTW_WAKEUP4LH	0xb8
    699        1.1   dyoung 
    700        1.1   dyoung #define	RTW_WAKEUP4HL	0xbc
    701        1.1   dyoung #define	RTW_WAKEUP4HH	0xc0
    702        1.1   dyoung 
    703        1.1   dyoung #define RTW_CRC0	0xc4	/* CRC of wakeup frame 0, 16b */
    704        1.1   dyoung #define RTW_CRC1	0xc6	/* CRC of wakeup frame 1, 16b */
    705        1.1   dyoung #define RTW_CRC2	0xc8	/* CRC of wakeup frame 2, 16b */
    706        1.1   dyoung #define RTW_CRC3	0xca	/* CRC of wakeup frame 3, 16b */
    707        1.1   dyoung #define RTW_CRC4	0xcc	/* CRC of wakeup frame 4, 16b */
    708        1.1   dyoung 
    709        1.1   dyoung /**
    710        1.1   dyoung  ** 0x84 - 0xD3, page 0, selected when RTW_PSR[PSEN] == 0.
    711        1.1   dyoung  **/
    712        1.1   dyoung 
    713        1.1   dyoung /* Default Key Registers, each 128b
    714        1.1   dyoung  *
    715        1.1   dyoung  * If RTW_SCR_KM_WEP104, 104 lsb are the key.
    716        1.1   dyoung  * If RTW_SCR_KM_WEP40, 40 lsb are the key.
    717        1.1   dyoung  */
    718        1.1   dyoung #define RTW_DK0		0x90	/* Default Key 0 Register, 128b */
    719        1.1   dyoung #define RTW_DK1		0xa0	/* Default Key 1 Register, 128b */
    720        1.1   dyoung #define RTW_DK2		0xb0	/* Default Key 2 Register, 128b */
    721        1.1   dyoung #define RTW_DK3		0xc0	/* Default Key 3 Register, 128b */
    722        1.1   dyoung 
    723        1.1   dyoung #define	RTW_CONFIG5	0xd8	/* Configuration Register 5, 8b */
    724        1.1   dyoung #define RTW_CONFIG5_TXFIFOOK	BIT(7)	/* Tx FIFO self-test pass, read-only */
    725        1.1   dyoung #define RTW_CONFIG5_RXFIFOOK	BIT(6)	/* Rx FIFO self-test pass, read-only */
    726        1.1   dyoung #define RTW_CONFIG5_CALON	BIT(5)	/* 1: start calibration cycle
    727        1.1   dyoung 					 *    and raise AGCRESET pin.
    728        1.1   dyoung 					 * 0: lower AGCRESET pin
    729        1.1   dyoung 					 */
    730        1.1   dyoung #define RTW_CONFIG5_EACPI	BIT(2)	/* Enable ACPI Wake up, default 0 */
    731        1.1   dyoung #define RTW_CONFIG5_LANWAKE	BIT(1)	/* Enable LAN Wake signal,
    732        1.1   dyoung 					 * from EEPROM
    733        1.1   dyoung 					 */
    734        1.1   dyoung #define RTW_CONFIG5_PMESTS	BIT(0)	/* 1: both software & PCI Reset
    735        1.1   dyoung 					 *    reset PME_Status
    736        1.1   dyoung 					 * 0: only software resets PME_Status
    737        1.1   dyoung 					 *
    738        1.1   dyoung 					 * From EEPROM.
    739        1.1   dyoung 					 */
    740        1.1   dyoung 
    741        1.1   dyoung #define	RTW_TPPOLL	0xd9	/* Transmit Priority Polling Register, 8b,
    742        1.1   dyoung 				 * write-only.
    743        1.1   dyoung 				 */
    744        1.1   dyoung #define RTW_TPPOLL_BQ	BIT(7)	/* RTL8180 clears to notify host of a beacon
    745        1.1   dyoung 				 * Tx. Host writes have no effect.
    746        1.1   dyoung 				 */
    747        1.1   dyoung #define RTW_TPPOLL_HPQ	BIT(6)	/* Host writes 1 to notify RTL8180 of
    748        1.1   dyoung 				 * high-priority Tx packets, RTL8180 clears
    749        1.1   dyoung 				 * to after high-priority Tx is complete.
    750        1.1   dyoung 				 */
    751        1.1   dyoung #define RTW_TPPOLL_NPQ	BIT(5)	/* If RTW_CONFIG2_DPS is set,
    752        1.1   dyoung 				 * host writes 1 to notify RTL8180 of
    753        1.1   dyoung 				 * normal-priority Tx packets, RTL8180 clears
    754        1.1   dyoung 				 * after normal-priority Tx is complete.
    755        1.1   dyoung 				 *
    756        1.1   dyoung 				 * If RTW_CONFIG2_DPS is clear, host writes
    757        1.1   dyoung 				 * have no effect. RTL8180 clears after
    758        1.1   dyoung 				 * normal-priority Tx is complete.
    759        1.1   dyoung 				 */
    760        1.1   dyoung #define RTW_TPPOLL_LPQ	BIT(4)	/* Host writes 1 to notify RTL8180 of
    761        1.1   dyoung 				 * low-priority Tx packets, RTL8180 clears
    762        1.1   dyoung 				 * after low-priority Tx is complete.
    763        1.1   dyoung 				 */
    764        1.1   dyoung #define RTW_TPPOLL_SBQ	BIT(3)	/* Host writes 1 to tell RTL8180 to
    765        1.1   dyoung 				 * stop beacon DMA. This bit is invalid
    766        1.1   dyoung 				 * when RTW_CONFIG2_DPS is set.
    767        1.1   dyoung 				 */
    768        1.1   dyoung #define RTW_TPPOLL_SHPQ	BIT(2)	/* Host writes 1 to tell RTL8180 to
    769        1.1   dyoung 				 * stop high-priority DMA.
    770        1.1   dyoung 				 */
    771       1.11   dyoung #define RTW_TPPOLL_SNPQ	BIT(1)	/* Host writes 1 to tell RTL8180 to
    772        1.1   dyoung 				 * stop normal-priority DMA. This bit is invalid
    773        1.1   dyoung 				 * when RTW_CONFIG2_DPS is set.
    774        1.1   dyoung 				 */
    775       1.11   dyoung #define RTW_TPPOLL_SLPQ	BIT(0)	/* Host writes 1 to tell RTL8180 to
    776        1.1   dyoung 				 * stop low-priority DMA.
    777        1.1   dyoung 				 */
    778        1.1   dyoung 
    779       1.12   dyoung /* Start all queues. */
    780       1.12   dyoung #define	RTW_TPPOLL_ALL	(RTW_TPPOLL_BQ | RTW_TPPOLL_HPQ | \
    781       1.12   dyoung 			 RTW_TPPOLL_NPQ | RTW_TPPOLL_LPQ)
    782  1.13.10.1     yamt /* Check all queues' activity. */
    783  1.13.10.1     yamt #define	RTW_TPPOLL_ACTIVE	RTW_TPPOLL_ALL
    784       1.12   dyoung /* Stop all queues. */
    785       1.12   dyoung #define	RTW_TPPOLL_SALL	(RTW_TPPOLL_SBQ | RTW_TPPOLL_SHPQ | \
    786       1.12   dyoung 			 RTW_TPPOLL_SNPQ | RTW_TPPOLL_SLPQ)
    787        1.1   dyoung 
    788        1.1   dyoung #define	RTW_CWR		0xdc	/* Contention Window Register, 16b, read-only */
    789        1.1   dyoung /* Contention Window: indicates number of contention windows before Tx
    790        1.1   dyoung  */
    791        1.1   dyoung #define	RTW_CWR_CW	BITS(9,0)
    792        1.1   dyoung 
    793        1.1   dyoung /* Retry Count Register, 16b, read-only */
    794        1.1   dyoung #define	RTW_RETRYCTR	0xde
    795        1.1   dyoung /* Retry Count: indicates number of retries after Tx */
    796        1.1   dyoung #define	RTW_RETRYCTR_RETRYCT	BITS(7,0)
    797        1.1   dyoung 
    798        1.1   dyoung #define RTW_RDSAR	0xe4	/* Receive descriptor Start Address Register,
    799        1.1   dyoung 				 * 32b, 256-byte alignment.
    800        1.1   dyoung 				 */
    801        1.1   dyoung /* Function Event Register, 32b, Cardbus only. Only valid when
    802        1.1   dyoung  * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
    803        1.1   dyoung  */
    804        1.1   dyoung #define RTW_FER		0xf0
    805        1.1   dyoung #define RTW_FER_INTR	BIT(15)	/* set when RTW_FFER_INTR is set */
    806        1.1   dyoung #define RTW_FER_GWAKE	BIT(4)	/* General Wakeup */
    807        1.1   dyoung /* Function Event Mask Register, 32b, Cardbus only. Only valid when
    808        1.1   dyoung  * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
    809        1.1   dyoung  */
    810        1.1   dyoung #define RTW_FEMR	0xf4
    811        1.1   dyoung #define RTW_FEMR_INTR	BIT(15)	/* set when RTW_FFER_INTR is set */
    812        1.1   dyoung #define RTW_FEMR_WKUP	BIT(14)	/* Wakeup Mask */
    813        1.1   dyoung #define RTW_FEMR_GWAKE	BIT(4)	/* General Wakeup */
    814        1.1   dyoung /* Function Present State Register, 32b, read-only, Cardbus only.
    815        1.1   dyoung  * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
    816        1.1   dyoung  * are set.
    817        1.1   dyoung  */
    818        1.1   dyoung #define RTW_FPSR	0xf8
    819        1.1   dyoung #define RTW_FPSR_INTR	BIT(15)	/* TBD */
    820        1.1   dyoung #define RTW_FPSR_GWAKE	BIT(4)	/* General Wakeup: TBD */
    821        1.1   dyoung /* Function Force Event Register, 32b, write-only, Cardbus only.
    822        1.1   dyoung  * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
    823        1.1   dyoung  * are set.
    824        1.1   dyoung  */
    825        1.1   dyoung #define RTW_FFER	0xfc
    826        1.1   dyoung #define RTW_FFER_INTR	BIT(15)	/* TBD */
    827        1.1   dyoung #define RTW_FFER_GWAKE	BIT(4)	/* General Wakeup: TBD */
    828        1.1   dyoung 
    829        1.1   dyoung /* Serial EEPROM offsets */
    830        1.1   dyoung #define RTW_SR_ID	0x00	/* 16b */
    831        1.1   dyoung #define RTW_SR_VID	0x02	/* 16b */
    832        1.1   dyoung #define RTW_SR_DID	0x04	/* 16b */
    833        1.1   dyoung #define RTW_SR_SVID	0x06	/* 16b */
    834        1.1   dyoung #define RTW_SR_SMID	0x08	/* 16b */
    835        1.1   dyoung #define RTW_SR_MNGNT	0x0a
    836        1.1   dyoung #define RTW_SR_MXLAT	0x0b
    837        1.1   dyoung #define RTW_SR_RFCHIPID	0x0c
    838        1.1   dyoung #define RTW_SR_CONFIG3	0x0d
    839        1.1   dyoung #define RTW_SR_MAC	0x0e	/* 6 bytes */
    840        1.1   dyoung #define RTW_SR_CONFIG0	0x14
    841        1.1   dyoung #define RTW_SR_CONFIG1	0x15
    842        1.1   dyoung #define RTW_SR_PMC	0x16	/* Power Management Capabilities, 16b */
    843        1.1   dyoung #define RTW_SR_CONFIG2	0x18
    844        1.1   dyoung #define RTW_SR_CONFIG4	0x19
    845        1.1   dyoung #define RTW_SR_ANAPARM	0x1a	/* Analog Parameters, 32b */
    846        1.1   dyoung #define RTW_SR_TESTR	0x1e
    847        1.1   dyoung #define RTW_SR_CONFIG5	0x1f
    848        1.1   dyoung #define RTW_SR_TXPOWER1		0x20
    849        1.1   dyoung #define RTW_SR_TXPOWER2		0x21
    850        1.1   dyoung #define RTW_SR_TXPOWER3		0x22
    851        1.1   dyoung #define RTW_SR_TXPOWER4		0x23
    852        1.1   dyoung #define RTW_SR_TXPOWER5		0x24
    853        1.1   dyoung #define RTW_SR_TXPOWER6		0x25
    854        1.1   dyoung #define RTW_SR_TXPOWER7		0x26
    855        1.1   dyoung #define RTW_SR_TXPOWER8		0x27
    856        1.1   dyoung #define RTW_SR_TXPOWER9		0x28
    857        1.1   dyoung #define RTW_SR_TXPOWER10	0x29
    858        1.1   dyoung #define RTW_SR_TXPOWER11	0x2a
    859        1.1   dyoung #define RTW_SR_TXPOWER12	0x2b
    860        1.1   dyoung #define RTW_SR_TXPOWER13	0x2c
    861        1.1   dyoung #define RTW_SR_TXPOWER14	0x2d
    862        1.1   dyoung #define RTW_SR_CHANNELPLAN	0x2e	/* bitmap of channels to scan */
    863       1.13    perry #define RTW_SR_ENERGYDETTHR	0x2f	/* energy-detect threshold */
    864       1.13    perry #define RTW_SR_ENERGYDETTHR_DEFAULT	0x0c	/* use this if old SROM */
    865       1.13    perry #define RTW_SR_CISPOINTER	0x30	/* 16b */
    866        1.1   dyoung #define RTW_SR_RFPARM		0x32	/* RF-specific parameter */
    867        1.1   dyoung #define RTW_SR_RFPARM_DIGPHY	BIT(0)		/* 1: digital PHY */
    868        1.1   dyoung #define RTW_SR_RFPARM_DFLANTB	BIT(1)		/* 1: antenna B is default */
    869        1.1   dyoung #define RTW_SR_RFPARM_CS_MASK	BITS(2,3)	/* carrier-sense type */
    870        1.1   dyoung #define RTW_SR_VERSION		0x3c	/* EEPROM content version, 16b */
    871        1.1   dyoung #define RTW_SR_CRC		0x3e	/* EEPROM content CRC, 16b */
    872        1.1   dyoung #define RTW_SR_VPD		0x40	/* Vital Product Data, 64 bytes */
    873        1.1   dyoung #define RTW_SR_CIS		0x80	/* CIS Data, 93c56 only, 128 bytes*/
    874        1.1   dyoung 
    875        1.1   dyoung /*
    876        1.1   dyoung  * RTL8180 Transmit/Receive Descriptors
    877        1.1   dyoung  */
    878        1.1   dyoung 
    879        1.1   dyoung /* the first descriptor in each ring must be on a 256-byte boundary */
    880        1.1   dyoung #define RTW_DESC_ALIGNMENT 256
    881        1.1   dyoung 
    882       1.13    perry /* Tx descriptor */
    883        1.1   dyoung struct rtw_txdesc {
    884        1.8   dyoung 	uint32_t	td_ctl0;
    885        1.8   dyoung 	uint32_t	td_ctl1;
    886        1.8   dyoung 	uint32_t	td_buf;
    887        1.8   dyoung 	uint32_t	td_len;
    888        1.8   dyoung 	uint32_t	td_next;
    889        1.8   dyoung 	uint32_t	td_rsvd[3];
    890        1.1   dyoung };
    891        1.1   dyoung 
    892        1.6   dyoung #define td_stat td_ctl0
    893        1.1   dyoung 
    894        1.1   dyoung #define RTW_TXCTL0_OWN			BIT(31)		/* 1: ready to Tx */
    895        1.1   dyoung #define RTW_TXCTL0_RSVD0		BIT(30)		/* reserved */
    896        1.1   dyoung #define RTW_TXCTL0_FS			BIT(29)		/* first segment */
    897        1.1   dyoung #define RTW_TXCTL0_LS			BIT(28)		/* last segment */
    898        1.1   dyoung 
    899        1.1   dyoung #define RTW_TXCTL0_RATE_MASK		BITS(27,24)	/* Tx rate */
    900        1.2   dyoung #define RTW_TXCTL0_RATE_1MBPS		LSHIFT(0, RTW_TXCTL0_RATE_MASK)
    901        1.2   dyoung #define RTW_TXCTL0_RATE_2MBPS		LSHIFT(1, RTW_TXCTL0_RATE_MASK)
    902        1.2   dyoung #define RTW_TXCTL0_RATE_5MBPS		LSHIFT(2, RTW_TXCTL0_RATE_MASK)
    903        1.2   dyoung #define RTW_TXCTL0_RATE_11MBPS		LSHIFT(3, RTW_TXCTL0_RATE_MASK)
    904        1.1   dyoung 
    905        1.1   dyoung #define RTW_TXCTL0_RTSEN		BIT(23)		/* RTS Enable */
    906        1.1   dyoung 
    907        1.1   dyoung #define RTW_TXCTL0_RTSRATE_MASK		BITS(22,19)	/* Tx rate */
    908        1.2   dyoung #define RTW_TXCTL0_RTSRATE_1MBPS	LSHIFT(0, RTW_TXCTL0_RTSRATE_MASK)
    909        1.2   dyoung #define RTW_TXCTL0_RTSRATE_2MBPS	LSHIFT(1, RTW_TXCTL0_RTSRATE_MASK)
    910        1.2   dyoung #define RTW_TXCTL0_RTSRATE_5MBPS	LSHIFT(2, RTW_TXCTL0_RTSRATE_MASK)
    911        1.2   dyoung #define RTW_TXCTL0_RTSRATE_11MBPS	LSHIFT(3, RTW_TXCTL0_RTSRATE_MASK)
    912        1.1   dyoung 
    913        1.1   dyoung #define RTW_TXCTL0_BEACON		BIT(18)	/* packet is a beacon */
    914        1.1   dyoung #define RTW_TXCTL0_MOREFRAG		BIT(17)	/* another fragment follows */
    915        1.1   dyoung #define RTW_TXCTL0_SPLCP		BIT(16)	/* add short PLCP preamble
    916        1.1   dyoung 						 * and header
    917        1.1   dyoung 						 */
    918        1.1   dyoung #define RTW_TXCTL0_KEYID_MASK		BITS(15,14)	/* default key id */
    919        1.1   dyoung #define RTW_TXCTL0_RSVD1_MASK		BITS(13,12)	/* reserved */
    920        1.1   dyoung #define RTW_TXCTL0_TPKTSIZE_MASK	BITS(11,0)	/* Tx packet size
    921        1.1   dyoung 							 * in bytes
    922        1.1   dyoung 							 */
    923        1.1   dyoung 
    924        1.2   dyoung #define RTW_TXSTAT_OWN		RTW_TXCTL0_OWN
    925        1.2   dyoung #define RTW_TXSTAT_RSVD0	RTW_TXCTL0_RSVD0
    926        1.2   dyoung #define RTW_TXSTAT_FS		RTW_TXCTL0_FS
    927       1.13    perry #define RTW_TXSTAT_LS		RTW_TXCTL0_LS
    928        1.1   dyoung #define RTW_TXSTAT_RSVD1_MASK	BITS(27,16)
    929        1.1   dyoung #define RTW_TXSTAT_TOK		BIT(15)
    930        1.1   dyoung #define RTW_TXSTAT_RTSRETRY_MASK	BITS(14,8)	/* RTS retry count */
    931        1.1   dyoung #define RTW_TXSTAT_DRC_MASK		BITS(7,0)	/* Data retry count */
    932        1.1   dyoung 
    933        1.1   dyoung #define RTW_TXCTL1_LENGEXT	BIT(31)		/* supplements _LENGTH
    934        1.1   dyoung 						 * in packets sent 5.5Mb/s or
    935        1.1   dyoung 						 * faster
    936        1.1   dyoung 						 */
    937        1.1   dyoung #define RTW_TXCTL1_LENGTH_MASK	BITS(30,16)	/* PLCP length (microseconds) */
    938        1.1   dyoung #define RTW_TXCTL1_RTSDUR_MASK	BITS(15,0)	/* RTS Duration
    939        1.1   dyoung 						 * (microseconds)
    940        1.1   dyoung 						 */
    941        1.1   dyoung 
    942        1.1   dyoung #define RTW_TXLEN_LENGTH_MASK	BITS(11,0)	/* Tx buffer length in bytes */
    943        1.1   dyoung 
    944       1.13    perry /* Rx descriptor */
    945        1.1   dyoung struct rtw_rxdesc {
    946        1.8   dyoung     uint32_t	rd_ctl;
    947        1.8   dyoung     uint32_t	rd_rsvd0;
    948        1.8   dyoung     uint32_t	rd_buf;
    949        1.8   dyoung     uint32_t	rd_rsvd1;
    950        1.1   dyoung };
    951        1.1   dyoung 
    952        1.6   dyoung #define rd_stat rd_ctl
    953        1.6   dyoung #define rd_rssi rd_rsvd0
    954        1.6   dyoung #define rd_tsftl rd_buf		/* valid only when RTW_RXSTAT_LS is set */
    955        1.6   dyoung #define rd_tsfth rd_rsvd1	/* valid only when RTW_RXSTAT_LS is set */
    956        1.1   dyoung 
    957        1.1   dyoung #define RTW_RXCTL_OWN		BIT(31)		/* 1: owned by NIC */
    958        1.1   dyoung #define RTW_RXCTL_EOR		BIT(30)		/* end of ring */
    959        1.1   dyoung #define RTW_RXCTL_FS		BIT(29)		/* first segment */
    960        1.1   dyoung #define RTW_RXCTL_LS		BIT(28)		/* last segment */
    961        1.1   dyoung #define RTW_RXCTL_RSVD0_MASK	BITS(29,12)	/* reserved */
    962        1.1   dyoung #define RTW_RXCTL_LENGTH_MASK	BITS(11,0)	/* Rx buffer length */
    963        1.1   dyoung 
    964        1.1   dyoung #define RTW_RXSTAT_OWN		RTW_RXCTL_OWN
    965        1.1   dyoung #define RTW_RXSTAT_EOR		RTW_RXCTL_EOR
    966        1.1   dyoung #define RTW_RXSTAT_FS		RTW_RXCTL_FS	/* first segment */
    967        1.1   dyoung #define RTW_RXSTAT_LS		RTW_RXCTL_LS	/* last segment */
    968        1.1   dyoung #define RTW_RXSTAT_DMAFAIL	BIT(27)		/* DMA failure on this pkt */
    969        1.1   dyoung #define RTW_RXSTAT_BOVF		BIT(26)		/* buffer overflow XXX means
    970        1.1   dyoung 						 * FIFO exhausted?
    971        1.1   dyoung 						 */
    972        1.1   dyoung #define RTW_RXSTAT_SPLCP	BIT(25)		/* Rx'd with short preamble
    973        1.1   dyoung 						 * and PLCP header
    974        1.1   dyoung 						 */
    975        1.1   dyoung #define RTW_RXSTAT_RSVD1	BIT(24)		/* reserved */
    976        1.1   dyoung #define RTW_RXSTAT_RATE_MASK	BITS(23,20)	/* Rx rate */
    977        1.1   dyoung #define RTW_RXSTAT_RATE_1MBPS	LSHIFT(0, RTW_RXSTAT_RATE_MASK)
    978        1.1   dyoung #define RTW_RXSTAT_RATE_2MBPS	LSHIFT(1, RTW_RXSTAT_RATE_MASK)
    979        1.1   dyoung #define RTW_RXSTAT_RATE_5MBPS	LSHIFT(2, RTW_RXSTAT_RATE_MASK)
    980        1.1   dyoung #define RTW_RXSTAT_RATE_11MBPS	LSHIFT(3, RTW_RXSTAT_RATE_MASK)
    981        1.1   dyoung #define RTW_RXSTAT_MIC		BIT(19)		/* XXX from reference driver */
    982        1.1   dyoung #define RTW_RXSTAT_MAR		BIT(18)		/* is multicast */
    983        1.1   dyoung #define RTW_RXSTAT_PAR		BIT(17)		/* matches RTL8180's MAC */
    984        1.1   dyoung #define RTW_RXSTAT_BAR		BIT(16)		/* is broadcast */
    985        1.1   dyoung #define RTW_RXSTAT_RES		BIT(15)		/* error summary. valid when
    986        1.1   dyoung 						 * RTW_RXSTAT_LS set. indicates
    987        1.1   dyoung 						 * that either RTW_RXSTAT_CRC32
    988        1.1   dyoung 						 * or RTW_RXSTAT_ICV is set.
    989        1.1   dyoung 						 */
    990        1.1   dyoung #define RTW_RXSTAT_PWRMGT	BIT(14)		/* 802.11 PWRMGMT bit is set */
    991        1.1   dyoung #define RTW_RXSTAT_CRC16	BIT(14)		/* XXX CRC16 error, from
    992        1.1   dyoung 						 * reference driver
    993        1.1   dyoung 						 */
    994        1.1   dyoung #define RTW_RXSTAT_CRC32	BIT(13)		/* CRC32 error */
    995        1.1   dyoung #define RTW_RXSTAT_ICV		BIT(12)		/* ICV error */
    996        1.1   dyoung #define RTW_RXSTAT_LENGTH_MASK	BITS(11,0)	/* frame length, including
    997        1.1   dyoung 						 * CRC32
    998        1.1   dyoung 						 */
    999        1.1   dyoung 
   1000        1.1   dyoung /* Convenient status conjunction. */
   1001        1.1   dyoung #define RTW_RXSTAT_ONESEG	(RTW_RXSTAT_FS|RTW_RXSTAT_LS)
   1002        1.1   dyoung /* Convenient status disjunctions. */
   1003        1.1   dyoung #define RTW_RXSTAT_IOERROR	(RTW_RXSTAT_DMAFAIL|RTW_RXSTAT_BOVF)
   1004        1.1   dyoung #define RTW_RXSTAT_DEBUG	(RTW_RXSTAT_SPLCP|RTW_RXSTAT_MAR|\
   1005        1.1   dyoung 				 RTW_RXSTAT_PAR|RTW_RXSTAT_BAR|\
   1006        1.1   dyoung 				 RTW_RXSTAT_PWRMGT|RTW_RXSTAT_CRC32|\
   1007        1.1   dyoung 				 RTW_RXSTAT_ICV)
   1008        1.1   dyoung 
   1009        1.1   dyoung 
   1010        1.1   dyoung #define RTW_RXRSSI_VLAN		BITS(32,16)	/* XXX from reference driver */
   1011        1.1   dyoung /* for Philips RF front-ends */
   1012        1.1   dyoung #define RTW_RXRSSI_RSSI		BITS(15,8)	/* RF energy at the PHY */
   1013        1.1   dyoung /* for RF front-ends by Intersil, Maxim, RFMD */
   1014        1.1   dyoung #define RTW_RXRSSI_IMR_RSSI	BITS(15,9)	/* RF energy at the PHY */
   1015        1.1   dyoung #define RTW_RXRSSI_IMR_LNA	BIT(8)		/* 1: LNA activated */
   1016        1.1   dyoung #define RTW_RXRSSI_SQ		BITS(7,0)	/* Barker code-lock quality */
   1017        1.1   dyoung 
   1018        1.1   dyoung #define RTW_READ8(regs, ofs)						\
   1019        1.1   dyoung 	bus_space_read_1((regs)->r_bt, (regs)->r_bh, (ofs))
   1020        1.1   dyoung 
   1021        1.1   dyoung #define RTW_READ16(regs, ofs)						\
   1022        1.1   dyoung 	bus_space_read_2((regs)->r_bt, (regs)->r_bh, (ofs))
   1023        1.1   dyoung 
   1024        1.1   dyoung #define RTW_READ(regs, ofs)						\
   1025        1.1   dyoung 	bus_space_read_4((regs)->r_bt, (regs)->r_bh, (ofs))
   1026        1.1   dyoung 
   1027        1.1   dyoung #define RTW_WRITE8(regs, ofs, val)					\
   1028        1.1   dyoung 	bus_space_write_1((regs)->r_bt, (regs)->r_bh, (ofs), (val))
   1029        1.1   dyoung 
   1030        1.1   dyoung #define RTW_WRITE16(regs, ofs, val)					\
   1031        1.1   dyoung 	bus_space_write_2((regs)->r_bt, (regs)->r_bh, (ofs), (val))
   1032        1.1   dyoung 
   1033        1.1   dyoung #define RTW_WRITE(regs, ofs, val)					\
   1034        1.1   dyoung 	bus_space_write_4((regs)->r_bt, (regs)->r_bh, (ofs), (val))
   1035        1.1   dyoung 
   1036        1.1   dyoung #define	RTW_ISSET(regs, reg, mask)					\
   1037        1.1   dyoung 	(RTW_READ((regs), (reg)) & (mask))
   1038        1.1   dyoung 
   1039        1.1   dyoung #define	RTW_CLR(regs, reg, mask)					\
   1040        1.1   dyoung 	RTW_WRITE((regs), (reg), RTW_READ((regs), (reg)) & ~(mask))
   1041        1.1   dyoung 
   1042        1.1   dyoung /* bus_space(9) lied? */
   1043        1.1   dyoung #ifndef BUS_SPACE_BARRIER_SYNC
   1044        1.1   dyoung #define BUS_SPACE_BARRIER_SYNC (BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
   1045        1.1   dyoung #endif
   1046        1.1   dyoung 
   1047        1.1   dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_READ
   1048        1.1   dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_READ BUS_SPACE_BARRIER_READ
   1049        1.1   dyoung #endif
   1050        1.1   dyoung 
   1051        1.1   dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_WRITE
   1052        1.1   dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_WRITE BUS_SPACE_BARRIER_READ
   1053        1.1   dyoung #endif
   1054        1.1   dyoung 
   1055        1.1   dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_READ
   1056        1.1   dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_READ BUS_SPACE_BARRIER_WRITE
   1057        1.1   dyoung #endif
   1058        1.1   dyoung 
   1059        1.1   dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE
   1060        1.1   dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE BUS_SPACE_BARRIER_WRITE
   1061        1.1   dyoung #endif
   1062        1.1   dyoung 
   1063        1.1   dyoung /*
   1064        1.1   dyoung  * Bus barrier
   1065        1.1   dyoung  *
   1066        1.1   dyoung  * Complete outstanding read and/or write ops on [reg0, reg1]
   1067        1.1   dyoung  * ([reg1, reg0]) before starting new ops on the same region. See
   1068        1.1   dyoung  * acceptable bus_space_barrier(9) for the flag definitions.
   1069        1.1   dyoung  */
   1070        1.1   dyoung #define RTW_BARRIER(regs, reg0, reg1, flags)			\
   1071        1.1   dyoung 	bus_space_barrier((regs)->r_bh, (regs)->r_bt,		\
   1072        1.1   dyoung 	    MIN(reg0, reg1), MAX(reg0, reg1) - MIN(reg0, reg1) + 4, flags)
   1073        1.1   dyoung 
   1074        1.1   dyoung /*
   1075        1.1   dyoung  * Barrier convenience macros.
   1076        1.1   dyoung  */
   1077        1.1   dyoung /* sync */
   1078        1.1   dyoung #define RTW_SYNC(regs, reg0, reg1)				\
   1079        1.1   dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_SYNC)
   1080        1.1   dyoung 
   1081        1.1   dyoung /* write-before-write */
   1082        1.1   dyoung #define RTW_WBW(regs, reg0, reg1)				\
   1083        1.1   dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE)
   1084        1.1   dyoung 
   1085        1.1   dyoung /* write-before-read */
   1086        1.1   dyoung #define RTW_WBR(regs, reg0, reg1)				\
   1087        1.1   dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_WRITE_BEFORE_READ)
   1088        1.1   dyoung 
   1089        1.1   dyoung /* read-before-read */
   1090        1.1   dyoung #define RTW_RBR(regs, reg0, reg1)				\
   1091        1.1   dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_READ_BEFORE_READ)
   1092        1.1   dyoung 
   1093        1.1   dyoung /* read-before-read */
   1094        1.1   dyoung #define RTW_RBW(regs, reg0, reg1)				\
   1095        1.1   dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_READ_BEFORE_WRITE)
   1096        1.1   dyoung 
   1097        1.1   dyoung #define RTW_WBRW(regs, reg0, reg1)				\
   1098        1.1   dyoung 		RTW_BARRIER(regs, reg0, reg1,			\
   1099        1.1   dyoung 		    BUS_SPACE_BARRIER_WRITE_BEFORE_READ |	\
   1100        1.1   dyoung 		    BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE)
   1101        1.1   dyoung 
   1102        1.1   dyoung /*
   1103        1.1   dyoung  * Registers for RTL8180L's built-in baseband modem.
   1104        1.1   dyoung  */
   1105        1.1   dyoung #define RTW_BBP_SYS1		0x00
   1106        1.9   dyoung #define RTW_BBP_TXAGC		0x03	/* guess: transmit auto gain control */
   1107        1.9   dyoung #define RTW_BBP_LNADET		0x04	/* guess: low-noise amplifier activation
   1108        1.9   dyoung 					 * threshold
   1109        1.9   dyoung 					 */
   1110        1.9   dyoung #define RTW_BBP_IFAGCINI	0x05	/* guess: intermediate frequency (IF)
   1111        1.9   dyoung 					 * auto-gain control (AGC) initial value
   1112        1.9   dyoung 					 */
   1113        1.9   dyoung #define RTW_BBP_IFAGCLIMIT	0x06	/* guess: IF AGC maximum value */
   1114        1.9   dyoung #define RTW_BBP_IFAGCDET	0x07	/* guess: activation threshold for
   1115        1.9   dyoung 					 * IF AGC loop
   1116        1.9   dyoung 					 */
   1117        1.1   dyoung 
   1118        1.9   dyoung #define RTW_BBP_ANTATTEN	0x10	/* guess: antenna & attenuation */
   1119        1.1   dyoung #define RTW_BBP_ANTATTEN_PHILIPS_MAGIC		0x91
   1120        1.1   dyoung #define RTW_BBP_ANTATTEN_INTERSIL_MAGIC		0x92
   1121        1.1   dyoung #define RTW_BBP_ANTATTEN_RFMD_MAGIC		0x93
   1122        1.1   dyoung #define RTW_BBP_ANTATTEN_MAXIM_MAGIC		0xb3
   1123        1.1   dyoung #define	RTW_BBP_ANTATTEN_DFLANTB		0x40
   1124        1.1   dyoung #define	RTW_BBP_ANTATTEN_CHAN14			0x0c
   1125        1.1   dyoung 
   1126        1.9   dyoung #define RTW_BBP_TRL			0x11	/* guess: transmit/receive
   1127        1.9   dyoung 						 * switch latency
   1128        1.9   dyoung 						 */
   1129        1.1   dyoung #define RTW_BBP_SYS2			0x12
   1130        1.1   dyoung #define RTW_BBP_SYS2_ANTDIV		0x80	/* enable antenna diversity */
   1131        1.1   dyoung #define RTW_BBP_SYS2_RATE_MASK		BITS(5,4)	/* loopback rate?
   1132        1.1   dyoung 							 * 0: 1Mbps
   1133        1.1   dyoung 							 * 1: 2Mbps
   1134        1.1   dyoung 							 * 2: 5.5Mbps
   1135        1.1   dyoung 							 * 3: 11Mbps
   1136        1.1   dyoung 							 */
   1137        1.1   dyoung #define RTW_BBP_SYS3			0x13
   1138        1.1   dyoung /* carrier-sense threshold */
   1139        1.1   dyoung #define RTW_BBP_SYS3_CSTHRESH_MASK	BITS(0,3)
   1140        1.9   dyoung #define RTW_BBP_CHESTLIM	0x19	/* guess: channel energy-detect
   1141        1.9   dyoung 					 * threshold
   1142        1.9   dyoung 					 */
   1143        1.9   dyoung #define RTW_BBP_CHSQLIM		0x1a	/* guess: channel signal-quality
   1144        1.9   dyoung 					 * threshold
   1145        1.9   dyoung 					 */
   1146