Home | History | Annotate | Line # | Download | only in ic
rtwreg.h revision 1.17
      1  1.17  dyoung /*	$NetBSD: rtwreg.h,v 1.17 2006/03/08 00:24:06 dyoung Exp $	*/
      2   1.7  dyoung /*-
      3   1.7  dyoung  * Copyright (c) 2004, 2005 David Young.  All rights reserved.
      4   1.1  dyoung  *
      5   1.7  dyoung  * Programmed for NetBSD by David Young.
      6   1.1  dyoung  *
      7   1.1  dyoung  * Redistribution and use in source and binary forms, with or without
      8   1.1  dyoung  * modification, are permitted provided that the following conditions
      9   1.1  dyoung  * are met:
     10   1.1  dyoung  * 1. Redistributions of source code must retain the above copyright
     11   1.1  dyoung  *    notice, this list of conditions and the following disclaimer.
     12   1.1  dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  dyoung  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  dyoung  *    documentation and/or other materials provided with the distribution.
     15   1.7  dyoung  * 3. The name of David Young may not be used to endorse or promote
     16   1.7  dyoung  *    products derived from this software without specific prior
     17   1.7  dyoung  *    written permission.
     18   1.1  dyoung  *
     19   1.7  dyoung  * THIS SOFTWARE IS PROVIDED BY David Young ``AS IS'' AND ANY
     20   1.7  dyoung  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     21   1.7  dyoung  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
     22   1.7  dyoung  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL David
     23   1.7  dyoung  * Young BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     24   1.7  dyoung  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
     25   1.7  dyoung  * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.7  dyoung  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     27   1.7  dyoung  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     28   1.7  dyoung  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29   1.7  dyoung  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
     30   1.7  dyoung  * OF SUCH DAMAGE.
     31   1.1  dyoung  */
     32   1.1  dyoung 
     33  1.17  dyoung #include <lib/libkern/libkern.h>
     34   1.1  dyoung 
     35   1.1  dyoung /* RTL8180L Host Control and Status Registers */
     36   1.1  dyoung 
     37   1.1  dyoung #define RTW_IDR0	0x00	/* ID Register: MAC addr, 6 bytes.
     38   1.1  dyoung 				 * Auto-loaded from EEPROM. Read by byte,
     39   1.1  dyoung 				 * by word, or by double word, but write
     40   1.1  dyoung 				 * only by double word.
     41   1.1  dyoung 				 */
     42   1.1  dyoung #define RTW_IDR1	0x04
     43   1.1  dyoung 
     44   1.1  dyoung #define RTW_MAR0	0x08	/* Multicast filter, 64b. */
     45   1.1  dyoung #define RTW_MAR1	0x0c
     46   1.1  dyoung 
     47   1.1  dyoung #define RTW_TSFTRL	0x18	/* Timing Synchronization Function Timer
     48   1.1  dyoung 				 * Register, low word, 32b, read-only.
     49   1.1  dyoung 				 */
     50   1.1  dyoung #define RTW_TSFTRH	0x1c	/* High word, 32b, read-only. */
     51   1.1  dyoung #define	RTW_TLPDA	0x20	/* Transmit Low Priority Descriptors Start
     52   1.1  dyoung 				 * Address, 32b, 256-byte alignment.
     53   1.1  dyoung 				 */
     54   1.1  dyoung #define	RTW_TNPDA	0x24	/* Transmit Normal Priority Descriptors Start
     55   1.1  dyoung 				 * Address, 32b, 256-byte alignment.
     56   1.1  dyoung 				 */
     57   1.1  dyoung #define	RTW_THPDA	0x28	/* Transmit High Priority Descriptors Start
     58   1.1  dyoung 				 * Address, 32b, 256-byte alignment.
     59   1.1  dyoung 				 */
     60   1.1  dyoung 
     61   1.1  dyoung #define RTW_BRSR	0x2c	/* Basic Rate Set Register, 16b */
     62   1.1  dyoung #define	RTW_BRSR_BPLCP	BIT(8)	/* 1: use short PLCP header for CTS/ACK packet,
     63   1.1  dyoung 				 * 0: use long PLCP header
     64   1.1  dyoung 				 */
     65   1.1  dyoung #define RTW_BRSR_MBR8180_MASK	BITS(1,0)	/* Maximum Basic Service Rate */
     66  1.17  dyoung #define RTW_BRSR_MBR8180_1MBPS	SHIFTIN(0, RTW_BRSR_MBR8180_MASK)
     67  1.17  dyoung #define RTW_BRSR_MBR8180_2MBPS	SHIFTIN(1, RTW_BRSR_MBR8180_MASK)
     68  1.17  dyoung #define RTW_BRSR_MBR8180_5MBPS	SHIFTIN(2, RTW_BRSR_MBR8180_MASK)
     69  1.17  dyoung #define RTW_BRSR_MBR8180_11MBPS	SHIFTIN(3, RTW_BRSR_MBR8180_MASK)
     70   1.1  dyoung 
     71   1.1  dyoung /* 8181 and 8180 docs conflict! */
     72   1.1  dyoung #define RTW_BRSR_MBR8181_1MBPS	BIT(0)
     73   1.1  dyoung #define RTW_BRSR_MBR8181_2MBPS	BIT(1)
     74   1.1  dyoung #define RTW_BRSR_MBR8181_5MBPS	BIT(2)
     75   1.1  dyoung #define RTW_BRSR_MBR8181_11MBPS	BIT(3)
     76   1.1  dyoung 
     77   1.3  dyoung #define RTW_BSSID	0x2e
     78   1.1  dyoung /* BSSID, 6 bytes */
     79   1.1  dyoung #define RTW_BSSID16	0x2e		/* first two bytes */
     80   1.1  dyoung #define RTW_BSSID32	(0x2e + 4)	/* remaining four bytes */
     81   1.1  dyoung #define RTW_BSSID0	RTW_BSSID16		/* BSSID[0], 8b */
     82   1.1  dyoung #define RTW_BSSID1	(RTW_BSSID0 + 1)	/* BSSID[1], 8b */
     83   1.1  dyoung #define RTW_BSSID2	(RTW_BSSID1 + 1)	/* BSSID[2], 8b */
     84   1.1  dyoung #define RTW_BSSID3	(RTW_BSSID2 + 1)	/* BSSID[3], 8b */
     85   1.1  dyoung #define RTW_BSSID4	(RTW_BSSID3 + 1)	/* BSSID[4], 8b */
     86   1.1  dyoung #define RTW_BSSID5	(RTW_BSSID4 + 1)	/* BSSID[5], 8b */
     87   1.1  dyoung 
     88   1.1  dyoung #define	RTW_CR		0x37	/* Command Register, 8b */
     89   1.1  dyoung #define	RTW_CR_RST	BIT(4)	/* Reset: host sets to 1 to disable
     90   1.1  dyoung 				 * transmitter & receiver, reinitialize FIFO.
     91   1.1  dyoung 				 * RTL8180L sets to 0 to signal completion.
     92   1.1  dyoung 				 */
     93   1.1  dyoung #define	RTW_CR_RE	BIT(3)	/* Receiver Enable: host enables receiver
     94   1.1  dyoung 				 * by writing 1. RTL8180L indicates receiver
     95   1.1  dyoung 				 * is active with 1. After power-up, host
     96   1.1  dyoung 				 * must wait for reset before writing.
     97   1.1  dyoung 				 */
     98   1.1  dyoung #define	RTW_CR_TE	BIT(2)	/* Transmitter Enable: host enables transmitter
     99   1.1  dyoung 				 * by writing 1. RTL8180L indicates transmitter
    100   1.1  dyoung 				 * is active with 1. After power-up, host
    101   1.1  dyoung 				 * must wait for reset before writing.
    102   1.1  dyoung 				 */
    103   1.1  dyoung #define	RTW_CR_MULRW	BIT(0)	/* PCI Multiple Read/Write enable: 1 enables,
    104   1.1  dyoung 				 * 0 disables. XXX RTL8180, only?
    105   1.1  dyoung 				 */
    106   1.1  dyoung 
    107   1.1  dyoung #define	RTW_IMR		0x3c	/* Interrupt Mask Register, 16b */
    108   1.1  dyoung #define	RTW_ISR		0x3e	/* Interrupt status register, 16b */
    109   1.1  dyoung 
    110  1.15  dyoung #define RTW_INTR_TXFOVW	BIT(15)		/* Tx FIFO underflow */
    111   1.1  dyoung #define RTW_INTR_TIMEOUT	BIT(14)	/* Time Out: 1 indicates
    112   1.1  dyoung 					 * RTW_TSFTR[0:31] = RTW_TINT
    113   1.1  dyoung 					 */
    114   1.1  dyoung #define RTW_INTR_BCNINT	BIT(13)	/* Beacon Time Out: time for host to
    115   1.1  dyoung 				 * prepare beacon:
    116   1.1  dyoung 				 * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
    117   1.1  dyoung 				 * (RTW_BCNITV_BCNITV * TU - RTW_BINTRITV)
    118   1.1  dyoung 				 */
    119   1.1  dyoung #define RTW_INTR_ATIMINT	BIT(12)
    120   1.1  dyoung 				/* ATIM Time Out: ATIM interval will pass,
    121   1.1  dyoung 				 * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
    122   1.1  dyoung 				 * (RTW_ATIMWND_ATIMWND * TU - RTW_ATIMTRITV)
    123   1.1  dyoung 				 */
    124   1.1  dyoung #define RTW_INTR_TBDER	BIT(11)	/* Tx Beacon Descriptor Error:
    125   1.1  dyoung 				 * beacon transmission aborted because
    126   1.1  dyoung 				 * frame Rx'd
    127   1.1  dyoung 				 */
    128   1.1  dyoung #define RTW_INTR_TBDOK	BIT(10)	/* Tx Beacon Descriptor OK */
    129   1.1  dyoung #define RTW_INTR_THPDER	BIT(9)	/* Tx High Priority Descriptor Error:
    130   1.1  dyoung 				 * reached short/long retry limit
    131   1.1  dyoung 				 */
    132   1.1  dyoung #define RTW_INTR_THPDOK	BIT(8)	/* Tx High Priority Descriptor OK */
    133   1.1  dyoung #define RTW_INTR_TNPDER	BIT(7)	/* Tx Normal Priority Descriptor Error:
    134   1.1  dyoung 				 * reached short/long retry limit
    135   1.1  dyoung 				 */
    136   1.1  dyoung #define RTW_INTR_TNPDOK	BIT(6)	/* Tx Normal Priority Descriptor OK */
    137   1.1  dyoung #define RTW_INTR_RXFOVW	BIT(5)	/* Rx FIFO Overflow: either RDU (see below)
    138   1.1  dyoung 				 * or PCI bus too slow/busy
    139   1.1  dyoung 				 */
    140   1.1  dyoung #define RTW_INTR_RDU	BIT(4)	/* Rx Descriptor Unavailable */
    141   1.1  dyoung #define RTW_INTR_TLPDER	BIT(3)	/* Tx Normal Priority Descriptor Error
    142   1.1  dyoung 				 * reached short/long retry limit
    143   1.1  dyoung 				 */
    144   1.1  dyoung #define RTW_INTR_TLPDOK	BIT(2)	/* Tx Normal Priority Descriptor OK */
    145   1.1  dyoung #define RTW_INTR_RER	BIT(1)	/* Rx Error: CRC32 or ICV error */
    146   1.1  dyoung #define RTW_INTR_ROK	BIT(0)	/* Rx OK */
    147   1.1  dyoung 
    148   1.1  dyoung /* Convenient interrupt conjunctions. */
    149   1.1  dyoung #define RTW_INTR_RX	(RTW_INTR_RER|RTW_INTR_ROK)
    150   1.1  dyoung #define RTW_INTR_TX	(RTW_INTR_TLPDER|RTW_INTR_TLPDOK|RTW_INTR_THPDER|\
    151  1.12  dyoung 			 RTW_INTR_THPDOK|RTW_INTR_TNPDER|RTW_INTR_TNPDOK|\
    152  1.12  dyoung 			 RTW_INTR_TBDER|RTW_INTR_TBDOK)
    153  1.14  dyoung #define RTW_INTR_BEACON	(RTW_INTR_BCNINT|RTW_INTR_TBDER|RTW_INTR_TBDOK)
    154   1.1  dyoung #define RTW_INTR_IOERROR	(RTW_INTR_TXFOVW|RTW_INTR_RXFOVW|RTW_INTR_RDU)
    155   1.1  dyoung 
    156   1.1  dyoung #define	RTW_TCR		0x40	/* Transmit Configuration Register, 32b */
    157   1.1  dyoung #define RTW_TCR_CWMIN	BIT(31)	/* 1: CWmin = 8, 0: CWmin = 32. */
    158   1.1  dyoung #define RTW_TCR_SWSEQ	BIT(30)	/* 1: host assigns 802.11 sequence number,
    159   1.1  dyoung 				 * 0: hardware assigns sequence number
    160   1.1  dyoung 				 */
    161   1.1  dyoung /* Hardware version ID, read-only */
    162   1.1  dyoung #define RTW_TCR_HWVERID_MASK	BITS(29, 25)
    163  1.17  dyoung #define RTW_TCR_HWVERID_D	SHIFTIN(26, RTW_TCR_HWVERID_MASK)
    164  1.17  dyoung #define RTW_TCR_HWVERID_F	SHIFTIN(27, RTW_TCR_HWVERID_MASK)
    165   1.1  dyoung #define RTW_TCR_HWVERID_RTL8180	RTW_TCR_HWVERID_F
    166   1.1  dyoung 
    167   1.1  dyoung /* Set ACK/CTS Timeout (EIFS).
    168   1.1  dyoung  * 1: ACK rate = max(RTW_BRSR_MBR, Rx rate) (XXX not min? typo in datasheet?)
    169   1.1  dyoung  * 0: ACK rate = 1Mbps
    170   1.1  dyoung  */
    171   1.1  dyoung #define RTW_TCR_SAT	BIT(24)
    172   1.1  dyoung /* Max DMA Burst Size per Tx DMA Burst */
    173   1.1  dyoung #define RTW_TCR_MXDMA_MASK	BITS(23,21)
    174  1.17  dyoung #define RTW_TCR_MXDMA_16	SHIFTIN(0, RTW_TCR_MXDMA_MASK)
    175  1.17  dyoung #define RTW_TCR_MXDMA_32	SHIFTIN(1, RTW_TCR_MXDMA_MASK)
    176  1.17  dyoung #define RTW_TCR_MXDMA_64	SHIFTIN(2, RTW_TCR_MXDMA_MASK)
    177  1.17  dyoung #define RTW_TCR_MXDMA_128	SHIFTIN(3, RTW_TCR_MXDMA_MASK)
    178  1.17  dyoung #define RTW_TCR_MXDMA_256	SHIFTIN(4, RTW_TCR_MXDMA_MASK)
    179  1.17  dyoung #define RTW_TCR_MXDMA_512	SHIFTIN(5, RTW_TCR_MXDMA_MASK)
    180  1.17  dyoung #define RTW_TCR_MXDMA_1024	SHIFTIN(6, RTW_TCR_MXDMA_MASK)
    181  1.17  dyoung #define RTW_TCR_MXDMA_2048	SHIFTIN(7, RTW_TCR_MXDMA_MASK)
    182   1.1  dyoung 
    183   1.1  dyoung #define RTW_TCR_DISCW		BIT(20)	/* disable 802.11 random backoff */
    184   1.1  dyoung 
    185   1.1  dyoung #define RTW_TCR_ICV		BIT(19)	/* host lets RTL8180 append ICV to
    186   1.1  dyoung 					 * WEP packets
    187   1.1  dyoung 					 */
    188   1.1  dyoung 
    189   1.1  dyoung /* Loopback Test: disables TXI/TXQ outputs. */
    190  1.13   perry #define RTW_TCR_LBK_MASK	BITS(18,17)
    191  1.17  dyoung #define RTW_TCR_LBK_NORMAL	SHIFTIN(0, RTW_TCR_LBK_MASK) /* normal ops */
    192  1.17  dyoung #define RTW_TCR_LBK_MAC		SHIFTIN(1, RTW_TCR_LBK_MASK) /* MAC loopback */
    193  1.17  dyoung #define RTW_TCR_LBK_BBP		SHIFTIN(2, RTW_TCR_LBK_MASK) /* baseband loop. */
    194  1.17  dyoung #define RTW_TCR_LBK_CONT	SHIFTIN(3, RTW_TCR_LBK_MASK) /* continuous Tx */
    195   1.1  dyoung 
    196   1.4  dyoung #define RTW_TCR_CRC	BIT(16)		/* 0: RTL8180 appends CRC32
    197   1.4  dyoung 					 * 1: host appends CRC32
    198   1.4  dyoung 					 *
    199   1.4  dyoung 					 * (I *think* this is right.
    200   1.4  dyoung 					 *  The docs have a mysterious
    201   1.4  dyoung 					 *  description in the
    202   1.4  dyoung 					 *  passive voice.)
    203   1.4  dyoung 					 */
    204   1.1  dyoung #define RTW_TCR_SRL_MASK	BITS(15,8)	/* Short Retry Limit */
    205   1.1  dyoung #define RTW_TCR_LRL_MASK	BITS(7,0)	/* Long Retry Limit */
    206   1.1  dyoung 
    207   1.1  dyoung #define	RTW_RCR		0x44	/* Receive Configuration Register, 32b */
    208   1.1  dyoung #define RTW_RCR_ONLYERLPKT	BIT(31)	/* only do Early Rx on packets
    209   1.1  dyoung 					 * longer than 1536 bytes
    210   1.1  dyoung 					 */
    211   1.1  dyoung #define RTW_RCR_ENCS2		BIT(30)	/* enable carrier sense method 2 */
    212   1.1  dyoung #define RTW_RCR_ENCS1		BIT(29)	/* enable carrier sense method 1 */
    213   1.1  dyoung #define RTW_RCR_ENMARP		BIT(28)	/* enable MAC auto-reset PHY */
    214   1.1  dyoung #define RTW_RCR_CBSSID		BIT(23)	/* Check BSSID/ToDS/FromDS: set
    215   1.1  dyoung 					 * "Link On" when received BSSID
    216   1.1  dyoung 					 * matches RTW_BSSID and received
    217   1.1  dyoung 					 * ToDS/FromDS are appropriate
    218   1.1  dyoung 					 * according to RTW_MSR_NETYPE.
    219   1.1  dyoung 					 */
    220   1.1  dyoung #define RTW_RCR_APWRMGT		BIT(22)	/* accept packets w/ PWRMGMT bit set */
    221   1.1  dyoung #define RTW_RCR_ADD3		BIT(21)	/* when RTW_MSR_NETYPE ==
    222   1.1  dyoung 					 * RTW_MSR_NETYPE_INFRA_OK, accept
    223   1.1  dyoung 					 * broadcast/multicast packets whose
    224   1.1  dyoung 					 * 3rd address matches RTL8180's MAC.
    225   1.1  dyoung 					 */
    226   1.1  dyoung #define RTW_RCR_AMF		BIT(20)	/* accept management frames */
    227   1.1  dyoung #define RTW_RCR_ACF		BIT(19)	/* accept control frames */
    228   1.1  dyoung #define RTW_RCR_ADF		BIT(18)	/* accept data frames */
    229   1.1  dyoung /* Rx FIFO Threshold: RTL8180 begins PCI transfer when this many data
    230   1.1  dyoung  * bytes are received
    231   1.1  dyoung  */
    232   1.1  dyoung #define RTW_RCR_RXFTH_MASK	BITS(15,13)
    233  1.17  dyoung #define RTW_RCR_RXFTH_64	SHIFTIN(2, RTW_RCR_RXFTH_MASK)
    234  1.17  dyoung #define RTW_RCR_RXFTH_128	SHIFTIN(3, RTW_RCR_RXFTH_MASK)
    235  1.17  dyoung #define RTW_RCR_RXFTH_256	SHIFTIN(4, RTW_RCR_RXFTH_MASK)
    236  1.17  dyoung #define RTW_RCR_RXFTH_512	SHIFTIN(5, RTW_RCR_RXFTH_MASK)
    237  1.17  dyoung #define RTW_RCR_RXFTH_1024	SHIFTIN(6, RTW_RCR_RXFTH_MASK)
    238  1.17  dyoung #define RTW_RCR_RXFTH_WHOLE	SHIFTIN(7, RTW_RCR_RXFTH_MASK)
    239   1.1  dyoung 
    240   1.1  dyoung #define RTW_RCR_AICV		BIT(12)	/* accept frames w/ ICV errors */
    241   1.1  dyoung 
    242   1.1  dyoung /* Max DMA Burst Size per Rx DMA Burst */
    243   1.1  dyoung #define RTW_RCR_MXDMA_MASK	BITS(10,8)
    244  1.17  dyoung #define RTW_RCR_MXDMA_16	SHIFTIN(0, RTW_RCR_MXDMA_MASK)
    245  1.17  dyoung #define RTW_RCR_MXDMA_32	SHIFTIN(1, RTW_RCR_MXDMA_MASK)
    246  1.17  dyoung #define RTW_RCR_MXDMA_64	SHIFTIN(2, RTW_RCR_MXDMA_MASK)
    247  1.17  dyoung #define RTW_RCR_MXDMA_128	SHIFTIN(3, RTW_RCR_MXDMA_MASK)
    248  1.17  dyoung #define RTW_RCR_MXDMA_256	SHIFTIN(4, RTW_RCR_MXDMA_MASK)
    249  1.17  dyoung #define RTW_RCR_MXDMA_512	SHIFTIN(5, RTW_RCR_MXDMA_MASK)
    250  1.17  dyoung #define RTW_RCR_MXDMA_1024	SHIFTIN(6, RTW_RCR_MXDMA_MASK)
    251  1.17  dyoung #define RTW_RCR_MXDMA_UNLIMITED	SHIFTIN(7, RTW_RCR_MXDMA_MASK)
    252   1.1  dyoung 
    253   1.1  dyoung /* EEPROM type, read-only. 1: EEPROM is 93c56, 0: 93c46 */
    254   1.1  dyoung #define RTW_RCR_9356SEL		BIT(6)
    255   1.1  dyoung 
    256   1.1  dyoung #define RTW_RCR_ACRC32		BIT(5)	/* accept frames w/ CRC32 errors */
    257   1.1  dyoung #define RTW_RCR_AB		BIT(3)	/* accept broadcast frames */
    258   1.1  dyoung #define RTW_RCR_AM		BIT(2)	/* accept multicast frames */
    259   1.1  dyoung /* accept physical match frames. XXX means PLCP header ok? */
    260   1.1  dyoung #define RTW_RCR_APM		BIT(1)
    261   1.1  dyoung #define RTW_RCR_AAP		BIT(0)	/* accept frames w/ destination */
    262   1.1  dyoung 
    263  1.10  dyoung /* Additional bits to set in monitor mode. */
    264  1.10  dyoung #define RTW_RCR_MONITOR (		\
    265  1.10  dyoung     RTW_RCR_AAP |			\
    266  1.10  dyoung     RTW_RCR_ACF |			\
    267  1.10  dyoung     RTW_RCR_ACRC32 |			\
    268  1.10  dyoung     RTW_RCR_AICV |			\
    269  1.10  dyoung     0)
    270  1.10  dyoung 
    271  1.10  dyoung /* The packet filter bits. */
    272  1.10  dyoung #define	RTW_RCR_PKTFILTER_MASK (\
    273  1.10  dyoung     RTW_RCR_AAP |		\
    274  1.10  dyoung     RTW_RCR_AB |		\
    275  1.10  dyoung     RTW_RCR_ACF |		\
    276  1.10  dyoung     RTW_RCR_ACRC32 |		\
    277  1.10  dyoung     RTW_RCR_ADD3 |		\
    278  1.10  dyoung     RTW_RCR_ADF |		\
    279  1.10  dyoung     RTW_RCR_AICV |		\
    280  1.10  dyoung     RTW_RCR_AM |		\
    281  1.10  dyoung     RTW_RCR_AMF |		\
    282  1.10  dyoung     RTW_RCR_APM |		\
    283  1.10  dyoung     RTW_RCR_APWRMGT |		\
    284  1.10  dyoung     0)
    285  1.10  dyoung 
    286  1.10  dyoung /* Receive power-management frames and mgmt/ctrl/data frames. */
    287  1.10  dyoung #define	RTW_RCR_PKTFILTER_DEFAULT	(	\
    288  1.10  dyoung     RTW_RCR_ADF |				\
    289  1.10  dyoung     RTW_RCR_AMF |				\
    290  1.10  dyoung     RTW_RCR_APM |				\
    291  1.10  dyoung     RTW_RCR_APWRMGT |				\
    292  1.10  dyoung     0)
    293  1.10  dyoung 
    294   1.1  dyoung #define RTW_TINT	0x48	/* Timer Interrupt Register, 32b */
    295   1.1  dyoung #define	RTW_TBDA	0x4c	/* Transmit Beacon Descriptor Start Address,
    296   1.1  dyoung 				 * 32b, 256-byte alignment
    297   1.1  dyoung 				 */
    298   1.1  dyoung #define RTW_9346CR	0x50	/* 93c46/93c56 Command Register, 8b */
    299   1.1  dyoung #define RTW_9346CR_EEM_MASK	BITS(7,6)	/* Operating Mode */
    300  1.17  dyoung #define RTW_9346CR_EEM_NORMAL	SHIFTIN(0, RTW_9346CR_EEM_MASK)
    301   1.1  dyoung /* Load the EEPROM. Reset registers to defaults.
    302   1.1  dyoung  * Takes ~2ms. RTL8180 indicates completion with RTW_9346CR_EEM_NORMAL.
    303   1.1  dyoung  * XXX RTL8180 only?
    304   1.1  dyoung  */
    305  1.17  dyoung #define RTW_9346CR_EEM_AUTOLOAD	SHIFTIN(1, RTW_9346CR_EEM_MASK)
    306   1.1  dyoung /* Disable network & bus-master operations and enable
    307   1.1  dyoung  * _EECS, _EESK, _EEDI, _EEDO.
    308   1.1  dyoung  * XXX RTL8180 only?
    309   1.1  dyoung  */
    310  1.17  dyoung #define RTW_9346CR_EEM_PROGRAM	SHIFTIN(2, RTW_9346CR_EEM_MASK)
    311   1.1  dyoung /* Enable RTW_CONFIG[0123] registers. */
    312  1.17  dyoung #define RTW_9346CR_EEM_CONFIG	SHIFTIN(3, RTW_9346CR_EEM_MASK)
    313   1.1  dyoung /* EEPROM pin status/control in _EEM_CONFIG, _EEM_AUTOLOAD modes.
    314   1.1  dyoung  * XXX RTL8180 only?
    315   1.1  dyoung  */
    316   1.1  dyoung #define RTW_9346CR_EECS	BIT(3)
    317   1.1  dyoung #define RTW_9346CR_EESK	BIT(2)
    318   1.1  dyoung #define RTW_9346CR_EEDI	BIT(1)
    319   1.1  dyoung #define RTW_9346CR_EEDO	BIT(0)	/* read-only */
    320   1.1  dyoung 
    321   1.1  dyoung #define RTW_CONFIG0	0x51	/* Configuration Register 0, 8b */
    322   1.1  dyoung #define RTW_CONFIG0_WEP40	BIT(7)	/* implements 40-bit WEP,
    323   1.1  dyoung 					 * XXX RTL8180 only?
    324   1.1  dyoung 					 */
    325   1.1  dyoung #define RTW_CONFIG0_WEP104	BIT(6)	/* implements 104-bit WEP,
    326   1.1  dyoung 					 * from EEPROM, read-only
    327   1.1  dyoung 					 * XXX RTL8180 only?
    328   1.1  dyoung 					 */
    329   1.1  dyoung #define RTW_CONFIG0_LEDGPOEN	BIT(4)	/* 1: RTW_PSR_LEDGPO[01] control
    330   1.1  dyoung 					 *    LED[01] pins.
    331   1.1  dyoung 					 * 0: LED behavior defined by
    332   1.1  dyoung 					 *    RTW_CONFIG1_LEDS10_MASK
    333   1.1  dyoung 					 * XXX RTL8180 only?
    334   1.1  dyoung 					 */
    335   1.1  dyoung /* auxiliary power is present, read-only */
    336   1.1  dyoung #define RTW_CONFIG0_AUXPWR	BIT(3)
    337   1.1  dyoung /* Geographic Location, read-only */
    338   1.1  dyoung #define RTW_CONFIG0_GL_MASK		BITS(1,0)
    339   1.1  dyoung /* _RTW_CONFIG0_GL_* is what the datasheet says, but RTW_CONFIG0_GL_*
    340   1.1  dyoung  * work.
    341   1.1  dyoung  */
    342  1.17  dyoung #define _RTW_CONFIG0_GL_USA		SHIFTIN(3, RTW_CONFIG0_GL_MASK)
    343  1.17  dyoung #define RTW_CONFIG0_GL_EUROPE		SHIFTIN(2, RTW_CONFIG0_GL_MASK)
    344  1.17  dyoung #define RTW_CONFIG0_GL_JAPAN		SHIFTIN(1, RTW_CONFIG0_GL_MASK)
    345  1.17  dyoung #define RTW_CONFIG0_GL_USA		SHIFTIN(0, RTW_CONFIG0_GL_MASK)
    346   1.1  dyoung /* RTL8181 datasheet says RTW_CONFIG0_GL_JAPAN = 0. */
    347   1.1  dyoung 
    348   1.1  dyoung #define RTW_CONFIG1	0x52	/* Configuration Register 1, 8b */
    349   1.1  dyoung 
    350   1.1  dyoung /* LED configuration. From EEPROM. Read/write.
    351   1.1  dyoung  *
    352   1.1  dyoung  * Setting				LED0		LED1
    353   1.1  dyoung  * -------				----		----
    354   1.1  dyoung  * RTW_CONFIG1_LEDS_ACT_INFRA		Activity	Infrastructure
    355   1.1  dyoung  * RTW_CONFIG1_LEDS_ACT_LINK		Activity	Link
    356   1.1  dyoung  * RTW_CONFIG1_LEDS_TX_RX		Tx		Rx
    357   1.1  dyoung  * RTW_CONFIG1_LEDS_LINKACT_INFRA	Link/Activity	Infrastructure
    358   1.1  dyoung  */
    359   1.1  dyoung #define RTW_CONFIG1_LEDS_MASK	BITS(7,6)
    360  1.17  dyoung #define RTW_CONFIG1_LEDS_ACT_INFRA	SHIFTIN(0, RTW_CONFIG1_LEDS_MASK)
    361  1.17  dyoung #define RTW_CONFIG1_LEDS_ACT_LINK	SHIFTIN(1, RTW_CONFIG1_LEDS_MASK)
    362  1.17  dyoung #define RTW_CONFIG1_LEDS_TX_RX		SHIFTIN(2, RTW_CONFIG1_LEDS_MASK)
    363  1.17  dyoung #define RTW_CONFIG1_LEDS_LINKACT_INFRA	SHIFTIN(3, RTW_CONFIG1_LEDS_MASK)
    364   1.1  dyoung 
    365   1.1  dyoung /* LWAKE Output Signal. Only applicable to Cardbus. Pulse width is 150ms.
    366   1.1  dyoung  *
    367   1.1  dyoung  *                                   RTW_CONFIG1_LWACT
    368   1.1  dyoung  *				0			1
    369   1.1  dyoung  * RTW_CONFIG4_LWPTN	0	active high		active low
    370   1.1  dyoung  *			1	positive pulse		negative pulse
    371   1.1  dyoung  */
    372   1.1  dyoung #define RTW_CONFIG1_LWACT	BIT(4)
    373   1.1  dyoung 
    374   1.1  dyoung #define RTW_CONFIG1_MEMMAP	BIT(3)	/* using PCI memory space, read-only */
    375   1.1  dyoung #define RTW_CONFIG1_IOMAP	BIT(2)	/* using PCI I/O space, read-only */
    376   1.1  dyoung #define RTW_CONFIG1_VPD		BIT(1)	/* if set, VPD from offsets
    377   1.1  dyoung 					 * 0x40-0x7f in EEPROM are at
    378   1.1  dyoung 					 * registers 0x60-0x67 of PCI
    379   1.1  dyoung 					 * Configuration Space (XXX huh?)
    380   1.1  dyoung 					 */
    381   1.1  dyoung #define RTW_CONFIG1_PMEN	BIT(0)	/* Power Management Enable: TBD */
    382   1.1  dyoung 
    383   1.1  dyoung #define RTW_CONFIG2	0x53	/* Configuration Register 2, 8b */
    384   1.1  dyoung #define RTW_CONFIG2_LCK	BIT(7)	/* clocks are locked, read-only:
    385   1.1  dyoung 				 * Tx frequency & symbol clocks
    386   1.1  dyoung 				 * are derived from the same OSC
    387   1.1  dyoung 				 */
    388   1.1  dyoung #define RTW_CONFIG2_ANT	BIT(6)	/* diversity enabled, read-only */
    389   1.1  dyoung #define RTW_CONFIG2_DPS	BIT(3)	/* Descriptor Polling State: enable
    390   1.1  dyoung 				 * test mode.
    391   1.1  dyoung 				 */
    392   1.1  dyoung #define RTW_CONFIG2_PAPESIGN		BIT(2)		/* TBD, from EEPROM */
    393   1.1  dyoung #define RTW_CONFIG2_PAPETIME_MASK	BITS(1,0)	/* TBD, from EEPROM */
    394   1.1  dyoung 
    395   1.1  dyoung #define	RTW_ANAPARM	0x54	/* Analog parameter, 32b */
    396   1.1  dyoung #define RTW_ANAPARM_RFPOW0_MASK	BITS(30,28)		/* undocumented bits
    397   1.1  dyoung 							 * which appear to
    398   1.1  dyoung 							 * control the power
    399   1.1  dyoung 							 * state of the RF
    400   1.1  dyoung 							 * components
    401   1.1  dyoung 							 */
    402   1.3  dyoung #define	RTW_ANAPARM_RFPOW_MASK	\
    403   1.3  dyoung     (RTW_ANAPARM_RFPOW0_MASK|RTW_ANAPARM_RFPOW1_MASK)
    404   1.1  dyoung 
    405   1.1  dyoung #define RTW_ANAPARM_TXDACOFF	BIT(27)			/* 1: disable Tx DAC,
    406   1.1  dyoung 							 * 0: enable
    407   1.1  dyoung 							 */
    408   1.1  dyoung #define RTW_ANAPARM_RFPOW1_MASK	BITS(26,20)		/* undocumented bits
    409   1.1  dyoung 							 * which appear to
    410   1.1  dyoung 							 * control the power
    411   1.1  dyoung 							 * state of the RF
    412   1.1  dyoung 							 * components
    413   1.1  dyoung 							 */
    414   1.3  dyoung 
    415   1.3  dyoung /*
    416   1.3  dyoung  * Maxim On/Sleep/Off control
    417   1.3  dyoung  */
    418  1.17  dyoung #define RTW_ANAPARM_RFPOW_MAXIM_ON	SHIFTIN(0x8, RTW_ANAPARM_RFPOW1_MASK)
    419   1.3  dyoung 
    420   1.3  dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    421  1.17  dyoung #define RTW_ANAPARM_RFPOW_MAXIM_SLEEP	SHIFTIN(0x378, RTW_ANAPARM_RFPOW1_MASK)
    422   1.3  dyoung 
    423   1.3  dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    424  1.17  dyoung #define RTW_ANAPARM_RFPOW_MAXIM_OFF	SHIFTIN(0x379, RTW_ANAPARM_RFPOW1_MASK)
    425   1.3  dyoung 
    426   1.3  dyoung /*
    427   1.3  dyoung  * RFMD On/Sleep/Off control
    428   1.3  dyoung  */
    429  1.17  dyoung #define RTW_ANAPARM_RFPOW_RFMD_ON	SHIFTIN(0x408, RTW_ANAPARM_RFPOW1_MASK)
    430   1.3  dyoung 
    431   1.3  dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    432  1.17  dyoung #define RTW_ANAPARM_RFPOW_RFMD_SLEEP	SHIFTIN(0x378, RTW_ANAPARM_RFPOW1_MASK)
    433   1.3  dyoung 
    434   1.3  dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    435  1.17  dyoung #define RTW_ANAPARM_RFPOW_RFMD_OFF	SHIFTIN(0x379, RTW_ANAPARM_RFPOW1_MASK)
    436   1.3  dyoung 
    437   1.3  dyoung /*
    438   1.3  dyoung  * Philips On/Sleep/Off control
    439   1.3  dyoung  */
    440   1.3  dyoung #define RTW_ANAPARM_RFPOW_ANA_PHILIPS_ON	\
    441  1.17  dyoung     SHIFTIN(0x328, RTW_ANAPARM_RFPOW1_MASK)
    442   1.3  dyoung #define RTW_ANAPARM_RFPOW_DIG_PHILIPS_ON	\
    443  1.17  dyoung     SHIFTIN(0x008, RTW_ANAPARM_RFPOW1_MASK)
    444   1.3  dyoung 
    445   1.3  dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    446   1.3  dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_SLEEP\
    447  1.17  dyoung     SHIFTIN(0x378, RTW_ANAPARM_RFPOW1_MASK)
    448   1.3  dyoung 
    449   1.3  dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    450   1.3  dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_OFF\
    451  1.17  dyoung     SHIFTIN(0x379, RTW_ANAPARM_RFPOW1_MASK)
    452   1.3  dyoung 
    453  1.17  dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_ON	SHIFTIN(0x328, RTW_ANAPARM_RFPOW1_MASK)
    454   1.1  dyoung 
    455   1.1  dyoung #define RTW_ANAPARM_CARDSP_MASK	BITS(19,0)		/* undocumented
    456   1.1  dyoung 							 * card-specific
    457   1.1  dyoung 							 * bits from the
    458   1.1  dyoung 							 * EEPROM.
    459   1.1  dyoung 							 */
    460   1.1  dyoung 
    461   1.1  dyoung #define RTW_MSR		0x58	/* Media Status Register, 8b */
    462   1.1  dyoung /* Network Type and Link Status */
    463   1.1  dyoung #define RTW_MSR_NETYPE_MASK	BITS(3,2)
    464   1.1  dyoung /* AP, XXX RTL8181 only? */
    465  1.17  dyoung #define RTW_MSR_NETYPE_AP_OK	SHIFTIN(3, RTW_MSR_NETYPE_MASK)
    466   1.1  dyoung /* infrastructure link ok */
    467  1.17  dyoung #define RTW_MSR_NETYPE_INFRA_OK	SHIFTIN(2, RTW_MSR_NETYPE_MASK)
    468   1.1  dyoung /* ad-hoc link ok */
    469  1.17  dyoung #define RTW_MSR_NETYPE_ADHOC_OK	SHIFTIN(1, RTW_MSR_NETYPE_MASK)
    470   1.1  dyoung /* no link */
    471  1.17  dyoung #define RTW_MSR_NETYPE_NOLINK	SHIFTIN(0, RTW_MSR_NETYPE_MASK)
    472   1.1  dyoung 
    473   1.1  dyoung #define RTW_CONFIG3	0x59	/* Configuration Register 3, 8b */
    474   1.1  dyoung #define RTW_CONFIG3_GNTSEL	BIT(7)	/* Grant Select, read-only */
    475   1.1  dyoung #define RTW_CONFIG3_PARMEN	BIT(6)	/* Set RTW_CONFIG3_PARMEN and
    476   1.1  dyoung 					 * RTW_9346CR_EEM_CONFIG to
    477   1.1  dyoung 					 * allow RTW_ANAPARM writes.
    478   1.1  dyoung 					 */
    479   1.1  dyoung #define RTW_CONFIG3_MAGIC	BIT(5)	/* Valid when RTW_CONFIG1_PMEN is
    480  1.13   perry 					 * set. If set, RTL8180 wakes up
    481   1.1  dyoung 					 * OS when Magic Packet is Rx'd.
    482   1.1  dyoung 					 */
    483   1.1  dyoung #define RTW_CONFIG3_CARDBEN	BIT(3)	/* Cardbus-related registers
    484   1.1  dyoung 					 * and functions are enabled,
    485   1.1  dyoung 					 * read-only. XXX RTL8180 only.
    486   1.1  dyoung 					 */
    487   1.1  dyoung #define RTW_CONFIG3_CLKRUNEN	BIT(2)	/* CLKRUN enabled, read-only.
    488   1.1  dyoung 					 * XXX RTL8180 only.
    489   1.1  dyoung 					 */
    490   1.1  dyoung #define RTW_CONFIG3_FUNCREGEN	BIT(1)	/* Function Registers Enabled,
    491   1.1  dyoung 					 * read-only. XXX RTL8180 only.
    492   1.1  dyoung 					 */
    493   1.1  dyoung #define RTW_CONFIG3_FBTBEN	BIT(0)	/* Fast back-to-back enabled,
    494   1.1  dyoung 					 * read-only.
    495   1.1  dyoung 					 */
    496   1.1  dyoung #define RTW_CONFIG4	0x5A	/* Configuration Register 4, 8b */
    497   1.1  dyoung #define RTW_CONFIG4_VCOPDN	BIT(7)	/* VCO Power Down
    498   1.1  dyoung 					 * 0: normal operation
    499   1.1  dyoung 					 *    (power-on default)
    500   1.1  dyoung 					 * 1: power-down VCO, RF front-end,
    501   1.1  dyoung 					 *    and most RTL8180 components.
    502   1.1  dyoung 					 */
    503   1.1  dyoung #define RTW_CONFIG4_PWROFF	BIT(6)	/* Power Off
    504   1.1  dyoung 					 * 0: normal operation
    505   1.1  dyoung 					 *    (power-on default)
    506   1.1  dyoung 					 * 1: power-down RF front-end,
    507   1.1  dyoung 					 *    and most RTL8180 components,
    508   1.1  dyoung 					 *    but leave VCO on.
    509   1.1  dyoung 					 *
    510   1.1  dyoung 					 * XXX RFMD front-end only?
    511   1.1  dyoung 					 */
    512   1.1  dyoung #define RTW_CONFIG4_PWRMGT	BIT(5)	/* Power Management
    513   1.1  dyoung 					 * 0: normal operation
    514   1.1  dyoung 					 *    (power-on default)
    515   1.1  dyoung 					 * 1: set Tx packet's PWRMGMT bit.
    516   1.1  dyoung 					 */
    517   1.1  dyoung #define RTW_CONFIG4_LWPME	BIT(4)	/* LANWAKE vs. PMEB: Cardbus-only
    518   1.1  dyoung 					 * 0: LWAKE & PMEB asserted
    519   1.1  dyoung 					 *    simultaneously
    520   1.1  dyoung 					 * 1: LWAKE asserted only if
    521   1.1  dyoung 					 *    both PMEB is asserted and
    522   1.1  dyoung 					 *    ISOLATEB is low.
    523   1.1  dyoung 					 * XXX RTL8180 only.
    524   1.1  dyoung 					 */
    525   1.1  dyoung #define RTW_CONFIG4_LWPTN	BIT(2)	/* see RTW_CONFIG1_LWACT
    526   1.1  dyoung 					 * XXX RTL8180 only.
    527   1.1  dyoung 					 */
    528   1.1  dyoung /* Radio Front-End Programming Method */
    529   1.1  dyoung #define RTW_CONFIG4_RFTYPE_MASK	BITS(1,0)
    530  1.17  dyoung #define RTW_CONFIG4_RFTYPE_INTERSIL	SHIFTIN(1, RTW_CONFIG4_RFTYPE_MASK)
    531  1.17  dyoung #define RTW_CONFIG4_RFTYPE_RFMD		SHIFTIN(2, RTW_CONFIG4_RFTYPE_MASK)
    532  1.17  dyoung #define RTW_CONFIG4_RFTYPE_PHILIPS	SHIFTIN(3, RTW_CONFIG4_RFTYPE_MASK)
    533   1.1  dyoung 
    534   1.1  dyoung #define RTW_TESTR	0x5B	/* TEST mode register, 8b */
    535   1.1  dyoung 
    536   1.1  dyoung #define RTW_PSR		0x5e	/* Page Select Register, 8b */
    537   1.1  dyoung #define RTW_PSR_GPO	BIT(7)	/* Control/status of pin 52. */
    538   1.1  dyoung #define RTW_PSR_GPI	BIT(6)	/* Status of pin 64. */
    539   1.1  dyoung #define RTW_PSR_LEDGPO1	BIT(5)	/* Status/control of LED1 pin if
    540   1.1  dyoung 				 * RTW_CONFIG0_LEDGPOEN is set.
    541   1.1  dyoung 				 */
    542   1.1  dyoung #define RTW_PSR_LEDGPO0	BIT(4)	/* Status/control of LED0 pin if
    543   1.1  dyoung 				 * RTW_CONFIG0_LEDGPOEN is set.
    544   1.1  dyoung 				 */
    545   1.1  dyoung #define RTW_PSR_UWF	BIT(1)	/* Enable Unicast Wakeup Frame */
    546   1.1  dyoung #define RTW_PSR_PSEN	BIT(0)	/* 1: page 1, 0: page 0 */
    547   1.1  dyoung 
    548   1.1  dyoung #define RTW_SCR		0x5f	/* Security Configuration Register, 8b */
    549   1.1  dyoung #define RTW_SCR_KM_MASK	BITS(5,4)	/* Key Mode */
    550  1.17  dyoung #define RTW_SCR_KM_WEP104	SHIFTIN(1, RTW_SCR_KM_MASK)
    551  1.17  dyoung #define RTW_SCR_KM_WEP40	SHIFTIN(0, RTW_SCR_KM_MASK)
    552   1.1  dyoung #define RTW_SCR_TXSECON		BIT(1)	/* Enable Tx WEP. Invalid if
    553   1.1  dyoung 					 * neither RTW_CONFIG0_WEP40 nor
    554  1.13   perry 					 * RTW_CONFIG0_WEP104 is set.
    555   1.1  dyoung 					 */
    556   1.1  dyoung #define RTW_SCR_RXSECON		BIT(0)	/* Enable Rx WEP. Invalid if
    557   1.1  dyoung 					 * neither RTW_CONFIG0_WEP40 nor
    558  1.13   perry 					 * RTW_CONFIG0_WEP104 is set.
    559   1.1  dyoung 					 */
    560   1.1  dyoung 
    561   1.1  dyoung #define	RTW_BCNITV	0x70	/* Beacon Interval Register, 16b */
    562   1.3  dyoung #define	RTW_BCNITV_BCNITV_MASK	BITS(9,0)	/* TU between TBTT, written
    563   1.1  dyoung 						 * by host.
    564   1.1  dyoung 						 */
    565   1.1  dyoung #define	RTW_ATIMWND	0x72	/* ATIM Window Register, 16b */
    566   1.1  dyoung #define	RTW_ATIMWND_ATIMWND	BITS(9,0)	/* ATIM Window length in TU,
    567   1.1  dyoung 						 * written by host.
    568   1.1  dyoung 						 */
    569   1.1  dyoung 
    570   1.1  dyoung #define RTW_BINTRITV	0x74	/* Beacon Interrupt Interval Register, 16b */
    571   1.1  dyoung #define	RTW_BINTRITV_BINTRITV	BITS(9,0)	/* RTL8180 wakes host with
    572   1.1  dyoung 						 * RTW_INTR_BCNINT at BINTRITV
    573   1.1  dyoung 						 * microseconds before TBTT
    574   1.1  dyoung 						 */
    575   1.1  dyoung #define RTW_ATIMTRITV	0x76	/* ATIM Interrupt Interval Register, 16b */
    576   1.1  dyoung #define	RTW_ATIMTRITV_ATIMTRITV	BITS(9,0)	/* RTL8180 wakes host with
    577   1.1  dyoung 						 * RTW_INTR_ATIMINT at ATIMTRITV
    578   1.1  dyoung 						 * microseconds before end of
    579   1.1  dyoung 						 * ATIM Window
    580   1.1  dyoung 						 */
    581   1.1  dyoung 
    582   1.1  dyoung #define RTW_PHYDELAY	0x78	/* PHY Delay Register, 8b */
    583   1.1  dyoung #define RTW_PHYDELAY_REVC_MAGIC	BIT(3)		/* Rev. C magic from reference
    584   1.1  dyoung 						 * driver
    585   1.1  dyoung 						 */
    586   1.1  dyoung #define RTW_PHYDELAY_PHYDELAY	BITS(2,0)	/* microsecond Tx delay between
    587   1.1  dyoung 						 * MAC and RF front-end
    588   1.1  dyoung 						 */
    589   1.1  dyoung #define RTW_CRCOUNT	0x79	/* Carrier Sense Counter, 8b */
    590   1.1  dyoung #define	RTW_CRCOUNT_MAGIC	0x4c
    591   1.1  dyoung 
    592   1.1  dyoung #define RTW_CRC16ERR	0x7a	/* CRC16 error count, 16b, XXX RTL8181 only? */
    593   1.1  dyoung 
    594   1.1  dyoung #define RTW_BB	0x7c		/* Baseband interface, 32b */
    595   1.1  dyoung /* used for writing RTL8180's integrated baseband processor */
    596   1.1  dyoung #define RTW_BB_RD_MASK		BITS(23,16)	/* data to read */
    597   1.1  dyoung #define RTW_BB_WR_MASK		BITS(15,8)	/* data to write */
    598   1.1  dyoung #define RTW_BB_WREN		BIT(7)		/* write enable */
    599   1.1  dyoung #define RTW_BB_ADDR_MASK	BITS(6,0)	/* address */
    600   1.1  dyoung 
    601   1.1  dyoung #define RTW_PHYADDR	0x7c	/* Address register for PHY interface, 8b */
    602   1.1  dyoung #define RTW_PHYDATAW	0x7d	/* Write data to PHY, 8b, write-only */
    603   1.1  dyoung #define RTW_PHYDATAR	0x7e	/* Read data from PHY, 8b (?), read-only */
    604   1.1  dyoung 
    605   1.1  dyoung #define RTW_PHYCFG	0x80	/* PHY Configuration Register, 32b */
    606   1.1  dyoung #define RTW_PHYCFG_MAC_POLL	BIT(31)		/* if !RTW_PHYCFG_HST,
    607   1.1  dyoung 						 * host sets. MAC clears
    608   1.1  dyoung 						 * after banging bits.
    609   1.1  dyoung 						 */
    610   1.1  dyoung #define	RTW_PHYCFG_HST		BIT(30)		/* 1: host bangs bits
    611   1.1  dyoung 						 * 0: MAC bangs bits
    612   1.1  dyoung 						 */
    613   1.1  dyoung #define RTW_PHYCFG_MAC_RFTYPE_MASK	BITS(29,28)
    614  1.17  dyoung #define RTW_PHYCFG_MAC_RFTYPE_INTERSIL	SHIFTIN(0, RTW_PHYCFG_MAC_RFTYPE_MASK)
    615  1.17  dyoung #define RTW_PHYCFG_MAC_RFTYPE_RFMD	SHIFTIN(1, RTW_PHYCFG_MAC_RFTYPE_MASK)
    616   1.1  dyoung #define RTW_PHYCFG_MAC_RFTYPE_GCT	RTW_PHYCFG_MAC_RFTYPE_RFMD
    617  1.17  dyoung #define RTW_PHYCFG_MAC_RFTYPE_PHILIPS	SHIFTIN(3, RTW_PHYCFG_MAC_RFTYPE_MASK)
    618   1.1  dyoung #define RTW_PHYCFG_MAC_PHILIPS_ADDR_MASK	BITS(27,24)
    619   1.1  dyoung #define RTW_PHYCFG_MAC_PHILIPS_DATA_MASK	BITS(23,0)
    620   1.1  dyoung #define RTW_PHYCFG_MAC_MAXIM_LODATA_MASK	BITS(27,24)
    621   1.1  dyoung #define RTW_PHYCFG_MAC_MAXIM_ADDR_MASK		BITS(11,8)
    622   1.1  dyoung #define RTW_PHYCFG_MAC_MAXIM_HIDATA_MASK	BITS(7,0)
    623   1.1  dyoung #define	RTW_PHYCFG_HST_EN		BIT(2)
    624   1.1  dyoung #define	RTW_PHYCFG_HST_CLK		BIT(1)
    625   1.1  dyoung #define	RTW_PHYCFG_HST_DATA		BIT(0)
    626   1.1  dyoung 
    627   1.1  dyoung #define	RTW_MAXIM_HIDATA_MASK			BITS(11,4)
    628   1.1  dyoung #define	RTW_MAXIM_LODATA_MASK			BITS(3,0)
    629   1.1  dyoung 
    630   1.1  dyoung /**
    631   1.1  dyoung  ** 0x84 - 0xD3, page 1, selected when RTW_PSR[PSEN] == 1.
    632   1.1  dyoung  **/
    633   1.1  dyoung 
    634   1.1  dyoung #define	RTW_WAKEUP0L	0x84	/* Power Management Wakeup Frame */
    635   1.1  dyoung #define	RTW_WAKEUP0H	0x88	/* 32b */
    636   1.1  dyoung 
    637   1.1  dyoung #define	RTW_WAKEUP1L	0x8c
    638   1.1  dyoung #define	RTW_WAKEUP1H	0x90
    639   1.1  dyoung 
    640   1.1  dyoung #define	RTW_WAKEUP2LL	0x94
    641   1.1  dyoung #define	RTW_WAKEUP2LH	0x98
    642   1.1  dyoung 
    643   1.1  dyoung #define	RTW_WAKEUP2HL	0x9c
    644   1.1  dyoung #define	RTW_WAKEUP2HH	0xa0
    645   1.1  dyoung 
    646   1.1  dyoung #define	RTW_WAKEUP3LL	0xa4
    647   1.1  dyoung #define	RTW_WAKEUP3LH	0xa8
    648   1.1  dyoung 
    649   1.1  dyoung #define	RTW_WAKEUP3HL	0xac
    650   1.1  dyoung #define	RTW_WAKEUP3HH	0xb0
    651   1.1  dyoung 
    652   1.1  dyoung #define	RTW_WAKEUP4LL	0xb4
    653   1.1  dyoung #define	RTW_WAKEUP4LH	0xb8
    654   1.1  dyoung 
    655   1.1  dyoung #define	RTW_WAKEUP4HL	0xbc
    656   1.1  dyoung #define	RTW_WAKEUP4HH	0xc0
    657   1.1  dyoung 
    658   1.1  dyoung #define RTW_CRC0	0xc4	/* CRC of wakeup frame 0, 16b */
    659   1.1  dyoung #define RTW_CRC1	0xc6	/* CRC of wakeup frame 1, 16b */
    660   1.1  dyoung #define RTW_CRC2	0xc8	/* CRC of wakeup frame 2, 16b */
    661   1.1  dyoung #define RTW_CRC3	0xca	/* CRC of wakeup frame 3, 16b */
    662   1.1  dyoung #define RTW_CRC4	0xcc	/* CRC of wakeup frame 4, 16b */
    663   1.1  dyoung 
    664   1.1  dyoung /**
    665   1.1  dyoung  ** 0x84 - 0xD3, page 0, selected when RTW_PSR[PSEN] == 0.
    666   1.1  dyoung  **/
    667   1.1  dyoung 
    668   1.1  dyoung /* Default Key Registers, each 128b
    669   1.1  dyoung  *
    670   1.1  dyoung  * If RTW_SCR_KM_WEP104, 104 lsb are the key.
    671   1.1  dyoung  * If RTW_SCR_KM_WEP40, 40 lsb are the key.
    672   1.1  dyoung  */
    673   1.1  dyoung #define RTW_DK0		0x90	/* Default Key 0 Register, 128b */
    674   1.1  dyoung #define RTW_DK1		0xa0	/* Default Key 1 Register, 128b */
    675   1.1  dyoung #define RTW_DK2		0xb0	/* Default Key 2 Register, 128b */
    676   1.1  dyoung #define RTW_DK3		0xc0	/* Default Key 3 Register, 128b */
    677   1.1  dyoung 
    678   1.1  dyoung #define	RTW_CONFIG5	0xd8	/* Configuration Register 5, 8b */
    679   1.1  dyoung #define RTW_CONFIG5_TXFIFOOK	BIT(7)	/* Tx FIFO self-test pass, read-only */
    680   1.1  dyoung #define RTW_CONFIG5_RXFIFOOK	BIT(6)	/* Rx FIFO self-test pass, read-only */
    681   1.1  dyoung #define RTW_CONFIG5_CALON	BIT(5)	/* 1: start calibration cycle
    682   1.1  dyoung 					 *    and raise AGCRESET pin.
    683   1.1  dyoung 					 * 0: lower AGCRESET pin
    684   1.1  dyoung 					 */
    685   1.1  dyoung #define RTW_CONFIG5_EACPI	BIT(2)	/* Enable ACPI Wake up, default 0 */
    686   1.1  dyoung #define RTW_CONFIG5_LANWAKE	BIT(1)	/* Enable LAN Wake signal,
    687   1.1  dyoung 					 * from EEPROM
    688   1.1  dyoung 					 */
    689   1.1  dyoung #define RTW_CONFIG5_PMESTS	BIT(0)	/* 1: both software & PCI Reset
    690   1.1  dyoung 					 *    reset PME_Status
    691   1.1  dyoung 					 * 0: only software resets PME_Status
    692   1.1  dyoung 					 *
    693   1.1  dyoung 					 * From EEPROM.
    694   1.1  dyoung 					 */
    695   1.1  dyoung 
    696   1.1  dyoung #define	RTW_TPPOLL	0xd9	/* Transmit Priority Polling Register, 8b,
    697   1.1  dyoung 				 * write-only.
    698   1.1  dyoung 				 */
    699   1.1  dyoung #define RTW_TPPOLL_BQ	BIT(7)	/* RTL8180 clears to notify host of a beacon
    700   1.1  dyoung 				 * Tx. Host writes have no effect.
    701   1.1  dyoung 				 */
    702   1.1  dyoung #define RTW_TPPOLL_HPQ	BIT(6)	/* Host writes 1 to notify RTL8180 of
    703   1.1  dyoung 				 * high-priority Tx packets, RTL8180 clears
    704   1.1  dyoung 				 * to after high-priority Tx is complete.
    705   1.1  dyoung 				 */
    706   1.1  dyoung #define RTW_TPPOLL_NPQ	BIT(5)	/* If RTW_CONFIG2_DPS is set,
    707   1.1  dyoung 				 * host writes 1 to notify RTL8180 of
    708   1.1  dyoung 				 * normal-priority Tx packets, RTL8180 clears
    709   1.1  dyoung 				 * after normal-priority Tx is complete.
    710   1.1  dyoung 				 *
    711   1.1  dyoung 				 * If RTW_CONFIG2_DPS is clear, host writes
    712   1.1  dyoung 				 * have no effect. RTL8180 clears after
    713   1.1  dyoung 				 * normal-priority Tx is complete.
    714   1.1  dyoung 				 */
    715   1.1  dyoung #define RTW_TPPOLL_LPQ	BIT(4)	/* Host writes 1 to notify RTL8180 of
    716   1.1  dyoung 				 * low-priority Tx packets, RTL8180 clears
    717   1.1  dyoung 				 * after low-priority Tx is complete.
    718   1.1  dyoung 				 */
    719   1.1  dyoung #define RTW_TPPOLL_SBQ	BIT(3)	/* Host writes 1 to tell RTL8180 to
    720   1.1  dyoung 				 * stop beacon DMA. This bit is invalid
    721   1.1  dyoung 				 * when RTW_CONFIG2_DPS is set.
    722   1.1  dyoung 				 */
    723   1.1  dyoung #define RTW_TPPOLL_SHPQ	BIT(2)	/* Host writes 1 to tell RTL8180 to
    724   1.1  dyoung 				 * stop high-priority DMA.
    725   1.1  dyoung 				 */
    726  1.11  dyoung #define RTW_TPPOLL_SNPQ	BIT(1)	/* Host writes 1 to tell RTL8180 to
    727   1.1  dyoung 				 * stop normal-priority DMA. This bit is invalid
    728   1.1  dyoung 				 * when RTW_CONFIG2_DPS is set.
    729   1.1  dyoung 				 */
    730  1.11  dyoung #define RTW_TPPOLL_SLPQ	BIT(0)	/* Host writes 1 to tell RTL8180 to
    731   1.1  dyoung 				 * stop low-priority DMA.
    732   1.1  dyoung 				 */
    733   1.1  dyoung 
    734  1.12  dyoung /* Start all queues. */
    735  1.12  dyoung #define	RTW_TPPOLL_ALL	(RTW_TPPOLL_BQ | RTW_TPPOLL_HPQ | \
    736  1.12  dyoung 			 RTW_TPPOLL_NPQ | RTW_TPPOLL_LPQ)
    737  1.14  dyoung /* Check all queues' activity. */
    738  1.14  dyoung #define	RTW_TPPOLL_ACTIVE	RTW_TPPOLL_ALL
    739  1.12  dyoung /* Stop all queues. */
    740  1.12  dyoung #define	RTW_TPPOLL_SALL	(RTW_TPPOLL_SBQ | RTW_TPPOLL_SHPQ | \
    741  1.12  dyoung 			 RTW_TPPOLL_SNPQ | RTW_TPPOLL_SLPQ)
    742   1.1  dyoung 
    743   1.1  dyoung #define	RTW_CWR		0xdc	/* Contention Window Register, 16b, read-only */
    744   1.1  dyoung /* Contention Window: indicates number of contention windows before Tx
    745   1.1  dyoung  */
    746   1.1  dyoung #define	RTW_CWR_CW	BITS(9,0)
    747   1.1  dyoung 
    748   1.1  dyoung /* Retry Count Register, 16b, read-only */
    749   1.1  dyoung #define	RTW_RETRYCTR	0xde
    750   1.1  dyoung /* Retry Count: indicates number of retries after Tx */
    751   1.1  dyoung #define	RTW_RETRYCTR_RETRYCT	BITS(7,0)
    752   1.1  dyoung 
    753   1.1  dyoung #define RTW_RDSAR	0xe4	/* Receive descriptor Start Address Register,
    754   1.1  dyoung 				 * 32b, 256-byte alignment.
    755   1.1  dyoung 				 */
    756   1.1  dyoung /* Function Event Register, 32b, Cardbus only. Only valid when
    757   1.1  dyoung  * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
    758   1.1  dyoung  */
    759   1.1  dyoung #define RTW_FER		0xf0
    760   1.1  dyoung #define RTW_FER_INTR	BIT(15)	/* set when RTW_FFER_INTR is set */
    761   1.1  dyoung #define RTW_FER_GWAKE	BIT(4)	/* General Wakeup */
    762   1.1  dyoung /* Function Event Mask Register, 32b, Cardbus only. Only valid when
    763   1.1  dyoung  * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
    764   1.1  dyoung  */
    765   1.1  dyoung #define RTW_FEMR	0xf4
    766   1.1  dyoung #define RTW_FEMR_INTR	BIT(15)	/* set when RTW_FFER_INTR is set */
    767   1.1  dyoung #define RTW_FEMR_WKUP	BIT(14)	/* Wakeup Mask */
    768   1.1  dyoung #define RTW_FEMR_GWAKE	BIT(4)	/* General Wakeup */
    769   1.1  dyoung /* Function Present State Register, 32b, read-only, Cardbus only.
    770   1.1  dyoung  * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
    771   1.1  dyoung  * are set.
    772   1.1  dyoung  */
    773   1.1  dyoung #define RTW_FPSR	0xf8
    774   1.1  dyoung #define RTW_FPSR_INTR	BIT(15)	/* TBD */
    775   1.1  dyoung #define RTW_FPSR_GWAKE	BIT(4)	/* General Wakeup: TBD */
    776   1.1  dyoung /* Function Force Event Register, 32b, write-only, Cardbus only.
    777   1.1  dyoung  * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
    778   1.1  dyoung  * are set.
    779   1.1  dyoung  */
    780   1.1  dyoung #define RTW_FFER	0xfc
    781   1.1  dyoung #define RTW_FFER_INTR	BIT(15)	/* TBD */
    782   1.1  dyoung #define RTW_FFER_GWAKE	BIT(4)	/* General Wakeup: TBD */
    783   1.1  dyoung 
    784   1.1  dyoung /* Serial EEPROM offsets */
    785   1.1  dyoung #define RTW_SR_ID	0x00	/* 16b */
    786   1.1  dyoung #define RTW_SR_VID	0x02	/* 16b */
    787   1.1  dyoung #define RTW_SR_DID	0x04	/* 16b */
    788   1.1  dyoung #define RTW_SR_SVID	0x06	/* 16b */
    789   1.1  dyoung #define RTW_SR_SMID	0x08	/* 16b */
    790   1.1  dyoung #define RTW_SR_MNGNT	0x0a
    791   1.1  dyoung #define RTW_SR_MXLAT	0x0b
    792   1.1  dyoung #define RTW_SR_RFCHIPID	0x0c
    793   1.1  dyoung #define RTW_SR_CONFIG3	0x0d
    794   1.1  dyoung #define RTW_SR_MAC	0x0e	/* 6 bytes */
    795   1.1  dyoung #define RTW_SR_CONFIG0	0x14
    796   1.1  dyoung #define RTW_SR_CONFIG1	0x15
    797   1.1  dyoung #define RTW_SR_PMC	0x16	/* Power Management Capabilities, 16b */
    798   1.1  dyoung #define RTW_SR_CONFIG2	0x18
    799   1.1  dyoung #define RTW_SR_CONFIG4	0x19
    800   1.1  dyoung #define RTW_SR_ANAPARM	0x1a	/* Analog Parameters, 32b */
    801   1.1  dyoung #define RTW_SR_TESTR	0x1e
    802   1.1  dyoung #define RTW_SR_CONFIG5	0x1f
    803   1.1  dyoung #define RTW_SR_TXPOWER1		0x20
    804   1.1  dyoung #define RTW_SR_TXPOWER2		0x21
    805   1.1  dyoung #define RTW_SR_TXPOWER3		0x22
    806   1.1  dyoung #define RTW_SR_TXPOWER4		0x23
    807   1.1  dyoung #define RTW_SR_TXPOWER5		0x24
    808   1.1  dyoung #define RTW_SR_TXPOWER6		0x25
    809   1.1  dyoung #define RTW_SR_TXPOWER7		0x26
    810   1.1  dyoung #define RTW_SR_TXPOWER8		0x27
    811   1.1  dyoung #define RTW_SR_TXPOWER9		0x28
    812   1.1  dyoung #define RTW_SR_TXPOWER10	0x29
    813   1.1  dyoung #define RTW_SR_TXPOWER11	0x2a
    814   1.1  dyoung #define RTW_SR_TXPOWER12	0x2b
    815   1.1  dyoung #define RTW_SR_TXPOWER13	0x2c
    816   1.1  dyoung #define RTW_SR_TXPOWER14	0x2d
    817   1.1  dyoung #define RTW_SR_CHANNELPLAN	0x2e	/* bitmap of channels to scan */
    818  1.13   perry #define RTW_SR_ENERGYDETTHR	0x2f	/* energy-detect threshold */
    819  1.13   perry #define RTW_SR_ENERGYDETTHR_DEFAULT	0x0c	/* use this if old SROM */
    820  1.13   perry #define RTW_SR_CISPOINTER	0x30	/* 16b */
    821   1.1  dyoung #define RTW_SR_RFPARM		0x32	/* RF-specific parameter */
    822   1.1  dyoung #define RTW_SR_RFPARM_DIGPHY	BIT(0)		/* 1: digital PHY */
    823   1.1  dyoung #define RTW_SR_RFPARM_DFLANTB	BIT(1)		/* 1: antenna B is default */
    824   1.1  dyoung #define RTW_SR_RFPARM_CS_MASK	BITS(2,3)	/* carrier-sense type */
    825   1.1  dyoung #define RTW_SR_VERSION		0x3c	/* EEPROM content version, 16b */
    826   1.1  dyoung #define RTW_SR_CRC		0x3e	/* EEPROM content CRC, 16b */
    827   1.1  dyoung #define RTW_SR_VPD		0x40	/* Vital Product Data, 64 bytes */
    828   1.1  dyoung #define RTW_SR_CIS		0x80	/* CIS Data, 93c56 only, 128 bytes*/
    829   1.1  dyoung 
    830   1.1  dyoung /*
    831   1.1  dyoung  * RTL8180 Transmit/Receive Descriptors
    832   1.1  dyoung  */
    833   1.1  dyoung 
    834   1.1  dyoung /* the first descriptor in each ring must be on a 256-byte boundary */
    835   1.1  dyoung #define RTW_DESC_ALIGNMENT 256
    836   1.1  dyoung 
    837  1.13   perry /* Tx descriptor */
    838   1.1  dyoung struct rtw_txdesc {
    839   1.8  dyoung 	uint32_t	td_ctl0;
    840   1.8  dyoung 	uint32_t	td_ctl1;
    841   1.8  dyoung 	uint32_t	td_buf;
    842   1.8  dyoung 	uint32_t	td_len;
    843   1.8  dyoung 	uint32_t	td_next;
    844   1.8  dyoung 	uint32_t	td_rsvd[3];
    845   1.1  dyoung };
    846   1.1  dyoung 
    847   1.6  dyoung #define td_stat td_ctl0
    848   1.1  dyoung 
    849   1.1  dyoung #define RTW_TXCTL0_OWN			BIT(31)		/* 1: ready to Tx */
    850   1.1  dyoung #define RTW_TXCTL0_RSVD0		BIT(30)		/* reserved */
    851   1.1  dyoung #define RTW_TXCTL0_FS			BIT(29)		/* first segment */
    852   1.1  dyoung #define RTW_TXCTL0_LS			BIT(28)		/* last segment */
    853   1.1  dyoung 
    854   1.1  dyoung #define RTW_TXCTL0_RATE_MASK		BITS(27,24)	/* Tx rate */
    855  1.17  dyoung #define RTW_TXCTL0_RATE_1MBPS		SHIFTIN(0, RTW_TXCTL0_RATE_MASK)
    856  1.17  dyoung #define RTW_TXCTL0_RATE_2MBPS		SHIFTIN(1, RTW_TXCTL0_RATE_MASK)
    857  1.17  dyoung #define RTW_TXCTL0_RATE_5MBPS		SHIFTIN(2, RTW_TXCTL0_RATE_MASK)
    858  1.17  dyoung #define RTW_TXCTL0_RATE_11MBPS		SHIFTIN(3, RTW_TXCTL0_RATE_MASK)
    859   1.1  dyoung 
    860   1.1  dyoung #define RTW_TXCTL0_RTSEN		BIT(23)		/* RTS Enable */
    861   1.1  dyoung 
    862   1.1  dyoung #define RTW_TXCTL0_RTSRATE_MASK		BITS(22,19)	/* Tx rate */
    863  1.17  dyoung #define RTW_TXCTL0_RTSRATE_1MBPS	SHIFTIN(0, RTW_TXCTL0_RTSRATE_MASK)
    864  1.17  dyoung #define RTW_TXCTL0_RTSRATE_2MBPS	SHIFTIN(1, RTW_TXCTL0_RTSRATE_MASK)
    865  1.17  dyoung #define RTW_TXCTL0_RTSRATE_5MBPS	SHIFTIN(2, RTW_TXCTL0_RTSRATE_MASK)
    866  1.17  dyoung #define RTW_TXCTL0_RTSRATE_11MBPS	SHIFTIN(3, RTW_TXCTL0_RTSRATE_MASK)
    867   1.1  dyoung 
    868   1.1  dyoung #define RTW_TXCTL0_BEACON		BIT(18)	/* packet is a beacon */
    869   1.1  dyoung #define RTW_TXCTL0_MOREFRAG		BIT(17)	/* another fragment follows */
    870   1.1  dyoung #define RTW_TXCTL0_SPLCP		BIT(16)	/* add short PLCP preamble
    871   1.1  dyoung 						 * and header
    872   1.1  dyoung 						 */
    873   1.1  dyoung #define RTW_TXCTL0_KEYID_MASK		BITS(15,14)	/* default key id */
    874   1.1  dyoung #define RTW_TXCTL0_RSVD1_MASK		BITS(13,12)	/* reserved */
    875   1.1  dyoung #define RTW_TXCTL0_TPKTSIZE_MASK	BITS(11,0)	/* Tx packet size
    876   1.1  dyoung 							 * in bytes
    877   1.1  dyoung 							 */
    878   1.1  dyoung 
    879   1.2  dyoung #define RTW_TXSTAT_OWN		RTW_TXCTL0_OWN
    880   1.2  dyoung #define RTW_TXSTAT_RSVD0	RTW_TXCTL0_RSVD0
    881   1.2  dyoung #define RTW_TXSTAT_FS		RTW_TXCTL0_FS
    882  1.13   perry #define RTW_TXSTAT_LS		RTW_TXCTL0_LS
    883   1.1  dyoung #define RTW_TXSTAT_RSVD1_MASK	BITS(27,16)
    884   1.1  dyoung #define RTW_TXSTAT_TOK		BIT(15)
    885   1.1  dyoung #define RTW_TXSTAT_RTSRETRY_MASK	BITS(14,8)	/* RTS retry count */
    886   1.1  dyoung #define RTW_TXSTAT_DRC_MASK		BITS(7,0)	/* Data retry count */
    887   1.1  dyoung 
    888   1.1  dyoung #define RTW_TXCTL1_LENGEXT	BIT(31)		/* supplements _LENGTH
    889   1.1  dyoung 						 * in packets sent 5.5Mb/s or
    890   1.1  dyoung 						 * faster
    891   1.1  dyoung 						 */
    892   1.1  dyoung #define RTW_TXCTL1_LENGTH_MASK	BITS(30,16)	/* PLCP length (microseconds) */
    893   1.1  dyoung #define RTW_TXCTL1_RTSDUR_MASK	BITS(15,0)	/* RTS Duration
    894   1.1  dyoung 						 * (microseconds)
    895   1.1  dyoung 						 */
    896   1.1  dyoung 
    897   1.1  dyoung #define RTW_TXLEN_LENGTH_MASK	BITS(11,0)	/* Tx buffer length in bytes */
    898   1.1  dyoung 
    899  1.13   perry /* Rx descriptor */
    900   1.1  dyoung struct rtw_rxdesc {
    901   1.8  dyoung     uint32_t	rd_ctl;
    902   1.8  dyoung     uint32_t	rd_rsvd0;
    903   1.8  dyoung     uint32_t	rd_buf;
    904   1.8  dyoung     uint32_t	rd_rsvd1;
    905   1.1  dyoung };
    906   1.1  dyoung 
    907   1.6  dyoung #define rd_stat rd_ctl
    908   1.6  dyoung #define rd_rssi rd_rsvd0
    909   1.6  dyoung #define rd_tsftl rd_buf		/* valid only when RTW_RXSTAT_LS is set */
    910   1.6  dyoung #define rd_tsfth rd_rsvd1	/* valid only when RTW_RXSTAT_LS is set */
    911   1.1  dyoung 
    912   1.1  dyoung #define RTW_RXCTL_OWN		BIT(31)		/* 1: owned by NIC */
    913   1.1  dyoung #define RTW_RXCTL_EOR		BIT(30)		/* end of ring */
    914   1.1  dyoung #define RTW_RXCTL_FS		BIT(29)		/* first segment */
    915   1.1  dyoung #define RTW_RXCTL_LS		BIT(28)		/* last segment */
    916   1.1  dyoung #define RTW_RXCTL_RSVD0_MASK	BITS(29,12)	/* reserved */
    917   1.1  dyoung #define RTW_RXCTL_LENGTH_MASK	BITS(11,0)	/* Rx buffer length */
    918   1.1  dyoung 
    919   1.1  dyoung #define RTW_RXSTAT_OWN		RTW_RXCTL_OWN
    920   1.1  dyoung #define RTW_RXSTAT_EOR		RTW_RXCTL_EOR
    921   1.1  dyoung #define RTW_RXSTAT_FS		RTW_RXCTL_FS	/* first segment */
    922   1.1  dyoung #define RTW_RXSTAT_LS		RTW_RXCTL_LS	/* last segment */
    923   1.1  dyoung #define RTW_RXSTAT_DMAFAIL	BIT(27)		/* DMA failure on this pkt */
    924   1.1  dyoung #define RTW_RXSTAT_BOVF		BIT(26)		/* buffer overflow XXX means
    925   1.1  dyoung 						 * FIFO exhausted?
    926   1.1  dyoung 						 */
    927   1.1  dyoung #define RTW_RXSTAT_SPLCP	BIT(25)		/* Rx'd with short preamble
    928   1.1  dyoung 						 * and PLCP header
    929   1.1  dyoung 						 */
    930   1.1  dyoung #define RTW_RXSTAT_RSVD1	BIT(24)		/* reserved */
    931   1.1  dyoung #define RTW_RXSTAT_RATE_MASK	BITS(23,20)	/* Rx rate */
    932  1.17  dyoung #define RTW_RXSTAT_RATE_1MBPS	SHIFTIN(0, RTW_RXSTAT_RATE_MASK)
    933  1.17  dyoung #define RTW_RXSTAT_RATE_2MBPS	SHIFTIN(1, RTW_RXSTAT_RATE_MASK)
    934  1.17  dyoung #define RTW_RXSTAT_RATE_5MBPS	SHIFTIN(2, RTW_RXSTAT_RATE_MASK)
    935  1.17  dyoung #define RTW_RXSTAT_RATE_11MBPS	SHIFTIN(3, RTW_RXSTAT_RATE_MASK)
    936   1.1  dyoung #define RTW_RXSTAT_MIC		BIT(19)		/* XXX from reference driver */
    937   1.1  dyoung #define RTW_RXSTAT_MAR		BIT(18)		/* is multicast */
    938   1.1  dyoung #define RTW_RXSTAT_PAR		BIT(17)		/* matches RTL8180's MAC */
    939   1.1  dyoung #define RTW_RXSTAT_BAR		BIT(16)		/* is broadcast */
    940   1.1  dyoung #define RTW_RXSTAT_RES		BIT(15)		/* error summary. valid when
    941   1.1  dyoung 						 * RTW_RXSTAT_LS set. indicates
    942   1.1  dyoung 						 * that either RTW_RXSTAT_CRC32
    943   1.1  dyoung 						 * or RTW_RXSTAT_ICV is set.
    944   1.1  dyoung 						 */
    945   1.1  dyoung #define RTW_RXSTAT_PWRMGT	BIT(14)		/* 802.11 PWRMGMT bit is set */
    946   1.1  dyoung #define RTW_RXSTAT_CRC16	BIT(14)		/* XXX CRC16 error, from
    947   1.1  dyoung 						 * reference driver
    948   1.1  dyoung 						 */
    949   1.1  dyoung #define RTW_RXSTAT_CRC32	BIT(13)		/* CRC32 error */
    950   1.1  dyoung #define RTW_RXSTAT_ICV		BIT(12)		/* ICV error */
    951   1.1  dyoung #define RTW_RXSTAT_LENGTH_MASK	BITS(11,0)	/* frame length, including
    952   1.1  dyoung 						 * CRC32
    953   1.1  dyoung 						 */
    954   1.1  dyoung 
    955   1.1  dyoung /* Convenient status conjunction. */
    956   1.1  dyoung #define RTW_RXSTAT_ONESEG	(RTW_RXSTAT_FS|RTW_RXSTAT_LS)
    957   1.1  dyoung /* Convenient status disjunctions. */
    958   1.1  dyoung #define RTW_RXSTAT_IOERROR	(RTW_RXSTAT_DMAFAIL|RTW_RXSTAT_BOVF)
    959   1.1  dyoung #define RTW_RXSTAT_DEBUG	(RTW_RXSTAT_SPLCP|RTW_RXSTAT_MAR|\
    960   1.1  dyoung 				 RTW_RXSTAT_PAR|RTW_RXSTAT_BAR|\
    961   1.1  dyoung 				 RTW_RXSTAT_PWRMGT|RTW_RXSTAT_CRC32|\
    962   1.1  dyoung 				 RTW_RXSTAT_ICV)
    963   1.1  dyoung 
    964   1.1  dyoung 
    965   1.1  dyoung #define RTW_RXRSSI_VLAN		BITS(32,16)	/* XXX from reference driver */
    966   1.1  dyoung /* for Philips RF front-ends */
    967   1.1  dyoung #define RTW_RXRSSI_RSSI		BITS(15,8)	/* RF energy at the PHY */
    968   1.1  dyoung /* for RF front-ends by Intersil, Maxim, RFMD */
    969   1.1  dyoung #define RTW_RXRSSI_IMR_RSSI	BITS(15,9)	/* RF energy at the PHY */
    970   1.1  dyoung #define RTW_RXRSSI_IMR_LNA	BIT(8)		/* 1: LNA activated */
    971   1.1  dyoung #define RTW_RXRSSI_SQ		BITS(7,0)	/* Barker code-lock quality */
    972   1.1  dyoung 
    973   1.1  dyoung #define RTW_READ8(regs, ofs)						\
    974   1.1  dyoung 	bus_space_read_1((regs)->r_bt, (regs)->r_bh, (ofs))
    975   1.1  dyoung 
    976   1.1  dyoung #define RTW_READ16(regs, ofs)						\
    977   1.1  dyoung 	bus_space_read_2((regs)->r_bt, (regs)->r_bh, (ofs))
    978   1.1  dyoung 
    979   1.1  dyoung #define RTW_READ(regs, ofs)						\
    980   1.1  dyoung 	bus_space_read_4((regs)->r_bt, (regs)->r_bh, (ofs))
    981   1.1  dyoung 
    982   1.1  dyoung #define RTW_WRITE8(regs, ofs, val)					\
    983   1.1  dyoung 	bus_space_write_1((regs)->r_bt, (regs)->r_bh, (ofs), (val))
    984   1.1  dyoung 
    985   1.1  dyoung #define RTW_WRITE16(regs, ofs, val)					\
    986   1.1  dyoung 	bus_space_write_2((regs)->r_bt, (regs)->r_bh, (ofs), (val))
    987   1.1  dyoung 
    988   1.1  dyoung #define RTW_WRITE(regs, ofs, val)					\
    989   1.1  dyoung 	bus_space_write_4((regs)->r_bt, (regs)->r_bh, (ofs), (val))
    990   1.1  dyoung 
    991   1.1  dyoung #define	RTW_ISSET(regs, reg, mask)					\
    992   1.1  dyoung 	(RTW_READ((regs), (reg)) & (mask))
    993   1.1  dyoung 
    994   1.1  dyoung #define	RTW_CLR(regs, reg, mask)					\
    995   1.1  dyoung 	RTW_WRITE((regs), (reg), RTW_READ((regs), (reg)) & ~(mask))
    996   1.1  dyoung 
    997   1.1  dyoung /* bus_space(9) lied? */
    998   1.1  dyoung #ifndef BUS_SPACE_BARRIER_SYNC
    999   1.1  dyoung #define BUS_SPACE_BARRIER_SYNC (BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
   1000   1.1  dyoung #endif
   1001   1.1  dyoung 
   1002   1.1  dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_READ
   1003   1.1  dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_READ BUS_SPACE_BARRIER_READ
   1004   1.1  dyoung #endif
   1005   1.1  dyoung 
   1006   1.1  dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_WRITE
   1007   1.1  dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_WRITE BUS_SPACE_BARRIER_READ
   1008   1.1  dyoung #endif
   1009   1.1  dyoung 
   1010   1.1  dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_READ
   1011   1.1  dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_READ BUS_SPACE_BARRIER_WRITE
   1012   1.1  dyoung #endif
   1013   1.1  dyoung 
   1014   1.1  dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE
   1015   1.1  dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE BUS_SPACE_BARRIER_WRITE
   1016   1.1  dyoung #endif
   1017   1.1  dyoung 
   1018   1.1  dyoung /*
   1019   1.1  dyoung  * Bus barrier
   1020   1.1  dyoung  *
   1021   1.1  dyoung  * Complete outstanding read and/or write ops on [reg0, reg1]
   1022   1.1  dyoung  * ([reg1, reg0]) before starting new ops on the same region. See
   1023   1.1  dyoung  * acceptable bus_space_barrier(9) for the flag definitions.
   1024   1.1  dyoung  */
   1025   1.1  dyoung #define RTW_BARRIER(regs, reg0, reg1, flags)			\
   1026   1.1  dyoung 	bus_space_barrier((regs)->r_bh, (regs)->r_bt,		\
   1027   1.1  dyoung 	    MIN(reg0, reg1), MAX(reg0, reg1) - MIN(reg0, reg1) + 4, flags)
   1028   1.1  dyoung 
   1029   1.1  dyoung /*
   1030   1.1  dyoung  * Barrier convenience macros.
   1031   1.1  dyoung  */
   1032   1.1  dyoung /* sync */
   1033   1.1  dyoung #define RTW_SYNC(regs, reg0, reg1)				\
   1034   1.1  dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_SYNC)
   1035   1.1  dyoung 
   1036   1.1  dyoung /* write-before-write */
   1037   1.1  dyoung #define RTW_WBW(regs, reg0, reg1)				\
   1038   1.1  dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE)
   1039   1.1  dyoung 
   1040   1.1  dyoung /* write-before-read */
   1041   1.1  dyoung #define RTW_WBR(regs, reg0, reg1)				\
   1042   1.1  dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_WRITE_BEFORE_READ)
   1043   1.1  dyoung 
   1044   1.1  dyoung /* read-before-read */
   1045   1.1  dyoung #define RTW_RBR(regs, reg0, reg1)				\
   1046   1.1  dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_READ_BEFORE_READ)
   1047   1.1  dyoung 
   1048   1.1  dyoung /* read-before-read */
   1049   1.1  dyoung #define RTW_RBW(regs, reg0, reg1)				\
   1050   1.1  dyoung 	RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_READ_BEFORE_WRITE)
   1051   1.1  dyoung 
   1052   1.1  dyoung #define RTW_WBRW(regs, reg0, reg1)				\
   1053   1.1  dyoung 		RTW_BARRIER(regs, reg0, reg1,			\
   1054   1.1  dyoung 		    BUS_SPACE_BARRIER_WRITE_BEFORE_READ |	\
   1055   1.1  dyoung 		    BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE)
   1056   1.1  dyoung 
   1057   1.1  dyoung /*
   1058   1.1  dyoung  * Registers for RTL8180L's built-in baseband modem.
   1059   1.1  dyoung  */
   1060   1.1  dyoung #define RTW_BBP_SYS1		0x00
   1061   1.9  dyoung #define RTW_BBP_TXAGC		0x03	/* guess: transmit auto gain control */
   1062   1.9  dyoung #define RTW_BBP_LNADET		0x04	/* guess: low-noise amplifier activation
   1063   1.9  dyoung 					 * threshold
   1064   1.9  dyoung 					 */
   1065   1.9  dyoung #define RTW_BBP_IFAGCINI	0x05	/* guess: intermediate frequency (IF)
   1066   1.9  dyoung 					 * auto-gain control (AGC) initial value
   1067   1.9  dyoung 					 */
   1068   1.9  dyoung #define RTW_BBP_IFAGCLIMIT	0x06	/* guess: IF AGC maximum value */
   1069   1.9  dyoung #define RTW_BBP_IFAGCDET	0x07	/* guess: activation threshold for
   1070   1.9  dyoung 					 * IF AGC loop
   1071   1.9  dyoung 					 */
   1072   1.1  dyoung 
   1073   1.9  dyoung #define RTW_BBP_ANTATTEN	0x10	/* guess: antenna & attenuation */
   1074  1.16  dyoung #define RTW_BBP_ANTATTEN_GCT_MAGIC		0xa3
   1075   1.1  dyoung #define RTW_BBP_ANTATTEN_PHILIPS_MAGIC		0x91
   1076   1.1  dyoung #define RTW_BBP_ANTATTEN_INTERSIL_MAGIC		0x92
   1077   1.1  dyoung #define RTW_BBP_ANTATTEN_RFMD_MAGIC		0x93
   1078   1.1  dyoung #define RTW_BBP_ANTATTEN_MAXIM_MAGIC		0xb3
   1079   1.1  dyoung #define	RTW_BBP_ANTATTEN_DFLANTB		0x40
   1080   1.1  dyoung #define	RTW_BBP_ANTATTEN_CHAN14			0x0c
   1081   1.1  dyoung 
   1082   1.9  dyoung #define RTW_BBP_TRL			0x11	/* guess: transmit/receive
   1083   1.9  dyoung 						 * switch latency
   1084   1.9  dyoung 						 */
   1085   1.1  dyoung #define RTW_BBP_SYS2			0x12
   1086   1.1  dyoung #define RTW_BBP_SYS2_ANTDIV		0x80	/* enable antenna diversity */
   1087   1.1  dyoung #define RTW_BBP_SYS2_RATE_MASK		BITS(5,4)	/* loopback rate?
   1088   1.1  dyoung 							 * 0: 1Mbps
   1089   1.1  dyoung 							 * 1: 2Mbps
   1090   1.1  dyoung 							 * 2: 5.5Mbps
   1091   1.1  dyoung 							 * 3: 11Mbps
   1092   1.1  dyoung 							 */
   1093   1.1  dyoung #define RTW_BBP_SYS3			0x13
   1094   1.1  dyoung /* carrier-sense threshold */
   1095   1.1  dyoung #define RTW_BBP_SYS3_CSTHRESH_MASK	BITS(0,3)
   1096   1.9  dyoung #define RTW_BBP_CHESTLIM	0x19	/* guess: channel energy-detect
   1097   1.9  dyoung 					 * threshold
   1098   1.9  dyoung 					 */
   1099   1.9  dyoung #define RTW_BBP_CHSQLIM		0x1a	/* guess: channel signal-quality
   1100   1.9  dyoung 					 * threshold
   1101   1.9  dyoung 					 */
   1102