rtwreg.h revision 1.2 1 1.2 dyoung /* $NetBSD: rtwreg.h,v 1.2 2004/12/19 08:19:25 dyoung Exp $ */
2 1.1 dyoung
3 1.1 dyoung /*
4 1.1 dyoung * Copyright (c) 2003 The NetBSD Foundation, Inc. All rights reserved.
5 1.1 dyoung *
6 1.1 dyoung * This code is derived from software contributed to The NetBSD Foundation
7 1.1 dyoung * by David Young.
8 1.1 dyoung *
9 1.1 dyoung * Redistribution and use in source and binary forms, with or without
10 1.1 dyoung * modification, are permitted provided that the following conditions
11 1.1 dyoung * are met:
12 1.1 dyoung * 1. Redistributions of source code must retain the above copyright
13 1.1 dyoung * notice, this list of conditions and the following disclaimer.
14 1.1 dyoung * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 dyoung * notice, this list of conditions and the following disclaimer in the
16 1.1 dyoung * documentation and/or other materials provided with the distribution.
17 1.1 dyoung * 3. Neither the name of the author nor the names of any co-contributors
18 1.1 dyoung * may be used to endorse or promote products derived from this software
19 1.1 dyoung * without specific prior written permission.
20 1.1 dyoung *
21 1.1 dyoung * THIS SOFTWARE IS PROVIDED BY David Young AND CONTRIBUTORS ``AS IS'' AND
22 1.1 dyoung * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.1 dyoung * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 dyoung * ARE DISCLAIMED. IN NO EVENT SHALL David Young
25 1.1 dyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
26 1.1 dyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
27 1.1 dyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
28 1.1 dyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
29 1.1 dyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
30 1.1 dyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
31 1.1 dyoung * THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 dyoung */
33 1.1 dyoung
34 1.1 dyoung /* Macros for bit twiddling. */
35 1.1 dyoung /* TBD factor w/ dev/ic/atwreg.h. */
36 1.1 dyoung
37 1.1 dyoung #ifndef _BIT_TWIDDLE
38 1.1 dyoung #define _BIT_TWIDDLE
39 1.1 dyoung /* nth bit, BIT(0) == 0x1. */
40 1.1 dyoung #define BIT(n) (((n) == 32) ? 0 : ((u_int32_t)1 << (n)))
41 1.1 dyoung
42 1.1 dyoung /* bits m through n, m < n. */
43 1.1 dyoung #define BITS(m, n) ((BIT(MAX((m), (n)) + 1) - 1) ^ (BIT(MIN((m), (n))) - 1))
44 1.1 dyoung
45 1.1 dyoung /* find least significant bit that is set */
46 1.1 dyoung #define LOWEST_SET_BIT(x) ((((x) - 1) & (x)) ^ (x))
47 1.1 dyoung
48 1.1 dyoung /* for x a power of two and p a non-negative integer, is x a greater
49 1.1 dyoung * power than 2**p?
50 1.1 dyoung */
51 1.1 dyoung #define GTEQ_POWER(x, p) (((u_long)(x) >> (p)) != 0)
52 1.1 dyoung
53 1.1 dyoung #define MASK_TO_SHIFT2(m) (GTEQ_POWER(LOWEST_SET_BIT((m)), 1) ? 1 : 0)
54 1.1 dyoung
55 1.1 dyoung #define MASK_TO_SHIFT4(m) \
56 1.1 dyoung (GTEQ_POWER(LOWEST_SET_BIT((m)), 2) \
57 1.1 dyoung ? 2 + MASK_TO_SHIFT2((m) >> 2) \
58 1.1 dyoung : MASK_TO_SHIFT2((m)))
59 1.1 dyoung
60 1.1 dyoung #define MASK_TO_SHIFT8(m) \
61 1.1 dyoung (GTEQ_POWER(LOWEST_SET_BIT((m)), 4) \
62 1.1 dyoung ? 4 + MASK_TO_SHIFT4((m) >> 4) \
63 1.1 dyoung : MASK_TO_SHIFT4((m)))
64 1.1 dyoung
65 1.1 dyoung #define MASK_TO_SHIFT16(m) \
66 1.1 dyoung (GTEQ_POWER(LOWEST_SET_BIT((m)), 8) \
67 1.1 dyoung ? 8 + MASK_TO_SHIFT8((m) >> 8) \
68 1.1 dyoung : MASK_TO_SHIFT8((m)))
69 1.1 dyoung
70 1.1 dyoung #define MASK_TO_SHIFT(m) \
71 1.1 dyoung (GTEQ_POWER(LOWEST_SET_BIT((m)), 16) \
72 1.1 dyoung ? 16 + MASK_TO_SHIFT16((m) >> 16) \
73 1.1 dyoung : MASK_TO_SHIFT16((m)))
74 1.1 dyoung
75 1.1 dyoung #define MASK_AND_RSHIFT(x, mask) (((x) & (mask)) >> MASK_TO_SHIFT(mask))
76 1.1 dyoung #define LSHIFT(x, mask) ((x) << MASK_TO_SHIFT(mask))
77 1.1 dyoung #define MASK_AND_REPLACE(reg, val, mask) ((reg & ~mask) | LSHIFT(val, mask))
78 1.1 dyoung #define PRESHIFT(m) MASK_AND_RSHIFT((m), (m))
79 1.1 dyoung
80 1.1 dyoung #endif /* _BIT_TWIDDLE */
81 1.1 dyoung
82 1.1 dyoung /* RTL8180L Host Control and Status Registers */
83 1.1 dyoung
84 1.1 dyoung #define RTW_IDR0 0x00 /* ID Register: MAC addr, 6 bytes.
85 1.1 dyoung * Auto-loaded from EEPROM. Read by byte,
86 1.1 dyoung * by word, or by double word, but write
87 1.1 dyoung * only by double word.
88 1.1 dyoung */
89 1.1 dyoung #define RTW_IDR1 0x04
90 1.1 dyoung
91 1.1 dyoung #define RTW_MAR0 0x08 /* Multicast filter, 64b. */
92 1.1 dyoung #define RTW_MAR1 0x0c
93 1.1 dyoung
94 1.1 dyoung #define RTW_TSFTRL 0x18 /* Timing Synchronization Function Timer
95 1.1 dyoung * Register, low word, 32b, read-only.
96 1.1 dyoung */
97 1.1 dyoung #define RTW_TSFTRH 0x1c /* High word, 32b, read-only. */
98 1.1 dyoung #define RTW_TLPDA 0x20 /* Transmit Low Priority Descriptors Start
99 1.1 dyoung * Address, 32b, 256-byte alignment.
100 1.1 dyoung */
101 1.1 dyoung #define RTW_TNPDA 0x24 /* Transmit Normal Priority Descriptors Start
102 1.1 dyoung * Address, 32b, 256-byte alignment.
103 1.1 dyoung */
104 1.1 dyoung #define RTW_THPDA 0x28 /* Transmit High Priority Descriptors Start
105 1.1 dyoung * Address, 32b, 256-byte alignment.
106 1.1 dyoung */
107 1.1 dyoung
108 1.1 dyoung #define RTW_BRSR 0x2c /* Basic Rate Set Register, 16b */
109 1.1 dyoung #define RTW_BRSR_BPLCP BIT(8) /* 1: use short PLCP header for CTS/ACK packet,
110 1.1 dyoung * 0: use long PLCP header
111 1.1 dyoung */
112 1.1 dyoung #define RTW_BRSR_MBR8180_MASK BITS(1,0) /* Maximum Basic Service Rate */
113 1.1 dyoung #define RTW_BRSR_MBR8180_1MBPS LSHIFT(0, RTW_BRSR_MBR_MASK)
114 1.1 dyoung #define RTW_BRSR_MBR8180_2MBPS LSHIFT(1, RTW_BRSR_MBR_MASK)
115 1.1 dyoung #define RTW_BRSR_MBR8180_5MBPS LSHIFT(2, RTW_BRSR_MBR_MASK)
116 1.1 dyoung #define RTW_BRSR_MBR8180_11MBPS LSHIFT(3, RTW_BRSR_MBR_MASK)
117 1.1 dyoung
118 1.1 dyoung /* 8181 and 8180 docs conflict! */
119 1.1 dyoung #define RTW_BRSR_MBR8181_1MBPS BIT(0)
120 1.1 dyoung #define RTW_BRSR_MBR8181_2MBPS BIT(1)
121 1.1 dyoung #define RTW_BRSR_MBR8181_5MBPS BIT(2)
122 1.1 dyoung #define RTW_BRSR_MBR8181_11MBPS BIT(3)
123 1.1 dyoung
124 1.1 dyoung /* BSSID, 6 bytes */
125 1.1 dyoung #define RTW_BSSID16 0x2e /* first two bytes */
126 1.1 dyoung #define RTW_BSSID32 (0x2e + 4) /* remaining four bytes */
127 1.1 dyoung #define RTW_BSSID0 RTW_BSSID16 /* BSSID[0], 8b */
128 1.1 dyoung #define RTW_BSSID1 (RTW_BSSID0 + 1) /* BSSID[1], 8b */
129 1.1 dyoung #define RTW_BSSID2 (RTW_BSSID1 + 1) /* BSSID[2], 8b */
130 1.1 dyoung #define RTW_BSSID3 (RTW_BSSID2 + 1) /* BSSID[3], 8b */
131 1.1 dyoung #define RTW_BSSID4 (RTW_BSSID3 + 1) /* BSSID[4], 8b */
132 1.1 dyoung #define RTW_BSSID5 (RTW_BSSID4 + 1) /* BSSID[5], 8b */
133 1.1 dyoung
134 1.1 dyoung #define RTW_CR 0x37 /* Command Register, 8b */
135 1.1 dyoung #define RTW_CR_RST BIT(4) /* Reset: host sets to 1 to disable
136 1.1 dyoung * transmitter & receiver, reinitialize FIFO.
137 1.1 dyoung * RTL8180L sets to 0 to signal completion.
138 1.1 dyoung */
139 1.1 dyoung #define RTW_CR_RE BIT(3) /* Receiver Enable: host enables receiver
140 1.1 dyoung * by writing 1. RTL8180L indicates receiver
141 1.1 dyoung * is active with 1. After power-up, host
142 1.1 dyoung * must wait for reset before writing.
143 1.1 dyoung */
144 1.1 dyoung #define RTW_CR_TE BIT(2) /* Transmitter Enable: host enables transmitter
145 1.1 dyoung * by writing 1. RTL8180L indicates transmitter
146 1.1 dyoung * is active with 1. After power-up, host
147 1.1 dyoung * must wait for reset before writing.
148 1.1 dyoung */
149 1.1 dyoung #define RTW_CR_MULRW BIT(0) /* PCI Multiple Read/Write enable: 1 enables,
150 1.1 dyoung * 0 disables. XXX RTL8180, only?
151 1.1 dyoung */
152 1.1 dyoung
153 1.1 dyoung #define RTW_IMR 0x3c /* Interrupt Mask Register, 16b */
154 1.1 dyoung #define RTW_ISR 0x3e /* Interrupt status register, 16b */
155 1.1 dyoung
156 1.1 dyoung #define RTW_INTR_TXFOVW BIT(15) /* Tx FIFO Overflow */
157 1.1 dyoung #define RTW_INTR_TIMEOUT BIT(14) /* Time Out: 1 indicates
158 1.1 dyoung * RTW_TSFTR[0:31] = RTW_TINT
159 1.1 dyoung */
160 1.1 dyoung #define RTW_INTR_BCNINT BIT(13) /* Beacon Time Out: time for host to
161 1.1 dyoung * prepare beacon:
162 1.1 dyoung * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
163 1.1 dyoung * (RTW_BCNITV_BCNITV * TU - RTW_BINTRITV)
164 1.1 dyoung */
165 1.1 dyoung #define RTW_INTR_ATIMINT BIT(12)
166 1.1 dyoung /* ATIM Time Out: ATIM interval will pass,
167 1.1 dyoung * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
168 1.1 dyoung * (RTW_ATIMWND_ATIMWND * TU - RTW_ATIMTRITV)
169 1.1 dyoung */
170 1.1 dyoung #define RTW_INTR_TBDER BIT(11) /* Tx Beacon Descriptor Error:
171 1.1 dyoung * beacon transmission aborted because
172 1.1 dyoung * frame Rx'd
173 1.1 dyoung */
174 1.1 dyoung #define RTW_INTR_TBDOK BIT(10) /* Tx Beacon Descriptor OK */
175 1.1 dyoung #define RTW_INTR_THPDER BIT(9) /* Tx High Priority Descriptor Error:
176 1.1 dyoung * reached short/long retry limit
177 1.1 dyoung */
178 1.1 dyoung #define RTW_INTR_THPDOK BIT(8) /* Tx High Priority Descriptor OK */
179 1.1 dyoung #define RTW_INTR_TNPDER BIT(7) /* Tx Normal Priority Descriptor Error:
180 1.1 dyoung * reached short/long retry limit
181 1.1 dyoung */
182 1.1 dyoung #define RTW_INTR_TNPDOK BIT(6) /* Tx Normal Priority Descriptor OK */
183 1.1 dyoung #define RTW_INTR_RXFOVW BIT(5) /* Rx FIFO Overflow: either RDU (see below)
184 1.1 dyoung * or PCI bus too slow/busy
185 1.1 dyoung */
186 1.1 dyoung #define RTW_INTR_RDU BIT(4) /* Rx Descriptor Unavailable */
187 1.1 dyoung #define RTW_INTR_TLPDER BIT(3) /* Tx Normal Priority Descriptor Error
188 1.1 dyoung * reached short/long retry limit
189 1.1 dyoung */
190 1.1 dyoung #define RTW_INTR_TLPDOK BIT(2) /* Tx Normal Priority Descriptor OK */
191 1.1 dyoung #define RTW_INTR_RER BIT(1) /* Rx Error: CRC32 or ICV error */
192 1.1 dyoung #define RTW_INTR_ROK BIT(0) /* Rx OK */
193 1.1 dyoung
194 1.1 dyoung /* Convenient interrupt conjunctions. */
195 1.1 dyoung #define RTW_INTR_RX (RTW_INTR_RER|RTW_INTR_ROK)
196 1.1 dyoung #define RTW_INTR_TX (RTW_INTR_TLPDER|RTW_INTR_TLPDOK|RTW_INTR_THPDER|\
197 1.1 dyoung RTW_INTR_THPDOK|RTW_INTR_TNPDER|RTW_INTR_TNPDOK)
198 1.1 dyoung #define RTW_INTR_BEACON (RTW_INTR_TBDER|RTW_INTR_TBDOK|RTW_INTR_BCNINT)
199 1.1 dyoung #define RTW_INTR_IOERROR (RTW_INTR_TXFOVW|RTW_INTR_RXFOVW|RTW_INTR_RDU)
200 1.1 dyoung
201 1.1 dyoung #define RTW_TCR 0x40 /* Transmit Configuration Register, 32b */
202 1.1 dyoung #define RTW_TCR_CWMIN BIT(31) /* 1: CWmin = 8, 0: CWmin = 32. */
203 1.1 dyoung #define RTW_TCR_SWSEQ BIT(30) /* 1: host assigns 802.11 sequence number,
204 1.1 dyoung * 0: hardware assigns sequence number
205 1.1 dyoung */
206 1.1 dyoung /* Hardware version ID, read-only */
207 1.1 dyoung #define RTW_TCR_HWVERID_MASK BITS(29, 25)
208 1.1 dyoung #define RTW_TCR_HWVERID_D LSHIFT(26, RTW_TCR_HWVERID_MASK)
209 1.1 dyoung #define RTW_TCR_HWVERID_F LSHIFT(27, RTW_TCR_HWVERID_MASK)
210 1.1 dyoung #define RTW_TCR_HWVERID_RTL8180 RTW_TCR_HWVERID_F
211 1.1 dyoung
212 1.1 dyoung /* Set ACK/CTS Timeout (EIFS).
213 1.1 dyoung * 1: ACK rate = max(RTW_BRSR_MBR, Rx rate) (XXX not min? typo in datasheet?)
214 1.1 dyoung * 0: ACK rate = 1Mbps
215 1.1 dyoung */
216 1.1 dyoung #define RTW_TCR_SAT BIT(24)
217 1.1 dyoung /* Max DMA Burst Size per Tx DMA Burst */
218 1.1 dyoung #define RTW_TCR_MXDMA_MASK BITS(23,21)
219 1.1 dyoung #define RTW_TCR_MXDMA_16 LSHIFT(0, RTW_TCR_MXDMA_MASK)
220 1.1 dyoung #define RTW_TCR_MXDMA_32 LSHIFT(1, RTW_TCR_MXDMA_MASK)
221 1.1 dyoung #define RTW_TCR_MXDMA_64 LSHIFT(2, RTW_TCR_MXDMA_MASK)
222 1.1 dyoung #define RTW_TCR_MXDMA_128 LSHIFT(3, RTW_TCR_MXDMA_MASK)
223 1.1 dyoung #define RTW_TCR_MXDMA_256 LSHIFT(4, RTW_TCR_MXDMA_MASK)
224 1.1 dyoung #define RTW_TCR_MXDMA_512 LSHIFT(5, RTW_TCR_MXDMA_MASK)
225 1.1 dyoung #define RTW_TCR_MXDMA_1024 LSHIFT(6, RTW_TCR_MXDMA_MASK)
226 1.1 dyoung #define RTW_TCR_MXDMA_2048 LSHIFT(7, RTW_TCR_MXDMA_MASK)
227 1.1 dyoung
228 1.1 dyoung #define RTW_TCR_DISCW BIT(20) /* disable 802.11 random backoff */
229 1.1 dyoung
230 1.1 dyoung #define RTW_TCR_ICV BIT(19) /* host lets RTL8180 append ICV to
231 1.1 dyoung * WEP packets
232 1.1 dyoung */
233 1.1 dyoung
234 1.1 dyoung /* Loopback Test: disables TXI/TXQ outputs. */
235 1.1 dyoung #define RTW_TCR_LBK_MASK BITS(18,17)
236 1.1 dyoung #define RTW_TCR_LBK_NORMAL LSHIFT(0, RTW_TCR_LBK_MASK) /* normal ops */
237 1.1 dyoung #define RTW_TCR_LBK_MAC LSHIFT(1, RTW_TCR_LBK_MASK) /* MAC loopback */
238 1.1 dyoung #define RTW_TCR_LBK_BBP LSHIFT(2, RTW_TCR_LBK_MASK) /* baseband loop. */
239 1.1 dyoung #define RTW_TCR_LBK_CONT LSHIFT(3, RTW_TCR_LBK_MASK) /* continuous Tx */
240 1.1 dyoung
241 1.1 dyoung #define RTW_TCR_CRC BIT(16) /* host lets RTL8180 append CRC32 */
242 1.1 dyoung #define RTW_TCR_SRL_MASK BITS(15,8) /* Short Retry Limit */
243 1.1 dyoung #define RTW_TCR_LRL_MASK BITS(7,0) /* Long Retry Limit */
244 1.1 dyoung
245 1.1 dyoung #define RTW_RCR 0x44 /* Receive Configuration Register, 32b */
246 1.1 dyoung #define RTW_RCR_ONLYERLPKT BIT(31) /* only do Early Rx on packets
247 1.1 dyoung * longer than 1536 bytes
248 1.1 dyoung */
249 1.1 dyoung #define RTW_RCR_ENCS2 BIT(30) /* enable carrier sense method 2 */
250 1.1 dyoung #define RTW_RCR_ENCS1 BIT(29) /* enable carrier sense method 1 */
251 1.1 dyoung #define RTW_RCR_ENMARP BIT(28) /* enable MAC auto-reset PHY */
252 1.1 dyoung #define RTW_RCR_CBSSID BIT(23) /* Check BSSID/ToDS/FromDS: set
253 1.1 dyoung * "Link On" when received BSSID
254 1.1 dyoung * matches RTW_BSSID and received
255 1.1 dyoung * ToDS/FromDS are appropriate
256 1.1 dyoung * according to RTW_MSR_NETYPE.
257 1.1 dyoung */
258 1.1 dyoung #define RTW_RCR_APWRMGT BIT(22) /* accept packets w/ PWRMGMT bit set */
259 1.1 dyoung #define RTW_RCR_ADD3 BIT(21) /* when RTW_MSR_NETYPE ==
260 1.1 dyoung * RTW_MSR_NETYPE_INFRA_OK, accept
261 1.1 dyoung * broadcast/multicast packets whose
262 1.1 dyoung * 3rd address matches RTL8180's MAC.
263 1.1 dyoung */
264 1.1 dyoung #define RTW_RCR_AMF BIT(20) /* accept management frames */
265 1.1 dyoung #define RTW_RCR_ACF BIT(19) /* accept control frames */
266 1.1 dyoung #define RTW_RCR_ADF BIT(18) /* accept data frames */
267 1.1 dyoung /* Rx FIFO Threshold: RTL8180 begins PCI transfer when this many data
268 1.1 dyoung * bytes are received
269 1.1 dyoung */
270 1.1 dyoung #define RTW_RCR_RXFTH_MASK BITS(15,13)
271 1.1 dyoung #define RTW_RCR_RXFTH_64 LSHIFT(2, RTW_RCR_RXFTH_MASK)
272 1.1 dyoung #define RTW_RCR_RXFTH_128 LSHIFT(3, RTW_RCR_RXFTH_MASK)
273 1.1 dyoung #define RTW_RCR_RXFTH_256 LSHIFT(4, RTW_RCR_RXFTH_MASK)
274 1.1 dyoung #define RTW_RCR_RXFTH_512 LSHIFT(5, RTW_RCR_RXFTH_MASK)
275 1.1 dyoung #define RTW_RCR_RXFTH_1024 LSHIFT(6, RTW_RCR_RXFTH_MASK)
276 1.1 dyoung #define RTW_RCR_RXFTH_WHOLE LSHIFT(7, RTW_RCR_RXFTH_MASK)
277 1.1 dyoung
278 1.1 dyoung #define RTW_RCR_AICV BIT(12) /* accept frames w/ ICV errors */
279 1.1 dyoung
280 1.1 dyoung /* Max DMA Burst Size per Rx DMA Burst */
281 1.1 dyoung #define RTW_RCR_MXDMA_MASK BITS(10,8)
282 1.1 dyoung #define RTW_RCR_MXDMA_16 LSHIFT(0, RTW_RCR_MXDMA_MASK)
283 1.1 dyoung #define RTW_RCR_MXDMA_32 LSHIFT(1, RTW_RCR_MXDMA_MASK)
284 1.1 dyoung #define RTW_RCR_MXDMA_64 LSHIFT(2, RTW_RCR_MXDMA_MASK)
285 1.1 dyoung #define RTW_RCR_MXDMA_128 LSHIFT(3, RTW_RCR_MXDMA_MASK)
286 1.1 dyoung #define RTW_RCR_MXDMA_256 LSHIFT(4, RTW_RCR_MXDMA_MASK)
287 1.1 dyoung #define RTW_RCR_MXDMA_512 LSHIFT(5, RTW_RCR_MXDMA_MASK)
288 1.1 dyoung #define RTW_RCR_MXDMA_1024 LSHIFT(6, RTW_RCR_MXDMA_MASK)
289 1.1 dyoung #define RTW_RCR_MXDMA_UNLIMITED LSHIFT(7, RTW_RCR_MXDMA_MASK)
290 1.1 dyoung
291 1.1 dyoung /* EEPROM type, read-only. 1: EEPROM is 93c56, 0: 93c46 */
292 1.1 dyoung #define RTW_RCR_9356SEL BIT(6)
293 1.1 dyoung
294 1.1 dyoung #define RTW_RCR_ACRC32 BIT(5) /* accept frames w/ CRC32 errors */
295 1.1 dyoung #define RTW_RCR_AB BIT(3) /* accept broadcast frames */
296 1.1 dyoung #define RTW_RCR_AM BIT(2) /* accept multicast frames */
297 1.1 dyoung /* accept physical match frames. XXX means PLCP header ok? */
298 1.1 dyoung #define RTW_RCR_APM BIT(1)
299 1.1 dyoung #define RTW_RCR_AAP BIT(0) /* accept frames w/ destination */
300 1.1 dyoung
301 1.1 dyoung #define RTW_TINT 0x48 /* Timer Interrupt Register, 32b */
302 1.1 dyoung #define RTW_TBDA 0x4c /* Transmit Beacon Descriptor Start Address,
303 1.1 dyoung * 32b, 256-byte alignment
304 1.1 dyoung */
305 1.1 dyoung #define RTW_9346CR 0x50 /* 93c46/93c56 Command Register, 8b */
306 1.1 dyoung #define RTW_9346CR_EEM_MASK BITS(7,6) /* Operating Mode */
307 1.1 dyoung #define RTW_9346CR_EEM_NORMAL LSHIFT(0, RTW_9346CR_EEM_MASK)
308 1.1 dyoung /* Load the EEPROM. Reset registers to defaults.
309 1.1 dyoung * Takes ~2ms. RTL8180 indicates completion with RTW_9346CR_EEM_NORMAL.
310 1.1 dyoung * XXX RTL8180 only?
311 1.1 dyoung */
312 1.1 dyoung #define RTW_9346CR_EEM_AUTOLOAD LSHIFT(1, RTW_9346CR_EEM_MASK)
313 1.1 dyoung /* Disable network & bus-master operations and enable
314 1.1 dyoung * _EECS, _EESK, _EEDI, _EEDO.
315 1.1 dyoung * XXX RTL8180 only?
316 1.1 dyoung */
317 1.1 dyoung #define RTW_9346CR_EEM_PROGRAM LSHIFT(2, RTW_9346CR_EEM_MASK)
318 1.1 dyoung /* Enable RTW_CONFIG[0123] registers. */
319 1.1 dyoung #define RTW_9346CR_EEM_CONFIG LSHIFT(3, RTW_9346CR_EEM_MASK)
320 1.1 dyoung /* EEPROM pin status/control in _EEM_CONFIG, _EEM_AUTOLOAD modes.
321 1.1 dyoung * XXX RTL8180 only?
322 1.1 dyoung */
323 1.1 dyoung #define RTW_9346CR_EECS BIT(3)
324 1.1 dyoung #define RTW_9346CR_EESK BIT(2)
325 1.1 dyoung #define RTW_9346CR_EEDI BIT(1)
326 1.1 dyoung #define RTW_9346CR_EEDO BIT(0) /* read-only */
327 1.1 dyoung
328 1.1 dyoung #define RTW_CONFIG0 0x51 /* Configuration Register 0, 8b */
329 1.1 dyoung #define RTW_CONFIG0_WEP40 BIT(7) /* implements 40-bit WEP,
330 1.1 dyoung * XXX RTL8180 only?
331 1.1 dyoung */
332 1.1 dyoung #define RTW_CONFIG0_WEP104 BIT(6) /* implements 104-bit WEP,
333 1.1 dyoung * from EEPROM, read-only
334 1.1 dyoung * XXX RTL8180 only?
335 1.1 dyoung */
336 1.1 dyoung #define RTW_CONFIG0_LEDGPOEN BIT(4) /* 1: RTW_PSR_LEDGPO[01] control
337 1.1 dyoung * LED[01] pins.
338 1.1 dyoung * 0: LED behavior defined by
339 1.1 dyoung * RTW_CONFIG1_LEDS10_MASK
340 1.1 dyoung * XXX RTL8180 only?
341 1.1 dyoung */
342 1.1 dyoung /* auxiliary power is present, read-only */
343 1.1 dyoung #define RTW_CONFIG0_AUXPWR BIT(3)
344 1.1 dyoung /* Geographic Location, read-only */
345 1.1 dyoung #define RTW_CONFIG0_GL_MASK BITS(1,0)
346 1.1 dyoung /* _RTW_CONFIG0_GL_* is what the datasheet says, but RTW_CONFIG0_GL_*
347 1.1 dyoung * work.
348 1.1 dyoung */
349 1.1 dyoung #define _RTW_CONFIG0_GL_USA LSHIFT(3, RTW_CONFIG0_GL_MASK)
350 1.1 dyoung #define RTW_CONFIG0_GL_EUROPE LSHIFT(2, RTW_CONFIG0_GL_MASK)
351 1.1 dyoung #define RTW_CONFIG0_GL_JAPAN LSHIFT(1, RTW_CONFIG0_GL_MASK)
352 1.1 dyoung #define RTW_CONFIG0_GL_USA LSHIFT(0, RTW_CONFIG0_GL_MASK)
353 1.1 dyoung /* RTL8181 datasheet says RTW_CONFIG0_GL_JAPAN = 0. */
354 1.1 dyoung
355 1.1 dyoung #define RTW_CONFIG1 0x52 /* Configuration Register 1, 8b */
356 1.1 dyoung
357 1.1 dyoung /* LED configuration. From EEPROM. Read/write.
358 1.1 dyoung *
359 1.1 dyoung * Setting LED0 LED1
360 1.1 dyoung * ------- ---- ----
361 1.1 dyoung * RTW_CONFIG1_LEDS_ACT_INFRA Activity Infrastructure
362 1.1 dyoung * RTW_CONFIG1_LEDS_ACT_LINK Activity Link
363 1.1 dyoung * RTW_CONFIG1_LEDS_TX_RX Tx Rx
364 1.1 dyoung * RTW_CONFIG1_LEDS_LINKACT_INFRA Link/Activity Infrastructure
365 1.1 dyoung */
366 1.1 dyoung #define RTW_CONFIG1_LEDS_MASK BITS(7,6)
367 1.1 dyoung #define RTW_CONFIG1_LEDS_ACT_INFRA LSHIFT(0, RTW_CONFIG1_LEDS_MASK)
368 1.1 dyoung #define RTW_CONFIG1_LEDS_ACT_LINK LSHIFT(1, RTW_CONFIG1_LEDS_MASK)
369 1.1 dyoung #define RTW_CONFIG1_LEDS_TX_RX LSHIFT(2, RTW_CONFIG1_LEDS_MASK)
370 1.1 dyoung #define RTW_CONFIG1_LEDS_LINKACT_INFRA LSHIFT(3, RTW_CONFIG1_LEDS_MASK)
371 1.1 dyoung
372 1.1 dyoung /* LWAKE Output Signal. Only applicable to Cardbus. Pulse width is 150ms.
373 1.1 dyoung *
374 1.1 dyoung * RTW_CONFIG1_LWACT
375 1.1 dyoung * 0 1
376 1.1 dyoung * RTW_CONFIG4_LWPTN 0 active high active low
377 1.1 dyoung * 1 positive pulse negative pulse
378 1.1 dyoung */
379 1.1 dyoung #define RTW_CONFIG1_LWACT BIT(4)
380 1.1 dyoung
381 1.1 dyoung #define RTW_CONFIG1_MEMMAP BIT(3) /* using PCI memory space, read-only */
382 1.1 dyoung #define RTW_CONFIG1_IOMAP BIT(2) /* using PCI I/O space, read-only */
383 1.1 dyoung #define RTW_CONFIG1_VPD BIT(1) /* if set, VPD from offsets
384 1.1 dyoung * 0x40-0x7f in EEPROM are at
385 1.1 dyoung * registers 0x60-0x67 of PCI
386 1.1 dyoung * Configuration Space (XXX huh?)
387 1.1 dyoung */
388 1.1 dyoung #define RTW_CONFIG1_PMEN BIT(0) /* Power Management Enable: TBD */
389 1.1 dyoung
390 1.1 dyoung #define RTW_CONFIG2 0x53 /* Configuration Register 2, 8b */
391 1.1 dyoung #define RTW_CONFIG2_LCK BIT(7) /* clocks are locked, read-only:
392 1.1 dyoung * Tx frequency & symbol clocks
393 1.1 dyoung * are derived from the same OSC
394 1.1 dyoung */
395 1.1 dyoung #define RTW_CONFIG2_ANT BIT(6) /* diversity enabled, read-only */
396 1.1 dyoung #define RTW_CONFIG2_DPS BIT(3) /* Descriptor Polling State: enable
397 1.1 dyoung * test mode.
398 1.1 dyoung */
399 1.1 dyoung #define RTW_CONFIG2_PAPESIGN BIT(2) /* TBD, from EEPROM */
400 1.1 dyoung #define RTW_CONFIG2_PAPETIME_MASK BITS(1,0) /* TBD, from EEPROM */
401 1.1 dyoung
402 1.1 dyoung #define RTW_ANAPARM 0x54 /* Analog parameter, 32b */
403 1.1 dyoung #define RTW_ANAPARM_RFPOW0_MASK BITS(30,28) /* undocumented bits
404 1.1 dyoung * which appear to
405 1.1 dyoung * control the power
406 1.1 dyoung * state of the RF
407 1.1 dyoung * components
408 1.1 dyoung */
409 1.1 dyoung #define RTW_ANAPARM_RFPOW0_RFMD_ON LSHIFT(0x4, RTW_ANAPARM_RFPOW0_MASK)
410 1.1 dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
411 1.1 dyoung #define RTW_ANAPARM_RFPOW0_RFMD_SLEEP LSHIFT(0x3, RTW_ANAPARM_RFPOW0_MASK)
412 1.1 dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
413 1.1 dyoung #define RTW_ANAPARM_RFPOW0_RFMD_OFF LSHIFT(0x3, RTW_ANAPARM_RFPOW0_MASK)
414 1.1 dyoung
415 1.1 dyoung #define RTW_ANAPARM_RFPOW0_PHILIPS_ON LSHIFT(0x3, RTW_ANAPARM_RFPOW0_MASK)
416 1.1 dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
417 1.1 dyoung #define RTW_ANAPARM_RFPOW0_PHILIPS_SLEEP\
418 1.1 dyoung LSHIFT(0x3, RTW_ANAPARM_RFPOW0_MASK)
419 1.1 dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
420 1.1 dyoung #define RTW_ANAPARM_RFPOW0_PHILIPS_OFF\
421 1.1 dyoung LSHIFT(0x3, RTW_ANAPARM_RFPOW0_MASK)
422 1.1 dyoung
423 1.1 dyoung #define RTW_ANAPARM_TXDACOFF BIT(27) /* 1: disable Tx DAC,
424 1.1 dyoung * 0: enable
425 1.1 dyoung */
426 1.1 dyoung #define RTW_ANAPARM_RFPOW1_MASK BITS(26,20) /* undocumented bits
427 1.1 dyoung * which appear to
428 1.1 dyoung * control the power
429 1.1 dyoung * state of the RF
430 1.1 dyoung * components
431 1.1 dyoung */
432 1.1 dyoung #define RTW_ANAPARM_RFPOW1_RFMD_ON LSHIFT(0x8, RTW_ANAPARM_RFPOW1_MASK)
433 1.1 dyoung #define RTW_ANAPARM_RFPOW1_RFMD_SLEEP LSHIFT(0x78, RTW_ANAPARM_RFPOW1_MASK)
434 1.1 dyoung #define RTW_ANAPARM_RFPOW1_RFMD_OFF LSHIFT(0x79, RTW_ANAPARM_RFPOW1_MASK)
435 1.1 dyoung
436 1.1 dyoung #define RTW_ANAPARM_RFPOW1_PHILIPS_ON LSHIFT(0x28, RTW_ANAPARM_RFPOW1_MASK)
437 1.1 dyoung #define RTW_ANAPARM_RFPOW1_PHILIPS_SLEEP\
438 1.1 dyoung LSHIFT(0x78, RTW_ANAPARM_RFPOW1_MASK)
439 1.1 dyoung #define RTW_ANAPARM_RFPOW1_PHILIPS_OFF\
440 1.1 dyoung LSHIFT(0x79, RTW_ANAPARM_RFPOW1_MASK)
441 1.1 dyoung
442 1.1 dyoung #define RTW_ANAPARM_CARDSP_MASK BITS(19,0) /* undocumented
443 1.1 dyoung * card-specific
444 1.1 dyoung * bits from the
445 1.1 dyoung * EEPROM.
446 1.1 dyoung */
447 1.1 dyoung
448 1.1 dyoung #define RTW_MSR 0x58 /* Media Status Register, 8b */
449 1.1 dyoung /* Network Type and Link Status */
450 1.1 dyoung #define RTW_MSR_NETYPE_MASK BITS(3,2)
451 1.1 dyoung /* AP, XXX RTL8181 only? */
452 1.1 dyoung #define RTW_MSR_NETYPE_AP_OK LSHIFT(3, RTW_MSR_NETYPE_MASK)
453 1.1 dyoung /* infrastructure link ok */
454 1.1 dyoung #define RTW_MSR_NETYPE_INFRA_OK LSHIFT(2, RTW_MSR_NETYPE_MASK)
455 1.1 dyoung /* ad-hoc link ok */
456 1.1 dyoung #define RTW_MSR_NETYPE_ADHOC_OK LSHIFT(1, RTW_MSR_NETYPE_MASK)
457 1.1 dyoung /* no link */
458 1.1 dyoung #define RTW_MSR_NETYPE_NOLINK LSHIFT(0, RTW_MSR_NETYPE_MASK)
459 1.1 dyoung
460 1.1 dyoung #define RTW_CONFIG3 0x59 /* Configuration Register 3, 8b */
461 1.1 dyoung #define RTW_CONFIG3_GNTSEL BIT(7) /* Grant Select, read-only */
462 1.1 dyoung #define RTW_CONFIG3_PARMEN BIT(6) /* Set RTW_CONFIG3_PARMEN and
463 1.1 dyoung * RTW_9346CR_EEM_CONFIG to
464 1.1 dyoung * allow RTW_ANAPARM writes.
465 1.1 dyoung */
466 1.1 dyoung #define RTW_CONFIG3_MAGIC BIT(5) /* Valid when RTW_CONFIG1_PMEN is
467 1.1 dyoung * set. If set, RTL8180 wakes up
468 1.1 dyoung * OS when Magic Packet is Rx'd.
469 1.1 dyoung */
470 1.1 dyoung #define RTW_CONFIG3_CARDBEN BIT(3) /* Cardbus-related registers
471 1.1 dyoung * and functions are enabled,
472 1.1 dyoung * read-only. XXX RTL8180 only.
473 1.1 dyoung */
474 1.1 dyoung #define RTW_CONFIG3_CLKRUNEN BIT(2) /* CLKRUN enabled, read-only.
475 1.1 dyoung * XXX RTL8180 only.
476 1.1 dyoung */
477 1.1 dyoung #define RTW_CONFIG3_FUNCREGEN BIT(1) /* Function Registers Enabled,
478 1.1 dyoung * read-only. XXX RTL8180 only.
479 1.1 dyoung */
480 1.1 dyoung #define RTW_CONFIG3_FBTBEN BIT(0) /* Fast back-to-back enabled,
481 1.1 dyoung * read-only.
482 1.1 dyoung */
483 1.1 dyoung #define RTW_CONFIG4 0x5A /* Configuration Register 4, 8b */
484 1.1 dyoung #define RTW_CONFIG4_VCOPDN BIT(7) /* VCO Power Down
485 1.1 dyoung * 0: normal operation
486 1.1 dyoung * (power-on default)
487 1.1 dyoung * 1: power-down VCO, RF front-end,
488 1.1 dyoung * and most RTL8180 components.
489 1.1 dyoung */
490 1.1 dyoung #define RTW_CONFIG4_PWROFF BIT(6) /* Power Off
491 1.1 dyoung * 0: normal operation
492 1.1 dyoung * (power-on default)
493 1.1 dyoung * 1: power-down RF front-end,
494 1.1 dyoung * and most RTL8180 components,
495 1.1 dyoung * but leave VCO on.
496 1.1 dyoung *
497 1.1 dyoung * XXX RFMD front-end only?
498 1.1 dyoung */
499 1.1 dyoung #define RTW_CONFIG4_PWRMGT BIT(5) /* Power Management
500 1.1 dyoung * 0: normal operation
501 1.1 dyoung * (power-on default)
502 1.1 dyoung * 1: set Tx packet's PWRMGMT bit.
503 1.1 dyoung */
504 1.1 dyoung #define RTW_CONFIG4_LWPME BIT(4) /* LANWAKE vs. PMEB: Cardbus-only
505 1.1 dyoung * 0: LWAKE & PMEB asserted
506 1.1 dyoung * simultaneously
507 1.1 dyoung * 1: LWAKE asserted only if
508 1.1 dyoung * both PMEB is asserted and
509 1.1 dyoung * ISOLATEB is low.
510 1.1 dyoung * XXX RTL8180 only.
511 1.1 dyoung */
512 1.1 dyoung #define RTW_CONFIG4_LWPTN BIT(2) /* see RTW_CONFIG1_LWACT
513 1.1 dyoung * XXX RTL8180 only.
514 1.1 dyoung */
515 1.1 dyoung /* Radio Front-End Programming Method */
516 1.1 dyoung #define RTW_CONFIG4_RFTYPE_MASK BITS(1,0)
517 1.1 dyoung #define RTW_CONFIG4_RFTYPE_INTERSIL LSHIFT(1, RTW_CONFIG4_RFTYPE_MASK)
518 1.1 dyoung #define RTW_CONFIG4_RFTYPE_RFMD LSHIFT(2, RTW_CONFIG4_RFTYPE_MASK)
519 1.1 dyoung #define RTW_CONFIG4_RFTYPE_PHILIPS LSHIFT(3, RTW_CONFIG4_RFTYPE_MASK)
520 1.1 dyoung
521 1.1 dyoung #define RTW_TESTR 0x5B /* TEST mode register, 8b */
522 1.1 dyoung
523 1.1 dyoung #define RTW_PSR 0x5e /* Page Select Register, 8b */
524 1.1 dyoung #define RTW_PSR_GPO BIT(7) /* Control/status of pin 52. */
525 1.1 dyoung #define RTW_PSR_GPI BIT(6) /* Status of pin 64. */
526 1.1 dyoung #define RTW_PSR_LEDGPO1 BIT(5) /* Status/control of LED1 pin if
527 1.1 dyoung * RTW_CONFIG0_LEDGPOEN is set.
528 1.1 dyoung */
529 1.1 dyoung #define RTW_PSR_LEDGPO0 BIT(4) /* Status/control of LED0 pin if
530 1.1 dyoung * RTW_CONFIG0_LEDGPOEN is set.
531 1.1 dyoung */
532 1.1 dyoung #define RTW_PSR_UWF BIT(1) /* Enable Unicast Wakeup Frame */
533 1.1 dyoung #define RTW_PSR_PSEN BIT(0) /* 1: page 1, 0: page 0 */
534 1.1 dyoung
535 1.1 dyoung #define RTW_SCR 0x5f /* Security Configuration Register, 8b */
536 1.1 dyoung #define RTW_SCR_KM_MASK BITS(5,4) /* Key Mode */
537 1.1 dyoung #define RTW_SCR_KM_WEP104 LSHIFT(1, RTW_SCR_KM_MASK)
538 1.1 dyoung #define RTW_SCR_KM_WEP40 LSHIFT(0, RTW_SCR_KM_MASK)
539 1.1 dyoung #define RTW_SCR_TXSECON BIT(1) /* Enable Tx WEP. Invalid if
540 1.1 dyoung * neither RTW_CONFIG0_WEP40 nor
541 1.1 dyoung * RTW_CONFIG0_WEP104 is set.
542 1.1 dyoung */
543 1.1 dyoung #define RTW_SCR_RXSECON BIT(0) /* Enable Rx WEP. Invalid if
544 1.1 dyoung * neither RTW_CONFIG0_WEP40 nor
545 1.1 dyoung * RTW_CONFIG0_WEP104 is set.
546 1.1 dyoung */
547 1.1 dyoung
548 1.1 dyoung #define RTW_BCNITV 0x70 /* Beacon Interval Register, 16b */
549 1.1 dyoung #define RTW_BCNITV_BCNITV BITS(9,0) /* TU between TBTT, written
550 1.1 dyoung * by host.
551 1.1 dyoung */
552 1.1 dyoung #define RTW_ATIMWND 0x72 /* ATIM Window Register, 16b */
553 1.1 dyoung #define RTW_ATIMWND_ATIMWND BITS(9,0) /* ATIM Window length in TU,
554 1.1 dyoung * written by host.
555 1.1 dyoung */
556 1.1 dyoung
557 1.1 dyoung #define RTW_BINTRITV 0x74 /* Beacon Interrupt Interval Register, 16b */
558 1.1 dyoung #define RTW_BINTRITV_BINTRITV BITS(9,0) /* RTL8180 wakes host with
559 1.1 dyoung * RTW_INTR_BCNINT at BINTRITV
560 1.1 dyoung * microseconds before TBTT
561 1.1 dyoung */
562 1.1 dyoung #define RTW_ATIMTRITV 0x76 /* ATIM Interrupt Interval Register, 16b */
563 1.1 dyoung #define RTW_ATIMTRITV_ATIMTRITV BITS(9,0) /* RTL8180 wakes host with
564 1.1 dyoung * RTW_INTR_ATIMINT at ATIMTRITV
565 1.1 dyoung * microseconds before end of
566 1.1 dyoung * ATIM Window
567 1.1 dyoung */
568 1.1 dyoung
569 1.1 dyoung #define RTW_PHYDELAY 0x78 /* PHY Delay Register, 8b */
570 1.1 dyoung #define RTW_PHYDELAY_REVC_MAGIC BIT(3) /* Rev. C magic from reference
571 1.1 dyoung * driver
572 1.1 dyoung */
573 1.1 dyoung #define RTW_PHYDELAY_PHYDELAY BITS(2,0) /* microsecond Tx delay between
574 1.1 dyoung * MAC and RF front-end
575 1.1 dyoung */
576 1.1 dyoung #define RTW_CRCOUNT 0x79 /* Carrier Sense Counter, 8b */
577 1.1 dyoung #define RTW_CRCOUNT_MAGIC 0x4c
578 1.1 dyoung
579 1.1 dyoung #define RTW_CRC16ERR 0x7a /* CRC16 error count, 16b, XXX RTL8181 only? */
580 1.1 dyoung
581 1.1 dyoung #define RTW_BB 0x7c /* Baseband interface, 32b */
582 1.1 dyoung /* used for writing RTL8180's integrated baseband processor */
583 1.1 dyoung #define RTW_BB_RD_MASK BITS(23,16) /* data to read */
584 1.1 dyoung #define RTW_BB_WR_MASK BITS(15,8) /* data to write */
585 1.1 dyoung #define RTW_BB_WREN BIT(7) /* write enable */
586 1.1 dyoung #define RTW_BB_ADDR_MASK BITS(6,0) /* address */
587 1.1 dyoung
588 1.1 dyoung #define RTW_PHYADDR 0x7c /* Address register for PHY interface, 8b */
589 1.1 dyoung #define RTW_PHYDATAW 0x7d /* Write data to PHY, 8b, write-only */
590 1.1 dyoung #define RTW_PHYDATAR 0x7e /* Read data from PHY, 8b (?), read-only */
591 1.1 dyoung
592 1.1 dyoung #define RTW_PHYCFG 0x80 /* PHY Configuration Register, 32b */
593 1.1 dyoung #define RTW_PHYCFG_MAC_POLL BIT(31) /* if !RTW_PHYCFG_HST,
594 1.1 dyoung * host sets. MAC clears
595 1.1 dyoung * after banging bits.
596 1.1 dyoung */
597 1.1 dyoung #define RTW_PHYCFG_HST BIT(30) /* 1: host bangs bits
598 1.1 dyoung * 0: MAC bangs bits
599 1.1 dyoung */
600 1.1 dyoung #define RTW_PHYCFG_MAC_RFTYPE_MASK BITS(29,28)
601 1.1 dyoung #define RTW_PHYCFG_MAC_RFTYPE_INTERSIL LSHIFT(0, RTW_PHYCFG_MAC_RFTYPE_MASK)
602 1.1 dyoung #define RTW_PHYCFG_MAC_RFTYPE_RFMD LSHIFT(1, RTW_PHYCFG_MAC_RFTYPE_MASK)
603 1.1 dyoung #define RTW_PHYCFG_MAC_RFTYPE_GCT RTW_PHYCFG_MAC_RFTYPE_RFMD
604 1.1 dyoung #define RTW_PHYCFG_MAC_RFTYPE_PHILIPS LSHIFT(3, RTW_PHYCFG_MAC_RFTYPE_MASK)
605 1.1 dyoung #define RTW_PHYCFG_MAC_PHILIPS_ADDR_MASK BITS(27,24)
606 1.1 dyoung #define RTW_PHYCFG_MAC_PHILIPS_DATA_MASK BITS(23,0)
607 1.1 dyoung #define RTW_PHYCFG_MAC_MAXIM_LODATA_MASK BITS(27,24)
608 1.1 dyoung #define RTW_PHYCFG_MAC_MAXIM_ADDR_MASK BITS(11,8)
609 1.1 dyoung #define RTW_PHYCFG_MAC_MAXIM_HIDATA_MASK BITS(7,0)
610 1.1 dyoung #define RTW_PHYCFG_HST_EN BIT(2)
611 1.1 dyoung #define RTW_PHYCFG_HST_CLK BIT(1)
612 1.1 dyoung #define RTW_PHYCFG_HST_DATA BIT(0)
613 1.1 dyoung
614 1.1 dyoung #define RTW_MAXIM_HIDATA_MASK BITS(11,4)
615 1.1 dyoung #define RTW_MAXIM_LODATA_MASK BITS(3,0)
616 1.1 dyoung
617 1.1 dyoung /**
618 1.1 dyoung ** 0x84 - 0xD3, page 1, selected when RTW_PSR[PSEN] == 1.
619 1.1 dyoung **/
620 1.1 dyoung
621 1.1 dyoung #define RTW_WAKEUP0L 0x84 /* Power Management Wakeup Frame */
622 1.1 dyoung #define RTW_WAKEUP0H 0x88 /* 32b */
623 1.1 dyoung
624 1.1 dyoung #define RTW_WAKEUP1L 0x8c
625 1.1 dyoung #define RTW_WAKEUP1H 0x90
626 1.1 dyoung
627 1.1 dyoung #define RTW_WAKEUP2LL 0x94
628 1.1 dyoung #define RTW_WAKEUP2LH 0x98
629 1.1 dyoung
630 1.1 dyoung #define RTW_WAKEUP2HL 0x9c
631 1.1 dyoung #define RTW_WAKEUP2HH 0xa0
632 1.1 dyoung
633 1.1 dyoung #define RTW_WAKEUP3LL 0xa4
634 1.1 dyoung #define RTW_WAKEUP3LH 0xa8
635 1.1 dyoung
636 1.1 dyoung #define RTW_WAKEUP3HL 0xac
637 1.1 dyoung #define RTW_WAKEUP3HH 0xb0
638 1.1 dyoung
639 1.1 dyoung #define RTW_WAKEUP4LL 0xb4
640 1.1 dyoung #define RTW_WAKEUP4LH 0xb8
641 1.1 dyoung
642 1.1 dyoung #define RTW_WAKEUP4HL 0xbc
643 1.1 dyoung #define RTW_WAKEUP4HH 0xc0
644 1.1 dyoung
645 1.1 dyoung #define RTW_CRC0 0xc4 /* CRC of wakeup frame 0, 16b */
646 1.1 dyoung #define RTW_CRC1 0xc6 /* CRC of wakeup frame 1, 16b */
647 1.1 dyoung #define RTW_CRC2 0xc8 /* CRC of wakeup frame 2, 16b */
648 1.1 dyoung #define RTW_CRC3 0xca /* CRC of wakeup frame 3, 16b */
649 1.1 dyoung #define RTW_CRC4 0xcc /* CRC of wakeup frame 4, 16b */
650 1.1 dyoung
651 1.1 dyoung /**
652 1.1 dyoung ** 0x84 - 0xD3, page 0, selected when RTW_PSR[PSEN] == 0.
653 1.1 dyoung **/
654 1.1 dyoung
655 1.1 dyoung /* Default Key Registers, each 128b
656 1.1 dyoung *
657 1.1 dyoung * If RTW_SCR_KM_WEP104, 104 lsb are the key.
658 1.1 dyoung * If RTW_SCR_KM_WEP40, 40 lsb are the key.
659 1.1 dyoung */
660 1.1 dyoung #define RTW_DK0 0x90 /* Default Key 0 Register, 128b */
661 1.1 dyoung #define RTW_DK1 0xa0 /* Default Key 1 Register, 128b */
662 1.1 dyoung #define RTW_DK2 0xb0 /* Default Key 2 Register, 128b */
663 1.1 dyoung #define RTW_DK3 0xc0 /* Default Key 3 Register, 128b */
664 1.1 dyoung
665 1.1 dyoung #define RTW_CONFIG5 0xd8 /* Configuration Register 5, 8b */
666 1.1 dyoung #define RTW_CONFIG5_TXFIFOOK BIT(7) /* Tx FIFO self-test pass, read-only */
667 1.1 dyoung #define RTW_CONFIG5_RXFIFOOK BIT(6) /* Rx FIFO self-test pass, read-only */
668 1.1 dyoung #define RTW_CONFIG5_CALON BIT(5) /* 1: start calibration cycle
669 1.1 dyoung * and raise AGCRESET pin.
670 1.1 dyoung * 0: lower AGCRESET pin
671 1.1 dyoung */
672 1.1 dyoung #define RTW_CONFIG5_EACPI BIT(2) /* Enable ACPI Wake up, default 0 */
673 1.1 dyoung #define RTW_CONFIG5_LANWAKE BIT(1) /* Enable LAN Wake signal,
674 1.1 dyoung * from EEPROM
675 1.1 dyoung */
676 1.1 dyoung #define RTW_CONFIG5_PMESTS BIT(0) /* 1: both software & PCI Reset
677 1.1 dyoung * reset PME_Status
678 1.1 dyoung * 0: only software resets PME_Status
679 1.1 dyoung *
680 1.1 dyoung * From EEPROM.
681 1.1 dyoung */
682 1.1 dyoung
683 1.1 dyoung #define RTW_TPPOLL 0xd9 /* Transmit Priority Polling Register, 8b,
684 1.1 dyoung * write-only.
685 1.1 dyoung */
686 1.1 dyoung #define RTW_TPPOLL_BQ BIT(7) /* RTL8180 clears to notify host of a beacon
687 1.1 dyoung * Tx. Host writes have no effect.
688 1.1 dyoung */
689 1.1 dyoung #define RTW_TPPOLL_HPQ BIT(6) /* Host writes 1 to notify RTL8180 of
690 1.1 dyoung * high-priority Tx packets, RTL8180 clears
691 1.1 dyoung * to after high-priority Tx is complete.
692 1.1 dyoung */
693 1.1 dyoung #define RTW_TPPOLL_NPQ BIT(5) /* If RTW_CONFIG2_DPS is set,
694 1.1 dyoung * host writes 1 to notify RTL8180 of
695 1.1 dyoung * normal-priority Tx packets, RTL8180 clears
696 1.1 dyoung * after normal-priority Tx is complete.
697 1.1 dyoung *
698 1.1 dyoung * If RTW_CONFIG2_DPS is clear, host writes
699 1.1 dyoung * have no effect. RTL8180 clears after
700 1.1 dyoung * normal-priority Tx is complete.
701 1.1 dyoung */
702 1.1 dyoung #define RTW_TPPOLL_LPQ BIT(4) /* Host writes 1 to notify RTL8180 of
703 1.1 dyoung * low-priority Tx packets, RTL8180 clears
704 1.1 dyoung * after low-priority Tx is complete.
705 1.1 dyoung */
706 1.1 dyoung #define RTW_TPPOLL_SBQ BIT(3) /* Host writes 1 to tell RTL8180 to
707 1.1 dyoung * stop beacon DMA. This bit is invalid
708 1.1 dyoung * when RTW_CONFIG2_DPS is set.
709 1.1 dyoung */
710 1.1 dyoung #define RTW_TPPOLL_SHPQ BIT(2) /* Host writes 1 to tell RTL8180 to
711 1.1 dyoung * stop high-priority DMA.
712 1.1 dyoung */
713 1.1 dyoung #define RTW_TPPOLL_SNPQ BIT(2) /* Host writes 1 to tell RTL8180 to
714 1.1 dyoung * stop normal-priority DMA. This bit is invalid
715 1.1 dyoung * when RTW_CONFIG2_DPS is set.
716 1.1 dyoung */
717 1.1 dyoung #define RTW_TPPOLL_SLPQ BIT(2) /* Host writes 1 to tell RTL8180 to
718 1.1 dyoung * stop low-priority DMA.
719 1.1 dyoung */
720 1.1 dyoung #define RTW_TPPOLL_FSWINT BIT(0) /* Force software interrupt. From
721 1.1 dyoung * reference driver.
722 1.1 dyoung */
723 1.1 dyoung
724 1.1 dyoung
725 1.1 dyoung #define RTW_CWR 0xdc /* Contention Window Register, 16b, read-only */
726 1.1 dyoung /* Contention Window: indicates number of contention windows before Tx
727 1.1 dyoung */
728 1.1 dyoung #define RTW_CWR_CW BITS(9,0)
729 1.1 dyoung
730 1.1 dyoung /* Retry Count Register, 16b, read-only */
731 1.1 dyoung #define RTW_RETRYCTR 0xde
732 1.1 dyoung /* Retry Count: indicates number of retries after Tx */
733 1.1 dyoung #define RTW_RETRYCTR_RETRYCT BITS(7,0)
734 1.1 dyoung
735 1.1 dyoung #define RTW_RDSAR 0xe4 /* Receive descriptor Start Address Register,
736 1.1 dyoung * 32b, 256-byte alignment.
737 1.1 dyoung */
738 1.1 dyoung /* Function Event Register, 32b, Cardbus only. Only valid when
739 1.1 dyoung * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
740 1.1 dyoung */
741 1.1 dyoung #define RTW_FER 0xf0
742 1.1 dyoung #define RTW_FER_INTR BIT(15) /* set when RTW_FFER_INTR is set */
743 1.1 dyoung #define RTW_FER_GWAKE BIT(4) /* General Wakeup */
744 1.1 dyoung /* Function Event Mask Register, 32b, Cardbus only. Only valid when
745 1.1 dyoung * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
746 1.1 dyoung */
747 1.1 dyoung #define RTW_FEMR 0xf4
748 1.1 dyoung #define RTW_FEMR_INTR BIT(15) /* set when RTW_FFER_INTR is set */
749 1.1 dyoung #define RTW_FEMR_WKUP BIT(14) /* Wakeup Mask */
750 1.1 dyoung #define RTW_FEMR_GWAKE BIT(4) /* General Wakeup */
751 1.1 dyoung /* Function Present State Register, 32b, read-only, Cardbus only.
752 1.1 dyoung * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
753 1.1 dyoung * are set.
754 1.1 dyoung */
755 1.1 dyoung #define RTW_FPSR 0xf8
756 1.1 dyoung #define RTW_FPSR_INTR BIT(15) /* TBD */
757 1.1 dyoung #define RTW_FPSR_GWAKE BIT(4) /* General Wakeup: TBD */
758 1.1 dyoung /* Function Force Event Register, 32b, write-only, Cardbus only.
759 1.1 dyoung * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
760 1.1 dyoung * are set.
761 1.1 dyoung */
762 1.1 dyoung #define RTW_FFER 0xfc
763 1.1 dyoung #define RTW_FFER_INTR BIT(15) /* TBD */
764 1.1 dyoung #define RTW_FFER_GWAKE BIT(4) /* General Wakeup: TBD */
765 1.1 dyoung
766 1.1 dyoung /* Serial EEPROM offsets */
767 1.1 dyoung #define RTW_SR_ID 0x00 /* 16b */
768 1.1 dyoung #define RTW_SR_VID 0x02 /* 16b */
769 1.1 dyoung #define RTW_SR_DID 0x04 /* 16b */
770 1.1 dyoung #define RTW_SR_SVID 0x06 /* 16b */
771 1.1 dyoung #define RTW_SR_SMID 0x08 /* 16b */
772 1.1 dyoung #define RTW_SR_MNGNT 0x0a
773 1.1 dyoung #define RTW_SR_MXLAT 0x0b
774 1.1 dyoung #define RTW_SR_RFCHIPID 0x0c
775 1.1 dyoung #define RTW_SR_CONFIG3 0x0d
776 1.1 dyoung #define RTW_SR_MAC 0x0e /* 6 bytes */
777 1.1 dyoung #define RTW_SR_CONFIG0 0x14
778 1.1 dyoung #define RTW_SR_CONFIG1 0x15
779 1.1 dyoung #define RTW_SR_PMC 0x16 /* Power Management Capabilities, 16b */
780 1.1 dyoung #define RTW_SR_CONFIG2 0x18
781 1.1 dyoung #define RTW_SR_CONFIG4 0x19
782 1.1 dyoung #define RTW_SR_ANAPARM 0x1a /* Analog Parameters, 32b */
783 1.1 dyoung #define RTW_SR_TESTR 0x1e
784 1.1 dyoung #define RTW_SR_CONFIG5 0x1f
785 1.1 dyoung #define RTW_SR_TXPOWER1 0x20
786 1.1 dyoung #define RTW_SR_TXPOWER2 0x21
787 1.1 dyoung #define RTW_SR_TXPOWER3 0x22
788 1.1 dyoung #define RTW_SR_TXPOWER4 0x23
789 1.1 dyoung #define RTW_SR_TXPOWER5 0x24
790 1.1 dyoung #define RTW_SR_TXPOWER6 0x25
791 1.1 dyoung #define RTW_SR_TXPOWER7 0x26
792 1.1 dyoung #define RTW_SR_TXPOWER8 0x27
793 1.1 dyoung #define RTW_SR_TXPOWER9 0x28
794 1.1 dyoung #define RTW_SR_TXPOWER10 0x29
795 1.1 dyoung #define RTW_SR_TXPOWER11 0x2a
796 1.1 dyoung #define RTW_SR_TXPOWER12 0x2b
797 1.1 dyoung #define RTW_SR_TXPOWER13 0x2c
798 1.1 dyoung #define RTW_SR_TXPOWER14 0x2d
799 1.1 dyoung #define RTW_SR_CHANNELPLAN 0x2e /* bitmap of channels to scan */
800 1.1 dyoung #define RTW_SR_ENERGYDETTHR 0x2f /* energy-detect threshold */
801 1.1 dyoung #define RTW_SR_ENERGYDETTHR_DEFAULT 0x0c /* use this if old SROM */
802 1.1 dyoung #define RTW_SR_CISPOINTER 0x30 /* 16b */
803 1.1 dyoung #define RTW_SR_RFPARM 0x32 /* RF-specific parameter */
804 1.1 dyoung #define RTW_SR_RFPARM_DIGPHY BIT(0) /* 1: digital PHY */
805 1.1 dyoung #define RTW_SR_RFPARM_DFLANTB BIT(1) /* 1: antenna B is default */
806 1.1 dyoung #define RTW_SR_RFPARM_CS_MASK BITS(2,3) /* carrier-sense type */
807 1.1 dyoung #define RTW_SR_VERSION 0x3c /* EEPROM content version, 16b */
808 1.1 dyoung #define RTW_SR_CRC 0x3e /* EEPROM content CRC, 16b */
809 1.1 dyoung #define RTW_SR_VPD 0x40 /* Vital Product Data, 64 bytes */
810 1.1 dyoung #define RTW_SR_CIS 0x80 /* CIS Data, 93c56 only, 128 bytes*/
811 1.1 dyoung
812 1.1 dyoung /*
813 1.1 dyoung * RTL8180 Transmit/Receive Descriptors
814 1.1 dyoung */
815 1.1 dyoung
816 1.1 dyoung /* the first descriptor in each ring must be on a 256-byte boundary */
817 1.1 dyoung #define RTW_DESC_ALIGNMENT 256
818 1.1 dyoung
819 1.1 dyoung /* Tx descriptor */
820 1.1 dyoung struct rtw_txdesc {
821 1.1 dyoung u_int32_t htx_ctl0;
822 1.1 dyoung u_int32_t htx_ctl1;
823 1.1 dyoung u_int32_t htx_buf;
824 1.1 dyoung u_int32_t htx_len;
825 1.1 dyoung u_int32_t htx_next;
826 1.1 dyoung u_int32_t htx_rsvd[3];
827 1.1 dyoung };
828 1.1 dyoung
829 1.1 dyoung #define htx_stat htx_ctl0
830 1.1 dyoung
831 1.1 dyoung #define RTW_TXCTL0_OWN BIT(31) /* 1: ready to Tx */
832 1.1 dyoung #define RTW_TXCTL0_RSVD0 BIT(30) /* reserved */
833 1.1 dyoung #define RTW_TXCTL0_FS BIT(29) /* first segment */
834 1.1 dyoung #define RTW_TXCTL0_LS BIT(28) /* last segment */
835 1.1 dyoung
836 1.1 dyoung #define RTW_TXCTL0_RATE_MASK BITS(27,24) /* Tx rate */
837 1.2 dyoung #define RTW_TXCTL0_RATE_1MBPS LSHIFT(0, RTW_TXCTL0_RATE_MASK)
838 1.2 dyoung #define RTW_TXCTL0_RATE_2MBPS LSHIFT(1, RTW_TXCTL0_RATE_MASK)
839 1.2 dyoung #define RTW_TXCTL0_RATE_5MBPS LSHIFT(2, RTW_TXCTL0_RATE_MASK)
840 1.2 dyoung #define RTW_TXCTL0_RATE_11MBPS LSHIFT(3, RTW_TXCTL0_RATE_MASK)
841 1.1 dyoung
842 1.1 dyoung #define RTW_TXCTL0_RTSEN BIT(23) /* RTS Enable */
843 1.1 dyoung
844 1.1 dyoung #define RTW_TXCTL0_RTSRATE_MASK BITS(22,19) /* Tx rate */
845 1.2 dyoung #define RTW_TXCTL0_RTSRATE_1MBPS LSHIFT(0, RTW_TXCTL0_RTSRATE_MASK)
846 1.2 dyoung #define RTW_TXCTL0_RTSRATE_2MBPS LSHIFT(1, RTW_TXCTL0_RTSRATE_MASK)
847 1.2 dyoung #define RTW_TXCTL0_RTSRATE_5MBPS LSHIFT(2, RTW_TXCTL0_RTSRATE_MASK)
848 1.2 dyoung #define RTW_TXCTL0_RTSRATE_11MBPS LSHIFT(3, RTW_TXCTL0_RTSRATE_MASK)
849 1.1 dyoung
850 1.1 dyoung #define RTW_TXCTL0_BEACON BIT(18) /* packet is a beacon */
851 1.1 dyoung #define RTW_TXCTL0_MOREFRAG BIT(17) /* another fragment follows */
852 1.1 dyoung #define RTW_TXCTL0_SPLCP BIT(16) /* add short PLCP preamble
853 1.1 dyoung * and header
854 1.1 dyoung */
855 1.1 dyoung #define RTW_TXCTL0_KEYID_MASK BITS(15,14) /* default key id */
856 1.1 dyoung #define RTW_TXCTL0_RSVD1_MASK BITS(13,12) /* reserved */
857 1.1 dyoung #define RTW_TXCTL0_TPKTSIZE_MASK BITS(11,0) /* Tx packet size
858 1.1 dyoung * in bytes
859 1.1 dyoung */
860 1.1 dyoung
861 1.2 dyoung #define RTW_TXSTAT_OWN RTW_TXCTL0_OWN
862 1.2 dyoung #define RTW_TXSTAT_RSVD0 RTW_TXCTL0_RSVD0
863 1.2 dyoung #define RTW_TXSTAT_FS RTW_TXCTL0_FS
864 1.2 dyoung #define RTW_TXSTAT_LS RTW_TXCTL0_LS
865 1.1 dyoung #define RTW_TXSTAT_RSVD1_MASK BITS(27,16)
866 1.1 dyoung #define RTW_TXSTAT_TOK BIT(15)
867 1.1 dyoung #define RTW_TXSTAT_RTSRETRY_MASK BITS(14,8) /* RTS retry count */
868 1.1 dyoung #define RTW_TXSTAT_DRC_MASK BITS(7,0) /* Data retry count */
869 1.1 dyoung
870 1.1 dyoung #define RTW_TXCTL1_LENGEXT BIT(31) /* supplements _LENGTH
871 1.1 dyoung * in packets sent 5.5Mb/s or
872 1.1 dyoung * faster
873 1.1 dyoung */
874 1.1 dyoung #define RTW_TXCTL1_LENGTH_MASK BITS(30,16) /* PLCP length (microseconds) */
875 1.1 dyoung #define RTW_TXCTL1_RTSDUR_MASK BITS(15,0) /* RTS Duration
876 1.1 dyoung * (microseconds)
877 1.1 dyoung */
878 1.1 dyoung
879 1.1 dyoung #define RTW_TXLEN_LENGTH_MASK BITS(11,0) /* Tx buffer length in bytes */
880 1.1 dyoung
881 1.1 dyoung /* Rx descriptor */
882 1.1 dyoung struct rtw_rxdesc {
883 1.1 dyoung u_int32_t hrx_ctl;
884 1.1 dyoung u_int32_t hrx_rsvd0;
885 1.1 dyoung u_int32_t hrx_buf;
886 1.1 dyoung u_int32_t hrx_rsvd1;
887 1.1 dyoung };
888 1.1 dyoung
889 1.1 dyoung #define hrx_stat hrx_ctl
890 1.1 dyoung #define hrx_rssi hrx_rsvd0
891 1.1 dyoung #define hrx_tsftl hrx_buf /* valid only when RTW_RXSTAT_LS is set */
892 1.1 dyoung #define hrx_tsfth hrx_rsvd1 /* valid only when RTW_RXSTAT_LS is set */
893 1.1 dyoung
894 1.1 dyoung #define RTW_RXCTL_OWN BIT(31) /* 1: owned by NIC */
895 1.1 dyoung #define RTW_RXCTL_EOR BIT(30) /* end of ring */
896 1.1 dyoung #define RTW_RXCTL_FS BIT(29) /* first segment */
897 1.1 dyoung #define RTW_RXCTL_LS BIT(28) /* last segment */
898 1.1 dyoung #define RTW_RXCTL_RSVD0_MASK BITS(29,12) /* reserved */
899 1.1 dyoung #define RTW_RXCTL_LENGTH_MASK BITS(11,0) /* Rx buffer length */
900 1.1 dyoung
901 1.1 dyoung #define RTW_RXSTAT_OWN RTW_RXCTL_OWN
902 1.1 dyoung #define RTW_RXSTAT_EOR RTW_RXCTL_EOR
903 1.1 dyoung #define RTW_RXSTAT_FS RTW_RXCTL_FS /* first segment */
904 1.1 dyoung #define RTW_RXSTAT_LS RTW_RXCTL_LS /* last segment */
905 1.1 dyoung #define RTW_RXSTAT_DMAFAIL BIT(27) /* DMA failure on this pkt */
906 1.1 dyoung #define RTW_RXSTAT_BOVF BIT(26) /* buffer overflow XXX means
907 1.1 dyoung * FIFO exhausted?
908 1.1 dyoung */
909 1.1 dyoung #define RTW_RXSTAT_SPLCP BIT(25) /* Rx'd with short preamble
910 1.1 dyoung * and PLCP header
911 1.1 dyoung */
912 1.1 dyoung #define RTW_RXSTAT_RSVD1 BIT(24) /* reserved */
913 1.1 dyoung #define RTW_RXSTAT_RATE_MASK BITS(23,20) /* Rx rate */
914 1.1 dyoung #define RTW_RXSTAT_RATE_1MBPS LSHIFT(0, RTW_RXSTAT_RATE_MASK)
915 1.1 dyoung #define RTW_RXSTAT_RATE_2MBPS LSHIFT(1, RTW_RXSTAT_RATE_MASK)
916 1.1 dyoung #define RTW_RXSTAT_RATE_5MBPS LSHIFT(2, RTW_RXSTAT_RATE_MASK)
917 1.1 dyoung #define RTW_RXSTAT_RATE_11MBPS LSHIFT(3, RTW_RXSTAT_RATE_MASK)
918 1.1 dyoung #define RTW_RXSTAT_MIC BIT(19) /* XXX from reference driver */
919 1.1 dyoung #define RTW_RXSTAT_MAR BIT(18) /* is multicast */
920 1.1 dyoung #define RTW_RXSTAT_PAR BIT(17) /* matches RTL8180's MAC */
921 1.1 dyoung #define RTW_RXSTAT_BAR BIT(16) /* is broadcast */
922 1.1 dyoung #define RTW_RXSTAT_RES BIT(15) /* error summary. valid when
923 1.1 dyoung * RTW_RXSTAT_LS set. indicates
924 1.1 dyoung * that either RTW_RXSTAT_CRC32
925 1.1 dyoung * or RTW_RXSTAT_ICV is set.
926 1.1 dyoung */
927 1.1 dyoung #define RTW_RXSTAT_PWRMGT BIT(14) /* 802.11 PWRMGMT bit is set */
928 1.1 dyoung #define RTW_RXSTAT_CRC16 BIT(14) /* XXX CRC16 error, from
929 1.1 dyoung * reference driver
930 1.1 dyoung */
931 1.1 dyoung #define RTW_RXSTAT_CRC32 BIT(13) /* CRC32 error */
932 1.1 dyoung #define RTW_RXSTAT_ICV BIT(12) /* ICV error */
933 1.1 dyoung #define RTW_RXSTAT_LENGTH_MASK BITS(11,0) /* frame length, including
934 1.1 dyoung * CRC32
935 1.1 dyoung */
936 1.1 dyoung
937 1.1 dyoung /* Convenient status conjunction. */
938 1.1 dyoung #define RTW_RXSTAT_ONESEG (RTW_RXSTAT_FS|RTW_RXSTAT_LS)
939 1.1 dyoung /* Convenient status disjunctions. */
940 1.1 dyoung #define RTW_RXSTAT_IOERROR (RTW_RXSTAT_DMAFAIL|RTW_RXSTAT_BOVF)
941 1.1 dyoung #define RTW_RXSTAT_DEBUG (RTW_RXSTAT_SPLCP|RTW_RXSTAT_MAR|\
942 1.1 dyoung RTW_RXSTAT_PAR|RTW_RXSTAT_BAR|\
943 1.1 dyoung RTW_RXSTAT_PWRMGT|RTW_RXSTAT_CRC32|\
944 1.1 dyoung RTW_RXSTAT_ICV)
945 1.1 dyoung
946 1.1 dyoung
947 1.1 dyoung #define RTW_RXRSSI_VLAN BITS(32,16) /* XXX from reference driver */
948 1.1 dyoung /* for Philips RF front-ends */
949 1.1 dyoung #define RTW_RXRSSI_RSSI BITS(15,8) /* RF energy at the PHY */
950 1.1 dyoung /* for RF front-ends by Intersil, Maxim, RFMD */
951 1.1 dyoung #define RTW_RXRSSI_IMR_RSSI BITS(15,9) /* RF energy at the PHY */
952 1.1 dyoung #define RTW_RXRSSI_IMR_LNA BIT(8) /* 1: LNA activated */
953 1.1 dyoung #define RTW_RXRSSI_SQ BITS(7,0) /* Barker code-lock quality */
954 1.1 dyoung
955 1.1 dyoung #define RTW_READ8(regs, ofs) \
956 1.1 dyoung bus_space_read_1((regs)->r_bt, (regs)->r_bh, (ofs))
957 1.1 dyoung
958 1.1 dyoung #define RTW_READ16(regs, ofs) \
959 1.1 dyoung bus_space_read_2((regs)->r_bt, (regs)->r_bh, (ofs))
960 1.1 dyoung
961 1.1 dyoung #define RTW_READ(regs, ofs) \
962 1.1 dyoung bus_space_read_4((regs)->r_bt, (regs)->r_bh, (ofs))
963 1.1 dyoung
964 1.1 dyoung #define RTW_WRITE8(regs, ofs, val) \
965 1.1 dyoung bus_space_write_1((regs)->r_bt, (regs)->r_bh, (ofs), (val))
966 1.1 dyoung
967 1.1 dyoung #define RTW_WRITE16(regs, ofs, val) \
968 1.1 dyoung bus_space_write_2((regs)->r_bt, (regs)->r_bh, (ofs), (val))
969 1.1 dyoung
970 1.1 dyoung #define RTW_WRITE(regs, ofs, val) \
971 1.1 dyoung bus_space_write_4((regs)->r_bt, (regs)->r_bh, (ofs), (val))
972 1.1 dyoung
973 1.1 dyoung #define RTW_ISSET(regs, reg, mask) \
974 1.1 dyoung (RTW_READ((regs), (reg)) & (mask))
975 1.1 dyoung
976 1.1 dyoung #define RTW_CLR(regs, reg, mask) \
977 1.1 dyoung RTW_WRITE((regs), (reg), RTW_READ((regs), (reg)) & ~(mask))
978 1.1 dyoung
979 1.1 dyoung /* bus_space(9) lied? */
980 1.1 dyoung #ifndef BUS_SPACE_BARRIER_SYNC
981 1.1 dyoung #define BUS_SPACE_BARRIER_SYNC (BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
982 1.1 dyoung #endif
983 1.1 dyoung
984 1.1 dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_READ
985 1.1 dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_READ BUS_SPACE_BARRIER_READ
986 1.1 dyoung #endif
987 1.1 dyoung
988 1.1 dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_WRITE
989 1.1 dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_WRITE BUS_SPACE_BARRIER_READ
990 1.1 dyoung #endif
991 1.1 dyoung
992 1.1 dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_READ
993 1.1 dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_READ BUS_SPACE_BARRIER_WRITE
994 1.1 dyoung #endif
995 1.1 dyoung
996 1.1 dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE
997 1.1 dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE BUS_SPACE_BARRIER_WRITE
998 1.1 dyoung #endif
999 1.1 dyoung
1000 1.1 dyoung /*
1001 1.1 dyoung * Bus barrier
1002 1.1 dyoung *
1003 1.1 dyoung * Complete outstanding read and/or write ops on [reg0, reg1]
1004 1.1 dyoung * ([reg1, reg0]) before starting new ops on the same region. See
1005 1.1 dyoung * acceptable bus_space_barrier(9) for the flag definitions.
1006 1.1 dyoung */
1007 1.1 dyoung #define RTW_BARRIER(regs, reg0, reg1, flags) \
1008 1.1 dyoung bus_space_barrier((regs)->r_bh, (regs)->r_bt, \
1009 1.1 dyoung MIN(reg0, reg1), MAX(reg0, reg1) - MIN(reg0, reg1) + 4, flags)
1010 1.1 dyoung
1011 1.1 dyoung /*
1012 1.1 dyoung * Barrier convenience macros.
1013 1.1 dyoung */
1014 1.1 dyoung /* sync */
1015 1.1 dyoung #define RTW_SYNC(regs, reg0, reg1) \
1016 1.1 dyoung RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_SYNC)
1017 1.1 dyoung
1018 1.1 dyoung /* write-before-write */
1019 1.1 dyoung #define RTW_WBW(regs, reg0, reg1) \
1020 1.1 dyoung RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE)
1021 1.1 dyoung
1022 1.1 dyoung /* write-before-read */
1023 1.1 dyoung #define RTW_WBR(regs, reg0, reg1) \
1024 1.1 dyoung RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_WRITE_BEFORE_READ)
1025 1.1 dyoung
1026 1.1 dyoung /* read-before-read */
1027 1.1 dyoung #define RTW_RBR(regs, reg0, reg1) \
1028 1.1 dyoung RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_READ_BEFORE_READ)
1029 1.1 dyoung
1030 1.1 dyoung /* read-before-read */
1031 1.1 dyoung #define RTW_RBW(regs, reg0, reg1) \
1032 1.1 dyoung RTW_BARRIER(regs, reg0, reg1, BUS_SPACE_BARRIER_READ_BEFORE_WRITE)
1033 1.1 dyoung
1034 1.1 dyoung #define RTW_WBRW(regs, reg0, reg1) \
1035 1.1 dyoung RTW_BARRIER(regs, reg0, reg1, \
1036 1.1 dyoung BUS_SPACE_BARRIER_WRITE_BEFORE_READ | \
1037 1.1 dyoung BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE)
1038 1.1 dyoung
1039 1.1 dyoung /*
1040 1.1 dyoung * Registers for RTL8180L's built-in baseband modem.
1041 1.1 dyoung */
1042 1.1 dyoung #define RTW_BBP_SYS1 0x00
1043 1.1 dyoung #define RTW_BBP_TXAGC 0x03
1044 1.1 dyoung #define RTW_BBP_LNADET 0x04
1045 1.1 dyoung #define RTW_BBP_IFAGCINI 0x05
1046 1.1 dyoung #define RTW_BBP_IFAGCLIMIT 0x06
1047 1.1 dyoung #define RTW_BBP_IFAGCDET 0x07
1048 1.1 dyoung
1049 1.1 dyoung #define RTW_BBP_ANTATTEN 0x10
1050 1.1 dyoung #define RTW_BBP_ANTATTEN_PHILIPS_MAGIC 0x91
1051 1.1 dyoung #define RTW_BBP_ANTATTEN_INTERSIL_MAGIC 0x92
1052 1.1 dyoung #define RTW_BBP_ANTATTEN_RFMD_MAGIC 0x93
1053 1.1 dyoung #define RTW_BBP_ANTATTEN_MAXIM_MAGIC 0xb3
1054 1.1 dyoung #define RTW_BBP_ANTATTEN_DFLANTB 0x40
1055 1.1 dyoung #define RTW_BBP_ANTATTEN_CHAN14 0x0c
1056 1.1 dyoung
1057 1.1 dyoung #define RTW_BBP_TRL 0x11
1058 1.1 dyoung #define RTW_BBP_SYS2 0x12
1059 1.1 dyoung #define RTW_BBP_SYS2_ANTDIV 0x80 /* enable antenna diversity */
1060 1.1 dyoung #define RTW_BBP_SYS2_RATE_MASK BITS(5,4) /* loopback rate?
1061 1.1 dyoung * 0: 1Mbps
1062 1.1 dyoung * 1: 2Mbps
1063 1.1 dyoung * 2: 5.5Mbps
1064 1.1 dyoung * 3: 11Mbps
1065 1.1 dyoung */
1066 1.1 dyoung #define RTW_BBP_SYS3 0x13
1067 1.1 dyoung /* carrier-sense threshold */
1068 1.1 dyoung #define RTW_BBP_SYS3_CSTHRESH_MASK BITS(0,3)
1069 1.1 dyoung #define RTW_BBP_CHESTLIM 0x19
1070 1.1 dyoung #define RTW_BBP_CHSQLIM 0x1a
1071 1.1 dyoung
1072