Home | History | Annotate | Line # | Download | only in ic
rtwreg.h revision 1.27.2.1
      1  1.27.2.1  uebayasi /*	$NetBSD: rtwreg.h,v 1.27.2.1 2010/04/30 14:43:21 uebayasi Exp $	*/
      2       1.7    dyoung /*-
      3       1.7    dyoung  * Copyright (c) 2004, 2005 David Young.  All rights reserved.
      4       1.1    dyoung  *
      5       1.7    dyoung  * Programmed for NetBSD by David Young.
      6       1.1    dyoung  *
      7       1.1    dyoung  * Redistribution and use in source and binary forms, with or without
      8       1.1    dyoung  * modification, are permitted provided that the following conditions
      9       1.1    dyoung  * are met:
     10       1.1    dyoung  * 1. Redistributions of source code must retain the above copyright
     11       1.1    dyoung  *    notice, this list of conditions and the following disclaimer.
     12       1.1    dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1    dyoung  *    notice, this list of conditions and the following disclaimer in the
     14       1.1    dyoung  *    documentation and/or other materials provided with the distribution.
     15       1.1    dyoung  *
     16       1.7    dyoung  * THIS SOFTWARE IS PROVIDED BY David Young ``AS IS'' AND ANY
     17       1.7    dyoung  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     18       1.7    dyoung  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
     19       1.7    dyoung  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL David
     20       1.7    dyoung  * Young BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     21       1.7    dyoung  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
     22       1.7    dyoung  * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     23       1.7    dyoung  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     24       1.7    dyoung  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     25       1.7    dyoung  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     26       1.7    dyoung  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
     27       1.7    dyoung  * OF SUCH DAMAGE.
     28       1.1    dyoung  */
     29       1.1    dyoung 
     30      1.17    dyoung #include <lib/libkern/libkern.h>
     31       1.1    dyoung 
     32       1.1    dyoung /* RTL8180L Host Control and Status Registers */
     33       1.1    dyoung 
     34       1.1    dyoung #define RTW_IDR0	0x00	/* ID Register: MAC addr, 6 bytes.
     35       1.1    dyoung 				 * Auto-loaded from EEPROM. Read by byte,
     36       1.1    dyoung 				 * by word, or by double word, but write
     37       1.1    dyoung 				 * only by double word.
     38       1.1    dyoung 				 */
     39       1.1    dyoung #define RTW_IDR1	0x04
     40       1.1    dyoung 
     41       1.1    dyoung #define RTW_MAR0	0x08	/* Multicast filter, 64b. */
     42       1.1    dyoung #define RTW_MAR1	0x0c
     43       1.1    dyoung 
     44       1.1    dyoung #define RTW_TSFTRL	0x18	/* Timing Synchronization Function Timer
     45       1.1    dyoung 				 * Register, low word, 32b, read-only.
     46       1.1    dyoung 				 */
     47       1.1    dyoung #define RTW_TSFTRH	0x1c	/* High word, 32b, read-only. */
     48       1.1    dyoung #define	RTW_TLPDA	0x20	/* Transmit Low Priority Descriptors Start
     49       1.1    dyoung 				 * Address, 32b, 256-byte alignment.
     50       1.1    dyoung 				 */
     51       1.1    dyoung #define	RTW_TNPDA	0x24	/* Transmit Normal Priority Descriptors Start
     52       1.1    dyoung 				 * Address, 32b, 256-byte alignment.
     53       1.1    dyoung 				 */
     54       1.1    dyoung #define	RTW_THPDA	0x28	/* Transmit High Priority Descriptors Start
     55       1.1    dyoung 				 * Address, 32b, 256-byte alignment.
     56       1.1    dyoung 				 */
     57       1.1    dyoung 
     58       1.1    dyoung #define RTW_BRSR	0x2c	/* Basic Rate Set Register, 16b */
     59      1.18    dyoung #define	RTW_BRSR_BPLCP	__BIT(8)/* 1: use short PLCP header for CTS/ACK packet,
     60       1.1    dyoung 				 * 0: use long PLCP header
     61       1.1    dyoung 				 */
     62      1.18    dyoung #define RTW_BRSR_MBR8180_MASK	__BITS(1,0)	/* Maximum Basic Service Rate */
     63      1.20    dyoung #define RTW_BRSR_MBR8180_1MBPS	__SHIFTIN(0, RTW_BRSR_MBR8180_MASK)
     64      1.20    dyoung #define RTW_BRSR_MBR8180_2MBPS	__SHIFTIN(1, RTW_BRSR_MBR8180_MASK)
     65      1.20    dyoung #define RTW_BRSR_MBR8180_5MBPS	__SHIFTIN(2, RTW_BRSR_MBR8180_MASK)
     66      1.20    dyoung #define RTW_BRSR_MBR8180_11MBPS	__SHIFTIN(3, RTW_BRSR_MBR8180_MASK)
     67       1.1    dyoung 
     68       1.1    dyoung /* 8181 and 8180 docs conflict! */
     69      1.18    dyoung #define RTW_BRSR_MBR8181_1MBPS	__BIT(0)
     70      1.18    dyoung #define RTW_BRSR_MBR8181_2MBPS	__BIT(1)
     71      1.18    dyoung #define RTW_BRSR_MBR8181_5MBPS	__BIT(2)
     72      1.18    dyoung #define RTW_BRSR_MBR8181_11MBPS	__BIT(3)
     73       1.1    dyoung 
     74       1.3    dyoung #define RTW_BSSID	0x2e
     75       1.1    dyoung /* BSSID, 6 bytes */
     76       1.1    dyoung #define RTW_BSSID16	0x2e		/* first two bytes */
     77       1.1    dyoung #define RTW_BSSID32	(0x2e + 4)	/* remaining four bytes */
     78       1.1    dyoung #define RTW_BSSID0	RTW_BSSID16		/* BSSID[0], 8b */
     79       1.1    dyoung #define RTW_BSSID1	(RTW_BSSID0 + 1)	/* BSSID[1], 8b */
     80       1.1    dyoung #define RTW_BSSID2	(RTW_BSSID1 + 1)	/* BSSID[2], 8b */
     81       1.1    dyoung #define RTW_BSSID3	(RTW_BSSID2 + 1)	/* BSSID[3], 8b */
     82       1.1    dyoung #define RTW_BSSID4	(RTW_BSSID3 + 1)	/* BSSID[4], 8b */
     83       1.1    dyoung #define RTW_BSSID5	(RTW_BSSID4 + 1)	/* BSSID[5], 8b */
     84       1.1    dyoung 
     85       1.1    dyoung #define	RTW_CR		0x37	/* Command Register, 8b */
     86      1.18    dyoung #define	RTW_CR_RST	__BIT(4)/* Reset: host sets to 1 to disable
     87       1.1    dyoung 				 * transmitter & receiver, reinitialize FIFO.
     88       1.1    dyoung 				 * RTL8180L sets to 0 to signal completion.
     89       1.1    dyoung 				 */
     90      1.18    dyoung #define	RTW_CR_RE	__BIT(3)/* Receiver Enable: host enables receiver
     91       1.1    dyoung 				 * by writing 1. RTL8180L indicates receiver
     92       1.1    dyoung 				 * is active with 1. After power-up, host
     93       1.1    dyoung 				 * must wait for reset before writing.
     94       1.1    dyoung 				 */
     95      1.18    dyoung #define	RTW_CR_TE	__BIT(2)/* Transmitter Enable: host enables transmitter
     96       1.1    dyoung 				 * by writing 1. RTL8180L indicates transmitter
     97       1.1    dyoung 				 * is active with 1. After power-up, host
     98       1.1    dyoung 				 * must wait for reset before writing.
     99       1.1    dyoung 				 */
    100      1.18    dyoung #define	RTW_CR_MULRW	__BIT(0)/* PCI Multiple Read/Write enable: 1 enables,
    101       1.1    dyoung 				 * 0 disables. XXX RTL8180, only?
    102       1.1    dyoung 				 */
    103       1.1    dyoung 
    104       1.1    dyoung #define	RTW_IMR		0x3c	/* Interrupt Mask Register, 16b */
    105       1.1    dyoung #define	RTW_ISR		0x3e	/* Interrupt status register, 16b */
    106       1.1    dyoung 
    107      1.18    dyoung #define RTW_INTR_TXFOVW		__BIT(15)	/* Tx FIFO underflow */
    108      1.18    dyoung #define RTW_INTR_TIMEOUT	__BIT(14)	/* Time Out: 1 indicates
    109      1.18    dyoung 						 * RTW_TSFTR[0:31] = RTW_TINT
    110      1.18    dyoung 						 */
    111      1.18    dyoung /* Beacon Time Out: time for host to prepare beacon:
    112      1.18    dyoung  * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
    113      1.18    dyoung  * (RTW_BCNITV_BCNITV * TU - RTW_BINTRITV)
    114      1.18    dyoung  */
    115      1.18    dyoung #define RTW_INTR_BCNINT		__BIT(13)
    116      1.18    dyoung /* ATIM Time Out: ATIM interval will pass,
    117      1.18    dyoung  * RTW_TSFTR % (RTW_BCNITV_BCNITV * TU) =
    118      1.18    dyoung  * (RTW_ATIMWND_ATIMWND * TU - RTW_ATIMTRITV)
    119      1.18    dyoung  */
    120      1.18    dyoung #define RTW_INTR_ATIMINT	__BIT(12)
    121      1.18    dyoung /* Tx Beacon Descriptor Error: beacon transmission aborted because frame Rx'd */
    122      1.18    dyoung #define RTW_INTR_TBDER	__BIT(11)
    123      1.18    dyoung #define RTW_INTR_TBDOK	__BIT(10)	/* Tx Beacon Descriptor OK */
    124      1.18    dyoung #define RTW_INTR_THPDER	__BIT(9)/* Tx High Priority Descriptor Error:
    125       1.1    dyoung 				 * reached short/long retry limit
    126       1.1    dyoung 				 */
    127      1.18    dyoung #define RTW_INTR_THPDOK	__BIT(8)/* Tx High Priority Descriptor OK */
    128      1.18    dyoung #define RTW_INTR_TNPDER	__BIT(7)/* Tx Normal Priority Descriptor Error:
    129       1.1    dyoung 				 * reached short/long retry limit
    130       1.1    dyoung 				 */
    131      1.18    dyoung #define RTW_INTR_TNPDOK	__BIT(6)/* Tx Normal Priority Descriptor OK */
    132      1.18    dyoung #define RTW_INTR_RXFOVW	__BIT(5)/* Rx FIFO Overflow: either RDU (see below)
    133       1.1    dyoung 				 * or PCI bus too slow/busy
    134       1.1    dyoung 				 */
    135      1.18    dyoung #define RTW_INTR_RDU	__BIT(4)/* Rx Descriptor Unavailable */
    136      1.18    dyoung #define RTW_INTR_TLPDER	__BIT(3)/* Tx Normal Priority Descriptor Error
    137       1.1    dyoung 				 * reached short/long retry limit
    138       1.1    dyoung 				 */
    139      1.18    dyoung #define RTW_INTR_TLPDOK	__BIT(2)/* Tx Normal Priority Descriptor OK */
    140      1.18    dyoung #define RTW_INTR_RER	__BIT(1)/* Rx Error: CRC32 or ICV error */
    141      1.18    dyoung #define RTW_INTR_ROK	__BIT(0)/* Rx OK */
    142       1.1    dyoung 
    143       1.1    dyoung /* Convenient interrupt conjunctions. */
    144      1.23    dyoung #define RTW_INTR_RX	(RTW_INTR_RER|RTW_INTR_ROK|RTW_INTR_RDU|RTW_INTR_RXFOVW)
    145       1.1    dyoung #define RTW_INTR_TX	(RTW_INTR_TLPDER|RTW_INTR_TLPDOK|RTW_INTR_THPDER|\
    146      1.12    dyoung 			 RTW_INTR_THPDOK|RTW_INTR_TNPDER|RTW_INTR_TNPDOK|\
    147      1.12    dyoung 			 RTW_INTR_TBDER|RTW_INTR_TBDOK)
    148      1.14    dyoung #define RTW_INTR_BEACON	(RTW_INTR_BCNINT|RTW_INTR_TBDER|RTW_INTR_TBDOK)
    149      1.23    dyoung #define RTW_INTR_IOERROR	(RTW_INTR_TXFOVW)
    150       1.1    dyoung 
    151       1.1    dyoung #define	RTW_TCR		0x40	/* Transmit Configuration Register, 32b */
    152      1.18    dyoung #define RTW_TCR_CWMIN	__BIT(31)/* 1: CWmin = 8, 0: CWmin = 32. */
    153      1.18    dyoung #define RTW_TCR_SWSEQ	__BIT(30)/* 1: host assigns 802.11 sequence number,
    154       1.1    dyoung 				 * 0: hardware assigns sequence number
    155       1.1    dyoung 				 */
    156       1.1    dyoung /* Hardware version ID, read-only */
    157      1.18    dyoung #define RTW_TCR_HWVERID_MASK	__BITS(29, 25)
    158      1.20    dyoung #define RTW_TCR_HWVERID_D	__SHIFTIN(26, RTW_TCR_HWVERID_MASK)
    159      1.20    dyoung #define RTW_TCR_HWVERID_F	__SHIFTIN(27, RTW_TCR_HWVERID_MASK)
    160       1.1    dyoung #define RTW_TCR_HWVERID_RTL8180	RTW_TCR_HWVERID_F
    161       1.1    dyoung 
    162       1.1    dyoung /* Set ACK/CTS Timeout (EIFS).
    163       1.1    dyoung  * 1: ACK rate = max(RTW_BRSR_MBR, Rx rate) (XXX not min? typo in datasheet?)
    164       1.1    dyoung  * 0: ACK rate = 1Mbps
    165       1.1    dyoung  */
    166      1.18    dyoung #define RTW_TCR_SAT	__BIT(24)
    167       1.1    dyoung /* Max DMA Burst Size per Tx DMA Burst */
    168      1.18    dyoung #define RTW_TCR_MXDMA_MASK	__BITS(23,21)
    169      1.20    dyoung #define RTW_TCR_MXDMA_16	__SHIFTIN(0, RTW_TCR_MXDMA_MASK)
    170      1.20    dyoung #define RTW_TCR_MXDMA_32	__SHIFTIN(1, RTW_TCR_MXDMA_MASK)
    171      1.20    dyoung #define RTW_TCR_MXDMA_64	__SHIFTIN(2, RTW_TCR_MXDMA_MASK)
    172      1.20    dyoung #define RTW_TCR_MXDMA_128	__SHIFTIN(3, RTW_TCR_MXDMA_MASK)
    173      1.20    dyoung #define RTW_TCR_MXDMA_256	__SHIFTIN(4, RTW_TCR_MXDMA_MASK)
    174      1.20    dyoung #define RTW_TCR_MXDMA_512	__SHIFTIN(5, RTW_TCR_MXDMA_MASK)
    175      1.20    dyoung #define RTW_TCR_MXDMA_1024	__SHIFTIN(6, RTW_TCR_MXDMA_MASK)
    176      1.20    dyoung #define RTW_TCR_MXDMA_2048	__SHIFTIN(7, RTW_TCR_MXDMA_MASK)
    177       1.1    dyoung 
    178      1.18    dyoung /* disable 802.11 random backoff */
    179      1.18    dyoung #define RTW_TCR_DISCW		__BIT(20)
    180       1.1    dyoung 
    181      1.18    dyoung /* host lets RTL8180 append ICV to WEP packets */
    182      1.18    dyoung #define RTW_TCR_ICV		__BIT(19)
    183       1.1    dyoung 
    184       1.1    dyoung /* Loopback Test: disables TXI/TXQ outputs. */
    185      1.18    dyoung #define RTW_TCR_LBK_MASK	__BITS(18,17)
    186      1.20    dyoung #define RTW_TCR_LBK_NORMAL	__SHIFTIN(0, RTW_TCR_LBK_MASK) /* normal ops */
    187      1.20    dyoung #define RTW_TCR_LBK_MAC		__SHIFTIN(1, RTW_TCR_LBK_MASK) /* MAC loopback */
    188      1.20    dyoung #define RTW_TCR_LBK_BBP		__SHIFTIN(2, RTW_TCR_LBK_MASK) /* baseband loop. */
    189      1.20    dyoung #define RTW_TCR_LBK_CONT	__SHIFTIN(3, RTW_TCR_LBK_MASK) /* continuous Tx */
    190       1.1    dyoung 
    191      1.18    dyoung #define RTW_TCR_CRC	__BIT(16)	/* 0: RTL8180 appends CRC32
    192       1.4    dyoung 					 * 1: host appends CRC32
    193       1.4    dyoung 					 *
    194       1.4    dyoung 					 * (I *think* this is right.
    195       1.4    dyoung 					 *  The docs have a mysterious
    196       1.4    dyoung 					 *  description in the
    197       1.4    dyoung 					 *  passive voice.)
    198       1.4    dyoung 					 */
    199      1.18    dyoung #define RTW_TCR_SRL_MASK	__BITS(15,8)	/* Short Retry Limit */
    200      1.18    dyoung #define RTW_TCR_LRL_MASK	__BITS(7,0)	/* Long Retry Limit */
    201       1.1    dyoung 
    202       1.1    dyoung #define	RTW_RCR		0x44	/* Receive Configuration Register, 32b */
    203      1.18    dyoung /* only do Early Rx on packets longer than 1536 bytes */
    204      1.18    dyoung #define RTW_RCR_ONLYERLPKT	__BIT(31)
    205      1.18    dyoung /* enable carrier sense method 2 */
    206      1.18    dyoung #define RTW_RCR_ENCS2		__BIT(30)
    207      1.18    dyoung /* enable carrier sense method 1 */
    208      1.18    dyoung #define RTW_RCR_ENCS1		__BIT(29)
    209      1.18    dyoung #define RTW_RCR_ENMARP		__BIT(28)	/* enable MAC auto-reset PHY */
    210      1.18    dyoung /* Check BSSID/ToDS/FromDS: set "Link On" when received BSSID
    211      1.18    dyoung  * matches RTW_BSSID and received ToDS/FromDS are appropriate
    212      1.18    dyoung  * according to RTW_MSR_NETYPE.
    213      1.18    dyoung  */
    214      1.18    dyoung #define RTW_RCR_CBSSID		__BIT(23)
    215      1.18    dyoung  /* accept packets w/ PWRMGMT bit set */
    216      1.18    dyoung #define RTW_RCR_APWRMGT		__BIT(22)
    217      1.18    dyoung /* when RTW_MSR_NETYPE == RTW_MSR_NETYPE_INFRA_OK, accept
    218      1.18    dyoung  * broadcast/multicast packets whose 3rd address matches RTL8180's MAC.
    219      1.18    dyoung  */
    220      1.18    dyoung #define RTW_RCR_ADD3		__BIT(21)
    221      1.18    dyoung #define RTW_RCR_AMF		__BIT(20)	/* accept management frames */
    222      1.18    dyoung #define RTW_RCR_ACF		__BIT(19)	/* accept control frames */
    223      1.18    dyoung #define RTW_RCR_ADF		__BIT(18)	/* accept data frames */
    224       1.1    dyoung /* Rx FIFO Threshold: RTL8180 begins PCI transfer when this many data
    225       1.1    dyoung  * bytes are received
    226       1.1    dyoung  */
    227      1.18    dyoung #define RTW_RCR_RXFTH_MASK	__BITS(15,13)
    228      1.20    dyoung #define RTW_RCR_RXFTH_64	__SHIFTIN(2, RTW_RCR_RXFTH_MASK)
    229      1.20    dyoung #define RTW_RCR_RXFTH_128	__SHIFTIN(3, RTW_RCR_RXFTH_MASK)
    230      1.20    dyoung #define RTW_RCR_RXFTH_256	__SHIFTIN(4, RTW_RCR_RXFTH_MASK)
    231      1.20    dyoung #define RTW_RCR_RXFTH_512	__SHIFTIN(5, RTW_RCR_RXFTH_MASK)
    232      1.20    dyoung #define RTW_RCR_RXFTH_1024	__SHIFTIN(6, RTW_RCR_RXFTH_MASK)
    233      1.20    dyoung #define RTW_RCR_RXFTH_WHOLE	__SHIFTIN(7, RTW_RCR_RXFTH_MASK)
    234       1.1    dyoung 
    235      1.18    dyoung #define RTW_RCR_AICV		__BIT(12)/* accept frames w/ ICV errors */
    236       1.1    dyoung 
    237       1.1    dyoung /* Max DMA Burst Size per Rx DMA Burst */
    238      1.18    dyoung #define RTW_RCR_MXDMA_MASK	__BITS(10,8)
    239      1.20    dyoung #define RTW_RCR_MXDMA_16	__SHIFTIN(0, RTW_RCR_MXDMA_MASK)
    240      1.20    dyoung #define RTW_RCR_MXDMA_32	__SHIFTIN(1, RTW_RCR_MXDMA_MASK)
    241      1.20    dyoung #define RTW_RCR_MXDMA_64	__SHIFTIN(2, RTW_RCR_MXDMA_MASK)
    242      1.20    dyoung #define RTW_RCR_MXDMA_128	__SHIFTIN(3, RTW_RCR_MXDMA_MASK)
    243      1.20    dyoung #define RTW_RCR_MXDMA_256	__SHIFTIN(4, RTW_RCR_MXDMA_MASK)
    244      1.20    dyoung #define RTW_RCR_MXDMA_512	__SHIFTIN(5, RTW_RCR_MXDMA_MASK)
    245      1.20    dyoung #define RTW_RCR_MXDMA_1024	__SHIFTIN(6, RTW_RCR_MXDMA_MASK)
    246      1.20    dyoung #define RTW_RCR_MXDMA_UNLIMITED	__SHIFTIN(7, RTW_RCR_MXDMA_MASK)
    247       1.1    dyoung 
    248       1.1    dyoung /* EEPROM type, read-only. 1: EEPROM is 93c56, 0: 93c46 */
    249      1.18    dyoung #define RTW_RCR_9356SEL		__BIT(6)
    250       1.1    dyoung 
    251      1.18    dyoung #define RTW_RCR_ACRC32		__BIT(5)/* accept frames w/ CRC32 errors */
    252      1.18    dyoung #define RTW_RCR_AB		__BIT(3)/* accept broadcast frames */
    253      1.18    dyoung #define RTW_RCR_AM		__BIT(2)/* accept multicast frames */
    254       1.1    dyoung /* accept physical match frames. XXX means PLCP header ok? */
    255      1.18    dyoung #define RTW_RCR_APM		__BIT(1)
    256      1.18    dyoung #define RTW_RCR_AAP		__BIT(0)/* accept frames w/ destination */
    257       1.1    dyoung 
    258      1.10    dyoung /* Additional bits to set in monitor mode. */
    259      1.10    dyoung #define RTW_RCR_MONITOR (		\
    260      1.10    dyoung     RTW_RCR_AAP |			\
    261      1.10    dyoung     RTW_RCR_ACF |			\
    262      1.10    dyoung     RTW_RCR_ACRC32 |			\
    263      1.10    dyoung     RTW_RCR_AICV |			\
    264      1.10    dyoung     0)
    265      1.10    dyoung 
    266      1.10    dyoung /* The packet filter bits. */
    267      1.10    dyoung #define	RTW_RCR_PKTFILTER_MASK (\
    268      1.10    dyoung     RTW_RCR_AAP |		\
    269      1.10    dyoung     RTW_RCR_AB |		\
    270      1.10    dyoung     RTW_RCR_ACF |		\
    271      1.10    dyoung     RTW_RCR_ACRC32 |		\
    272      1.10    dyoung     RTW_RCR_ADD3 |		\
    273      1.10    dyoung     RTW_RCR_ADF |		\
    274      1.10    dyoung     RTW_RCR_AICV |		\
    275      1.10    dyoung     RTW_RCR_AM |		\
    276      1.10    dyoung     RTW_RCR_AMF |		\
    277      1.10    dyoung     RTW_RCR_APM |		\
    278      1.10    dyoung     RTW_RCR_APWRMGT |		\
    279      1.10    dyoung     0)
    280      1.10    dyoung 
    281      1.10    dyoung /* Receive power-management frames and mgmt/ctrl/data frames. */
    282      1.10    dyoung #define	RTW_RCR_PKTFILTER_DEFAULT	(	\
    283      1.24    dyoung     RTW_RCR_ACF |				\
    284      1.10    dyoung     RTW_RCR_ADF |				\
    285      1.10    dyoung     RTW_RCR_AMF |				\
    286      1.10    dyoung     RTW_RCR_APM |				\
    287      1.10    dyoung     RTW_RCR_APWRMGT |				\
    288      1.10    dyoung     0)
    289      1.10    dyoung 
    290       1.1    dyoung #define RTW_TINT	0x48	/* Timer Interrupt Register, 32b */
    291       1.1    dyoung #define	RTW_TBDA	0x4c	/* Transmit Beacon Descriptor Start Address,
    292       1.1    dyoung 				 * 32b, 256-byte alignment
    293       1.1    dyoung 				 */
    294       1.1    dyoung #define RTW_9346CR	0x50	/* 93c46/93c56 Command Register, 8b */
    295      1.18    dyoung #define RTW_9346CR_EEM_MASK	__BITS(7,6)	/* Operating Mode */
    296      1.20    dyoung #define RTW_9346CR_EEM_NORMAL	__SHIFTIN(0, RTW_9346CR_EEM_MASK)
    297       1.1    dyoung /* Load the EEPROM. Reset registers to defaults.
    298       1.1    dyoung  * Takes ~2ms. RTL8180 indicates completion with RTW_9346CR_EEM_NORMAL.
    299       1.1    dyoung  * XXX RTL8180 only?
    300       1.1    dyoung  */
    301      1.20    dyoung #define RTW_9346CR_EEM_AUTOLOAD	__SHIFTIN(1, RTW_9346CR_EEM_MASK)
    302       1.1    dyoung /* Disable network & bus-master operations and enable
    303       1.1    dyoung  * _EECS, _EESK, _EEDI, _EEDO.
    304       1.1    dyoung  * XXX RTL8180 only?
    305       1.1    dyoung  */
    306      1.20    dyoung #define RTW_9346CR_EEM_PROGRAM	__SHIFTIN(2, RTW_9346CR_EEM_MASK)
    307       1.1    dyoung /* Enable RTW_CONFIG[0123] registers. */
    308      1.20    dyoung #define RTW_9346CR_EEM_CONFIG	__SHIFTIN(3, RTW_9346CR_EEM_MASK)
    309       1.1    dyoung /* EEPROM pin status/control in _EEM_CONFIG, _EEM_AUTOLOAD modes.
    310       1.1    dyoung  * XXX RTL8180 only?
    311       1.1    dyoung  */
    312      1.18    dyoung #define RTW_9346CR_EECS	__BIT(3)
    313      1.18    dyoung #define RTW_9346CR_EESK	__BIT(2)
    314      1.18    dyoung #define RTW_9346CR_EEDI	__BIT(1)
    315      1.18    dyoung #define RTW_9346CR_EEDO	__BIT(0)	/* read-only */
    316       1.1    dyoung 
    317       1.1    dyoung #define RTW_CONFIG0	0x51	/* Configuration Register 0, 8b */
    318      1.18    dyoung #define RTW_CONFIG0_WEP40	__BIT(7)/* implements 40-bit WEP,
    319       1.1    dyoung 					 * XXX RTL8180 only?
    320       1.1    dyoung 					 */
    321      1.18    dyoung #define RTW_CONFIG0_WEP104	__BIT(6)/* implements 104-bit WEP,
    322       1.1    dyoung 					 * from EEPROM, read-only
    323       1.1    dyoung 					 * XXX RTL8180 only?
    324       1.1    dyoung 					 */
    325      1.18    dyoung #define RTW_CONFIG0_LEDGPOEN	__BIT(4)/* 1: RTW_PSR_LEDGPO[01] control
    326       1.1    dyoung 					 *    LED[01] pins.
    327       1.1    dyoung 					 * 0: LED behavior defined by
    328       1.1    dyoung 					 *    RTW_CONFIG1_LEDS10_MASK
    329       1.1    dyoung 					 * XXX RTL8180 only?
    330       1.1    dyoung 					 */
    331       1.1    dyoung /* auxiliary power is present, read-only */
    332      1.18    dyoung #define RTW_CONFIG0_AUXPWR	__BIT(3)
    333       1.1    dyoung /* Geographic Location, read-only */
    334      1.18    dyoung #define RTW_CONFIG0_GL_MASK		__BITS(1,0)
    335       1.1    dyoung /* _RTW_CONFIG0_GL_* is what the datasheet says, but RTW_CONFIG0_GL_*
    336       1.1    dyoung  * work.
    337       1.1    dyoung  */
    338      1.20    dyoung #define _RTW_CONFIG0_GL_USA		__SHIFTIN(3, RTW_CONFIG0_GL_MASK)
    339      1.20    dyoung #define RTW_CONFIG0_GL_EUROPE		__SHIFTIN(2, RTW_CONFIG0_GL_MASK)
    340      1.20    dyoung #define RTW_CONFIG0_GL_JAPAN		__SHIFTIN(1, RTW_CONFIG0_GL_MASK)
    341      1.20    dyoung #define RTW_CONFIG0_GL_USA		__SHIFTIN(0, RTW_CONFIG0_GL_MASK)
    342       1.1    dyoung /* RTL8181 datasheet says RTW_CONFIG0_GL_JAPAN = 0. */
    343       1.1    dyoung 
    344       1.1    dyoung #define RTW_CONFIG1	0x52	/* Configuration Register 1, 8b */
    345       1.1    dyoung 
    346       1.1    dyoung /* LED configuration. From EEPROM. Read/write.
    347       1.1    dyoung  *
    348       1.1    dyoung  * Setting				LED0		LED1
    349       1.1    dyoung  * -------				----		----
    350       1.1    dyoung  * RTW_CONFIG1_LEDS_ACT_INFRA		Activity	Infrastructure
    351       1.1    dyoung  * RTW_CONFIG1_LEDS_ACT_LINK		Activity	Link
    352       1.1    dyoung  * RTW_CONFIG1_LEDS_TX_RX		Tx		Rx
    353       1.1    dyoung  * RTW_CONFIG1_LEDS_LINKACT_INFRA	Link/Activity	Infrastructure
    354       1.1    dyoung  */
    355      1.18    dyoung #define RTW_CONFIG1_LEDS_MASK	__BITS(7,6)
    356      1.20    dyoung #define RTW_CONFIG1_LEDS_ACT_INFRA	__SHIFTIN(0, RTW_CONFIG1_LEDS_MASK)
    357      1.20    dyoung #define RTW_CONFIG1_LEDS_ACT_LINK	__SHIFTIN(1, RTW_CONFIG1_LEDS_MASK)
    358      1.20    dyoung #define RTW_CONFIG1_LEDS_TX_RX		__SHIFTIN(2, RTW_CONFIG1_LEDS_MASK)
    359      1.20    dyoung #define RTW_CONFIG1_LEDS_LINKACT_INFRA	__SHIFTIN(3, RTW_CONFIG1_LEDS_MASK)
    360       1.1    dyoung 
    361       1.1    dyoung /* LWAKE Output Signal. Only applicable to Cardbus. Pulse width is 150ms.
    362       1.1    dyoung  *
    363       1.1    dyoung  *                                   RTW_CONFIG1_LWACT
    364       1.1    dyoung  *				0			1
    365       1.1    dyoung  * RTW_CONFIG4_LWPTN	0	active high		active low
    366       1.1    dyoung  *			1	positive pulse		negative pulse
    367       1.1    dyoung  */
    368      1.18    dyoung #define RTW_CONFIG1_LWACT	__BIT(4)
    369       1.1    dyoung 
    370      1.18    dyoung #define RTW_CONFIG1_MEMMAP	__BIT(3)/* using PCI memory space, read-only */
    371      1.18    dyoung #define RTW_CONFIG1_IOMAP	__BIT(2)/* using PCI I/O space, read-only */
    372      1.18    dyoung #define RTW_CONFIG1_VPD		__BIT(1)/* if set, VPD from offsets
    373       1.1    dyoung 					 * 0x40-0x7f in EEPROM are at
    374       1.1    dyoung 					 * registers 0x60-0x67 of PCI
    375       1.1    dyoung 					 * Configuration Space (XXX huh?)
    376       1.1    dyoung 					 */
    377      1.18    dyoung #define RTW_CONFIG1_PMEN	__BIT(0)/* Power Management Enable: TBD */
    378       1.1    dyoung 
    379       1.1    dyoung #define RTW_CONFIG2	0x53	/* Configuration Register 2, 8b */
    380      1.18    dyoung #define RTW_CONFIG2_LCK	__BIT(7)/* clocks are locked, read-only:
    381       1.1    dyoung 				 * Tx frequency & symbol clocks
    382       1.1    dyoung 				 * are derived from the same OSC
    383       1.1    dyoung 				 */
    384      1.18    dyoung #define RTW_CONFIG2_ANT	__BIT(6)	/* diversity enabled, read-only */
    385      1.18    dyoung #define RTW_CONFIG2_DPS	__BIT(3)	/* Descriptor Polling State: enable
    386      1.18    dyoung 					 * test mode.
    387      1.18    dyoung 					 */
    388      1.18    dyoung #define RTW_CONFIG2_PAPESIGN	__BIT(2)		/* TBD, from EEPROM */
    389      1.18    dyoung #define RTW_CONFIG2_PAPETIME_MASK	__BITS(1,0)	/* TBD, from EEPROM */
    390       1.1    dyoung 
    391       1.1    dyoung #define	RTW_ANAPARM	0x54	/* Analog parameter, 32b */
    392      1.18    dyoung #define RTW_ANAPARM_RFPOW0_MASK	__BITS(30,28)		/* undocumented bits
    393       1.1    dyoung 							 * which appear to
    394       1.1    dyoung 							 * control the power
    395       1.1    dyoung 							 * state of the RF
    396       1.1    dyoung 							 * components
    397       1.1    dyoung 							 */
    398       1.3    dyoung #define	RTW_ANAPARM_RFPOW_MASK	\
    399       1.3    dyoung     (RTW_ANAPARM_RFPOW0_MASK|RTW_ANAPARM_RFPOW1_MASK)
    400       1.1    dyoung 
    401      1.18    dyoung #define RTW_ANAPARM_TXDACOFF	__BIT(27)		/* 1: disable Tx DAC,
    402       1.1    dyoung 							 * 0: enable
    403       1.1    dyoung 							 */
    404      1.18    dyoung #define RTW_ANAPARM_RFPOW1_MASK	__BITS(26,20)		/* undocumented bits
    405       1.1    dyoung 							 * which appear to
    406       1.1    dyoung 							 * control the power
    407       1.1    dyoung 							 * state of the RF
    408       1.1    dyoung 							 * components
    409       1.1    dyoung 							 */
    410       1.3    dyoung 
    411       1.3    dyoung /*
    412       1.3    dyoung  * Maxim On/Sleep/Off control
    413       1.3    dyoung  */
    414      1.20    dyoung #define RTW_ANAPARM_RFPOW_MAXIM_ON	__SHIFTIN(0x8, RTW_ANAPARM_RFPOW1_MASK)
    415       1.3    dyoung 
    416       1.3    dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    417      1.20    dyoung #define RTW_ANAPARM_RFPOW_MAXIM_SLEEP	__SHIFTIN(0x378, RTW_ANAPARM_RFPOW1_MASK)
    418       1.3    dyoung 
    419       1.3    dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    420      1.20    dyoung #define RTW_ANAPARM_RFPOW_MAXIM_OFF	__SHIFTIN(0x379, RTW_ANAPARM_RFPOW1_MASK)
    421       1.3    dyoung 
    422       1.3    dyoung /*
    423       1.3    dyoung  * RFMD On/Sleep/Off control
    424       1.3    dyoung  */
    425      1.20    dyoung #define RTW_ANAPARM_RFPOW_RFMD_ON	__SHIFTIN(0x408, RTW_ANAPARM_RFPOW1_MASK)
    426       1.3    dyoung 
    427       1.3    dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    428      1.20    dyoung #define RTW_ANAPARM_RFPOW_RFMD_SLEEP	__SHIFTIN(0x378, RTW_ANAPARM_RFPOW1_MASK)
    429       1.3    dyoung 
    430       1.3    dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    431      1.20    dyoung #define RTW_ANAPARM_RFPOW_RFMD_OFF	__SHIFTIN(0x379, RTW_ANAPARM_RFPOW1_MASK)
    432       1.3    dyoung 
    433       1.3    dyoung /*
    434       1.3    dyoung  * Philips On/Sleep/Off control
    435       1.3    dyoung  */
    436       1.3    dyoung #define RTW_ANAPARM_RFPOW_ANA_PHILIPS_ON	\
    437      1.20    dyoung     __SHIFTIN(0x328, RTW_ANAPARM_RFPOW1_MASK)
    438       1.3    dyoung #define RTW_ANAPARM_RFPOW_DIG_PHILIPS_ON	\
    439      1.20    dyoung     __SHIFTIN(0x008, RTW_ANAPARM_RFPOW1_MASK)
    440       1.3    dyoung 
    441       1.3    dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    442       1.3    dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_SLEEP\
    443      1.20    dyoung     __SHIFTIN(0x378, RTW_ANAPARM_RFPOW1_MASK)
    444       1.3    dyoung 
    445       1.3    dyoung /* reg[RTW_ANAPARM] |= RTW_ANAPARM_TXDACOFF; */
    446       1.3    dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_OFF\
    447      1.20    dyoung     __SHIFTIN(0x379, RTW_ANAPARM_RFPOW1_MASK)
    448       1.3    dyoung 
    449      1.20    dyoung #define RTW_ANAPARM_RFPOW_PHILIPS_ON	__SHIFTIN(0x328, RTW_ANAPARM_RFPOW1_MASK)
    450       1.1    dyoung 
    451      1.18    dyoung #define RTW_ANAPARM_CARDSP_MASK	__BITS(19,0)		/* undocumented
    452       1.1    dyoung 							 * card-specific
    453       1.1    dyoung 							 * bits from the
    454       1.1    dyoung 							 * EEPROM.
    455       1.1    dyoung 							 */
    456       1.1    dyoung 
    457       1.1    dyoung #define RTW_MSR		0x58	/* Media Status Register, 8b */
    458       1.1    dyoung /* Network Type and Link Status */
    459      1.18    dyoung #define RTW_MSR_NETYPE_MASK	__BITS(3,2)
    460       1.1    dyoung /* AP, XXX RTL8181 only? */
    461      1.20    dyoung #define RTW_MSR_NETYPE_AP_OK	__SHIFTIN(3, RTW_MSR_NETYPE_MASK)
    462       1.1    dyoung /* infrastructure link ok */
    463      1.20    dyoung #define RTW_MSR_NETYPE_INFRA_OK	__SHIFTIN(2, RTW_MSR_NETYPE_MASK)
    464       1.1    dyoung /* ad-hoc link ok */
    465      1.20    dyoung #define RTW_MSR_NETYPE_ADHOC_OK	__SHIFTIN(1, RTW_MSR_NETYPE_MASK)
    466       1.1    dyoung /* no link */
    467      1.20    dyoung #define RTW_MSR_NETYPE_NOLINK	__SHIFTIN(0, RTW_MSR_NETYPE_MASK)
    468       1.1    dyoung 
    469       1.1    dyoung #define RTW_CONFIG3	0x59	/* Configuration Register 3, 8b */
    470      1.18    dyoung #define RTW_CONFIG3_GNTSEL	__BIT(7)	/* Grant Select, read-only */
    471      1.18    dyoung #define RTW_CONFIG3_PARMEN	__BIT(6)	/* Set RTW_CONFIG3_PARMEN and
    472      1.18    dyoung 						 * RTW_9346CR_EEM_CONFIG to
    473      1.18    dyoung 						 * allow RTW_ANAPARM writes.
    474      1.18    dyoung 						 */
    475      1.18    dyoung #define RTW_CONFIG3_MAGIC	__BIT(5)/* Valid when RTW_CONFIG1_PMEN is
    476      1.13     perry 					 * set. If set, RTL8180 wakes up
    477       1.1    dyoung 					 * OS when Magic Packet is Rx'd.
    478       1.1    dyoung 					 */
    479      1.18    dyoung #define RTW_CONFIG3_CARDBEN	__BIT(3)/* Cardbus-related registers
    480       1.1    dyoung 					 * and functions are enabled,
    481       1.1    dyoung 					 * read-only. XXX RTL8180 only.
    482       1.1    dyoung 					 */
    483      1.18    dyoung #define RTW_CONFIG3_CLKRUNEN	__BIT(2)/* CLKRUN enabled, read-only.
    484       1.1    dyoung 					 * XXX RTL8180 only.
    485       1.1    dyoung 					 */
    486      1.18    dyoung #define RTW_CONFIG3_FUNCREGEN	__BIT(1)/* Function Registers Enabled,
    487       1.1    dyoung 					 * read-only. XXX RTL8180 only.
    488       1.1    dyoung 					 */
    489      1.18    dyoung #define RTW_CONFIG3_FBTBEN	__BIT(0)/* Fast back-to-back enabled,
    490       1.1    dyoung 					 * read-only.
    491       1.1    dyoung 					 */
    492       1.1    dyoung #define RTW_CONFIG4	0x5A	/* Configuration Register 4, 8b */
    493      1.18    dyoung #define RTW_CONFIG4_VCOPDN	__BIT(7)/* VCO Power Down
    494       1.1    dyoung 					 * 0: normal operation
    495       1.1    dyoung 					 *    (power-on default)
    496       1.1    dyoung 					 * 1: power-down VCO, RF front-end,
    497       1.1    dyoung 					 *    and most RTL8180 components.
    498       1.1    dyoung 					 */
    499      1.18    dyoung #define RTW_CONFIG4_PWROFF	__BIT(6)/* Power Off
    500       1.1    dyoung 					 * 0: normal operation
    501       1.1    dyoung 					 *    (power-on default)
    502       1.1    dyoung 					 * 1: power-down RF front-end,
    503       1.1    dyoung 					 *    and most RTL8180 components,
    504       1.1    dyoung 					 *    but leave VCO on.
    505       1.1    dyoung 					 *
    506       1.1    dyoung 					 * XXX RFMD front-end only?
    507       1.1    dyoung 					 */
    508      1.18    dyoung #define RTW_CONFIG4_PWRMGT	__BIT(5)/* Power Management
    509       1.1    dyoung 					 * 0: normal operation
    510       1.1    dyoung 					 *    (power-on default)
    511       1.1    dyoung 					 * 1: set Tx packet's PWRMGMT bit.
    512       1.1    dyoung 					 */
    513      1.18    dyoung #define RTW_CONFIG4_LWPME	__BIT(4)/* LANWAKE vs. PMEB: Cardbus-only
    514       1.1    dyoung 					 * 0: LWAKE & PMEB asserted
    515       1.1    dyoung 					 *    simultaneously
    516       1.1    dyoung 					 * 1: LWAKE asserted only if
    517       1.1    dyoung 					 *    both PMEB is asserted and
    518       1.1    dyoung 					 *    ISOLATEB is low.
    519       1.1    dyoung 					 * XXX RTL8180 only.
    520       1.1    dyoung 					 */
    521      1.18    dyoung #define RTW_CONFIG4_LWPTN	__BIT(2)/* see RTW_CONFIG1_LWACT
    522       1.1    dyoung 					 * XXX RTL8180 only.
    523       1.1    dyoung 					 */
    524       1.1    dyoung /* Radio Front-End Programming Method */
    525      1.18    dyoung #define RTW_CONFIG4_RFTYPE_MASK	__BITS(1,0)
    526      1.20    dyoung #define RTW_CONFIG4_RFTYPE_INTERSIL	__SHIFTIN(1, RTW_CONFIG4_RFTYPE_MASK)
    527      1.20    dyoung #define RTW_CONFIG4_RFTYPE_RFMD		__SHIFTIN(2, RTW_CONFIG4_RFTYPE_MASK)
    528      1.20    dyoung #define RTW_CONFIG4_RFTYPE_PHILIPS	__SHIFTIN(3, RTW_CONFIG4_RFTYPE_MASK)
    529       1.1    dyoung 
    530       1.1    dyoung #define RTW_TESTR	0x5B	/* TEST mode register, 8b */
    531       1.1    dyoung 
    532       1.1    dyoung #define RTW_PSR		0x5e	/* Page Select Register, 8b */
    533      1.18    dyoung #define RTW_PSR_GPO	__BIT(7)/* Control/status of pin 52. */
    534      1.18    dyoung #define RTW_PSR_GPI	__BIT(6)/* Status of pin 64. */
    535      1.18    dyoung #define RTW_PSR_LEDGPO1	__BIT(5)/* Status/control of LED1 pin if
    536       1.1    dyoung 				 * RTW_CONFIG0_LEDGPOEN is set.
    537       1.1    dyoung 				 */
    538      1.18    dyoung #define RTW_PSR_LEDGPO0	__BIT(4)/* Status/control of LED0 pin if
    539       1.1    dyoung 				 * RTW_CONFIG0_LEDGPOEN is set.
    540       1.1    dyoung 				 */
    541      1.18    dyoung #define RTW_PSR_UWF	__BIT(1)/* Enable Unicast Wakeup Frame */
    542      1.18    dyoung #define RTW_PSR_PSEN	__BIT(0)/* 1: page 1, 0: page 0 */
    543       1.1    dyoung 
    544       1.1    dyoung #define RTW_SCR		0x5f	/* Security Configuration Register, 8b */
    545      1.18    dyoung #define RTW_SCR_KM_MASK	__BITS(5,4)	/* Key Mode */
    546      1.20    dyoung #define RTW_SCR_KM_WEP104	__SHIFTIN(1, RTW_SCR_KM_MASK)
    547      1.20    dyoung #define RTW_SCR_KM_WEP40	__SHIFTIN(0, RTW_SCR_KM_MASK)
    548      1.18    dyoung #define RTW_SCR_TXSECON		__BIT(1)/* Enable Tx WEP. Invalid if
    549       1.1    dyoung 					 * neither RTW_CONFIG0_WEP40 nor
    550      1.13     perry 					 * RTW_CONFIG0_WEP104 is set.
    551       1.1    dyoung 					 */
    552      1.18    dyoung #define RTW_SCR_RXSECON		__BIT(0)/* Enable Rx WEP. Invalid if
    553       1.1    dyoung 					 * neither RTW_CONFIG0_WEP40 nor
    554      1.13     perry 					 * RTW_CONFIG0_WEP104 is set.
    555       1.1    dyoung 					 */
    556       1.1    dyoung 
    557       1.1    dyoung #define	RTW_BCNITV	0x70	/* Beacon Interval Register, 16b */
    558      1.18    dyoung #define	RTW_BCNITV_BCNITV_MASK	__BITS(9,0)	/* TU between TBTT, written
    559       1.1    dyoung 						 * by host.
    560       1.1    dyoung 						 */
    561       1.1    dyoung #define	RTW_ATIMWND	0x72	/* ATIM Window Register, 16b */
    562      1.18    dyoung #define	RTW_ATIMWND_ATIMWND	__BITS(9,0)	/* ATIM Window length in TU,
    563       1.1    dyoung 						 * written by host.
    564       1.1    dyoung 						 */
    565       1.1    dyoung 
    566       1.1    dyoung #define RTW_BINTRITV	0x74	/* Beacon Interrupt Interval Register, 16b */
    567      1.18    dyoung #define	RTW_BINTRITV_BINTRITV	__BITS(9,0)	/* RTL8180 wakes host with
    568       1.1    dyoung 						 * RTW_INTR_BCNINT at BINTRITV
    569       1.1    dyoung 						 * microseconds before TBTT
    570       1.1    dyoung 						 */
    571       1.1    dyoung #define RTW_ATIMTRITV	0x76	/* ATIM Interrupt Interval Register, 16b */
    572      1.18    dyoung #define	RTW_ATIMTRITV_ATIMTRITV	__BITS(9,0)	/* RTL8180 wakes host with
    573       1.1    dyoung 						 * RTW_INTR_ATIMINT at ATIMTRITV
    574       1.1    dyoung 						 * microseconds before end of
    575       1.1    dyoung 						 * ATIM Window
    576       1.1    dyoung 						 */
    577       1.1    dyoung 
    578       1.1    dyoung #define RTW_PHYDELAY	0x78	/* PHY Delay Register, 8b */
    579      1.18    dyoung #define RTW_PHYDELAY_REVC_MAGIC	__BIT(3)	/* Rev. C magic from reference
    580       1.1    dyoung 						 * driver
    581       1.1    dyoung 						 */
    582      1.18    dyoung #define RTW_PHYDELAY_PHYDELAY	__BITS(2,0)	/* microsecond Tx delay between
    583       1.1    dyoung 						 * MAC and RF front-end
    584       1.1    dyoung 						 */
    585       1.1    dyoung #define RTW_CRCOUNT	0x79	/* Carrier Sense Counter, 8b */
    586       1.1    dyoung #define	RTW_CRCOUNT_MAGIC	0x4c
    587       1.1    dyoung 
    588       1.1    dyoung #define RTW_CRC16ERR	0x7a	/* CRC16 error count, 16b, XXX RTL8181 only? */
    589       1.1    dyoung 
    590       1.1    dyoung #define RTW_BB	0x7c		/* Baseband interface, 32b */
    591       1.1    dyoung /* used for writing RTL8180's integrated baseband processor */
    592      1.18    dyoung #define RTW_BB_RD_MASK		__BITS(23,16)	/* data to read */
    593      1.18    dyoung #define RTW_BB_WR_MASK		__BITS(15,8)	/* data to write */
    594      1.18    dyoung #define RTW_BB_WREN		__BIT(7)	/* write enable */
    595      1.18    dyoung #define RTW_BB_ADDR_MASK	__BITS(6,0)	/* address */
    596       1.1    dyoung 
    597       1.1    dyoung #define RTW_PHYADDR	0x7c	/* Address register for PHY interface, 8b */
    598       1.1    dyoung #define RTW_PHYDATAW	0x7d	/* Write data to PHY, 8b, write-only */
    599       1.1    dyoung #define RTW_PHYDATAR	0x7e	/* Read data from PHY, 8b (?), read-only */
    600       1.1    dyoung 
    601       1.1    dyoung #define RTW_PHYCFG	0x80	/* PHY Configuration Register, 32b */
    602      1.18    dyoung #define RTW_PHYCFG_MAC_POLL	__BIT(31)	/* if !RTW_PHYCFG_HST,
    603       1.1    dyoung 						 * host sets. MAC clears
    604       1.1    dyoung 						 * after banging bits.
    605       1.1    dyoung 						 */
    606      1.18    dyoung #define	RTW_PHYCFG_HST		__BIT(30)	/* 1: host bangs bits
    607       1.1    dyoung 						 * 0: MAC bangs bits
    608       1.1    dyoung 						 */
    609      1.18    dyoung #define RTW_PHYCFG_MAC_RFTYPE_MASK	__BITS(29,28)
    610      1.20    dyoung #define RTW_PHYCFG_MAC_RFTYPE_INTERSIL	__SHIFTIN(0, RTW_PHYCFG_MAC_RFTYPE_MASK)
    611      1.20    dyoung #define RTW_PHYCFG_MAC_RFTYPE_RFMD	__SHIFTIN(1, RTW_PHYCFG_MAC_RFTYPE_MASK)
    612       1.1    dyoung #define RTW_PHYCFG_MAC_RFTYPE_GCT	RTW_PHYCFG_MAC_RFTYPE_RFMD
    613      1.20    dyoung #define RTW_PHYCFG_MAC_RFTYPE_PHILIPS	__SHIFTIN(3, RTW_PHYCFG_MAC_RFTYPE_MASK)
    614      1.18    dyoung #define RTW_PHYCFG_MAC_PHILIPS_ADDR_MASK	__BITS(27,24)
    615      1.18    dyoung #define RTW_PHYCFG_MAC_PHILIPS_DATA_MASK	__BITS(23,0)
    616      1.18    dyoung #define RTW_PHYCFG_MAC_MAXIM_LODATA_MASK	__BITS(27,24)
    617      1.18    dyoung #define RTW_PHYCFG_MAC_MAXIM_ADDR_MASK		__BITS(11,8)
    618      1.18    dyoung #define RTW_PHYCFG_MAC_MAXIM_HIDATA_MASK	__BITS(7,0)
    619      1.18    dyoung #define	RTW_PHYCFG_HST_EN		__BIT(2)
    620      1.18    dyoung #define	RTW_PHYCFG_HST_CLK		__BIT(1)
    621      1.18    dyoung #define	RTW_PHYCFG_HST_DATA		__BIT(0)
    622       1.1    dyoung 
    623      1.18    dyoung #define	RTW_MAXIM_HIDATA_MASK			__BITS(11,4)
    624      1.18    dyoung #define	RTW_MAXIM_LODATA_MASK			__BITS(3,0)
    625       1.1    dyoung 
    626       1.1    dyoung /**
    627       1.1    dyoung  ** 0x84 - 0xD3, page 1, selected when RTW_PSR[PSEN] == 1.
    628       1.1    dyoung  **/
    629       1.1    dyoung 
    630       1.1    dyoung #define	RTW_WAKEUP0L	0x84	/* Power Management Wakeup Frame */
    631       1.1    dyoung #define	RTW_WAKEUP0H	0x88	/* 32b */
    632       1.1    dyoung 
    633       1.1    dyoung #define	RTW_WAKEUP1L	0x8c
    634       1.1    dyoung #define	RTW_WAKEUP1H	0x90
    635       1.1    dyoung 
    636       1.1    dyoung #define	RTW_WAKEUP2LL	0x94
    637       1.1    dyoung #define	RTW_WAKEUP2LH	0x98
    638       1.1    dyoung 
    639       1.1    dyoung #define	RTW_WAKEUP2HL	0x9c
    640       1.1    dyoung #define	RTW_WAKEUP2HH	0xa0
    641       1.1    dyoung 
    642       1.1    dyoung #define	RTW_WAKEUP3LL	0xa4
    643       1.1    dyoung #define	RTW_WAKEUP3LH	0xa8
    644       1.1    dyoung 
    645       1.1    dyoung #define	RTW_WAKEUP3HL	0xac
    646       1.1    dyoung #define	RTW_WAKEUP3HH	0xb0
    647       1.1    dyoung 
    648       1.1    dyoung #define	RTW_WAKEUP4LL	0xb4
    649       1.1    dyoung #define	RTW_WAKEUP4LH	0xb8
    650       1.1    dyoung 
    651       1.1    dyoung #define	RTW_WAKEUP4HL	0xbc
    652       1.1    dyoung #define	RTW_WAKEUP4HH	0xc0
    653       1.1    dyoung 
    654       1.1    dyoung #define RTW_CRC0	0xc4	/* CRC of wakeup frame 0, 16b */
    655       1.1    dyoung #define RTW_CRC1	0xc6	/* CRC of wakeup frame 1, 16b */
    656       1.1    dyoung #define RTW_CRC2	0xc8	/* CRC of wakeup frame 2, 16b */
    657       1.1    dyoung #define RTW_CRC3	0xca	/* CRC of wakeup frame 3, 16b */
    658       1.1    dyoung #define RTW_CRC4	0xcc	/* CRC of wakeup frame 4, 16b */
    659       1.1    dyoung 
    660       1.1    dyoung /**
    661       1.1    dyoung  ** 0x84 - 0xD3, page 0, selected when RTW_PSR[PSEN] == 0.
    662       1.1    dyoung  **/
    663       1.1    dyoung 
    664       1.1    dyoung /* Default Key Registers, each 128b
    665       1.1    dyoung  *
    666       1.1    dyoung  * If RTW_SCR_KM_WEP104, 104 lsb are the key.
    667       1.1    dyoung  * If RTW_SCR_KM_WEP40, 40 lsb are the key.
    668       1.1    dyoung  */
    669       1.1    dyoung #define RTW_DK0		0x90	/* Default Key 0 Register, 128b */
    670       1.1    dyoung #define RTW_DK1		0xa0	/* Default Key 1 Register, 128b */
    671       1.1    dyoung #define RTW_DK2		0xb0	/* Default Key 2 Register, 128b */
    672       1.1    dyoung #define RTW_DK3		0xc0	/* Default Key 3 Register, 128b */
    673       1.1    dyoung 
    674       1.1    dyoung #define	RTW_CONFIG5	0xd8	/* Configuration Register 5, 8b */
    675      1.18    dyoung #define RTW_CONFIG5_TXFIFOOK	__BIT(7)/* Tx FIFO self-test pass, read-only */
    676      1.18    dyoung #define RTW_CONFIG5_RXFIFOOK	__BIT(6)/* Rx FIFO self-test pass, read-only */
    677      1.18    dyoung #define RTW_CONFIG5_CALON	__BIT(5)/* 1: start calibration cycle
    678       1.1    dyoung 					 *    and raise AGCRESET pin.
    679       1.1    dyoung 					 * 0: lower AGCRESET pin
    680       1.1    dyoung 					 */
    681      1.18    dyoung #define RTW_CONFIG5_EACPI	__BIT(2)/* Enable ACPI Wake up, default 0 */
    682      1.18    dyoung #define RTW_CONFIG5_LANWAKE	__BIT(1)/* Enable LAN Wake signal,
    683       1.1    dyoung 					 * from EEPROM
    684       1.1    dyoung 					 */
    685      1.18    dyoung #define RTW_CONFIG5_PMESTS	__BIT(0)/* 1: both software & PCI Reset
    686       1.1    dyoung 					 *    reset PME_Status
    687       1.1    dyoung 					 * 0: only software resets PME_Status
    688       1.1    dyoung 					 *
    689       1.1    dyoung 					 * From EEPROM.
    690       1.1    dyoung 					 */
    691       1.1    dyoung 
    692       1.1    dyoung #define	RTW_TPPOLL	0xd9	/* Transmit Priority Polling Register, 8b,
    693       1.1    dyoung 				 * write-only.
    694       1.1    dyoung 				 */
    695      1.18    dyoung #define RTW_TPPOLL_BQ	__BIT(7)/* RTL8180 clears to notify host of a beacon
    696       1.1    dyoung 				 * Tx. Host writes have no effect.
    697       1.1    dyoung 				 */
    698      1.18    dyoung #define RTW_TPPOLL_HPQ	__BIT(6)/* Host writes 1 to notify RTL8180 of
    699       1.1    dyoung 				 * high-priority Tx packets, RTL8180 clears
    700       1.1    dyoung 				 * to after high-priority Tx is complete.
    701       1.1    dyoung 				 */
    702      1.18    dyoung #define RTW_TPPOLL_NPQ	__BIT(5)/* If RTW_CONFIG2_DPS is set,
    703       1.1    dyoung 				 * host writes 1 to notify RTL8180 of
    704       1.1    dyoung 				 * normal-priority Tx packets, RTL8180 clears
    705       1.1    dyoung 				 * after normal-priority Tx is complete.
    706       1.1    dyoung 				 *
    707       1.1    dyoung 				 * If RTW_CONFIG2_DPS is clear, host writes
    708       1.1    dyoung 				 * have no effect. RTL8180 clears after
    709       1.1    dyoung 				 * normal-priority Tx is complete.
    710       1.1    dyoung 				 */
    711      1.18    dyoung #define RTW_TPPOLL_LPQ	__BIT(4)/* Host writes 1 to notify RTL8180 of
    712       1.1    dyoung 				 * low-priority Tx packets, RTL8180 clears
    713       1.1    dyoung 				 * after low-priority Tx is complete.
    714       1.1    dyoung 				 */
    715      1.18    dyoung #define RTW_TPPOLL_SBQ	__BIT(3)/* Host writes 1 to tell RTL8180 to
    716       1.1    dyoung 				 * stop beacon DMA. This bit is invalid
    717       1.1    dyoung 				 * when RTW_CONFIG2_DPS is set.
    718       1.1    dyoung 				 */
    719      1.18    dyoung #define RTW_TPPOLL_SHPQ	__BIT(2)/* Host writes 1 to tell RTL8180 to
    720       1.1    dyoung 				 * stop high-priority DMA.
    721       1.1    dyoung 				 */
    722      1.18    dyoung #define RTW_TPPOLL_SNPQ	__BIT(1)/* Host writes 1 to tell RTL8180 to
    723       1.1    dyoung 				 * stop normal-priority DMA. This bit is invalid
    724       1.1    dyoung 				 * when RTW_CONFIG2_DPS is set.
    725       1.1    dyoung 				 */
    726      1.18    dyoung #define RTW_TPPOLL_SLPQ	__BIT(0)/* Host writes 1 to tell RTL8180 to
    727       1.1    dyoung 				 * stop low-priority DMA.
    728       1.1    dyoung 				 */
    729       1.1    dyoung 
    730      1.12    dyoung /* Start all queues. */
    731      1.12    dyoung #define	RTW_TPPOLL_ALL	(RTW_TPPOLL_BQ | RTW_TPPOLL_HPQ | \
    732      1.12    dyoung 			 RTW_TPPOLL_NPQ | RTW_TPPOLL_LPQ)
    733      1.14    dyoung /* Check all queues' activity. */
    734      1.14    dyoung #define	RTW_TPPOLL_ACTIVE	RTW_TPPOLL_ALL
    735      1.12    dyoung /* Stop all queues. */
    736      1.12    dyoung #define	RTW_TPPOLL_SALL	(RTW_TPPOLL_SBQ | RTW_TPPOLL_SHPQ | \
    737      1.12    dyoung 			 RTW_TPPOLL_SNPQ | RTW_TPPOLL_SLPQ)
    738       1.1    dyoung 
    739       1.1    dyoung #define	RTW_CWR		0xdc	/* Contention Window Register, 16b, read-only */
    740       1.1    dyoung /* Contention Window: indicates number of contention windows before Tx
    741       1.1    dyoung  */
    742      1.18    dyoung #define	RTW_CWR_CW	__BITS(9,0)
    743       1.1    dyoung 
    744       1.1    dyoung /* Retry Count Register, 16b, read-only */
    745       1.1    dyoung #define	RTW_RETRYCTR	0xde
    746       1.1    dyoung /* Retry Count: indicates number of retries after Tx */
    747      1.18    dyoung #define	RTW_RETRYCTR_RETRYCT	__BITS(7,0)
    748       1.1    dyoung 
    749       1.1    dyoung #define RTW_RDSAR	0xe4	/* Receive descriptor Start Address Register,
    750       1.1    dyoung 				 * 32b, 256-byte alignment.
    751       1.1    dyoung 				 */
    752       1.1    dyoung /* Function Event Register, 32b, Cardbus only. Only valid when
    753       1.1    dyoung  * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
    754       1.1    dyoung  */
    755       1.1    dyoung #define RTW_FER		0xf0
    756      1.18    dyoung #define RTW_FER_INTR	__BIT(15)	/* set when RTW_FFER_INTR is set */
    757      1.18    dyoung #define RTW_FER_GWAKE	__BIT(4)	/* General Wakeup */
    758       1.1    dyoung /* Function Event Mask Register, 32b, Cardbus only. Only valid when
    759       1.1    dyoung  * both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN are set.
    760       1.1    dyoung  */
    761       1.1    dyoung #define RTW_FEMR	0xf4
    762      1.18    dyoung #define RTW_FEMR_INTR	__BIT(15)	/* set when RTW_FFER_INTR is set */
    763      1.18    dyoung #define RTW_FEMR_WKUP	__BIT(14)	/* Wakeup Mask */
    764      1.18    dyoung #define RTW_FEMR_GWAKE	__BIT(4)	/* General Wakeup */
    765       1.1    dyoung /* Function Present State Register, 32b, read-only, Cardbus only.
    766       1.1    dyoung  * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
    767       1.1    dyoung  * are set.
    768       1.1    dyoung  */
    769       1.1    dyoung #define RTW_FPSR	0xf8
    770      1.18    dyoung #define RTW_FPSR_INTR	__BIT(15)	/* TBD */
    771      1.18    dyoung #define RTW_FPSR_GWAKE	__BIT(4)	/* General Wakeup: TBD */
    772       1.1    dyoung /* Function Force Event Register, 32b, write-only, Cardbus only.
    773       1.1    dyoung  * Only valid when both RTW_CONFIG3_CARDBEN and RTW_CONFIG3_FUNCREGEN
    774       1.1    dyoung  * are set.
    775       1.1    dyoung  */
    776       1.1    dyoung #define RTW_FFER	0xfc
    777      1.18    dyoung #define RTW_FFER_INTR	__BIT(15)	/* TBD */
    778      1.18    dyoung #define RTW_FFER_GWAKE	__BIT(4)	/* General Wakeup: TBD */
    779       1.1    dyoung 
    780       1.1    dyoung /* Serial EEPROM offsets */
    781       1.1    dyoung #define RTW_SR_ID	0x00	/* 16b */
    782       1.1    dyoung #define RTW_SR_VID	0x02	/* 16b */
    783       1.1    dyoung #define RTW_SR_DID	0x04	/* 16b */
    784       1.1    dyoung #define RTW_SR_SVID	0x06	/* 16b */
    785       1.1    dyoung #define RTW_SR_SMID	0x08	/* 16b */
    786       1.1    dyoung #define RTW_SR_MNGNT	0x0a
    787       1.1    dyoung #define RTW_SR_MXLAT	0x0b
    788       1.1    dyoung #define RTW_SR_RFCHIPID	0x0c
    789       1.1    dyoung #define RTW_SR_CONFIG3	0x0d
    790       1.1    dyoung #define RTW_SR_MAC	0x0e	/* 6 bytes */
    791       1.1    dyoung #define RTW_SR_CONFIG0	0x14
    792       1.1    dyoung #define RTW_SR_CONFIG1	0x15
    793       1.1    dyoung #define RTW_SR_PMC	0x16	/* Power Management Capabilities, 16b */
    794       1.1    dyoung #define RTW_SR_CONFIG2	0x18
    795       1.1    dyoung #define RTW_SR_CONFIG4	0x19
    796       1.1    dyoung #define RTW_SR_ANAPARM	0x1a	/* Analog Parameters, 32b */
    797       1.1    dyoung #define RTW_SR_TESTR	0x1e
    798       1.1    dyoung #define RTW_SR_CONFIG5	0x1f
    799       1.1    dyoung #define RTW_SR_TXPOWER1		0x20
    800       1.1    dyoung #define RTW_SR_TXPOWER2		0x21
    801       1.1    dyoung #define RTW_SR_TXPOWER3		0x22
    802       1.1    dyoung #define RTW_SR_TXPOWER4		0x23
    803       1.1    dyoung #define RTW_SR_TXPOWER5		0x24
    804       1.1    dyoung #define RTW_SR_TXPOWER6		0x25
    805       1.1    dyoung #define RTW_SR_TXPOWER7		0x26
    806       1.1    dyoung #define RTW_SR_TXPOWER8		0x27
    807       1.1    dyoung #define RTW_SR_TXPOWER9		0x28
    808       1.1    dyoung #define RTW_SR_TXPOWER10	0x29
    809       1.1    dyoung #define RTW_SR_TXPOWER11	0x2a
    810       1.1    dyoung #define RTW_SR_TXPOWER12	0x2b
    811       1.1    dyoung #define RTW_SR_TXPOWER13	0x2c
    812       1.1    dyoung #define RTW_SR_TXPOWER14	0x2d
    813       1.1    dyoung #define RTW_SR_CHANNELPLAN	0x2e	/* bitmap of channels to scan */
    814      1.13     perry #define RTW_SR_ENERGYDETTHR	0x2f	/* energy-detect threshold */
    815      1.13     perry #define RTW_SR_ENERGYDETTHR_DEFAULT	0x0c	/* use this if old SROM */
    816      1.13     perry #define RTW_SR_CISPOINTER	0x30	/* 16b */
    817       1.1    dyoung #define RTW_SR_RFPARM		0x32	/* RF-specific parameter */
    818      1.18    dyoung #define RTW_SR_RFPARM_DIGPHY	__BIT(0)	/* 1: digital PHY */
    819      1.18    dyoung #define RTW_SR_RFPARM_DFLANTB	__BIT(1)	/* 1: antenna B is default */
    820      1.18    dyoung #define RTW_SR_RFPARM_CS_MASK	__BITS(2,3)	/* carrier-sense type */
    821       1.1    dyoung #define RTW_SR_VERSION		0x3c	/* EEPROM content version, 16b */
    822       1.1    dyoung #define RTW_SR_CRC		0x3e	/* EEPROM content CRC, 16b */
    823       1.1    dyoung #define RTW_SR_VPD		0x40	/* Vital Product Data, 64 bytes */
    824       1.1    dyoung #define RTW_SR_CIS		0x80	/* CIS Data, 93c56 only, 128 bytes*/
    825       1.1    dyoung 
    826       1.1    dyoung /*
    827       1.1    dyoung  * RTL8180 Transmit/Receive Descriptors
    828       1.1    dyoung  */
    829       1.1    dyoung 
    830       1.1    dyoung /* the first descriptor in each ring must be on a 256-byte boundary */
    831       1.1    dyoung #define RTW_DESC_ALIGNMENT 256
    832       1.1    dyoung 
    833      1.13     perry /* Tx descriptor */
    834       1.1    dyoung struct rtw_txdesc {
    835      1.21    dyoung 	volatile uint32_t	td_ctl0;
    836      1.21    dyoung 	volatile uint32_t	td_ctl1;
    837      1.21    dyoung 	volatile uint32_t	td_buf;
    838      1.21    dyoung 	volatile uint32_t	td_len;
    839      1.21    dyoung 	volatile uint32_t	td_next;
    840      1.21    dyoung 	volatile uint32_t	td_rsvd[3];
    841      1.26  gmcgarry } __packed __aligned(4);
    842       1.1    dyoung 
    843       1.6    dyoung #define td_stat td_ctl0
    844       1.1    dyoung 
    845      1.18    dyoung #define RTW_TXCTL0_OWN			__BIT(31)	/* 1: ready to Tx */
    846      1.18    dyoung #define RTW_TXCTL0_RSVD0		__BIT(30)	/* reserved */
    847      1.18    dyoung #define RTW_TXCTL0_FS			__BIT(29)	/* first segment */
    848      1.18    dyoung #define RTW_TXCTL0_LS			__BIT(28)	/* last segment */
    849       1.1    dyoung 
    850      1.18    dyoung #define RTW_TXCTL0_RATE_MASK		__BITS(27,24)	/* Tx rate */
    851      1.20    dyoung #define RTW_TXCTL0_RATE_1MBPS		__SHIFTIN(0, RTW_TXCTL0_RATE_MASK)
    852      1.20    dyoung #define RTW_TXCTL0_RATE_2MBPS		__SHIFTIN(1, RTW_TXCTL0_RATE_MASK)
    853      1.20    dyoung #define RTW_TXCTL0_RATE_5MBPS		__SHIFTIN(2, RTW_TXCTL0_RATE_MASK)
    854      1.20    dyoung #define RTW_TXCTL0_RATE_11MBPS		__SHIFTIN(3, RTW_TXCTL0_RATE_MASK)
    855       1.1    dyoung 
    856      1.18    dyoung #define RTW_TXCTL0_RTSEN		__BIT(23)	/* RTS Enable */
    857       1.1    dyoung 
    858      1.18    dyoung #define RTW_TXCTL0_RTSRATE_MASK		__BITS(22,19)	/* Tx rate */
    859      1.20    dyoung #define RTW_TXCTL0_RTSRATE_1MBPS	__SHIFTIN(0, RTW_TXCTL0_RTSRATE_MASK)
    860      1.20    dyoung #define RTW_TXCTL0_RTSRATE_2MBPS	__SHIFTIN(1, RTW_TXCTL0_RTSRATE_MASK)
    861      1.20    dyoung #define RTW_TXCTL0_RTSRATE_5MBPS	__SHIFTIN(2, RTW_TXCTL0_RTSRATE_MASK)
    862      1.20    dyoung #define RTW_TXCTL0_RTSRATE_11MBPS	__SHIFTIN(3, RTW_TXCTL0_RTSRATE_MASK)
    863       1.1    dyoung 
    864      1.18    dyoung #define RTW_TXCTL0_BEACON		__BIT(18)	/* packet is a beacon */
    865      1.18    dyoung #define RTW_TXCTL0_MOREFRAG		__BIT(17)	/* another fragment
    866      1.18    dyoung 							 * follows
    867      1.18    dyoung 							 */
    868      1.18    dyoung /* add short PLCP preamble and header */
    869      1.18    dyoung #define RTW_TXCTL0_SPLCP		__BIT(16)
    870      1.18    dyoung #define RTW_TXCTL0_KEYID_MASK		__BITS(15,14)	/* default key id */
    871      1.18    dyoung #define RTW_TXCTL0_RSVD1_MASK		__BITS(13,12)	/* reserved */
    872      1.18    dyoung #define RTW_TXCTL0_TPKTSIZE_MASK	__BITS(11,0)	/* Tx packet size
    873       1.1    dyoung 							 * in bytes
    874       1.1    dyoung 							 */
    875       1.1    dyoung 
    876       1.2    dyoung #define RTW_TXSTAT_OWN		RTW_TXCTL0_OWN
    877       1.2    dyoung #define RTW_TXSTAT_RSVD0	RTW_TXCTL0_RSVD0
    878       1.2    dyoung #define RTW_TXSTAT_FS		RTW_TXCTL0_FS
    879      1.13     perry #define RTW_TXSTAT_LS		RTW_TXCTL0_LS
    880      1.18    dyoung #define RTW_TXSTAT_RSVD1_MASK	__BITS(27,16)
    881      1.18    dyoung #define RTW_TXSTAT_TOK		__BIT(15)
    882      1.18    dyoung #define RTW_TXSTAT_RTSRETRY_MASK	__BITS(14,8)	/* RTS retry count */
    883      1.18    dyoung #define RTW_TXSTAT_DRC_MASK		__BITS(7,0)	/* Data retry count */
    884       1.1    dyoung 
    885      1.18    dyoung #define RTW_TXCTL1_LENGEXT	__BIT(31)	/* supplements _LENGTH
    886       1.1    dyoung 						 * in packets sent 5.5Mb/s or
    887       1.1    dyoung 						 * faster
    888       1.1    dyoung 						 */
    889      1.18    dyoung #define RTW_TXCTL1_LENGTH_MASK	__BITS(30,16)	/* PLCP length (microseconds) */
    890      1.18    dyoung #define RTW_TXCTL1_RTSDUR_MASK	__BITS(15,0)	/* RTS Duration
    891       1.1    dyoung 						 * (microseconds)
    892       1.1    dyoung 						 */
    893       1.1    dyoung 
    894      1.18    dyoung #define RTW_TXLEN_LENGTH_MASK	__BITS(11,0)	/* Tx buffer length in bytes */
    895       1.1    dyoung 
    896      1.13     perry /* Rx descriptor */
    897       1.1    dyoung struct rtw_rxdesc {
    898      1.21    dyoung 	volatile uint32_t	rd_ctl;
    899      1.21    dyoung 	volatile uint32_t	rd_rsvd0;
    900      1.21    dyoung 	volatile uint32_t	rd_buf;
    901      1.21    dyoung 	volatile uint32_t	rd_rsvd1;
    902      1.26  gmcgarry } __packed __aligned(4);
    903       1.1    dyoung 
    904       1.6    dyoung #define rd_stat rd_ctl
    905       1.6    dyoung #define rd_rssi rd_rsvd0
    906       1.6    dyoung #define rd_tsftl rd_buf		/* valid only when RTW_RXSTAT_LS is set */
    907       1.6    dyoung #define rd_tsfth rd_rsvd1	/* valid only when RTW_RXSTAT_LS is set */
    908       1.1    dyoung 
    909      1.18    dyoung #define RTW_RXCTL_OWN		__BIT(31)	/* 1: owned by NIC */
    910      1.18    dyoung #define RTW_RXCTL_EOR		__BIT(30)	/* end of ring */
    911      1.18    dyoung #define RTW_RXCTL_FS		__BIT(29)	/* first segment */
    912      1.18    dyoung #define RTW_RXCTL_LS		__BIT(28)	/* last segment */
    913      1.18    dyoung #define RTW_RXCTL_RSVD0_MASK	__BITS(29,12)	/* reserved */
    914      1.18    dyoung #define RTW_RXCTL_LENGTH_MASK	__BITS(11,0)	/* Rx buffer length */
    915       1.1    dyoung 
    916       1.1    dyoung #define RTW_RXSTAT_OWN		RTW_RXCTL_OWN
    917       1.1    dyoung #define RTW_RXSTAT_EOR		RTW_RXCTL_EOR
    918       1.1    dyoung #define RTW_RXSTAT_FS		RTW_RXCTL_FS	/* first segment */
    919       1.1    dyoung #define RTW_RXSTAT_LS		RTW_RXCTL_LS	/* last segment */
    920      1.18    dyoung #define RTW_RXSTAT_DMAFAIL	__BIT(27)	/* DMA failure on this pkt */
    921      1.18    dyoung #define RTW_RXSTAT_BOVF		__BIT(26)	/* buffer overflow XXX means
    922       1.1    dyoung 						 * FIFO exhausted?
    923       1.1    dyoung 						 */
    924      1.18    dyoung #define RTW_RXSTAT_SPLCP	__BIT(25)	/* Rx'd with short preamble
    925       1.1    dyoung 						 * and PLCP header
    926       1.1    dyoung 						 */
    927      1.18    dyoung #define RTW_RXSTAT_RSVD1	__BIT(24)	/* reserved */
    928      1.18    dyoung #define RTW_RXSTAT_RATE_MASK	__BITS(23,20)	/* Rx rate */
    929      1.20    dyoung #define RTW_RXSTAT_RATE_1MBPS	__SHIFTIN(0, RTW_RXSTAT_RATE_MASK)
    930      1.20    dyoung #define RTW_RXSTAT_RATE_2MBPS	__SHIFTIN(1, RTW_RXSTAT_RATE_MASK)
    931      1.20    dyoung #define RTW_RXSTAT_RATE_5MBPS	__SHIFTIN(2, RTW_RXSTAT_RATE_MASK)
    932      1.20    dyoung #define RTW_RXSTAT_RATE_11MBPS	__SHIFTIN(3, RTW_RXSTAT_RATE_MASK)
    933      1.18    dyoung #define RTW_RXSTAT_MIC		__BIT(19)	/* XXX from reference driver */
    934      1.18    dyoung #define RTW_RXSTAT_MAR		__BIT(18)	/* is multicast */
    935      1.18    dyoung #define RTW_RXSTAT_PAR		__BIT(17)	/* matches RTL8180's MAC */
    936      1.18    dyoung #define RTW_RXSTAT_BAR		__BIT(16)	/* is broadcast */
    937      1.18    dyoung #define RTW_RXSTAT_RES		__BIT(15)	/* error summary. valid when
    938       1.1    dyoung 						 * RTW_RXSTAT_LS set. indicates
    939       1.1    dyoung 						 * that either RTW_RXSTAT_CRC32
    940       1.1    dyoung 						 * or RTW_RXSTAT_ICV is set.
    941       1.1    dyoung 						 */
    942      1.18    dyoung #define RTW_RXSTAT_PWRMGT	__BIT(14)	/* 802.11 PWRMGMT bit is set */
    943      1.18    dyoung #define RTW_RXSTAT_CRC16	__BIT(14)	/* XXX CRC16 error, from
    944       1.1    dyoung 						 * reference driver
    945       1.1    dyoung 						 */
    946      1.18    dyoung #define RTW_RXSTAT_CRC32	__BIT(13)	/* CRC32 error */
    947      1.18    dyoung #define RTW_RXSTAT_ICV		__BIT(12)	/* ICV error */
    948      1.18    dyoung #define RTW_RXSTAT_LENGTH_MASK	__BITS(11,0)	/* frame length, including
    949       1.1    dyoung 						 * CRC32
    950       1.1    dyoung 						 */
    951       1.1    dyoung 
    952       1.1    dyoung /* Convenient status conjunction. */
    953       1.1    dyoung #define RTW_RXSTAT_ONESEG	(RTW_RXSTAT_FS|RTW_RXSTAT_LS)
    954       1.1    dyoung /* Convenient status disjunctions. */
    955       1.1    dyoung #define RTW_RXSTAT_IOERROR	(RTW_RXSTAT_DMAFAIL|RTW_RXSTAT_BOVF)
    956       1.1    dyoung #define RTW_RXSTAT_DEBUG	(RTW_RXSTAT_SPLCP|RTW_RXSTAT_MAR|\
    957       1.1    dyoung 				 RTW_RXSTAT_PAR|RTW_RXSTAT_BAR|\
    958       1.1    dyoung 				 RTW_RXSTAT_PWRMGT|RTW_RXSTAT_CRC32|\
    959       1.1    dyoung 				 RTW_RXSTAT_ICV)
    960       1.1    dyoung 
    961       1.1    dyoung 
    962      1.19    dyoung #define RTW_RXRSSI_VLAN		__BITS(31,16)	/* XXX from reference driver */
    963       1.1    dyoung /* for Philips RF front-ends */
    964      1.18    dyoung #define RTW_RXRSSI_RSSI		__BITS(15,8)	/* RF energy at the PHY */
    965       1.1    dyoung /* for RF front-ends by Intersil, Maxim, RFMD */
    966      1.18    dyoung #define RTW_RXRSSI_IMR_RSSI	__BITS(15,9)	/* RF energy at the PHY */
    967      1.18    dyoung #define RTW_RXRSSI_IMR_LNA	__BIT(8)	/* 1: LNA activated */
    968      1.18    dyoung #define RTW_RXRSSI_SQ		__BITS(7,0)	/* Barker code-lock quality */
    969       1.1    dyoung 
    970       1.1    dyoung #define RTW_READ8(regs, ofs)						\
    971       1.1    dyoung 	bus_space_read_1((regs)->r_bt, (regs)->r_bh, (ofs))
    972       1.1    dyoung 
    973       1.1    dyoung #define RTW_READ16(regs, ofs)						\
    974       1.1    dyoung 	bus_space_read_2((regs)->r_bt, (regs)->r_bh, (ofs))
    975       1.1    dyoung 
    976       1.1    dyoung #define RTW_READ(regs, ofs)						\
    977       1.1    dyoung 	bus_space_read_4((regs)->r_bt, (regs)->r_bh, (ofs))
    978       1.1    dyoung 
    979       1.1    dyoung #define RTW_WRITE8(regs, ofs, val)					\
    980       1.1    dyoung 	bus_space_write_1((regs)->r_bt, (regs)->r_bh, (ofs), (val))
    981       1.1    dyoung 
    982       1.1    dyoung #define RTW_WRITE16(regs, ofs, val)					\
    983       1.1    dyoung 	bus_space_write_2((regs)->r_bt, (regs)->r_bh, (ofs), (val))
    984       1.1    dyoung 
    985       1.1    dyoung #define RTW_WRITE(regs, ofs, val)					\
    986       1.1    dyoung 	bus_space_write_4((regs)->r_bt, (regs)->r_bh, (ofs), (val))
    987       1.1    dyoung 
    988       1.1    dyoung #define	RTW_ISSET(regs, reg, mask)					\
    989       1.1    dyoung 	(RTW_READ((regs), (reg)) & (mask))
    990       1.1    dyoung 
    991       1.1    dyoung #define	RTW_CLR(regs, reg, mask)					\
    992       1.1    dyoung 	RTW_WRITE((regs), (reg), RTW_READ((regs), (reg)) & ~(mask))
    993       1.1    dyoung 
    994       1.1    dyoung /* bus_space(9) lied? */
    995       1.1    dyoung #ifndef BUS_SPACE_BARRIER_SYNC
    996       1.1    dyoung #define BUS_SPACE_BARRIER_SYNC (BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE)
    997       1.1    dyoung #endif
    998       1.1    dyoung 
    999       1.1    dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_READ
   1000       1.1    dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_READ BUS_SPACE_BARRIER_READ
   1001       1.1    dyoung #endif
   1002       1.1    dyoung 
   1003       1.1    dyoung #ifndef BUS_SPACE_BARRIER_READ_BEFORE_WRITE
   1004       1.1    dyoung #define BUS_SPACE_BARRIER_READ_BEFORE_WRITE BUS_SPACE_BARRIER_READ
   1005       1.1    dyoung #endif
   1006       1.1    dyoung 
   1007       1.1    dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_READ
   1008       1.1    dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_READ BUS_SPACE_BARRIER_WRITE
   1009       1.1    dyoung #endif
   1010       1.1    dyoung 
   1011       1.1    dyoung #ifndef BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE
   1012       1.1    dyoung #define BUS_SPACE_BARRIER_WRITE_BEFORE_WRITE BUS_SPACE_BARRIER_WRITE
   1013       1.1    dyoung #endif
   1014       1.1    dyoung 
   1015       1.1    dyoung /*
   1016       1.1    dyoung  * Registers for RTL8180L's built-in baseband modem.
   1017       1.1    dyoung  */
   1018       1.1    dyoung #define RTW_BBP_SYS1		0x00
   1019       1.9    dyoung #define RTW_BBP_TXAGC		0x03	/* guess: transmit auto gain control */
   1020       1.9    dyoung #define RTW_BBP_LNADET		0x04	/* guess: low-noise amplifier activation
   1021       1.9    dyoung 					 * threshold
   1022       1.9    dyoung 					 */
   1023       1.9    dyoung #define RTW_BBP_IFAGCINI	0x05	/* guess: intermediate frequency (IF)
   1024       1.9    dyoung 					 * auto-gain control (AGC) initial value
   1025       1.9    dyoung 					 */
   1026       1.9    dyoung #define RTW_BBP_IFAGCLIMIT	0x06	/* guess: IF AGC maximum value */
   1027       1.9    dyoung #define RTW_BBP_IFAGCDET	0x07	/* guess: activation threshold for
   1028       1.9    dyoung 					 * IF AGC loop
   1029       1.9    dyoung 					 */
   1030       1.1    dyoung 
   1031       1.9    dyoung #define RTW_BBP_ANTATTEN	0x10	/* guess: antenna & attenuation */
   1032      1.16    dyoung #define RTW_BBP_ANTATTEN_GCT_MAGIC		0xa3
   1033       1.1    dyoung #define RTW_BBP_ANTATTEN_PHILIPS_MAGIC		0x91
   1034       1.1    dyoung #define RTW_BBP_ANTATTEN_INTERSIL_MAGIC		0x92
   1035       1.1    dyoung #define RTW_BBP_ANTATTEN_RFMD_MAGIC		0x93
   1036       1.1    dyoung #define RTW_BBP_ANTATTEN_MAXIM_MAGIC		0xb3
   1037       1.1    dyoung #define	RTW_BBP_ANTATTEN_DFLANTB		0x40
   1038       1.1    dyoung #define	RTW_BBP_ANTATTEN_CHAN14			0x0c
   1039       1.1    dyoung 
   1040       1.9    dyoung #define RTW_BBP_TRL			0x11	/* guess: transmit/receive
   1041       1.9    dyoung 						 * switch latency
   1042       1.9    dyoung 						 */
   1043       1.1    dyoung #define RTW_BBP_SYS2			0x12
   1044       1.1    dyoung #define RTW_BBP_SYS2_ANTDIV		0x80	/* enable antenna diversity */
   1045      1.18    dyoung #define RTW_BBP_SYS2_RATE_MASK		__BITS(5,4)	/* loopback rate?
   1046       1.1    dyoung 							 * 0: 1Mbps
   1047       1.1    dyoung 							 * 1: 2Mbps
   1048       1.1    dyoung 							 * 2: 5.5Mbps
   1049       1.1    dyoung 							 * 3: 11Mbps
   1050       1.1    dyoung 							 */
   1051       1.1    dyoung #define RTW_BBP_SYS3			0x13
   1052       1.1    dyoung /* carrier-sense threshold */
   1053      1.18    dyoung #define RTW_BBP_SYS3_CSTHRESH_MASK	__BITS(0,3)
   1054       1.9    dyoung #define RTW_BBP_CHESTLIM	0x19	/* guess: channel energy-detect
   1055       1.9    dyoung 					 * threshold
   1056       1.9    dyoung 					 */
   1057       1.9    dyoung #define RTW_BBP_CHSQLIM		0x1a	/* guess: channel signal-quality
   1058       1.9    dyoung 					 * threshold
   1059       1.9    dyoung 					 */
   1060