Home | History | Annotate | Line # | Download | only in ic
seeq8005.c revision 1.19
      1  1.19    bjh21 /* $NetBSD: seeq8005.c,v 1.19 2001/03/29 20:49:44 bjh21 Exp $ */
      2   1.1    bjh21 
      3   1.1    bjh21 /*
      4   1.1    bjh21  * Copyright (c) 2000 Ben Harris
      5  1.11    bjh21  * Copyright (c) 1995-1998 Mark Brinicombe
      6   1.1    bjh21  * All rights reserved.
      7   1.1    bjh21  *
      8   1.1    bjh21  * Redistribution and use in source and binary forms, with or without
      9   1.1    bjh21  * modification, are permitted provided that the following conditions
     10   1.1    bjh21  * are met:
     11   1.1    bjh21  * 1. Redistributions of source code must retain the above copyright
     12   1.1    bjh21  *    notice, this list of conditions and the following disclaimer.
     13   1.1    bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1    bjh21  *    notice, this list of conditions and the following disclaimer in the
     15   1.1    bjh21  *    documentation and/or other materials provided with the distribution.
     16   1.1    bjh21  * 3. All advertising materials mentioning features or use of this software
     17   1.1    bjh21  *    must display the following acknowledgement:
     18  1.11    bjh21  *	This product includes software developed by Mark Brinicombe
     19  1.11    bjh21  *	for the NetBSD Project.
     20   1.1    bjh21  * 4. The name of the company nor the name of the author may be used to
     21   1.1    bjh21  *    endorse or promote products derived from this software without specific
     22   1.1    bjh21  *    prior written permission.
     23   1.1    bjh21  *
     24   1.1    bjh21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25   1.1    bjh21  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26   1.1    bjh21  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1    bjh21  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28   1.1    bjh21  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29   1.1    bjh21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30   1.1    bjh21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31   1.1    bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32   1.1    bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33   1.1    bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34   1.1    bjh21  * SUCH DAMAGE.
     35   1.1    bjh21  */
     36   1.1    bjh21 /*
     37   1.2    bjh21  * seeq8005.c - SEEQ 8005 device driver
     38   1.2    bjh21  */
     39   1.2    bjh21 /*
     40   1.2    bjh21  * This driver currently supports the following chip:
     41   1.2    bjh21  * SEEQ 8005 Advanced Ethernet Data Link Controller
     42   1.2    bjh21  */
     43   1.2    bjh21 /*
     44  1.11    bjh21  * More information on the 8004 and 8005 AEDLC controllers can be found in
     45  1.11    bjh21  * the SEEQ Technology Inc 1992 Data Comm Devices data book.
     46  1.11    bjh21  *
     47  1.11    bjh21  * This data book may no longer be available as these are rather old chips
     48  1.11    bjh21  * (1991 - 1993)
     49  1.11    bjh21  */
     50  1.11    bjh21 /*
     51   1.2    bjh21  * This driver is based on the arm32 ea(4) driver, hence the names of many
     52   1.2    bjh21  * of the functions.
     53   1.1    bjh21  */
     54   1.1    bjh21 /*
     55   1.1    bjh21  * Bugs/possible improvements:
     56   1.1    bjh21  *	- Does not currently support DMA
     57   1.1    bjh21  *	- Does not transmit multiple packets in one go
     58   1.1    bjh21  *	- Does not support 8-bit busses
     59   1.1    bjh21  */
     60   1.1    bjh21 
     61   1.1    bjh21 #include "opt_inet.h"
     62   1.1    bjh21 #include "opt_ns.h"
     63   1.1    bjh21 
     64   1.1    bjh21 #include <sys/types.h>
     65   1.1    bjh21 #include <sys/param.h>
     66   1.1    bjh21 
     67  1.19    bjh21 __RCSID("$NetBSD: seeq8005.c,v 1.19 2001/03/29 20:49:44 bjh21 Exp $");
     68   1.1    bjh21 
     69   1.1    bjh21 #include <sys/systm.h>
     70   1.1    bjh21 #include <sys/endian.h>
     71   1.1    bjh21 #include <sys/errno.h>
     72   1.1    bjh21 #include <sys/ioctl.h>
     73   1.1    bjh21 #include <sys/mbuf.h>
     74   1.1    bjh21 #include <sys/socket.h>
     75   1.1    bjh21 #include <sys/syslog.h>
     76   1.1    bjh21 #include <sys/device.h>
     77   1.1    bjh21 
     78   1.1    bjh21 #include <net/if.h>
     79   1.1    bjh21 #include <net/if_dl.h>
     80   1.1    bjh21 #include <net/if_types.h>
     81   1.1    bjh21 #include <net/if_ether.h>
     82  1.11    bjh21 #include <net/if_media.h>
     83   1.1    bjh21 
     84   1.1    bjh21 #ifdef INET
     85   1.1    bjh21 #include <netinet/in.h>
     86   1.1    bjh21 #include <netinet/in_systm.h>
     87   1.1    bjh21 #include <netinet/in_var.h>
     88   1.1    bjh21 #include <netinet/ip.h>
     89   1.1    bjh21 #include <netinet/if_inarp.h>
     90   1.1    bjh21 #endif
     91   1.1    bjh21 
     92   1.1    bjh21 #ifdef NS
     93   1.1    bjh21 #include <netns/ns.h>
     94   1.1    bjh21 #include <netns/ns_if.h>
     95   1.1    bjh21 #endif
     96   1.1    bjh21 
     97   1.1    bjh21 #include "bpfilter.h"
     98   1.1    bjh21 #if NBPFILTER > 0
     99   1.1    bjh21 #include <net/bpf.h>
    100   1.1    bjh21 #include <net/bpfdesc.h>
    101   1.1    bjh21 #endif
    102   1.1    bjh21 
    103   1.1    bjh21 #include <machine/bus.h>
    104   1.1    bjh21 #include <machine/intr.h>
    105   1.1    bjh21 
    106   1.1    bjh21 #include <dev/ic/seeq8005reg.h>
    107   1.1    bjh21 #include <dev/ic/seeq8005var.h>
    108   1.1    bjh21 
    109  1.10    bjh21 /*#define SEEQ_DEBUG*/
    110   1.1    bjh21 
    111   1.1    bjh21 /* for debugging convenience */
    112  1.16    bjh21 #ifdef SEEQ8005_DEBUG
    113  1.11    bjh21 #define SEEQ_DEBUG_MISC		1
    114  1.11    bjh21 #define SEEQ_DEBUG_TX		2
    115  1.11    bjh21 #define SEEQ_DEBUG_RX		4
    116  1.11    bjh21 #define SEEQ_DEBUG_PKT		8
    117  1.11    bjh21 #define SEEQ_DEBUG_TXINT	16
    118  1.11    bjh21 #define SEEQ_DEBUG_RXINT	32
    119  1.16    bjh21 int seeq8005_debug = 0;
    120  1.16    bjh21 #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
    121   1.1    bjh21 #else
    122  1.11    bjh21 #define DPRINTF(f, x)
    123   1.1    bjh21 #endif
    124  1.11    bjh21 
    125  1.12    bjh21 #define	SEEQ_TX_BUFFER_SIZE		0x800		/* (> MAX_ETHER_LEN) */
    126   1.1    bjh21 
    127   1.1    bjh21 /*
    128   1.1    bjh21  * prototypes
    129   1.1    bjh21  */
    130   1.1    bjh21 
    131   1.5    bjh21 static int ea_init(struct ifnet *);
    132   1.1    bjh21 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
    133   1.1    bjh21 static void ea_start(struct ifnet *);
    134   1.1    bjh21 static void ea_watchdog(struct ifnet *);
    135   1.1    bjh21 static void ea_chipreset(struct seeq8005_softc *);
    136   1.1    bjh21 static void ea_ramtest(struct seeq8005_softc *);
    137   1.1    bjh21 static int ea_stoptx(struct seeq8005_softc *);
    138   1.1    bjh21 static int ea_stoprx(struct seeq8005_softc *);
    139   1.5    bjh21 static void ea_stop(struct ifnet *, int);
    140   1.1    bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
    141   1.1    bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
    142  1.11    bjh21 static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
    143  1.11    bjh21 static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
    144   1.3    bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
    145   1.5    bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
    146  1.11    bjh21 static void ea_read(struct seeq8005_softc *, int, int);
    147  1.11    bjh21 static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
    148  1.11    bjh21 static void ea_getpackets(struct seeq8005_softc *);
    149   1.1    bjh21 static void eatxpacket(struct seeq8005_softc *);
    150  1.12    bjh21 static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
    151   1.5    bjh21 static void ea_mc_reset(struct seeq8005_softc *);
    152  1.11    bjh21 static void ea_mc_reset_8004(struct seeq8005_softc *);
    153  1.11    bjh21 static void ea_mc_reset_8005(struct seeq8005_softc *);
    154  1.11    bjh21 static int ea_mediachange(struct ifnet *);
    155  1.11    bjh21 static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
    156   1.1    bjh21 
    157   1.1    bjh21 
    158   1.1    bjh21 /*
    159   1.1    bjh21  * Attach chip.
    160   1.1    bjh21  */
    161   1.1    bjh21 
    162   1.1    bjh21 void
    163  1.11    bjh21 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
    164  1.11    bjh21     int nmedia, int defmedia)
    165   1.1    bjh21 {
    166   1.1    bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    167   1.2    bjh21 	u_int id;
    168   1.2    bjh21 
    169  1.11    bjh21 	KASSERT(myaddr != NULL);
    170   1.2    bjh21 	printf(" address %s", ether_sprintf(myaddr));
    171   1.2    bjh21 
    172   1.3    bjh21 	/* Stop the board. */
    173   1.3    bjh21 
    174   1.3    bjh21 	ea_chipreset(sc);
    175   1.3    bjh21 
    176   1.2    bjh21 	/* Get the product ID */
    177   1.1    bjh21 
    178  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
    179  1.10    bjh21 	id = bus_space_read_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
    180   1.2    bjh21 
    181  1.11    bjh21 	switch (id & SEEQ_PRODUCTID_MASK) {
    182  1.11    bjh21 	case SEEQ_PRODUCTID_8004:
    183  1.11    bjh21 		sc->sc_variant = SEEQ_8004;
    184  1.11    bjh21 		break;
    185  1.11    bjh21 	default:	/* XXX */
    186  1.11    bjh21 		sc->sc_variant = SEEQ_8005;
    187  1.11    bjh21 		break;
    188  1.11    bjh21 	}
    189  1.11    bjh21 
    190  1.11    bjh21 	switch (sc->sc_variant) {
    191  1.11    bjh21 	case SEEQ_8004:
    192  1.11    bjh21 		printf(", SEEQ80C04 rev %x\n",
    193  1.11    bjh21 		    id & SEEQ_PRODUCTID_REV_MASK);
    194  1.11    bjh21 		break;
    195  1.11    bjh21 	case SEEQ_8005:
    196  1.11    bjh21 		if (id != 0xff)
    197  1.11    bjh21 			printf(", SEEQ8005 rev %x\n", id);
    198  1.11    bjh21 		else
    199  1.11    bjh21 			printf(", SEEQ8005\n");
    200  1.11    bjh21 		break;
    201  1.11    bjh21 	default:
    202  1.11    bjh21 		printf(", Unknown ethernet controller\n");
    203  1.11    bjh21 		return;
    204  1.11    bjh21 	}
    205  1.11    bjh21 
    206  1.11    bjh21 	/* Both the 8004 and 8005 are designed for 64K Buffer memory */
    207  1.11    bjh21 	sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
    208  1.11    bjh21 
    209  1.11    bjh21 	/*
    210  1.11    bjh21 	 * Set up tx and rx buffers.
    211  1.11    bjh21 	 *
    212  1.12    bjh21 	 * We use approximately a quarter of the packet memory for TX
    213  1.11    bjh21 	 * buffers and the rest for RX buffers
    214  1.11    bjh21 	 */
    215  1.12    bjh21 	/* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
    216  1.12    bjh21 	sc->sc_tx_bufs = 1;
    217  1.11    bjh21 	sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
    218  1.11    bjh21 	sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
    219  1.11    bjh21 	sc->sc_enabled = 0;
    220  1.11    bjh21 
    221  1.11    bjh21 	/* Test the RAM */
    222  1.11    bjh21 	ea_ramtest(sc);
    223  1.11    bjh21 
    224  1.11    bjh21 	printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
    225  1.11    bjh21 	    sc->sc_dev.dv_xname, sc->sc_buffersize >> 10,
    226  1.11    bjh21 	    sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
    227   1.1    bjh21 
    228   1.1    bjh21 	/* Initialise ifnet structure. */
    229   1.1    bjh21 
    230   1.1    bjh21 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    231   1.1    bjh21 	ifp->if_softc = sc;
    232   1.1    bjh21 	ifp->if_start = ea_start;
    233   1.1    bjh21 	ifp->if_ioctl = ea_ioctl;
    234   1.5    bjh21 	ifp->if_init = ea_init;
    235   1.5    bjh21 	ifp->if_stop = ea_stop;
    236   1.1    bjh21 	ifp->if_watchdog = ea_watchdog;
    237   1.5    bjh21 	ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
    238  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004)
    239  1.11    bjh21 		ifp->if_flags |= IFF_SIMPLEX;
    240   1.7  thorpej 	IFQ_SET_READY(&ifp->if_snd);
    241   1.1    bjh21 
    242  1.11    bjh21 	/* Initialize media goo. */
    243  1.11    bjh21 	ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
    244  1.11    bjh21 	if (media != NULL) {
    245  1.11    bjh21 		int i;
    246  1.11    bjh21 
    247  1.11    bjh21 		for (i = 0; i < nmedia; i++)
    248  1.11    bjh21 			ifmedia_add(&sc->sc_media, media[i], 0, NULL);
    249  1.11    bjh21 		ifmedia_set(&sc->sc_media, defmedia);
    250  1.11    bjh21 	} else {
    251  1.11    bjh21 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    252  1.11    bjh21 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
    253  1.11    bjh21 	}
    254  1.11    bjh21 
    255   1.1    bjh21 	/* Now we can attach the interface. */
    256   1.1    bjh21 
    257   1.1    bjh21 	if_attach(ifp);
    258   1.1    bjh21 	ether_ifattach(ifp, myaddr);
    259   1.1    bjh21 
    260  1.11    bjh21 	printf("\n");
    261  1.11    bjh21 }
    262  1.11    bjh21 
    263  1.11    bjh21 /*
    264  1.11    bjh21  * Media change callback.
    265  1.11    bjh21  */
    266  1.11    bjh21 static int
    267  1.11    bjh21 ea_mediachange(struct ifnet *ifp)
    268  1.11    bjh21 {
    269  1.11    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    270   1.8    bjh21 
    271  1.11    bjh21 	if (sc->sc_mediachange)
    272  1.11    bjh21 		return ((*sc->sc_mediachange)(sc));
    273  1.11    bjh21 	return (EINVAL);
    274   1.1    bjh21 }
    275   1.1    bjh21 
    276  1.11    bjh21 /*
    277  1.11    bjh21  * Media status callback.
    278  1.11    bjh21  */
    279  1.11    bjh21 static void
    280  1.11    bjh21 ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    281  1.11    bjh21 {
    282  1.11    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    283  1.11    bjh21 
    284  1.11    bjh21 	if (sc->sc_enabled == 0) {
    285  1.11    bjh21 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    286  1.11    bjh21 		ifmr->ifm_status = 0;
    287  1.11    bjh21 		return;
    288  1.11    bjh21 	}
    289  1.11    bjh21 
    290  1.11    bjh21 	if (sc->sc_mediastatus)
    291  1.11    bjh21 		(*sc->sc_mediastatus)(sc, ifmr);
    292  1.11    bjh21 }
    293   1.1    bjh21 
    294   1.1    bjh21 /*
    295   1.1    bjh21  * Test the RAM on the ethernet card.
    296   1.1    bjh21  */
    297   1.1    bjh21 
    298   1.1    bjh21 void
    299   1.1    bjh21 ea_ramtest(struct seeq8005_softc *sc)
    300   1.1    bjh21 {
    301   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    302   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    303   1.1    bjh21 	int loop;
    304   1.1    bjh21 	u_int sum = 0;
    305   1.1    bjh21 
    306   1.1    bjh21 	/*
    307   1.1    bjh21 	 * Test the buffer memory on the board.
    308   1.1    bjh21 	 * Write simple pattens to it and read them back.
    309   1.1    bjh21 	 */
    310   1.1    bjh21 
    311   1.1    bjh21 	/* Set up the whole buffer RAM for writing */
    312   1.1    bjh21 
    313  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    314  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
    315  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
    316  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
    317   1.1    bjh21 
    318  1.10    bjh21 #define SEEQ_RAMTEST_LOOP(value)						\
    319   1.3    bjh21 do {									\
    320   1.3    bjh21 	/* Set the write start address and write a pattern */		\
    321   1.3    bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);				\
    322  1.10    bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    323  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (value));	\
    324   1.3    bjh21 									\
    325   1.3    bjh21 	/* Set the read start address and verify the pattern */		\
    326   1.3    bjh21 	ea_readbuf(sc, NULL, 0x0000, 0);				\
    327  1.10    bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    328  1.10    bjh21 		if (bus_space_read_2(iot, ioh, SEEQ_BUFWIN) != (value)) \
    329   1.3    bjh21 			++sum;						\
    330   1.3    bjh21 } while (/*CONSTCOND*/0)
    331   1.3    bjh21 
    332  1.10    bjh21 	SEEQ_RAMTEST_LOOP(loop);
    333  1.10    bjh21 	SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
    334  1.10    bjh21 	SEEQ_RAMTEST_LOOP(0xaa55);
    335  1.10    bjh21 	SEEQ_RAMTEST_LOOP(0x55aa);
    336   1.1    bjh21 
    337   1.1    bjh21 	/* Report */
    338   1.1    bjh21 
    339   1.2    bjh21 	if (sum > 0)
    340   1.2    bjh21 		printf("%s: buffer RAM failed self test, %d faults\n",
    341   1.2    bjh21 		       sc->sc_dev.dv_xname, sum);
    342   1.1    bjh21 }
    343   1.1    bjh21 
    344   1.1    bjh21 
    345   1.1    bjh21 /*
    346   1.1    bjh21  * Stop the tx interface.
    347   1.1    bjh21  *
    348   1.1    bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    349   1.1    bjh21  */
    350   1.1    bjh21 
    351   1.1    bjh21 static int
    352   1.1    bjh21 ea_stoptx(struct seeq8005_softc *sc)
    353   1.1    bjh21 {
    354   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    355   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    356   1.1    bjh21 	int timeout;
    357   1.1    bjh21 	int status;
    358   1.1    bjh21 
    359  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
    360  1.11    bjh21 
    361  1.11    bjh21 	sc->sc_enabled = 0;
    362   1.1    bjh21 
    363  1.10    bjh21 	status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    364  1.10    bjh21 	if (!(status & SEEQ_STATUS_TX_ON))
    365   1.1    bjh21 		return 0;
    366   1.1    bjh21 
    367   1.1    bjh21 	/* Stop any tx and wait for confirmation */
    368  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    369  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_TX_OFF);
    370   1.1    bjh21 
    371   1.1    bjh21 	timeout = 20000;
    372   1.1    bjh21 	do {
    373  1.10    bjh21 		status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    374  1.11    bjh21 		delay(1);
    375  1.10    bjh21 	} while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
    376  1.11    bjh21  	if (timeout == 0)
    377  1.11    bjh21 		log(LOG_ERR, "%s: timeout waiting for tx termination\n",
    378  1.11    bjh21 		    sc->sc_dev.dv_xname);
    379   1.1    bjh21 
    380   1.1    bjh21 	/* Clear any pending tx interrupt */
    381  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    382  1.10    bjh21 		   sc->sc_command | SEEQ_CMD_TX_INTACK);
    383   1.1    bjh21 	return 1;
    384   1.1    bjh21 }
    385   1.1    bjh21 
    386   1.1    bjh21 
    387   1.1    bjh21 /*
    388   1.1    bjh21  * Stop the rx interface.
    389   1.1    bjh21  *
    390   1.1    bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    391   1.1    bjh21  */
    392   1.1    bjh21 
    393   1.1    bjh21 static int
    394   1.1    bjh21 ea_stoprx(struct seeq8005_softc *sc)
    395   1.1    bjh21 {
    396   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    397   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    398   1.1    bjh21 	int timeout;
    399   1.1    bjh21 	int status;
    400   1.1    bjh21 
    401  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
    402   1.1    bjh21 
    403  1.10    bjh21 	status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    404  1.10    bjh21 	if (!(status & SEEQ_STATUS_RX_ON))
    405   1.1    bjh21 		return 0;
    406   1.1    bjh21 
    407   1.1    bjh21 	/* Stop any rx and wait for confirmation */
    408   1.1    bjh21 
    409  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    410  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_OFF);
    411   1.1    bjh21 
    412   1.1    bjh21 	timeout = 20000;
    413   1.1    bjh21 	do {
    414  1.10    bjh21 		status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    415  1.10    bjh21 	} while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
    416   1.1    bjh21 	if (timeout == 0)
    417  1.11    bjh21 		log(LOG_ERR, "%s: timeout waiting for rx termination\n",
    418  1.11    bjh21 		    sc->sc_dev.dv_xname);
    419   1.1    bjh21 
    420   1.1    bjh21 	/* Clear any pending rx interrupt */
    421   1.1    bjh21 
    422  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    423  1.10    bjh21 		   sc->sc_command | SEEQ_CMD_RX_INTACK);
    424   1.1    bjh21 	return 1;
    425   1.1    bjh21 }
    426   1.1    bjh21 
    427   1.1    bjh21 
    428   1.1    bjh21 /*
    429   1.1    bjh21  * Stop interface.
    430   1.1    bjh21  * Stop all IO and shut the interface down
    431   1.1    bjh21  */
    432   1.1    bjh21 
    433   1.1    bjh21 static void
    434   1.5    bjh21 ea_stop(struct ifnet *ifp, int disable)
    435   1.1    bjh21 {
    436   1.5    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    437   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    438   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    439   1.1    bjh21 
    440  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
    441   1.1    bjh21 
    442   1.1    bjh21 	/* Stop all IO */
    443   1.1    bjh21 	ea_stoptx(sc);
    444   1.1    bjh21 	ea_stoprx(sc);
    445   1.1    bjh21 
    446   1.1    bjh21 	/* Disable rx and tx interrupts */
    447  1.10    bjh21 	sc->sc_command &= (SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
    448   1.1    bjh21 
    449   1.1    bjh21 	/* Clear any pending interrupts */
    450  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    451  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_INTACK |
    452  1.10    bjh21 			  SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
    453  1.10    bjh21 			  SEEQ_CMD_BW_INTACK);
    454  1.11    bjh21 
    455  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    456  1.11    bjh21 		/* Put the chip to sleep */
    457  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    458  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN,
    459  1.11    bjh21 		    sc->sc_config3 | SEEQ_CFG3_SLEEP);
    460  1.11    bjh21 	}
    461   1.1    bjh21 
    462   1.1    bjh21 	/* Cancel any watchdog timer */
    463   1.1    bjh21        	sc->sc_ethercom.ec_if.if_timer = 0;
    464   1.1    bjh21 }
    465   1.1    bjh21 
    466   1.1    bjh21 
    467   1.1    bjh21 /*
    468   1.1    bjh21  * Reset the chip
    469   1.1    bjh21  * Following this the software registers are reset
    470   1.1    bjh21  */
    471   1.1    bjh21 
    472   1.1    bjh21 static void
    473   1.1    bjh21 ea_chipreset(struct seeq8005_softc *sc)
    474   1.1    bjh21 {
    475   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    476   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    477   1.1    bjh21 
    478  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
    479   1.1    bjh21 
    480   1.1    bjh21 	/* Reset the controller. Min of 4us delay here */
    481   1.1    bjh21 
    482  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
    483   1.3    bjh21 	delay(4);
    484   1.1    bjh21 
    485   1.1    bjh21 	sc->sc_command = 0;
    486   1.1    bjh21 	sc->sc_config1 = 0;
    487   1.1    bjh21 	sc->sc_config2 = 0;
    488  1.11    bjh21 	sc->sc_config3 = 0;
    489   1.1    bjh21 }
    490   1.1    bjh21 
    491   1.1    bjh21 
    492   1.1    bjh21 /*
    493   1.1    bjh21  * If the DMA FIFO's in write mode, wait for it to empty.  Needed when
    494   1.1    bjh21  * switching the FIFO from write to read.  We also use it when changing
    495   1.1    bjh21  * the address for writes.
    496   1.1    bjh21  */
    497   1.1    bjh21 static void
    498   1.1    bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
    499   1.1    bjh21 {
    500   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    501   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    502   1.1    bjh21 	int timeout;
    503   1.1    bjh21 
    504   1.1    bjh21 	timeout = 20000;
    505  1.10    bjh21 	if ((bus_space_read_2(iot, ioh, SEEQ_STATUS) &
    506  1.10    bjh21 	     SEEQ_STATUS_FIFO_DIR) != 0)
    507   1.1    bjh21 		return; /* FIFO is reading anyway. */
    508  1.18    bjh21 	while (--timeout > 0)
    509  1.18    bjh21 		if (bus_space_read_2(iot, ioh, SEEQ_STATUS) &
    510  1.18    bjh21 		    SEEQ_STATUS_FIFO_EMPTY)
    511  1.18    bjh21 			return;
    512  1.18    bjh21 	log(LOG_ERR, "%s: DMA FIFO failed to empty\n", sc->sc_dev.dv_xname);
    513   1.1    bjh21 }
    514   1.1    bjh21 
    515   1.1    bjh21 /*
    516   1.1    bjh21  * Wait for the DMA FIFO to fill before reading from it.
    517   1.1    bjh21  */
    518   1.1    bjh21 static void
    519   1.1    bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
    520   1.1    bjh21 {
    521   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    522   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    523   1.1    bjh21 	int timeout;
    524   1.1    bjh21 
    525   1.1    bjh21 	timeout = 20000;
    526  1.18    bjh21 	while (--timeout > 0)
    527  1.18    bjh21 		if (bus_space_read_2(iot, ioh, SEEQ_STATUS) &
    528  1.18    bjh21 		    SEEQ_STATUS_FIFO_FULL)
    529  1.18    bjh21 			return;
    530  1.18    bjh21 	log(LOG_ERR, "%s: DMA FIFO failed to fill\n", sc->sc_dev.dv_xname);
    531   1.1    bjh21 }
    532   1.1    bjh21 
    533   1.1    bjh21 /*
    534   1.1    bjh21  * write to the buffer memory on the interface
    535   1.1    bjh21  *
    536   1.1    bjh21  * The buffer address is set to ADDR.
    537   1.1    bjh21  * If len != 0 then data is copied from the address starting at buf
    538   1.1    bjh21  * to the interface buffer.
    539   1.1    bjh21  * BUF must be usable as a u_int16_t *.
    540   1.1    bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    541   1.1    bjh21  */
    542   1.1    bjh21 
    543   1.1    bjh21 static void
    544  1.11    bjh21 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    545   1.1    bjh21 {
    546   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    547   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    548   1.1    bjh21 
    549  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
    550  1.16    bjh21 	    bus_space_read_2(iot, ioh, SEEQ_STATUS)));
    551   1.1    bjh21 
    552   1.1    bjh21 #ifdef DIAGNOSTIC
    553   1.1    bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    554   1.1    bjh21 		panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
    555  1.10    bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    556   1.1    bjh21 		panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
    557  1.14    bjh21 #endif
    558   1.1    bjh21 
    559   1.1    bjh21 	/* Assume that copying too much is safe. */
    560   1.1    bjh21 	if (len % 2 != 0)
    561   1.1    bjh21 		len++;
    562   1.1    bjh21 
    563  1.11    bjh21 	if (addr != -1) {
    564  1.11    bjh21 		ea_await_fifo_empty(sc);
    565   1.1    bjh21 
    566  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    567  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    568  1.11    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    569  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_DMA_ADDR, addr);
    570  1.11    bjh21 	}
    571   1.1    bjh21 
    572   1.1    bjh21 	if (len > 0)
    573  1.10    bjh21 		bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
    574   1.1    bjh21 					(u_int16_t *)buf, len / 2);
    575   1.1    bjh21 	/* Leave FIFO to empty in the background */
    576   1.1    bjh21 }
    577   1.1    bjh21 
    578   1.1    bjh21 
    579   1.1    bjh21 /*
    580   1.1    bjh21  * read from the buffer memory on the interface
    581   1.1    bjh21  *
    582   1.1    bjh21  * The buffer address is set to ADDR.
    583   1.1    bjh21  * If len != 0 then data is copied from the interface buffer to the
    584   1.1    bjh21  * address starting at buf.
    585   1.1    bjh21  * BUF must be usable as a u_int16_t *.
    586   1.1    bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    587   1.1    bjh21  */
    588   1.1    bjh21 
    589   1.1    bjh21 static void
    590  1.11    bjh21 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    591   1.1    bjh21 {
    592   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    593   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    594  1.19    bjh21 	int runup;
    595   1.1    bjh21 
    596  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
    597  1.16    bjh21 	    bus_space_read_2(iot, ioh, SEEQ_STATUS), addr, len));
    598   1.1    bjh21 
    599   1.1    bjh21 #ifdef DIAGNOSTIC
    600  1.14    bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    601   1.1    bjh21 		panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
    602  1.14    bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    603  1.14    bjh21 		panic("%s: readbuf out of range", sc->sc_dev.dv_xname);
    604   1.1    bjh21 #endif
    605   1.1    bjh21 
    606   1.1    bjh21 	/* Assume that copying too much is safe. */
    607   1.1    bjh21 	if (len % 2 != 0)
    608   1.1    bjh21 		len++;
    609   1.1    bjh21 
    610  1.11    bjh21 	if (addr != -1) {
    611  1.19    bjh21 		/*
    612  1.19    bjh21 		 * SEEQ 80C04 bug:
    613  1.19    bjh21 		 * Starting reading from certain addresses seems to cause
    614  1.19    bjh21 		 * us to get bogus results, so we avoid them.
    615  1.19    bjh21 		 */
    616  1.19    bjh21 		runup = 0;
    617  1.19    bjh21 		if (sc->sc_variant == SEEQ_8004 &&
    618  1.19    bjh21 		    ((addr & 0x00ff) == 0x00ea ||
    619  1.19    bjh21 		     (addr & 0x00ff) == 0x00ee ||
    620  1.19    bjh21 		     (addr & 0x00ff) == 0x00f0))
    621  1.19    bjh21 			runup = (addr & 0x00ff) - 0x00e8;
    622  1.19    bjh21 
    623  1.11    bjh21 		ea_await_fifo_empty(sc);
    624   1.1    bjh21 
    625  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    626  1.19    bjh21 		bus_space_write_2(iot, ioh, SEEQ_DMA_ADDR, addr - runup);
    627  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    628  1.11    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_READ);
    629   1.1    bjh21 
    630  1.11    bjh21 		ea_await_fifo_full(sc);
    631  1.19    bjh21 		while (runup > 0) {
    632  1.19    bjh21 			(void)bus_space_read_2(iot, ioh, SEEQ_BUFWIN);
    633  1.19    bjh21 			runup -= 2;
    634  1.19    bjh21 		}
    635  1.11    bjh21 	}
    636   1.1    bjh21 
    637   1.1    bjh21 	if (len > 0)
    638  1.10    bjh21 		bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
    639   1.1    bjh21 				       (u_int16_t *)buf, len / 2);
    640   1.1    bjh21 }
    641   1.1    bjh21 
    642   1.3    bjh21 static void
    643   1.3    bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
    644   1.3    bjh21 {
    645   1.3    bjh21 
    646  1.10    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
    647   1.3    bjh21 			  sc->sc_config1 | bufcode);
    648   1.3    bjh21 }
    649   1.1    bjh21 
    650   1.5    bjh21 /* Must be called at splnet */
    651   1.5    bjh21 static void
    652   1.5    bjh21 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
    653   1.5    bjh21 {
    654   1.5    bjh21 	int i;
    655   1.5    bjh21 
    656  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
    657   1.5    bjh21 	for (i = 0; i < ETHER_ADDR_LEN; ++i)
    658  1.10    bjh21 		bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
    659   1.5    bjh21 				  ea[i]);
    660   1.5    bjh21 }
    661   1.5    bjh21 
    662   1.1    bjh21 /*
    663   1.1    bjh21  * Initialize interface.
    664   1.1    bjh21  *
    665   1.1    bjh21  * This should leave the interface in a state for packet reception and
    666   1.1    bjh21  * transmission.
    667   1.1    bjh21  */
    668   1.1    bjh21 
    669   1.1    bjh21 static int
    670   1.5    bjh21 ea_init(struct ifnet *ifp)
    671   1.1    bjh21 {
    672   1.5    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    673   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    674   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    675   1.5    bjh21 	int s;
    676   1.1    bjh21 
    677  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
    678   1.1    bjh21 
    679   1.1    bjh21 	s = splnet();
    680   1.1    bjh21 
    681   1.1    bjh21 	/* First, reset the board. */
    682   1.1    bjh21 
    683   1.3    bjh21 	ea_chipreset(sc);
    684   1.3    bjh21 
    685   1.3    bjh21 	/* Set up defaults for the registers */
    686   1.3    bjh21 
    687  1.11    bjh21 	sc->sc_command = 0;
    688  1.11    bjh21 	sc->sc_config1 = 0;
    689   1.3    bjh21 #if BYTE_ORDER == BIG_ENDIAN
    690  1.11    bjh21 	sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
    691   1.3    bjh21 #else
    692   1.3    bjh21 	sc->sc_config2 = 0;
    693   1.3    bjh21 #endif
    694  1.11    bjh21 	sc->sc_config3 = 0;
    695   1.1    bjh21 
    696  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND, sc->sc_command);
    697  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    698  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    699  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    700  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    701  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
    702  1.11    bjh21 	}
    703  1.11    bjh21 
    704  1.11    bjh21 	/* Write the station address - the receiver must be off */
    705  1.11    bjh21 	ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
    706   1.3    bjh21 
    707   1.3    bjh21 	/* Split board memory into Rx and Tx. */
    708  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    709  1.11    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
    710   1.3    bjh21 
    711  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004)
    712  1.11    bjh21 		sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
    713   1.1    bjh21 
    714   1.1    bjh21 	/* Configure rx. */
    715  1.13    bjh21 	ea_mc_reset(sc);
    716   1.1    bjh21 	if (ifp->if_flags & IFF_PROMISC)
    717  1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
    718  1.13    bjh21 	else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
    719  1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_MULTICAST;
    720   1.1    bjh21 	else
    721  1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_BROADCAST;
    722  1.10    bjh21 	sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
    723  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    724   1.3    bjh21 
    725   1.3    bjh21 	/* Setup the Rx pointers */
    726  1.11    bjh21 	sc->sc_rx_ptr = sc->sc_tx_bufsize;
    727   1.3    bjh21 
    728  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
    729  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
    730   1.3    bjh21 
    731   1.3    bjh21 
    732   1.3    bjh21 	/* Place a NULL header at the beginning of the receive area */
    733   1.3    bjh21 	ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
    734   1.3    bjh21 
    735  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    736  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    737   1.1    bjh21 
    738   1.3    bjh21 
    739   1.1    bjh21 	/* Configure TX. */
    740  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
    741   1.1    bjh21 
    742  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
    743   1.1    bjh21 
    744  1.10    bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    745  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    746   1.1    bjh21 
    747  1.11    bjh21 	/* Reset tx buffer pointers */
    748  1.11    bjh21 	sc->sc_tx_cur = 0;
    749  1.11    bjh21 	sc->sc_tx_used = 0;
    750  1.11    bjh21 	sc->sc_tx_next = 0;
    751   1.1    bjh21 
    752   1.1    bjh21 	/* Place a NULL header at the beginning of the transmit area */
    753   1.1    bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);
    754   1.1    bjh21 
    755  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    756  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    757   1.1    bjh21 
    758  1.10    bjh21 	sc->sc_command |= SEEQ_CMD_TX_INTEN;
    759  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND, sc->sc_command);
    760   1.1    bjh21 
    761  1.11    bjh21 	/* Turn on Rx */
    762  1.11    bjh21 	sc->sc_command |= SEEQ_CMD_RX_INTEN;
    763  1.11    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    764  1.11    bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
    765  1.11    bjh21 
    766   1.3    bjh21 	/* TX_ON gets set by ea_txpacket when there's something to transmit. */
    767   1.1    bjh21 
    768   1.1    bjh21 
    769   1.1    bjh21 	/* Set flags appropriately. */
    770   1.1    bjh21 	ifp->if_flags |= IFF_RUNNING;
    771   1.1    bjh21 	ifp->if_flags &= ~IFF_OACTIVE;
    772  1.11    bjh21 	sc->sc_enabled = 1;
    773   1.1    bjh21 
    774   1.1    bjh21 	/* And start output. */
    775   1.1    bjh21 	ea_start(ifp);
    776   1.1    bjh21 
    777   1.1    bjh21 	splx(s);
    778   1.1    bjh21 	return 0;
    779   1.1    bjh21 }
    780   1.1    bjh21 
    781   1.1    bjh21 /*
    782   1.1    bjh21  * Start output on interface. Get datagrams from the queue and output them,
    783   1.1    bjh21  * giving the receiver a chance between datagrams. Call only from splnet or
    784   1.1    bjh21  * interrupt level!
    785   1.1    bjh21  */
    786   1.1    bjh21 
    787   1.1    bjh21 static void
    788   1.1    bjh21 ea_start(struct ifnet *ifp)
    789   1.1    bjh21 {
    790   1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    791   1.1    bjh21 	int s;
    792   1.1    bjh21 
    793   1.1    bjh21 	s = splnet();
    794  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
    795   1.1    bjh21 
    796  1.14    bjh21 	/*
    797  1.14    bjh21 	 * Don't do anything if output is active.  seeq8005intr() will call
    798  1.14    bjh21 	 * us (actually eatxpacket()) back when the card's ready for more
    799  1.14    bjh21 	 * frames.
    800  1.14    bjh21 	 */
    801   1.1    bjh21 	if (ifp->if_flags & IFF_OACTIVE)
    802   1.1    bjh21 		return;
    803   1.1    bjh21 
    804   1.1    bjh21 	/* Mark interface as output active */
    805   1.1    bjh21 
    806   1.1    bjh21 	ifp->if_flags |= IFF_OACTIVE;
    807   1.1    bjh21 
    808   1.1    bjh21 	/* tx packets */
    809   1.1    bjh21 
    810   1.1    bjh21 	eatxpacket(sc);
    811   1.1    bjh21 	splx(s);
    812   1.1    bjh21 }
    813   1.1    bjh21 
    814   1.1    bjh21 
    815   1.1    bjh21 /*
    816   1.1    bjh21  * Transfer a packet to the interface buffer and start transmission
    817   1.1    bjh21  *
    818   1.1    bjh21  * Called at splnet()
    819   1.1    bjh21  */
    820   1.1    bjh21 
    821   1.1    bjh21 void
    822   1.1    bjh21 eatxpacket(struct seeq8005_softc *sc)
    823   1.1    bjh21 {
    824   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    825   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    826  1.12    bjh21 	struct mbuf *m0;
    827   1.1    bjh21 	struct ifnet *ifp;
    828   1.1    bjh21 
    829   1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
    830   1.1    bjh21 
    831   1.1    bjh21 	/* Dequeue the next packet. */
    832   1.7  thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m0);
    833   1.1    bjh21 
    834   1.1    bjh21 	/* If there's nothing to send, return. */
    835   1.1    bjh21 	if (!m0) {
    836   1.1    bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
    837  1.10    bjh21 		sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    838  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    839  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
    840   1.1    bjh21 		return;
    841   1.1    bjh21 	}
    842   1.1    bjh21 
    843   1.1    bjh21 #if NBPFILTER > 0
    844   1.1    bjh21 	/* Give the packet to the bpf, if any. */
    845   1.1    bjh21 	if (ifp->if_bpf)
    846   1.1    bjh21 		bpf_mtap(ifp->if_bpf, m0);
    847   1.1    bjh21 #endif
    848   1.1    bjh21 
    849  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
    850   1.1    bjh21 
    851  1.10    bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
    852  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    853   1.1    bjh21 
    854  1.12    bjh21 	ea_writembuf(sc, m0, 0x0000);
    855  1.12    bjh21 	m_freem(m0);
    856  1.12    bjh21 
    857  1.12    bjh21 	bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
    858  1.12    bjh21 
    859  1.12    bjh21 	/* Now transmit the datagram. */
    860  1.12    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    861  1.12    bjh21 			  sc->sc_command | SEEQ_CMD_TX_ON);
    862  1.15    bjh21 
    863  1.15    bjh21 	/* Make sure we notice if the chip goes silent on us. */
    864  1.15    bjh21 	ifp->if_timer = 5;
    865  1.15    bjh21 
    866  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX,
    867  1.16    bjh21 	    ("st=%04x\n", bus_space_read_2(iot, ioh, SEEQ_STATUS)));
    868  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
    869  1.12    bjh21 }
    870  1.12    bjh21 
    871  1.12    bjh21 /*
    872  1.12    bjh21  * Copy a packet from an mbuf to the transmit buffer on the card.
    873  1.12    bjh21  *
    874  1.12    bjh21  * Puts a valid Tx header at the start of the packet, and a null header at
    875  1.12    bjh21  * the end.
    876  1.12    bjh21  */
    877  1.12    bjh21 static int
    878  1.12    bjh21 ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
    879  1.12    bjh21 {
    880  1.12    bjh21 	struct mbuf *m;
    881  1.12    bjh21 	int len, nextpacket;
    882  1.12    bjh21 	u_int8_t hdr[4];
    883  1.12    bjh21 
    884   1.1    bjh21 	/*
    885  1.12    bjh21 	 * Copy the datagram to the packet buffer.
    886   1.1    bjh21 	 */
    887  1.12    bjh21 	ea_writebuf(sc, NULL, bufstart + 4, 0);
    888  1.12    bjh21 
    889   1.1    bjh21 	len = 0;
    890   1.1    bjh21 	for (m = m0; m; m = m->m_next) {
    891   1.1    bjh21 		if (m->m_len == 0)
    892   1.1    bjh21 			continue;
    893  1.12    bjh21 		ea_writebuf(sc, mtod(m, caddr_t), -1, m->m_len);
    894   1.1    bjh21 		len += m->m_len;
    895   1.1    bjh21 	}
    896   1.1    bjh21 
    897   1.1    bjh21 	/* If packet size is odd round up to the next 16 bit boundry */
    898   1.1    bjh21 	if (len % 2)
    899   1.1    bjh21 		++len;
    900   1.1    bjh21 
    901   1.1    bjh21 	len = max(len, ETHER_MIN_LEN);
    902   1.1    bjh21 
    903  1.12    bjh21 	ea_writebuf(sc, NULL, bufstart + 4 + len, 0);
    904   1.1    bjh21 	/* Follow it with a NULL packet header */
    905  1.12    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    906  1.12    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    907   1.1    bjh21 
    908  1.12    bjh21 	/* Ok we now have a packet len bytes long in our packet buffer */
    909  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
    910   1.1    bjh21 
    911   1.1    bjh21 	/* Write the packet header */
    912   1.1    bjh21 	nextpacket = len + 4;
    913   1.1    bjh21 	hdr[0] = (nextpacket >> 8) & 0xff;
    914   1.1    bjh21 	hdr[1] = nextpacket & 0xff;
    915  1.10    bjh21 	hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
    916  1.10    bjh21 		SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
    917   1.1    bjh21 	hdr[3] = 0; /* Status byte -- will be update by hardware. */
    918   1.1    bjh21 	ea_writebuf(sc, hdr, 0x0000, 4);
    919   1.1    bjh21 
    920  1.12    bjh21 	return len;
    921   1.1    bjh21 }
    922   1.1    bjh21 
    923   1.1    bjh21 /*
    924   1.1    bjh21  * Ethernet controller interrupt.
    925   1.1    bjh21  */
    926   1.1    bjh21 
    927   1.1    bjh21 int
    928   1.1    bjh21 seeq8005intr(void *arg)
    929   1.1    bjh21 {
    930   1.1    bjh21 	struct seeq8005_softc *sc = arg;
    931   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    932   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    933   1.1    bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    934  1.11    bjh21 	int status, handled;
    935   1.1    bjh21 	u_int8_t txhdr[4];
    936   1.1    bjh21 	u_int txstatus;
    937   1.1    bjh21 
    938   1.1    bjh21 	handled = 0;
    939   1.1    bjh21 
    940   1.1    bjh21 	/* Get the controller status */
    941  1.10    bjh21 	status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    942   1.1    bjh21 
    943   1.1    bjh21 	/* Tx interrupt ? */
    944  1.10    bjh21 	if (status & SEEQ_STATUS_TX_INT) {
    945   1.1    bjh21 		handled = 1;
    946   1.1    bjh21 
    947   1.1    bjh21 		/* Acknowledge the interrupt */
    948  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    949  1.10    bjh21 				  sc->sc_command | SEEQ_CMD_TX_INTACK);
    950   1.1    bjh21 
    951   1.1    bjh21 		ea_readbuf(sc, txhdr, 0x0000, 4);
    952   1.1    bjh21 
    953  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
    954   1.1    bjh21 			 txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
    955   1.1    bjh21 		txstatus = txhdr[3];
    956   1.1    bjh21 
    957   1.1    bjh21 		/*
    958  1.11    bjh21 		 * If SEEQ_TXSTAT_COLLISION is set then we received at least
    959  1.11    bjh21 		 * one collision. On the 8004 we can find out exactly how many
    960  1.11    bjh21 		 * collisions occurred.
    961   1.1    bjh21 		 *
    962  1.11    bjh21 		 * The SEEQ_PKTSTAT_DONE will be set if the transmission has
    963  1.11    bjh21 		 * completed.
    964   1.1    bjh21 		 *
    965  1.11    bjh21 		 * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
    966  1.11    bjh21 		 * occurred and the packet transmission was aborted.
    967  1.11    bjh21 		 * This situation is untested as present.
    968  1.11    bjh21 		 *
    969  1.11    bjh21 		 * The SEEQ_TXSTAT_BABBLE should never be set and is untested
    970  1.11    bjh21 		 * as we should never xmit oversized packets.
    971   1.1    bjh21 		 */
    972  1.11    bjh21 		if (txstatus & SEEQ_TXSTAT_COLLISION) {
    973  1.11    bjh21 			switch (sc->sc_variant) {
    974  1.11    bjh21 			case SEEQ_8004: {
    975  1.11    bjh21 				int colls;
    976  1.11    bjh21 
    977  1.11    bjh21 				/*
    978  1.11    bjh21 				 * The 8004 contains a 4 bit collision count
    979  1.11    bjh21 				 * in the status register.
    980  1.11    bjh21 				 */
    981  1.11    bjh21 
    982  1.11    bjh21 				/* This appears to be broken on 80C04.AE */
    983  1.11    bjh21 /*				ifp->if_collisions +=
    984  1.11    bjh21 				    (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
    985  1.11    bjh21 				    & SEEQ_TXSTAT_COLLISION_MASK;*/
    986  1.11    bjh21 
    987  1.11    bjh21 				/* Use the TX Collision register */
    988  1.11    bjh21 				ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
    989  1.11    bjh21 				colls = bus_space_read_1(iot, ioh,
    990  1.11    bjh21 				    SEEQ_BUFWIN);
    991  1.11    bjh21 				ifp->if_collisions += colls;
    992  1.11    bjh21 				break;
    993  1.11    bjh21 			}
    994  1.11    bjh21 			case SEEQ_8005:
    995  1.11    bjh21 				/* We known there was at least 1 collision */
    996  1.11    bjh21 				ifp->if_collisions++;
    997  1.11    bjh21 				break;
    998  1.11    bjh21 			}
    999  1.11    bjh21 		} else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
   1000  1.11    bjh21 			printf("seeq_intr: col16 %x\n", txstatus);
   1001  1.11    bjh21 			ifp->if_collisions += 16;
   1002  1.11    bjh21 			ifp->if_oerrors++;
   1003  1.11    bjh21 		} else if (txstatus & SEEQ_TXSTAT_BABBLE) {
   1004   1.1    bjh21 			ifp->if_oerrors++;
   1005  1.11    bjh21 		}
   1006   1.1    bjh21 
   1007  1.11    bjh21 		/* Have we completed transmission on the packet ? */
   1008  1.10    bjh21 		if (txstatus & SEEQ_PKTSTAT_DONE) {
   1009  1.11    bjh21 			/* Clear watchdog timer. */
   1010  1.11    bjh21 			ifp->if_timer = 0;
   1011  1.11    bjh21 			ifp->if_flags &= ~IFF_OACTIVE;
   1012  1.11    bjh21 
   1013  1.11    bjh21 			/* Update stats */
   1014   1.1    bjh21 			ifp->if_opackets++;
   1015   1.1    bjh21 
   1016   1.1    bjh21 			/* Tx next packet */
   1017   1.1    bjh21 
   1018   1.1    bjh21 			eatxpacket(sc);
   1019   1.1    bjh21 		}
   1020  1.11    bjh21 
   1021   1.1    bjh21 	}
   1022   1.1    bjh21 
   1023   1.1    bjh21 
   1024   1.1    bjh21 	/* Rx interrupt ? */
   1025  1.10    bjh21 	if (status & SEEQ_STATUS_RX_INT) {
   1026   1.1    bjh21 		handled = 1;
   1027   1.1    bjh21 
   1028   1.1    bjh21 		/* Acknowledge the interrupt */
   1029  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
   1030  1.10    bjh21 				  sc->sc_command | SEEQ_CMD_RX_INTACK);
   1031   1.1    bjh21 
   1032   1.1    bjh21 		/* Processes the received packets */
   1033  1.11    bjh21 		ea_getpackets(sc);
   1034   1.1    bjh21 
   1035   1.1    bjh21 
   1036   1.1    bjh21 #if 0
   1037   1.1    bjh21 		/* Make sure the receiver is on */
   1038  1.10    bjh21 		if ((status & SEEQ_STATUS_RX_ON) == 0) {
   1039  1.10    bjh21 			bus_space_write_2(iot, ioh, SEEQ_COMMAND,
   1040  1.10    bjh21 					  sc->sc_command | SEEQ_CMD_RX_ON);
   1041   1.1    bjh21 			printf("rxintr: rx is off st=%04x\n",status);
   1042   1.1    bjh21 		}
   1043   1.1    bjh21 #endif
   1044   1.1    bjh21 	}
   1045   1.1    bjh21 
   1046   1.1    bjh21 	return handled;
   1047   1.1    bjh21 }
   1048   1.1    bjh21 
   1049   1.1    bjh21 
   1050   1.1    bjh21 void
   1051  1.11    bjh21 ea_getpackets(struct seeq8005_softc *sc)
   1052   1.1    bjh21 {
   1053   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
   1054   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
   1055   1.1    bjh21 	u_int addr;
   1056   1.1    bjh21 	int len;
   1057   1.1    bjh21 	int ctrl;
   1058   1.1    bjh21 	int ptr;
   1059   1.1    bjh21 	int pack;
   1060   1.1    bjh21 	int status;
   1061   1.1    bjh21 	u_int8_t rxhdr[4];
   1062   1.1    bjh21 	struct ifnet *ifp;
   1063   1.1    bjh21 
   1064   1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1065   1.1    bjh21 
   1066   1.1    bjh21 
   1067   1.1    bjh21 	/* We start from the last rx pointer position */
   1068   1.1    bjh21 	addr = sc->sc_rx_ptr;
   1069  1.10    bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
   1070  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1071   1.1    bjh21 
   1072   1.1    bjh21 	do {
   1073   1.1    bjh21 		/* Read rx header */
   1074   1.1    bjh21 		ea_readbuf(sc, rxhdr, addr, 4);
   1075   1.1    bjh21 
   1076   1.1    bjh21 		/* Split the packet header */
   1077   1.1    bjh21 		ptr = (rxhdr[0] << 8) | rxhdr[1];
   1078   1.1    bjh21 		ctrl = rxhdr[2];
   1079   1.1    bjh21 		status = rxhdr[3];
   1080   1.1    bjh21 
   1081  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_RX,
   1082  1.16    bjh21 		    ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
   1083  1.16    bjh21 			addr, ptr, ctrl, status));
   1084   1.1    bjh21 
   1085   1.1    bjh21 		/* Zero packet ptr ? then must be null header so exit */
   1086   1.1    bjh21 		if (ptr == 0) break;
   1087   1.1    bjh21 
   1088  1.15    bjh21 		/* Sanity-check the next-packet pointer and flags. */
   1089  1.15    bjh21 		if (__predict_false(ptr < sc->sc_tx_bufsize ||
   1090  1.15    bjh21 		    (ctrl & SEEQ_PKTCMD_TX))) {
   1091  1.15    bjh21 			++ifp->if_ierrors;
   1092  1.15    bjh21 			log(LOG_ERR,
   1093  1.15    bjh21 			    "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
   1094  1.15    bjh21 			    sc->sc_dev.dv_xname, addr, ptr);
   1095  1.15    bjh21 			ea_init(ifp);
   1096  1.15    bjh21 			return;
   1097  1.15    bjh21 		}
   1098   1.1    bjh21 
   1099   1.1    bjh21 		/* Get packet length */
   1100   1.1    bjh21        		len = (ptr - addr) - 4;
   1101   1.1    bjh21 
   1102   1.1    bjh21 		if (len < 0)
   1103  1.11    bjh21 			len += sc->sc_rx_bufsize;
   1104  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
   1105   1.1    bjh21 
   1106   1.1    bjh21 		/* Has the packet rx completed ? if not then exit */
   1107  1.10    bjh21 		if ((status & SEEQ_PKTSTAT_DONE) == 0)
   1108   1.1    bjh21 			break;
   1109   1.1    bjh21 
   1110   1.1    bjh21 		/*
   1111   1.1    bjh21 		 * Did we have any errors? then note error and go to
   1112   1.1    bjh21 		 * next packet
   1113   1.1    bjh21 		 */
   1114  1.11    bjh21 		if (__predict_false(status & SEEQ_RXSTAT_ERROR_MASK)) {
   1115   1.1    bjh21 			++ifp->if_ierrors;
   1116  1.15    bjh21 			/* XXX oversize packets may be OK */
   1117   1.1    bjh21 			log(LOG_WARNING,
   1118  1.17    bjh21 			    "%s: rx packet error at %04x (err=%02x)\n",
   1119  1.17    bjh21 			    sc->sc_dev.dv_xname, addr, status & 0x0f);
   1120  1.19    bjh21 			/* XXX shouldn't need to reset if it's genuine. */
   1121  1.19    bjh21 			ea_init(ifp);
   1122  1.19    bjh21 			return;
   1123   1.1    bjh21 		}
   1124   1.1    bjh21 		/*
   1125   1.1    bjh21 		 * Is the packet too big ? - this will probably be trapped
   1126  1.17    bjh21 		 * above as a receive error.  If it's not, this is indicative
   1127  1.17    bjh21 		 * of buffer corruption.
   1128   1.1    bjh21 		 */
   1129   1.1    bjh21 		if (__predict_false(len > (ETHER_MAX_LEN - ETHER_CRC_LEN))) {
   1130   1.1    bjh21 			++ifp->if_ierrors;
   1131  1.17    bjh21 			log(LOG_ERR,
   1132  1.17    bjh21 			    "%s: rx packet size error at %04x (len=%d)\n",
   1133  1.17    bjh21 			    sc->sc_dev.dv_xname, addr, len);
   1134  1.10    bjh21 			sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1135  1.10    bjh21 			bus_space_write_2(iot, ioh, SEEQ_CONFIG2,
   1136   1.1    bjh21 					  sc->sc_config2);
   1137   1.5    bjh21 			ea_init(ifp);
   1138   1.1    bjh21 			return;
   1139   1.1    bjh21 		}
   1140   1.1    bjh21 
   1141   1.1    bjh21 		ifp->if_ipackets++;
   1142   1.1    bjh21 		/* Pass data up to upper levels. */
   1143  1.11    bjh21 		ea_read(sc, addr + 4, len);
   1144   1.1    bjh21 
   1145   1.1    bjh21 		addr = ptr;
   1146   1.1    bjh21 		++pack;
   1147   1.1    bjh21 	} while (len != 0);
   1148   1.1    bjh21 
   1149  1.10    bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1150  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1151   1.1    bjh21 
   1152  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
   1153   1.1    bjh21 
   1154   1.1    bjh21 	/* Store new rx pointer */
   1155   1.1    bjh21 	sc->sc_rx_ptr = addr;
   1156  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
   1157   1.1    bjh21 
   1158   1.1    bjh21 	/* Make sure the receiver is on */
   1159  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
   1160  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
   1161   1.1    bjh21 }
   1162   1.1    bjh21 
   1163   1.1    bjh21 
   1164   1.1    bjh21 /*
   1165   1.1    bjh21  * Pass a packet up to the higher levels.
   1166   1.1    bjh21  */
   1167   1.1    bjh21 
   1168   1.1    bjh21 static void
   1169  1.11    bjh21 ea_read(struct seeq8005_softc *sc, int addr, int len)
   1170   1.1    bjh21 {
   1171   1.1    bjh21 	struct mbuf *m;
   1172   1.1    bjh21 	struct ifnet *ifp;
   1173   1.1    bjh21 
   1174   1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1175   1.1    bjh21 
   1176   1.1    bjh21 	/* Pull packet off interface. */
   1177  1.11    bjh21 	m = ea_get(sc, addr, len, ifp);
   1178   1.1    bjh21 	if (m == 0)
   1179   1.1    bjh21 		return;
   1180   1.1    bjh21 
   1181   1.1    bjh21 #if NBPFILTER > 0
   1182   1.1    bjh21 	/*
   1183   1.1    bjh21 	 * Check if there's a BPF listener on this interface.
   1184   1.1    bjh21 	 * If so, hand off the raw packet to bpf.
   1185   1.1    bjh21 	 */
   1186   1.4  thorpej 	if (ifp->if_bpf)
   1187   1.1    bjh21 		bpf_mtap(ifp->if_bpf, m);
   1188   1.1    bjh21 #endif
   1189   1.1    bjh21 
   1190   1.1    bjh21 	(*ifp->if_input)(ifp, m);
   1191   1.1    bjh21 }
   1192   1.1    bjh21 
   1193   1.1    bjh21 /*
   1194   1.1    bjh21  * Pull read data off a interface.  Len is length of data, with local net
   1195   1.1    bjh21  * header stripped.  We copy the data into mbufs.  When full cluster sized
   1196   1.1    bjh21  * units are present we copy into clusters.
   1197   1.1    bjh21  */
   1198   1.1    bjh21 
   1199   1.1    bjh21 struct mbuf *
   1200  1.11    bjh21 ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
   1201   1.1    bjh21 {
   1202   1.1    bjh21         struct mbuf *top, **mp, *m;
   1203   1.1    bjh21         int len;
   1204   1.1    bjh21         u_int cp, epkt;
   1205   1.1    bjh21 
   1206   1.1    bjh21         cp = addr;
   1207   1.1    bjh21         epkt = cp + totlen;
   1208   1.1    bjh21 
   1209   1.1    bjh21         MGETHDR(m, M_DONTWAIT, MT_DATA);
   1210   1.1    bjh21         if (m == 0)
   1211   1.1    bjh21                 return 0;
   1212   1.1    bjh21         m->m_pkthdr.rcvif = ifp;
   1213   1.1    bjh21         m->m_pkthdr.len = totlen;
   1214   1.1    bjh21         m->m_len = MHLEN;
   1215   1.1    bjh21         top = 0;
   1216   1.1    bjh21         mp = &top;
   1217   1.1    bjh21 
   1218   1.1    bjh21         while (totlen > 0) {
   1219   1.1    bjh21                 if (top) {
   1220   1.1    bjh21                         MGET(m, M_DONTWAIT, MT_DATA);
   1221   1.1    bjh21                         if (m == 0) {
   1222   1.1    bjh21                                 m_freem(top);
   1223   1.1    bjh21                                 return 0;
   1224   1.1    bjh21                         }
   1225   1.1    bjh21                         m->m_len = MLEN;
   1226   1.1    bjh21                 }
   1227   1.1    bjh21                 len = min(totlen, epkt - cp);
   1228   1.1    bjh21                 if (len >= MINCLSIZE) {
   1229   1.1    bjh21                         MCLGET(m, M_DONTWAIT);
   1230   1.1    bjh21                         if (m->m_flags & M_EXT)
   1231   1.1    bjh21                                 m->m_len = len = min(len, MCLBYTES);
   1232   1.1    bjh21                         else
   1233   1.1    bjh21                                 len = m->m_len;
   1234   1.1    bjh21                 } else {
   1235   1.1    bjh21                         /*
   1236   1.1    bjh21                          * Place initial small packet/header at end of mbuf.
   1237   1.1    bjh21                          */
   1238   1.1    bjh21                         if (len < m->m_len) {
   1239   1.1    bjh21                                 if (top == 0 && len + max_linkhdr <= m->m_len)
   1240   1.1    bjh21                                         m->m_data += max_linkhdr;
   1241   1.1    bjh21                                 m->m_len = len;
   1242   1.1    bjh21                         } else
   1243   1.1    bjh21                                 len = m->m_len;
   1244   1.1    bjh21                 }
   1245   1.1    bjh21 		if (top == 0) {
   1246   1.1    bjh21 			/* Make sure the payload is aligned */
   1247   1.1    bjh21 			caddr_t newdata = (caddr_t)
   1248   1.1    bjh21 			    ALIGN(m->m_data + sizeof(struct ether_header)) -
   1249   1.1    bjh21 			    sizeof(struct ether_header);
   1250   1.1    bjh21 			len -= newdata - m->m_data;
   1251   1.1    bjh21 			m->m_len = len;
   1252   1.1    bjh21 			m->m_data = newdata;
   1253   1.1    bjh21 		}
   1254   1.1    bjh21                 ea_readbuf(sc, mtod(m, u_char *),
   1255  1.11    bjh21 		    cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
   1256  1.11    bjh21 		    len);
   1257   1.1    bjh21                 cp += len;
   1258   1.1    bjh21                 *mp = m;
   1259   1.1    bjh21                 mp = &m->m_next;
   1260   1.1    bjh21                 totlen -= len;
   1261   1.1    bjh21                 if (cp == epkt)
   1262   1.1    bjh21                         cp = addr;
   1263   1.1    bjh21         }
   1264   1.1    bjh21 
   1265   1.1    bjh21         return top;
   1266   1.1    bjh21 }
   1267   1.1    bjh21 
   1268   1.1    bjh21 /*
   1269   1.3    bjh21  * Process an ioctl request.  Mostly boilerplate.
   1270   1.1    bjh21  */
   1271   1.1    bjh21 static int
   1272   1.1    bjh21 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1273   1.1    bjh21 {
   1274   1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1275   1.1    bjh21 	int s, error = 0;
   1276   1.1    bjh21 
   1277   1.1    bjh21 	s = splnet();
   1278   1.1    bjh21 	switch (cmd) {
   1279   1.1    bjh21 
   1280   1.5    bjh21 	default:
   1281   1.5    bjh21 		error = ether_ioctl(ifp, cmd, data);
   1282   1.5    bjh21 		if (error == ENETRESET) {
   1283   1.1    bjh21 			/*
   1284   1.5    bjh21 			 * Multicast list has changed; set the hardware filter
   1285   1.5    bjh21 			 * accordingly.
   1286   1.1    bjh21 			 */
   1287   1.5    bjh21 			ea_mc_reset(sc);
   1288   1.5    bjh21 			error = 0;
   1289   1.1    bjh21 		}
   1290   1.1    bjh21 		break;
   1291   1.1    bjh21 	}
   1292   1.1    bjh21 
   1293   1.1    bjh21 	splx(s);
   1294   1.1    bjh21 	return error;
   1295   1.1    bjh21 }
   1296   1.1    bjh21 
   1297   1.5    bjh21 /* Must be called at splnet() */
   1298  1.11    bjh21 
   1299   1.5    bjh21 static void
   1300   1.5    bjh21 ea_mc_reset(struct seeq8005_softc *sc)
   1301   1.5    bjh21 {
   1302  1.11    bjh21 
   1303  1.11    bjh21 	switch (sc->sc_variant) {
   1304  1.11    bjh21 	case SEEQ_8004:
   1305  1.11    bjh21 		ea_mc_reset_8004(sc);
   1306  1.11    bjh21 		return;
   1307  1.11    bjh21 	case SEEQ_8005:
   1308  1.11    bjh21 		ea_mc_reset_8005(sc);
   1309  1.11    bjh21 		return;
   1310  1.11    bjh21 	}
   1311  1.11    bjh21 }
   1312  1.11    bjh21 
   1313  1.11    bjh21 static void
   1314  1.11    bjh21 ea_mc_reset_8004(struct seeq8005_softc *sc)
   1315  1.11    bjh21 {
   1316  1.11    bjh21 	struct ethercom *ec = &sc->sc_ethercom;
   1317  1.11    bjh21 	struct ifnet *ifp = &ec->ec_if;
   1318  1.11    bjh21 	struct ether_multi *enm;
   1319  1.11    bjh21 	u_int8_t *cp, c;
   1320  1.11    bjh21 	u_int32_t crc;
   1321  1.11    bjh21 	int i, len;
   1322  1.11    bjh21 	struct ether_multistep step;
   1323  1.11    bjh21 	u_int8_t af[8];
   1324  1.11    bjh21 
   1325  1.11    bjh21 	/*
   1326  1.11    bjh21 	 * Set up multicast address filter by passing all multicast addresses
   1327  1.11    bjh21 	 * through a crc generator, and then using bits 2 - 7 as an index
   1328  1.11    bjh21 	 * into the 64 bit logical address filter.  The high order bits
   1329  1.11    bjh21 	 * selects the word, while the rest of the bits select the bit within
   1330  1.11    bjh21 	 * the word.
   1331  1.11    bjh21 	 */
   1332  1.11    bjh21 
   1333  1.11    bjh21 	if (ifp->if_flags & IFF_PROMISC) {
   1334  1.11    bjh21 		ifp->if_flags |= IFF_ALLMULTI;
   1335  1.11    bjh21 		for (i = 0; i < 8; i++)
   1336  1.11    bjh21 			af[i] = 0xff;
   1337  1.11    bjh21 		return;
   1338  1.11    bjh21 	}
   1339  1.11    bjh21 	for (i = 0; i < 8; i++)
   1340  1.11    bjh21 		af[i] = 0;
   1341  1.11    bjh21 	ETHER_FIRST_MULTI(step, ec, enm);
   1342  1.11    bjh21 	while (enm != NULL) {
   1343  1.11    bjh21 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
   1344  1.11    bjh21 		    sizeof(enm->enm_addrlo)) != 0) {
   1345  1.11    bjh21 			/*
   1346  1.11    bjh21 			 * We must listen to a range of multicast addresses.
   1347  1.11    bjh21 			 * For now, just accept all multicasts, rather than
   1348  1.11    bjh21 			 * trying to set only those filter bits needed to match
   1349  1.11    bjh21 			 * the range.  (At this time, the only use of address
   1350  1.11    bjh21 			 * ranges is for IP multicast routing, for which the
   1351  1.11    bjh21 			 * range is big enough to require all bits set.)
   1352  1.11    bjh21 			 */
   1353  1.11    bjh21 			ifp->if_flags |= IFF_ALLMULTI;
   1354  1.11    bjh21 			for (i = 0; i < 8; i++)
   1355  1.11    bjh21 				af[i] = 0xff;
   1356  1.13    bjh21 			break;
   1357  1.11    bjh21 		}
   1358  1.11    bjh21 		cp = enm->enm_addrlo;
   1359  1.11    bjh21 		crc = 0xffffffff;
   1360  1.11    bjh21 		for (len = sizeof(enm->enm_addrlo); --len >= 0;) {
   1361  1.11    bjh21 			c = *cp++;
   1362  1.11    bjh21 			for (i = 8; --i >= 0;) {
   1363  1.11    bjh21 				if (((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01)) {
   1364  1.11    bjh21 					crc <<= 1;
   1365  1.11    bjh21 					crc ^= 0x04c11db6 | 1;
   1366  1.11    bjh21 				} else
   1367  1.11    bjh21 					crc <<= 1;
   1368  1.11    bjh21 				c >>= 1;
   1369  1.11    bjh21 			}
   1370  1.11    bjh21 		}
   1371  1.11    bjh21 		/* Just want the 6 most significant bits. */
   1372  1.11    bjh21 		crc = (crc >> 2) & 0x3f;
   1373  1.11    bjh21 
   1374  1.11    bjh21 		/* Turn on the corresponding bit in the filter. */
   1375  1.11    bjh21 		af[crc >> 3] |= 1 << (crc & 0x7);
   1376  1.11    bjh21 
   1377  1.11    bjh21 		ETHER_NEXT_MULTI(step, enm);
   1378  1.11    bjh21 	}
   1379  1.11    bjh21 	ifp->if_flags &= ~IFF_ALLMULTI;
   1380  1.11    bjh21 
   1381  1.11    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
   1382  1.11    bjh21 		for (i = 0; i < 8; ++i)
   1383  1.11    bjh21 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
   1384  1.11    bjh21 			    SEEQ_BUFWIN, af[i]);
   1385  1.11    bjh21 }
   1386  1.11    bjh21 
   1387  1.11    bjh21 static void
   1388  1.11    bjh21 ea_mc_reset_8005(struct seeq8005_softc *sc)
   1389  1.11    bjh21 {
   1390   1.5    bjh21 	struct ether_multi *enm;
   1391   1.5    bjh21 	struct ether_multistep step;
   1392   1.5    bjh21 	int naddr, maxaddrs;
   1393   1.5    bjh21 
   1394   1.5    bjh21 	naddr = 0;
   1395  1.11    bjh21 	maxaddrs = 5;
   1396   1.5    bjh21 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1397   1.5    bjh21 	while (enm != NULL) {
   1398   1.5    bjh21 		/* Have we got space? */
   1399   1.5    bjh21 		if (naddr >= maxaddrs ||
   1400   1.5    bjh21 		    bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
   1401   1.5    bjh21 			sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
   1402   1.5    bjh21 			ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
   1403   1.5    bjh21 			return;
   1404   1.5    bjh21 		}
   1405  1.11    bjh21 		ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
   1406  1.11    bjh21 		sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
   1407   1.5    bjh21 		naddr++;
   1408   1.5    bjh21 		ETHER_NEXT_MULTI(step, enm);
   1409   1.5    bjh21 	}
   1410   1.5    bjh21 	for (; naddr < maxaddrs; naddr++)
   1411  1.11    bjh21 		sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
   1412  1.10    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
   1413   1.5    bjh21 			  sc->sc_config1);
   1414   1.5    bjh21 }
   1415   1.5    bjh21 
   1416   1.1    bjh21 /*
   1417   1.1    bjh21  * Device timeout routine.
   1418   1.1    bjh21  */
   1419   1.1    bjh21 
   1420   1.1    bjh21 static void
   1421   1.1    bjh21 ea_watchdog(struct ifnet *ifp)
   1422   1.1    bjh21 {
   1423   1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1424   1.1    bjh21 
   1425  1.15    bjh21 	log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
   1426  1.15    bjh21 	    sc->sc_dev.dv_xname,
   1427  1.15    bjh21 	    bus_space_read_2(sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
   1428   1.1    bjh21 	ifp->if_oerrors++;
   1429   1.1    bjh21 
   1430   1.1    bjh21 	/* Kick the interface */
   1431   1.1    bjh21 
   1432   1.5    bjh21 	ea_init(ifp);
   1433   1.1    bjh21 
   1434   1.1    bjh21 	ifp->if_timer = 0;
   1435   1.1    bjh21 }
   1436   1.1    bjh21 
   1437   1.1    bjh21 /* End of if_ea.c */
   1438