Home | History | Annotate | Line # | Download | only in ic
seeq8005.c revision 1.22
      1  1.22    bjh21 /* $NetBSD: seeq8005.c,v 1.22 2001/04/06 00:02:49 bjh21 Exp $ */
      2   1.1    bjh21 
      3   1.1    bjh21 /*
      4   1.1    bjh21  * Copyright (c) 2000 Ben Harris
      5  1.11    bjh21  * Copyright (c) 1995-1998 Mark Brinicombe
      6   1.1    bjh21  * All rights reserved.
      7   1.1    bjh21  *
      8   1.1    bjh21  * Redistribution and use in source and binary forms, with or without
      9   1.1    bjh21  * modification, are permitted provided that the following conditions
     10   1.1    bjh21  * are met:
     11   1.1    bjh21  * 1. Redistributions of source code must retain the above copyright
     12   1.1    bjh21  *    notice, this list of conditions and the following disclaimer.
     13   1.1    bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1    bjh21  *    notice, this list of conditions and the following disclaimer in the
     15   1.1    bjh21  *    documentation and/or other materials provided with the distribution.
     16   1.1    bjh21  * 3. All advertising materials mentioning features or use of this software
     17   1.1    bjh21  *    must display the following acknowledgement:
     18  1.11    bjh21  *	This product includes software developed by Mark Brinicombe
     19  1.11    bjh21  *	for the NetBSD Project.
     20   1.1    bjh21  * 4. The name of the company nor the name of the author may be used to
     21   1.1    bjh21  *    endorse or promote products derived from this software without specific
     22   1.1    bjh21  *    prior written permission.
     23   1.1    bjh21  *
     24   1.1    bjh21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25   1.1    bjh21  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26   1.1    bjh21  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1    bjh21  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28   1.1    bjh21  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29   1.1    bjh21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30   1.1    bjh21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31   1.1    bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32   1.1    bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33   1.1    bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34   1.1    bjh21  * SUCH DAMAGE.
     35   1.1    bjh21  */
     36   1.1    bjh21 /*
     37   1.2    bjh21  * seeq8005.c - SEEQ 8005 device driver
     38   1.2    bjh21  */
     39   1.2    bjh21 /*
     40   1.2    bjh21  * This driver currently supports the following chip:
     41   1.2    bjh21  * SEEQ 8005 Advanced Ethernet Data Link Controller
     42  1.20    bjh21  * SEEQ 80C04 Ethernet Data Link Controller
     43  1.20    bjh21  * SEEQ 80C04A AutoDUPLEX CMOS Ethernet Data Link Controller
     44   1.2    bjh21  */
     45   1.2    bjh21 /*
     46  1.11    bjh21  * More information on the 8004 and 8005 AEDLC controllers can be found in
     47  1.11    bjh21  * the SEEQ Technology Inc 1992 Data Comm Devices data book.
     48  1.11    bjh21  *
     49  1.11    bjh21  * This data book may no longer be available as these are rather old chips
     50  1.11    bjh21  * (1991 - 1993)
     51  1.11    bjh21  */
     52  1.11    bjh21 /*
     53   1.2    bjh21  * This driver is based on the arm32 ea(4) driver, hence the names of many
     54   1.2    bjh21  * of the functions.
     55   1.1    bjh21  */
     56   1.1    bjh21 /*
     57   1.1    bjh21  * Bugs/possible improvements:
     58   1.1    bjh21  *	- Does not currently support DMA
     59   1.1    bjh21  *	- Does not transmit multiple packets in one go
     60   1.1    bjh21  *	- Does not support 8-bit busses
     61   1.1    bjh21  */
     62   1.1    bjh21 
     63   1.1    bjh21 #include "opt_inet.h"
     64   1.1    bjh21 #include "opt_ns.h"
     65   1.1    bjh21 
     66   1.1    bjh21 #include <sys/types.h>
     67   1.1    bjh21 #include <sys/param.h>
     68   1.1    bjh21 
     69  1.22    bjh21 __RCSID("$NetBSD: seeq8005.c,v 1.22 2001/04/06 00:02:49 bjh21 Exp $");
     70   1.1    bjh21 
     71   1.1    bjh21 #include <sys/systm.h>
     72   1.1    bjh21 #include <sys/endian.h>
     73   1.1    bjh21 #include <sys/errno.h>
     74   1.1    bjh21 #include <sys/ioctl.h>
     75   1.1    bjh21 #include <sys/mbuf.h>
     76   1.1    bjh21 #include <sys/socket.h>
     77   1.1    bjh21 #include <sys/syslog.h>
     78   1.1    bjh21 #include <sys/device.h>
     79   1.1    bjh21 
     80   1.1    bjh21 #include <net/if.h>
     81   1.1    bjh21 #include <net/if_dl.h>
     82   1.1    bjh21 #include <net/if_types.h>
     83   1.1    bjh21 #include <net/if_ether.h>
     84  1.11    bjh21 #include <net/if_media.h>
     85   1.1    bjh21 
     86   1.1    bjh21 #ifdef INET
     87   1.1    bjh21 #include <netinet/in.h>
     88   1.1    bjh21 #include <netinet/in_systm.h>
     89   1.1    bjh21 #include <netinet/in_var.h>
     90   1.1    bjh21 #include <netinet/ip.h>
     91   1.1    bjh21 #include <netinet/if_inarp.h>
     92   1.1    bjh21 #endif
     93   1.1    bjh21 
     94   1.1    bjh21 #ifdef NS
     95   1.1    bjh21 #include <netns/ns.h>
     96   1.1    bjh21 #include <netns/ns_if.h>
     97   1.1    bjh21 #endif
     98   1.1    bjh21 
     99   1.1    bjh21 #include "bpfilter.h"
    100   1.1    bjh21 #if NBPFILTER > 0
    101   1.1    bjh21 #include <net/bpf.h>
    102   1.1    bjh21 #include <net/bpfdesc.h>
    103   1.1    bjh21 #endif
    104   1.1    bjh21 
    105   1.1    bjh21 #include <machine/bus.h>
    106   1.1    bjh21 #include <machine/intr.h>
    107   1.1    bjh21 
    108   1.1    bjh21 #include <dev/ic/seeq8005reg.h>
    109   1.1    bjh21 #include <dev/ic/seeq8005var.h>
    110   1.1    bjh21 
    111  1.10    bjh21 /*#define SEEQ_DEBUG*/
    112   1.1    bjh21 
    113   1.1    bjh21 /* for debugging convenience */
    114  1.16    bjh21 #ifdef SEEQ8005_DEBUG
    115  1.11    bjh21 #define SEEQ_DEBUG_MISC		1
    116  1.11    bjh21 #define SEEQ_DEBUG_TX		2
    117  1.11    bjh21 #define SEEQ_DEBUG_RX		4
    118  1.11    bjh21 #define SEEQ_DEBUG_PKT		8
    119  1.11    bjh21 #define SEEQ_DEBUG_TXINT	16
    120  1.11    bjh21 #define SEEQ_DEBUG_RXINT	32
    121  1.16    bjh21 int seeq8005_debug = 0;
    122  1.16    bjh21 #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
    123   1.1    bjh21 #else
    124  1.11    bjh21 #define DPRINTF(f, x)
    125   1.1    bjh21 #endif
    126  1.11    bjh21 
    127  1.12    bjh21 #define	SEEQ_TX_BUFFER_SIZE		0x800		/* (> MAX_ETHER_LEN) */
    128   1.1    bjh21 
    129   1.1    bjh21 /*
    130   1.1    bjh21  * prototypes
    131   1.1    bjh21  */
    132   1.1    bjh21 
    133   1.5    bjh21 static int ea_init(struct ifnet *);
    134   1.1    bjh21 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
    135   1.1    bjh21 static void ea_start(struct ifnet *);
    136   1.1    bjh21 static void ea_watchdog(struct ifnet *);
    137   1.1    bjh21 static void ea_chipreset(struct seeq8005_softc *);
    138   1.1    bjh21 static void ea_ramtest(struct seeq8005_softc *);
    139   1.1    bjh21 static int ea_stoptx(struct seeq8005_softc *);
    140   1.1    bjh21 static int ea_stoprx(struct seeq8005_softc *);
    141   1.5    bjh21 static void ea_stop(struct ifnet *, int);
    142   1.1    bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
    143   1.1    bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
    144  1.11    bjh21 static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
    145  1.11    bjh21 static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
    146   1.3    bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
    147   1.5    bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
    148  1.11    bjh21 static void ea_read(struct seeq8005_softc *, int, int);
    149  1.11    bjh21 static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
    150  1.20    bjh21 static void ea_txint(struct seeq8005_softc *);
    151  1.20    bjh21 static void ea_rxint(struct seeq8005_softc *);
    152   1.1    bjh21 static void eatxpacket(struct seeq8005_softc *);
    153  1.12    bjh21 static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
    154   1.5    bjh21 static void ea_mc_reset(struct seeq8005_softc *);
    155  1.11    bjh21 static void ea_mc_reset_8004(struct seeq8005_softc *);
    156  1.11    bjh21 static void ea_mc_reset_8005(struct seeq8005_softc *);
    157  1.11    bjh21 static int ea_mediachange(struct ifnet *);
    158  1.11    bjh21 static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
    159   1.1    bjh21 
    160   1.1    bjh21 
    161   1.1    bjh21 /*
    162   1.1    bjh21  * Attach chip.
    163   1.1    bjh21  */
    164   1.1    bjh21 
    165   1.1    bjh21 void
    166  1.11    bjh21 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
    167  1.11    bjh21     int nmedia, int defmedia)
    168   1.1    bjh21 {
    169   1.1    bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    170   1.2    bjh21 	u_int id;
    171   1.2    bjh21 
    172  1.11    bjh21 	KASSERT(myaddr != NULL);
    173   1.2    bjh21 	printf(" address %s", ether_sprintf(myaddr));
    174   1.2    bjh21 
    175   1.3    bjh21 	/* Stop the board. */
    176   1.3    bjh21 
    177   1.3    bjh21 	ea_chipreset(sc);
    178   1.3    bjh21 
    179   1.2    bjh21 	/* Get the product ID */
    180   1.1    bjh21 
    181  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
    182  1.10    bjh21 	id = bus_space_read_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
    183   1.2    bjh21 
    184  1.11    bjh21 	switch (id & SEEQ_PRODUCTID_MASK) {
    185  1.11    bjh21 	case SEEQ_PRODUCTID_8004:
    186  1.11    bjh21 		sc->sc_variant = SEEQ_8004;
    187  1.20    bjh21 		switch (id & SEEQ_PRODUCTID_REV_MASK) {
    188  1.20    bjh21 		case SEEQ_PRODUCTID_REV_80C04:
    189  1.20    bjh21 			printf(", SEEQ 80C04\n");
    190  1.20    bjh21 			break;
    191  1.20    bjh21 		case SEEQ_PRODUCTID_REV_80C04A:
    192  1.20    bjh21 			printf(", SEEQ 80C04A\n");
    193  1.20    bjh21 			break;
    194  1.20    bjh21 		default:
    195  1.20    bjh21 			/* Unknown SEEQ 8004 variants */
    196  1.20    bjh21 			printf(", SEEQ 8004 rev %x\n",
    197  1.20    bjh21 			    id & SEEQ_PRODUCTID_REV_MASK);
    198  1.20    bjh21 			break;
    199  1.20    bjh21 		}
    200  1.11    bjh21 		break;
    201  1.11    bjh21 	default:	/* XXX */
    202  1.11    bjh21 		sc->sc_variant = SEEQ_8005;
    203  1.20    bjh21 		printf(", SEEQ 8005\n");
    204  1.11    bjh21 		break;
    205  1.11    bjh21 	}
    206  1.11    bjh21 
    207  1.11    bjh21 	/* Both the 8004 and 8005 are designed for 64K Buffer memory */
    208  1.11    bjh21 	sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
    209  1.11    bjh21 
    210  1.11    bjh21 	/*
    211  1.11    bjh21 	 * Set up tx and rx buffers.
    212  1.11    bjh21 	 *
    213  1.12    bjh21 	 * We use approximately a quarter of the packet memory for TX
    214  1.11    bjh21 	 * buffers and the rest for RX buffers
    215  1.11    bjh21 	 */
    216  1.12    bjh21 	/* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
    217  1.12    bjh21 	sc->sc_tx_bufs = 1;
    218  1.11    bjh21 	sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
    219  1.11    bjh21 	sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
    220  1.11    bjh21 	sc->sc_enabled = 0;
    221  1.11    bjh21 
    222  1.11    bjh21 	/* Test the RAM */
    223  1.11    bjh21 	ea_ramtest(sc);
    224  1.11    bjh21 
    225  1.11    bjh21 	printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
    226  1.11    bjh21 	    sc->sc_dev.dv_xname, sc->sc_buffersize >> 10,
    227  1.11    bjh21 	    sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
    228   1.1    bjh21 
    229   1.1    bjh21 	/* Initialise ifnet structure. */
    230   1.1    bjh21 
    231   1.1    bjh21 	bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
    232   1.1    bjh21 	ifp->if_softc = sc;
    233   1.1    bjh21 	ifp->if_start = ea_start;
    234   1.1    bjh21 	ifp->if_ioctl = ea_ioctl;
    235   1.5    bjh21 	ifp->if_init = ea_init;
    236   1.5    bjh21 	ifp->if_stop = ea_stop;
    237   1.1    bjh21 	ifp->if_watchdog = ea_watchdog;
    238   1.5    bjh21 	ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
    239  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004)
    240  1.11    bjh21 		ifp->if_flags |= IFF_SIMPLEX;
    241   1.7  thorpej 	IFQ_SET_READY(&ifp->if_snd);
    242   1.1    bjh21 
    243  1.11    bjh21 	/* Initialize media goo. */
    244  1.11    bjh21 	ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
    245  1.11    bjh21 	if (media != NULL) {
    246  1.11    bjh21 		int i;
    247  1.11    bjh21 
    248  1.11    bjh21 		for (i = 0; i < nmedia; i++)
    249  1.11    bjh21 			ifmedia_add(&sc->sc_media, media[i], 0, NULL);
    250  1.11    bjh21 		ifmedia_set(&sc->sc_media, defmedia);
    251  1.11    bjh21 	} else {
    252  1.11    bjh21 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    253  1.11    bjh21 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
    254  1.11    bjh21 	}
    255  1.11    bjh21 
    256   1.1    bjh21 	/* Now we can attach the interface. */
    257   1.1    bjh21 
    258   1.1    bjh21 	if_attach(ifp);
    259   1.1    bjh21 	ether_ifattach(ifp, myaddr);
    260   1.1    bjh21 
    261  1.11    bjh21 	printf("\n");
    262  1.11    bjh21 }
    263  1.11    bjh21 
    264  1.11    bjh21 /*
    265  1.11    bjh21  * Media change callback.
    266  1.11    bjh21  */
    267  1.11    bjh21 static int
    268  1.11    bjh21 ea_mediachange(struct ifnet *ifp)
    269  1.11    bjh21 {
    270  1.11    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    271   1.8    bjh21 
    272  1.11    bjh21 	if (sc->sc_mediachange)
    273  1.11    bjh21 		return ((*sc->sc_mediachange)(sc));
    274  1.11    bjh21 	return (EINVAL);
    275   1.1    bjh21 }
    276   1.1    bjh21 
    277  1.11    bjh21 /*
    278  1.11    bjh21  * Media status callback.
    279  1.11    bjh21  */
    280  1.11    bjh21 static void
    281  1.11    bjh21 ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    282  1.11    bjh21 {
    283  1.11    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    284  1.11    bjh21 
    285  1.11    bjh21 	if (sc->sc_enabled == 0) {
    286  1.11    bjh21 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    287  1.11    bjh21 		ifmr->ifm_status = 0;
    288  1.11    bjh21 		return;
    289  1.11    bjh21 	}
    290  1.11    bjh21 
    291  1.11    bjh21 	if (sc->sc_mediastatus)
    292  1.11    bjh21 		(*sc->sc_mediastatus)(sc, ifmr);
    293  1.11    bjh21 }
    294   1.1    bjh21 
    295   1.1    bjh21 /*
    296   1.1    bjh21  * Test the RAM on the ethernet card.
    297   1.1    bjh21  */
    298   1.1    bjh21 
    299   1.1    bjh21 void
    300   1.1    bjh21 ea_ramtest(struct seeq8005_softc *sc)
    301   1.1    bjh21 {
    302   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    303   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    304   1.1    bjh21 	int loop;
    305   1.1    bjh21 	u_int sum = 0;
    306   1.1    bjh21 
    307   1.1    bjh21 	/*
    308   1.1    bjh21 	 * Test the buffer memory on the board.
    309   1.1    bjh21 	 * Write simple pattens to it and read them back.
    310   1.1    bjh21 	 */
    311   1.1    bjh21 
    312   1.1    bjh21 	/* Set up the whole buffer RAM for writing */
    313   1.1    bjh21 
    314  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    315  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
    316  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
    317  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
    318   1.1    bjh21 
    319  1.10    bjh21 #define SEEQ_RAMTEST_LOOP(value)						\
    320   1.3    bjh21 do {									\
    321   1.3    bjh21 	/* Set the write start address and write a pattern */		\
    322   1.3    bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);				\
    323  1.10    bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    324  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (value));	\
    325   1.3    bjh21 									\
    326   1.3    bjh21 	/* Set the read start address and verify the pattern */		\
    327   1.3    bjh21 	ea_readbuf(sc, NULL, 0x0000, 0);				\
    328  1.10    bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    329  1.10    bjh21 		if (bus_space_read_2(iot, ioh, SEEQ_BUFWIN) != (value)) \
    330   1.3    bjh21 			++sum;						\
    331   1.3    bjh21 } while (/*CONSTCOND*/0)
    332   1.3    bjh21 
    333  1.10    bjh21 	SEEQ_RAMTEST_LOOP(loop);
    334  1.10    bjh21 	SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
    335  1.10    bjh21 	SEEQ_RAMTEST_LOOP(0xaa55);
    336  1.10    bjh21 	SEEQ_RAMTEST_LOOP(0x55aa);
    337   1.1    bjh21 
    338   1.1    bjh21 	/* Report */
    339   1.1    bjh21 
    340   1.2    bjh21 	if (sum > 0)
    341   1.2    bjh21 		printf("%s: buffer RAM failed self test, %d faults\n",
    342   1.2    bjh21 		       sc->sc_dev.dv_xname, sum);
    343   1.1    bjh21 }
    344   1.1    bjh21 
    345   1.1    bjh21 
    346   1.1    bjh21 /*
    347   1.1    bjh21  * Stop the tx interface.
    348   1.1    bjh21  *
    349   1.1    bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    350   1.1    bjh21  */
    351   1.1    bjh21 
    352   1.1    bjh21 static int
    353   1.1    bjh21 ea_stoptx(struct seeq8005_softc *sc)
    354   1.1    bjh21 {
    355   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    356   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    357   1.1    bjh21 	int timeout;
    358   1.1    bjh21 	int status;
    359   1.1    bjh21 
    360  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
    361  1.11    bjh21 
    362  1.11    bjh21 	sc->sc_enabled = 0;
    363   1.1    bjh21 
    364  1.10    bjh21 	status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    365  1.10    bjh21 	if (!(status & SEEQ_STATUS_TX_ON))
    366   1.1    bjh21 		return 0;
    367   1.1    bjh21 
    368   1.1    bjh21 	/* Stop any tx and wait for confirmation */
    369  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    370  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_TX_OFF);
    371   1.1    bjh21 
    372   1.1    bjh21 	timeout = 20000;
    373   1.1    bjh21 	do {
    374  1.10    bjh21 		status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    375  1.11    bjh21 		delay(1);
    376  1.10    bjh21 	} while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
    377  1.11    bjh21  	if (timeout == 0)
    378  1.11    bjh21 		log(LOG_ERR, "%s: timeout waiting for tx termination\n",
    379  1.11    bjh21 		    sc->sc_dev.dv_xname);
    380   1.1    bjh21 
    381   1.1    bjh21 	/* Clear any pending tx interrupt */
    382  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    383  1.10    bjh21 		   sc->sc_command | SEEQ_CMD_TX_INTACK);
    384   1.1    bjh21 	return 1;
    385   1.1    bjh21 }
    386   1.1    bjh21 
    387   1.1    bjh21 
    388   1.1    bjh21 /*
    389   1.1    bjh21  * Stop the rx interface.
    390   1.1    bjh21  *
    391   1.1    bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    392   1.1    bjh21  */
    393   1.1    bjh21 
    394   1.1    bjh21 static int
    395   1.1    bjh21 ea_stoprx(struct seeq8005_softc *sc)
    396   1.1    bjh21 {
    397   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    398   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    399   1.1    bjh21 	int timeout;
    400   1.1    bjh21 	int status;
    401   1.1    bjh21 
    402  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
    403   1.1    bjh21 
    404  1.10    bjh21 	status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    405  1.10    bjh21 	if (!(status & SEEQ_STATUS_RX_ON))
    406   1.1    bjh21 		return 0;
    407   1.1    bjh21 
    408   1.1    bjh21 	/* Stop any rx and wait for confirmation */
    409   1.1    bjh21 
    410  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    411  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_OFF);
    412   1.1    bjh21 
    413   1.1    bjh21 	timeout = 20000;
    414   1.1    bjh21 	do {
    415  1.10    bjh21 		status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    416  1.10    bjh21 	} while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
    417   1.1    bjh21 	if (timeout == 0)
    418  1.11    bjh21 		log(LOG_ERR, "%s: timeout waiting for rx termination\n",
    419  1.11    bjh21 		    sc->sc_dev.dv_xname);
    420   1.1    bjh21 
    421   1.1    bjh21 	/* Clear any pending rx interrupt */
    422   1.1    bjh21 
    423  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    424  1.10    bjh21 		   sc->sc_command | SEEQ_CMD_RX_INTACK);
    425   1.1    bjh21 	return 1;
    426   1.1    bjh21 }
    427   1.1    bjh21 
    428   1.1    bjh21 
    429   1.1    bjh21 /*
    430   1.1    bjh21  * Stop interface.
    431   1.1    bjh21  * Stop all IO and shut the interface down
    432   1.1    bjh21  */
    433   1.1    bjh21 
    434   1.1    bjh21 static void
    435   1.5    bjh21 ea_stop(struct ifnet *ifp, int disable)
    436   1.1    bjh21 {
    437   1.5    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    438   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    439   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    440   1.1    bjh21 
    441  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
    442   1.1    bjh21 
    443   1.1    bjh21 	/* Stop all IO */
    444   1.1    bjh21 	ea_stoptx(sc);
    445   1.1    bjh21 	ea_stoprx(sc);
    446   1.1    bjh21 
    447   1.1    bjh21 	/* Disable rx and tx interrupts */
    448  1.10    bjh21 	sc->sc_command &= (SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
    449   1.1    bjh21 
    450   1.1    bjh21 	/* Clear any pending interrupts */
    451  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    452  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_INTACK |
    453  1.10    bjh21 			  SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
    454  1.10    bjh21 			  SEEQ_CMD_BW_INTACK);
    455  1.11    bjh21 
    456  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    457  1.11    bjh21 		/* Put the chip to sleep */
    458  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    459  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN,
    460  1.11    bjh21 		    sc->sc_config3 | SEEQ_CFG3_SLEEP);
    461  1.11    bjh21 	}
    462   1.1    bjh21 
    463   1.1    bjh21 	/* Cancel any watchdog timer */
    464   1.1    bjh21        	sc->sc_ethercom.ec_if.if_timer = 0;
    465   1.1    bjh21 }
    466   1.1    bjh21 
    467   1.1    bjh21 
    468   1.1    bjh21 /*
    469   1.1    bjh21  * Reset the chip
    470   1.1    bjh21  * Following this the software registers are reset
    471   1.1    bjh21  */
    472   1.1    bjh21 
    473   1.1    bjh21 static void
    474   1.1    bjh21 ea_chipreset(struct seeq8005_softc *sc)
    475   1.1    bjh21 {
    476   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    477   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    478   1.1    bjh21 
    479  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
    480   1.1    bjh21 
    481   1.1    bjh21 	/* Reset the controller. Min of 4us delay here */
    482   1.1    bjh21 
    483  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
    484   1.3    bjh21 	delay(4);
    485   1.1    bjh21 
    486   1.1    bjh21 	sc->sc_command = 0;
    487   1.1    bjh21 	sc->sc_config1 = 0;
    488   1.1    bjh21 	sc->sc_config2 = 0;
    489  1.11    bjh21 	sc->sc_config3 = 0;
    490   1.1    bjh21 }
    491   1.1    bjh21 
    492   1.1    bjh21 
    493   1.1    bjh21 /*
    494   1.1    bjh21  * If the DMA FIFO's in write mode, wait for it to empty.  Needed when
    495   1.1    bjh21  * switching the FIFO from write to read.  We also use it when changing
    496   1.1    bjh21  * the address for writes.
    497   1.1    bjh21  */
    498   1.1    bjh21 static void
    499   1.1    bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
    500   1.1    bjh21 {
    501   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    502   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    503   1.1    bjh21 	int timeout;
    504   1.1    bjh21 
    505   1.1    bjh21 	timeout = 20000;
    506  1.10    bjh21 	if ((bus_space_read_2(iot, ioh, SEEQ_STATUS) &
    507  1.10    bjh21 	     SEEQ_STATUS_FIFO_DIR) != 0)
    508   1.1    bjh21 		return; /* FIFO is reading anyway. */
    509  1.18    bjh21 	while (--timeout > 0)
    510  1.18    bjh21 		if (bus_space_read_2(iot, ioh, SEEQ_STATUS) &
    511  1.18    bjh21 		    SEEQ_STATUS_FIFO_EMPTY)
    512  1.18    bjh21 			return;
    513  1.18    bjh21 	log(LOG_ERR, "%s: DMA FIFO failed to empty\n", sc->sc_dev.dv_xname);
    514   1.1    bjh21 }
    515   1.1    bjh21 
    516   1.1    bjh21 /*
    517   1.1    bjh21  * Wait for the DMA FIFO to fill before reading from it.
    518   1.1    bjh21  */
    519   1.1    bjh21 static void
    520   1.1    bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
    521   1.1    bjh21 {
    522   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    523   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    524   1.1    bjh21 	int timeout;
    525   1.1    bjh21 
    526   1.1    bjh21 	timeout = 20000;
    527  1.18    bjh21 	while (--timeout > 0)
    528  1.18    bjh21 		if (bus_space_read_2(iot, ioh, SEEQ_STATUS) &
    529  1.18    bjh21 		    SEEQ_STATUS_FIFO_FULL)
    530  1.18    bjh21 			return;
    531  1.18    bjh21 	log(LOG_ERR, "%s: DMA FIFO failed to fill\n", sc->sc_dev.dv_xname);
    532   1.1    bjh21 }
    533   1.1    bjh21 
    534   1.1    bjh21 /*
    535   1.1    bjh21  * write to the buffer memory on the interface
    536   1.1    bjh21  *
    537   1.1    bjh21  * The buffer address is set to ADDR.
    538   1.1    bjh21  * If len != 0 then data is copied from the address starting at buf
    539   1.1    bjh21  * to the interface buffer.
    540   1.1    bjh21  * BUF must be usable as a u_int16_t *.
    541   1.1    bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    542   1.1    bjh21  */
    543   1.1    bjh21 
    544   1.1    bjh21 static void
    545  1.11    bjh21 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    546   1.1    bjh21 {
    547   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    548   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    549   1.1    bjh21 
    550  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
    551  1.16    bjh21 	    bus_space_read_2(iot, ioh, SEEQ_STATUS)));
    552   1.1    bjh21 
    553   1.1    bjh21 #ifdef DIAGNOSTIC
    554   1.1    bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    555   1.1    bjh21 		panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
    556  1.10    bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    557   1.1    bjh21 		panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
    558  1.14    bjh21 #endif
    559   1.1    bjh21 
    560   1.1    bjh21 	/* Assume that copying too much is safe. */
    561   1.1    bjh21 	if (len % 2 != 0)
    562   1.1    bjh21 		len++;
    563   1.1    bjh21 
    564  1.11    bjh21 	if (addr != -1) {
    565  1.11    bjh21 		ea_await_fifo_empty(sc);
    566   1.1    bjh21 
    567  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    568  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    569  1.11    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    570  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_DMA_ADDR, addr);
    571  1.11    bjh21 	}
    572   1.1    bjh21 
    573   1.1    bjh21 	if (len > 0)
    574  1.10    bjh21 		bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
    575   1.1    bjh21 					(u_int16_t *)buf, len / 2);
    576   1.1    bjh21 	/* Leave FIFO to empty in the background */
    577   1.1    bjh21 }
    578   1.1    bjh21 
    579   1.1    bjh21 
    580   1.1    bjh21 /*
    581   1.1    bjh21  * read from the buffer memory on the interface
    582   1.1    bjh21  *
    583   1.1    bjh21  * The buffer address is set to ADDR.
    584   1.1    bjh21  * If len != 0 then data is copied from the interface buffer to the
    585   1.1    bjh21  * address starting at buf.
    586   1.1    bjh21  * BUF must be usable as a u_int16_t *.
    587   1.1    bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    588   1.1    bjh21  */
    589   1.1    bjh21 
    590   1.1    bjh21 static void
    591  1.11    bjh21 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    592   1.1    bjh21 {
    593   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    594   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    595  1.19    bjh21 	int runup;
    596   1.1    bjh21 
    597  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
    598  1.16    bjh21 	    bus_space_read_2(iot, ioh, SEEQ_STATUS), addr, len));
    599   1.1    bjh21 
    600   1.1    bjh21 #ifdef DIAGNOSTIC
    601  1.14    bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    602   1.1    bjh21 		panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
    603  1.14    bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    604  1.14    bjh21 		panic("%s: readbuf out of range", sc->sc_dev.dv_xname);
    605   1.1    bjh21 #endif
    606   1.1    bjh21 
    607   1.1    bjh21 	/* Assume that copying too much is safe. */
    608   1.1    bjh21 	if (len % 2 != 0)
    609   1.1    bjh21 		len++;
    610   1.1    bjh21 
    611  1.11    bjh21 	if (addr != -1) {
    612  1.19    bjh21 		/*
    613  1.19    bjh21 		 * SEEQ 80C04 bug:
    614  1.19    bjh21 		 * Starting reading from certain addresses seems to cause
    615  1.19    bjh21 		 * us to get bogus results, so we avoid them.
    616  1.19    bjh21 		 */
    617  1.19    bjh21 		runup = 0;
    618  1.19    bjh21 		if (sc->sc_variant == SEEQ_8004 &&
    619  1.19    bjh21 		    ((addr & 0x00ff) == 0x00ea ||
    620  1.19    bjh21 		     (addr & 0x00ff) == 0x00ee ||
    621  1.19    bjh21 		     (addr & 0x00ff) == 0x00f0))
    622  1.19    bjh21 			runup = (addr & 0x00ff) - 0x00e8;
    623  1.19    bjh21 
    624  1.11    bjh21 		ea_await_fifo_empty(sc);
    625   1.1    bjh21 
    626  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    627  1.21    bjh21 
    628  1.21    bjh21 		/*
    629  1.21    bjh21 		 * 80C04 bug workaround.  I found this in the old arm32 "eb"
    630  1.21    bjh21 		 * driver.  I've no idea what it does, but it seems to stop
    631  1.21    bjh21 		 * the chip mangling data so often.
    632  1.21    bjh21 		 */
    633  1.21    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    634  1.21    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    635  1.21    bjh21 		ea_await_fifo_empty(sc);
    636  1.21    bjh21 
    637  1.19    bjh21 		bus_space_write_2(iot, ioh, SEEQ_DMA_ADDR, addr - runup);
    638  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    639  1.11    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_READ);
    640   1.1    bjh21 
    641  1.11    bjh21 		ea_await_fifo_full(sc);
    642  1.19    bjh21 		while (runup > 0) {
    643  1.19    bjh21 			(void)bus_space_read_2(iot, ioh, SEEQ_BUFWIN);
    644  1.19    bjh21 			runup -= 2;
    645  1.19    bjh21 		}
    646  1.11    bjh21 	}
    647   1.1    bjh21 
    648   1.1    bjh21 	if (len > 0)
    649  1.10    bjh21 		bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
    650   1.1    bjh21 				       (u_int16_t *)buf, len / 2);
    651   1.1    bjh21 }
    652   1.1    bjh21 
    653   1.3    bjh21 static void
    654   1.3    bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
    655   1.3    bjh21 {
    656   1.3    bjh21 
    657  1.10    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
    658   1.3    bjh21 			  sc->sc_config1 | bufcode);
    659   1.3    bjh21 }
    660   1.1    bjh21 
    661   1.5    bjh21 /* Must be called at splnet */
    662   1.5    bjh21 static void
    663   1.5    bjh21 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
    664   1.5    bjh21 {
    665   1.5    bjh21 	int i;
    666   1.5    bjh21 
    667  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
    668   1.5    bjh21 	for (i = 0; i < ETHER_ADDR_LEN; ++i)
    669  1.10    bjh21 		bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
    670   1.5    bjh21 				  ea[i]);
    671   1.5    bjh21 }
    672   1.5    bjh21 
    673   1.1    bjh21 /*
    674   1.1    bjh21  * Initialize interface.
    675   1.1    bjh21  *
    676   1.1    bjh21  * This should leave the interface in a state for packet reception and
    677   1.1    bjh21  * transmission.
    678   1.1    bjh21  */
    679   1.1    bjh21 
    680   1.1    bjh21 static int
    681   1.5    bjh21 ea_init(struct ifnet *ifp)
    682   1.1    bjh21 {
    683   1.5    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    684   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    685   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    686   1.5    bjh21 	int s;
    687   1.1    bjh21 
    688  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
    689   1.1    bjh21 
    690   1.1    bjh21 	s = splnet();
    691   1.1    bjh21 
    692   1.1    bjh21 	/* First, reset the board. */
    693   1.1    bjh21 
    694   1.3    bjh21 	ea_chipreset(sc);
    695   1.3    bjh21 
    696   1.3    bjh21 	/* Set up defaults for the registers */
    697   1.3    bjh21 
    698  1.11    bjh21 	sc->sc_command = 0;
    699  1.11    bjh21 	sc->sc_config1 = 0;
    700   1.3    bjh21 #if BYTE_ORDER == BIG_ENDIAN
    701  1.11    bjh21 	sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
    702   1.3    bjh21 #else
    703   1.3    bjh21 	sc->sc_config2 = 0;
    704   1.3    bjh21 #endif
    705  1.11    bjh21 	sc->sc_config3 = 0;
    706   1.1    bjh21 
    707  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND, sc->sc_command);
    708  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    709  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    710  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    711  1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    712  1.11    bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
    713  1.11    bjh21 	}
    714  1.11    bjh21 
    715  1.11    bjh21 	/* Write the station address - the receiver must be off */
    716  1.11    bjh21 	ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
    717   1.3    bjh21 
    718   1.3    bjh21 	/* Split board memory into Rx and Tx. */
    719  1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    720  1.11    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
    721   1.3    bjh21 
    722  1.11    bjh21 	if (sc->sc_variant == SEEQ_8004)
    723  1.11    bjh21 		sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
    724   1.1    bjh21 
    725   1.1    bjh21 	/* Configure rx. */
    726  1.13    bjh21 	ea_mc_reset(sc);
    727   1.1    bjh21 	if (ifp->if_flags & IFF_PROMISC)
    728  1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
    729  1.13    bjh21 	else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
    730  1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_MULTICAST;
    731   1.1    bjh21 	else
    732  1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_BROADCAST;
    733  1.10    bjh21 	sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
    734  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    735   1.3    bjh21 
    736   1.3    bjh21 	/* Setup the Rx pointers */
    737  1.11    bjh21 	sc->sc_rx_ptr = sc->sc_tx_bufsize;
    738   1.3    bjh21 
    739  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
    740  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
    741   1.3    bjh21 
    742   1.3    bjh21 
    743   1.3    bjh21 	/* Place a NULL header at the beginning of the receive area */
    744   1.3    bjh21 	ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
    745   1.3    bjh21 
    746  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    747  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    748   1.1    bjh21 
    749   1.3    bjh21 
    750   1.1    bjh21 	/* Configure TX. */
    751  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
    752   1.1    bjh21 
    753  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
    754   1.1    bjh21 
    755  1.10    bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    756  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    757   1.1    bjh21 
    758  1.11    bjh21 	/* Reset tx buffer pointers */
    759  1.11    bjh21 	sc->sc_tx_cur = 0;
    760  1.11    bjh21 	sc->sc_tx_used = 0;
    761  1.11    bjh21 	sc->sc_tx_next = 0;
    762   1.1    bjh21 
    763   1.1    bjh21 	/* Place a NULL header at the beginning of the transmit area */
    764   1.1    bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);
    765   1.1    bjh21 
    766  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    767  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
    768   1.1    bjh21 
    769  1.10    bjh21 	sc->sc_command |= SEEQ_CMD_TX_INTEN;
    770  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND, sc->sc_command);
    771   1.1    bjh21 
    772  1.11    bjh21 	/* Turn on Rx */
    773  1.11    bjh21 	sc->sc_command |= SEEQ_CMD_RX_INTEN;
    774  1.11    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    775  1.11    bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
    776  1.11    bjh21 
    777   1.3    bjh21 	/* TX_ON gets set by ea_txpacket when there's something to transmit. */
    778   1.1    bjh21 
    779   1.1    bjh21 
    780   1.1    bjh21 	/* Set flags appropriately. */
    781   1.1    bjh21 	ifp->if_flags |= IFF_RUNNING;
    782   1.1    bjh21 	ifp->if_flags &= ~IFF_OACTIVE;
    783  1.11    bjh21 	sc->sc_enabled = 1;
    784   1.1    bjh21 
    785   1.1    bjh21 	/* And start output. */
    786   1.1    bjh21 	ea_start(ifp);
    787   1.1    bjh21 
    788   1.1    bjh21 	splx(s);
    789   1.1    bjh21 	return 0;
    790   1.1    bjh21 }
    791   1.1    bjh21 
    792   1.1    bjh21 /*
    793   1.1    bjh21  * Start output on interface. Get datagrams from the queue and output them,
    794   1.1    bjh21  * giving the receiver a chance between datagrams. Call only from splnet or
    795   1.1    bjh21  * interrupt level!
    796   1.1    bjh21  */
    797   1.1    bjh21 
    798   1.1    bjh21 static void
    799   1.1    bjh21 ea_start(struct ifnet *ifp)
    800   1.1    bjh21 {
    801   1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    802   1.1    bjh21 	int s;
    803   1.1    bjh21 
    804   1.1    bjh21 	s = splnet();
    805  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
    806   1.1    bjh21 
    807  1.14    bjh21 	/*
    808  1.14    bjh21 	 * Don't do anything if output is active.  seeq8005intr() will call
    809  1.14    bjh21 	 * us (actually eatxpacket()) back when the card's ready for more
    810  1.14    bjh21 	 * frames.
    811  1.14    bjh21 	 */
    812   1.1    bjh21 	if (ifp->if_flags & IFF_OACTIVE)
    813   1.1    bjh21 		return;
    814   1.1    bjh21 
    815   1.1    bjh21 	/* Mark interface as output active */
    816   1.1    bjh21 
    817   1.1    bjh21 	ifp->if_flags |= IFF_OACTIVE;
    818   1.1    bjh21 
    819   1.1    bjh21 	/* tx packets */
    820   1.1    bjh21 
    821   1.1    bjh21 	eatxpacket(sc);
    822   1.1    bjh21 	splx(s);
    823   1.1    bjh21 }
    824   1.1    bjh21 
    825   1.1    bjh21 
    826   1.1    bjh21 /*
    827   1.1    bjh21  * Transfer a packet to the interface buffer and start transmission
    828   1.1    bjh21  *
    829   1.1    bjh21  * Called at splnet()
    830   1.1    bjh21  */
    831   1.1    bjh21 
    832   1.1    bjh21 void
    833   1.1    bjh21 eatxpacket(struct seeq8005_softc *sc)
    834   1.1    bjh21 {
    835   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    836   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    837  1.12    bjh21 	struct mbuf *m0;
    838   1.1    bjh21 	struct ifnet *ifp;
    839   1.1    bjh21 
    840   1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
    841   1.1    bjh21 
    842   1.1    bjh21 	/* Dequeue the next packet. */
    843   1.7  thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m0);
    844   1.1    bjh21 
    845   1.1    bjh21 	/* If there's nothing to send, return. */
    846   1.1    bjh21 	if (!m0) {
    847   1.1    bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
    848  1.10    bjh21 		sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    849  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    850  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
    851   1.1    bjh21 		return;
    852   1.1    bjh21 	}
    853   1.1    bjh21 
    854   1.1    bjh21 #if NBPFILTER > 0
    855   1.1    bjh21 	/* Give the packet to the bpf, if any. */
    856   1.1    bjh21 	if (ifp->if_bpf)
    857   1.1    bjh21 		bpf_mtap(ifp->if_bpf, m0);
    858   1.1    bjh21 #endif
    859   1.1    bjh21 
    860  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
    861   1.1    bjh21 
    862  1.10    bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
    863  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    864   1.1    bjh21 
    865  1.12    bjh21 	ea_writembuf(sc, m0, 0x0000);
    866  1.12    bjh21 	m_freem(m0);
    867  1.12    bjh21 
    868  1.12    bjh21 	bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
    869  1.12    bjh21 
    870  1.12    bjh21 	/* Now transmit the datagram. */
    871  1.12    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    872  1.12    bjh21 			  sc->sc_command | SEEQ_CMD_TX_ON);
    873  1.15    bjh21 
    874  1.15    bjh21 	/* Make sure we notice if the chip goes silent on us. */
    875  1.15    bjh21 	ifp->if_timer = 5;
    876  1.15    bjh21 
    877  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX,
    878  1.16    bjh21 	    ("st=%04x\n", bus_space_read_2(iot, ioh, SEEQ_STATUS)));
    879  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
    880  1.12    bjh21 }
    881  1.12    bjh21 
    882  1.12    bjh21 /*
    883  1.12    bjh21  * Copy a packet from an mbuf to the transmit buffer on the card.
    884  1.12    bjh21  *
    885  1.12    bjh21  * Puts a valid Tx header at the start of the packet, and a null header at
    886  1.12    bjh21  * the end.
    887  1.12    bjh21  */
    888  1.12    bjh21 static int
    889  1.12    bjh21 ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
    890  1.12    bjh21 {
    891  1.12    bjh21 	struct mbuf *m;
    892  1.12    bjh21 	int len, nextpacket;
    893  1.12    bjh21 	u_int8_t hdr[4];
    894  1.12    bjh21 
    895   1.1    bjh21 	/*
    896  1.12    bjh21 	 * Copy the datagram to the packet buffer.
    897   1.1    bjh21 	 */
    898   1.1    bjh21 	len = 0;
    899   1.1    bjh21 	for (m = m0; m; m = m->m_next) {
    900   1.1    bjh21 		if (m->m_len == 0)
    901   1.1    bjh21 			continue;
    902  1.22    bjh21 		ea_writebuf(sc, mtod(m, caddr_t), bufstart + 4 + len,
    903  1.22    bjh21 		    m->m_len);
    904   1.1    bjh21 		len += m->m_len;
    905   1.1    bjh21 	}
    906   1.1    bjh21 
    907   1.1    bjh21 	len = max(len, ETHER_MIN_LEN);
    908   1.1    bjh21 
    909   1.1    bjh21 	/* Follow it with a NULL packet header */
    910  1.22    bjh21 	memset(hdr, 0, 4);
    911  1.22    bjh21 	ea_writebuf(sc, hdr, bufstart + 4 + len, 4);
    912  1.12    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    913  1.12    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    914   1.1    bjh21 
    915  1.12    bjh21 	/* Ok we now have a packet len bytes long in our packet buffer */
    916  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
    917   1.1    bjh21 
    918   1.1    bjh21 	/* Write the packet header */
    919   1.1    bjh21 	nextpacket = len + 4;
    920   1.1    bjh21 	hdr[0] = (nextpacket >> 8) & 0xff;
    921   1.1    bjh21 	hdr[1] = nextpacket & 0xff;
    922  1.10    bjh21 	hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
    923  1.10    bjh21 		SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
    924   1.1    bjh21 	hdr[3] = 0; /* Status byte -- will be update by hardware. */
    925   1.1    bjh21 	ea_writebuf(sc, hdr, 0x0000, 4);
    926   1.1    bjh21 
    927  1.12    bjh21 	return len;
    928   1.1    bjh21 }
    929   1.1    bjh21 
    930   1.1    bjh21 /*
    931   1.1    bjh21  * Ethernet controller interrupt.
    932   1.1    bjh21  */
    933   1.1    bjh21 
    934   1.1    bjh21 int
    935   1.1    bjh21 seeq8005intr(void *arg)
    936   1.1    bjh21 {
    937   1.1    bjh21 	struct seeq8005_softc *sc = arg;
    938   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    939   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    940  1.11    bjh21 	int status, handled;
    941   1.1    bjh21 
    942   1.1    bjh21 	handled = 0;
    943   1.1    bjh21 
    944   1.1    bjh21 	/* Get the controller status */
    945  1.10    bjh21 	status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
    946   1.1    bjh21 
    947   1.1    bjh21 	/* Tx interrupt ? */
    948  1.10    bjh21 	if (status & SEEQ_STATUS_TX_INT) {
    949   1.1    bjh21 		handled = 1;
    950   1.1    bjh21 
    951   1.1    bjh21 		/* Acknowledge the interrupt */
    952  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    953  1.10    bjh21 				  sc->sc_command | SEEQ_CMD_TX_INTACK);
    954   1.1    bjh21 
    955  1.20    bjh21 		ea_txint(sc);
    956   1.1    bjh21 	}
    957   1.1    bjh21 
    958   1.1    bjh21 
    959   1.1    bjh21 	/* Rx interrupt ? */
    960  1.10    bjh21 	if (status & SEEQ_STATUS_RX_INT) {
    961   1.1    bjh21 		handled = 1;
    962   1.1    bjh21 
    963   1.1    bjh21 		/* Acknowledge the interrupt */
    964  1.10    bjh21 		bus_space_write_2(iot, ioh, SEEQ_COMMAND,
    965  1.10    bjh21 				  sc->sc_command | SEEQ_CMD_RX_INTACK);
    966   1.1    bjh21 
    967   1.1    bjh21 		/* Processes the received packets */
    968  1.20    bjh21 		ea_rxint(sc);
    969  1.20    bjh21 	}
    970   1.1    bjh21 
    971  1.20    bjh21 	return handled;
    972  1.20    bjh21 }
    973   1.1    bjh21 
    974  1.20    bjh21 static void
    975  1.20    bjh21 ea_txint(struct seeq8005_softc *sc)
    976  1.20    bjh21 {
    977  1.20    bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    978  1.20    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    979  1.20    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    980  1.20    bjh21 	u_int8_t txhdr[4];
    981  1.20    bjh21 	u_int txstatus;
    982  1.20    bjh21 
    983  1.20    bjh21 	ea_readbuf(sc, txhdr, 0x0000, 4);
    984  1.20    bjh21 
    985  1.20    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
    986  1.20    bjh21 	    txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
    987  1.20    bjh21 	txstatus = txhdr[3];
    988  1.20    bjh21 
    989  1.20    bjh21 	/*
    990  1.20    bjh21 	 * If SEEQ_TXSTAT_COLLISION is set then we received at least
    991  1.20    bjh21 	 * one collision. On the 8004 we can find out exactly how many
    992  1.20    bjh21 	 * collisions occurred.
    993  1.20    bjh21 	 *
    994  1.20    bjh21 	 * The SEEQ_PKTSTAT_DONE will be set if the transmission has
    995  1.20    bjh21 	 * completed.
    996  1.20    bjh21 	 *
    997  1.20    bjh21 	 * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
    998  1.20    bjh21 	 * occurred and the packet transmission was aborted.
    999  1.20    bjh21 	 * This situation is untested as present.
   1000  1.20    bjh21 	 *
   1001  1.20    bjh21 	 * The SEEQ_TXSTAT_BABBLE should never be set and is untested
   1002  1.20    bjh21 	 * as we should never xmit oversized packets.
   1003  1.20    bjh21 	 */
   1004  1.20    bjh21 	if (txstatus & SEEQ_TXSTAT_COLLISION) {
   1005  1.20    bjh21 		switch (sc->sc_variant) {
   1006  1.20    bjh21 		case SEEQ_8004: {
   1007  1.20    bjh21 			int colls;
   1008  1.20    bjh21 
   1009  1.20    bjh21 			/*
   1010  1.20    bjh21 			 * The 8004 contains a 4 bit collision count
   1011  1.20    bjh21 			 * in the status register.
   1012  1.20    bjh21 			 */
   1013  1.20    bjh21 
   1014  1.20    bjh21 			/* This appears to be broken on 80C04.AE */
   1015  1.20    bjh21 /*			ifp->if_collisions +=
   1016  1.20    bjh21 			    (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
   1017  1.20    bjh21 			    & SEEQ_TXSTAT_COLLISION_MASK;*/
   1018  1.20    bjh21 
   1019  1.20    bjh21 			/* Use the TX Collision register */
   1020  1.20    bjh21 			ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
   1021  1.20    bjh21 			colls = bus_space_read_1(iot, ioh, SEEQ_BUFWIN);
   1022  1.20    bjh21 			ifp->if_collisions += colls;
   1023  1.20    bjh21 			break;
   1024   1.1    bjh21 		}
   1025  1.20    bjh21 		case SEEQ_8005:
   1026  1.20    bjh21 			/* We known there was at least 1 collision */
   1027  1.20    bjh21 			ifp->if_collisions++;
   1028  1.20    bjh21 			break;
   1029  1.20    bjh21 		}
   1030  1.20    bjh21 	} else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
   1031  1.20    bjh21 		printf("seeq_intr: col16 %x\n", txstatus);
   1032  1.20    bjh21 		ifp->if_collisions += 16;
   1033  1.20    bjh21 		ifp->if_oerrors++;
   1034  1.20    bjh21 	} else if (txstatus & SEEQ_TXSTAT_BABBLE) {
   1035  1.20    bjh21 		ifp->if_oerrors++;
   1036   1.1    bjh21 	}
   1037   1.1    bjh21 
   1038  1.20    bjh21 	/* Have we completed transmission on the packet ? */
   1039  1.20    bjh21 	if (txstatus & SEEQ_PKTSTAT_DONE) {
   1040  1.20    bjh21 		/* Clear watchdog timer. */
   1041  1.20    bjh21 		ifp->if_timer = 0;
   1042  1.20    bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
   1043  1.20    bjh21 
   1044  1.20    bjh21 		/* Update stats */
   1045  1.20    bjh21 		ifp->if_opackets++;
   1046  1.20    bjh21 
   1047  1.20    bjh21 		/* Tx next packet */
   1048  1.20    bjh21 
   1049  1.20    bjh21 		eatxpacket(sc);
   1050  1.20    bjh21 	}
   1051   1.1    bjh21 }
   1052   1.1    bjh21 
   1053   1.1    bjh21 void
   1054  1.20    bjh21 ea_rxint(struct seeq8005_softc *sc)
   1055   1.1    bjh21 {
   1056   1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
   1057   1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
   1058   1.1    bjh21 	u_int addr;
   1059   1.1    bjh21 	int len;
   1060   1.1    bjh21 	int ctrl;
   1061   1.1    bjh21 	int ptr;
   1062   1.1    bjh21 	int pack;
   1063   1.1    bjh21 	int status;
   1064   1.1    bjh21 	u_int8_t rxhdr[4];
   1065   1.1    bjh21 	struct ifnet *ifp;
   1066   1.1    bjh21 
   1067   1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1068   1.1    bjh21 
   1069   1.1    bjh21 
   1070   1.1    bjh21 	/* We start from the last rx pointer position */
   1071   1.1    bjh21 	addr = sc->sc_rx_ptr;
   1072  1.10    bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
   1073  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1074   1.1    bjh21 
   1075   1.1    bjh21 	do {
   1076   1.1    bjh21 		/* Read rx header */
   1077   1.1    bjh21 		ea_readbuf(sc, rxhdr, addr, 4);
   1078   1.1    bjh21 
   1079   1.1    bjh21 		/* Split the packet header */
   1080   1.1    bjh21 		ptr = (rxhdr[0] << 8) | rxhdr[1];
   1081   1.1    bjh21 		ctrl = rxhdr[2];
   1082   1.1    bjh21 		status = rxhdr[3];
   1083   1.1    bjh21 
   1084  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_RX,
   1085  1.16    bjh21 		    ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
   1086  1.16    bjh21 			addr, ptr, ctrl, status));
   1087   1.1    bjh21 
   1088   1.1    bjh21 		/* Zero packet ptr ? then must be null header so exit */
   1089   1.1    bjh21 		if (ptr == 0) break;
   1090   1.1    bjh21 
   1091  1.15    bjh21 		/* Sanity-check the next-packet pointer and flags. */
   1092  1.15    bjh21 		if (__predict_false(ptr < sc->sc_tx_bufsize ||
   1093  1.15    bjh21 		    (ctrl & SEEQ_PKTCMD_TX))) {
   1094  1.15    bjh21 			++ifp->if_ierrors;
   1095  1.15    bjh21 			log(LOG_ERR,
   1096  1.15    bjh21 			    "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
   1097  1.15    bjh21 			    sc->sc_dev.dv_xname, addr, ptr);
   1098  1.15    bjh21 			ea_init(ifp);
   1099  1.15    bjh21 			return;
   1100  1.15    bjh21 		}
   1101   1.1    bjh21 
   1102   1.1    bjh21 		/* Get packet length */
   1103   1.1    bjh21        		len = (ptr - addr) - 4;
   1104   1.1    bjh21 
   1105   1.1    bjh21 		if (len < 0)
   1106  1.11    bjh21 			len += sc->sc_rx_bufsize;
   1107  1.16    bjh21 		DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
   1108   1.1    bjh21 
   1109   1.1    bjh21 		/* Has the packet rx completed ? if not then exit */
   1110  1.10    bjh21 		if ((status & SEEQ_PKTSTAT_DONE) == 0)
   1111   1.1    bjh21 			break;
   1112   1.1    bjh21 
   1113   1.1    bjh21 		/*
   1114   1.1    bjh21 		 * Did we have any errors? then note error and go to
   1115   1.1    bjh21 		 * next packet
   1116   1.1    bjh21 		 */
   1117  1.11    bjh21 		if (__predict_false(status & SEEQ_RXSTAT_ERROR_MASK)) {
   1118   1.1    bjh21 			++ifp->if_ierrors;
   1119  1.15    bjh21 			/* XXX oversize packets may be OK */
   1120   1.1    bjh21 			log(LOG_WARNING,
   1121  1.17    bjh21 			    "%s: rx packet error at %04x (err=%02x)\n",
   1122  1.17    bjh21 			    sc->sc_dev.dv_xname, addr, status & 0x0f);
   1123  1.19    bjh21 			/* XXX shouldn't need to reset if it's genuine. */
   1124  1.19    bjh21 			ea_init(ifp);
   1125  1.19    bjh21 			return;
   1126   1.1    bjh21 		}
   1127   1.1    bjh21 		/*
   1128   1.1    bjh21 		 * Is the packet too big ? - this will probably be trapped
   1129  1.17    bjh21 		 * above as a receive error.  If it's not, this is indicative
   1130  1.17    bjh21 		 * of buffer corruption.
   1131   1.1    bjh21 		 */
   1132   1.1    bjh21 		if (__predict_false(len > (ETHER_MAX_LEN - ETHER_CRC_LEN))) {
   1133   1.1    bjh21 			++ifp->if_ierrors;
   1134  1.17    bjh21 			log(LOG_ERR,
   1135  1.17    bjh21 			    "%s: rx packet size error at %04x (len=%d)\n",
   1136  1.17    bjh21 			    sc->sc_dev.dv_xname, addr, len);
   1137  1.10    bjh21 			sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1138  1.10    bjh21 			bus_space_write_2(iot, ioh, SEEQ_CONFIG2,
   1139   1.1    bjh21 					  sc->sc_config2);
   1140   1.5    bjh21 			ea_init(ifp);
   1141   1.1    bjh21 			return;
   1142   1.1    bjh21 		}
   1143   1.1    bjh21 
   1144   1.1    bjh21 		ifp->if_ipackets++;
   1145   1.1    bjh21 		/* Pass data up to upper levels. */
   1146  1.11    bjh21 		ea_read(sc, addr + 4, len);
   1147   1.1    bjh21 
   1148   1.1    bjh21 		addr = ptr;
   1149   1.1    bjh21 		++pack;
   1150   1.1    bjh21 	} while (len != 0);
   1151   1.1    bjh21 
   1152  1.10    bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1153  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1154   1.1    bjh21 
   1155  1.16    bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
   1156   1.1    bjh21 
   1157   1.1    bjh21 	/* Store new rx pointer */
   1158   1.1    bjh21 	sc->sc_rx_ptr = addr;
   1159  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
   1160   1.1    bjh21 
   1161   1.1    bjh21 	/* Make sure the receiver is on */
   1162  1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_COMMAND,
   1163  1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
   1164   1.1    bjh21 }
   1165   1.1    bjh21 
   1166   1.1    bjh21 
   1167   1.1    bjh21 /*
   1168   1.1    bjh21  * Pass a packet up to the higher levels.
   1169   1.1    bjh21  */
   1170   1.1    bjh21 
   1171   1.1    bjh21 static void
   1172  1.11    bjh21 ea_read(struct seeq8005_softc *sc, int addr, int len)
   1173   1.1    bjh21 {
   1174   1.1    bjh21 	struct mbuf *m;
   1175   1.1    bjh21 	struct ifnet *ifp;
   1176   1.1    bjh21 
   1177   1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1178   1.1    bjh21 
   1179   1.1    bjh21 	/* Pull packet off interface. */
   1180  1.11    bjh21 	m = ea_get(sc, addr, len, ifp);
   1181   1.1    bjh21 	if (m == 0)
   1182   1.1    bjh21 		return;
   1183   1.1    bjh21 
   1184   1.1    bjh21 #if NBPFILTER > 0
   1185   1.1    bjh21 	/*
   1186   1.1    bjh21 	 * Check if there's a BPF listener on this interface.
   1187   1.1    bjh21 	 * If so, hand off the raw packet to bpf.
   1188   1.1    bjh21 	 */
   1189   1.4  thorpej 	if (ifp->if_bpf)
   1190   1.1    bjh21 		bpf_mtap(ifp->if_bpf, m);
   1191   1.1    bjh21 #endif
   1192   1.1    bjh21 
   1193   1.1    bjh21 	(*ifp->if_input)(ifp, m);
   1194   1.1    bjh21 }
   1195   1.1    bjh21 
   1196   1.1    bjh21 /*
   1197   1.1    bjh21  * Pull read data off a interface.  Len is length of data, with local net
   1198   1.1    bjh21  * header stripped.  We copy the data into mbufs.  When full cluster sized
   1199   1.1    bjh21  * units are present we copy into clusters.
   1200   1.1    bjh21  */
   1201   1.1    bjh21 
   1202   1.1    bjh21 struct mbuf *
   1203  1.11    bjh21 ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
   1204   1.1    bjh21 {
   1205   1.1    bjh21         struct mbuf *top, **mp, *m;
   1206   1.1    bjh21         int len;
   1207   1.1    bjh21         u_int cp, epkt;
   1208   1.1    bjh21 
   1209   1.1    bjh21         cp = addr;
   1210   1.1    bjh21         epkt = cp + totlen;
   1211   1.1    bjh21 
   1212   1.1    bjh21         MGETHDR(m, M_DONTWAIT, MT_DATA);
   1213   1.1    bjh21         if (m == 0)
   1214   1.1    bjh21                 return 0;
   1215   1.1    bjh21         m->m_pkthdr.rcvif = ifp;
   1216   1.1    bjh21         m->m_pkthdr.len = totlen;
   1217   1.1    bjh21         m->m_len = MHLEN;
   1218   1.1    bjh21         top = 0;
   1219   1.1    bjh21         mp = &top;
   1220   1.1    bjh21 
   1221   1.1    bjh21         while (totlen > 0) {
   1222   1.1    bjh21                 if (top) {
   1223   1.1    bjh21                         MGET(m, M_DONTWAIT, MT_DATA);
   1224   1.1    bjh21                         if (m == 0) {
   1225   1.1    bjh21                                 m_freem(top);
   1226   1.1    bjh21                                 return 0;
   1227   1.1    bjh21                         }
   1228   1.1    bjh21                         m->m_len = MLEN;
   1229   1.1    bjh21                 }
   1230   1.1    bjh21                 len = min(totlen, epkt - cp);
   1231   1.1    bjh21                 if (len >= MINCLSIZE) {
   1232   1.1    bjh21                         MCLGET(m, M_DONTWAIT);
   1233   1.1    bjh21                         if (m->m_flags & M_EXT)
   1234   1.1    bjh21                                 m->m_len = len = min(len, MCLBYTES);
   1235   1.1    bjh21                         else
   1236   1.1    bjh21                                 len = m->m_len;
   1237   1.1    bjh21                 } else {
   1238   1.1    bjh21                         /*
   1239   1.1    bjh21                          * Place initial small packet/header at end of mbuf.
   1240   1.1    bjh21                          */
   1241   1.1    bjh21                         if (len < m->m_len) {
   1242   1.1    bjh21                                 if (top == 0 && len + max_linkhdr <= m->m_len)
   1243   1.1    bjh21                                         m->m_data += max_linkhdr;
   1244   1.1    bjh21                                 m->m_len = len;
   1245   1.1    bjh21                         } else
   1246   1.1    bjh21                                 len = m->m_len;
   1247   1.1    bjh21                 }
   1248   1.1    bjh21 		if (top == 0) {
   1249   1.1    bjh21 			/* Make sure the payload is aligned */
   1250   1.1    bjh21 			caddr_t newdata = (caddr_t)
   1251   1.1    bjh21 			    ALIGN(m->m_data + sizeof(struct ether_header)) -
   1252   1.1    bjh21 			    sizeof(struct ether_header);
   1253   1.1    bjh21 			len -= newdata - m->m_data;
   1254   1.1    bjh21 			m->m_len = len;
   1255   1.1    bjh21 			m->m_data = newdata;
   1256   1.1    bjh21 		}
   1257   1.1    bjh21                 ea_readbuf(sc, mtod(m, u_char *),
   1258  1.11    bjh21 		    cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
   1259  1.11    bjh21 		    len);
   1260   1.1    bjh21                 cp += len;
   1261   1.1    bjh21                 *mp = m;
   1262   1.1    bjh21                 mp = &m->m_next;
   1263   1.1    bjh21                 totlen -= len;
   1264   1.1    bjh21                 if (cp == epkt)
   1265   1.1    bjh21                         cp = addr;
   1266   1.1    bjh21         }
   1267   1.1    bjh21 
   1268   1.1    bjh21         return top;
   1269   1.1    bjh21 }
   1270   1.1    bjh21 
   1271   1.1    bjh21 /*
   1272   1.3    bjh21  * Process an ioctl request.  Mostly boilerplate.
   1273   1.1    bjh21  */
   1274   1.1    bjh21 static int
   1275   1.1    bjh21 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1276   1.1    bjh21 {
   1277   1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1278   1.1    bjh21 	int s, error = 0;
   1279   1.1    bjh21 
   1280   1.1    bjh21 	s = splnet();
   1281   1.1    bjh21 	switch (cmd) {
   1282   1.1    bjh21 
   1283   1.5    bjh21 	default:
   1284   1.5    bjh21 		error = ether_ioctl(ifp, cmd, data);
   1285   1.5    bjh21 		if (error == ENETRESET) {
   1286   1.1    bjh21 			/*
   1287   1.5    bjh21 			 * Multicast list has changed; set the hardware filter
   1288   1.5    bjh21 			 * accordingly.
   1289   1.1    bjh21 			 */
   1290   1.5    bjh21 			ea_mc_reset(sc);
   1291   1.5    bjh21 			error = 0;
   1292   1.1    bjh21 		}
   1293   1.1    bjh21 		break;
   1294   1.1    bjh21 	}
   1295   1.1    bjh21 
   1296   1.1    bjh21 	splx(s);
   1297   1.1    bjh21 	return error;
   1298   1.1    bjh21 }
   1299   1.1    bjh21 
   1300   1.5    bjh21 /* Must be called at splnet() */
   1301  1.11    bjh21 
   1302   1.5    bjh21 static void
   1303   1.5    bjh21 ea_mc_reset(struct seeq8005_softc *sc)
   1304   1.5    bjh21 {
   1305  1.11    bjh21 
   1306  1.11    bjh21 	switch (sc->sc_variant) {
   1307  1.11    bjh21 	case SEEQ_8004:
   1308  1.11    bjh21 		ea_mc_reset_8004(sc);
   1309  1.11    bjh21 		return;
   1310  1.11    bjh21 	case SEEQ_8005:
   1311  1.11    bjh21 		ea_mc_reset_8005(sc);
   1312  1.11    bjh21 		return;
   1313  1.11    bjh21 	}
   1314  1.11    bjh21 }
   1315  1.11    bjh21 
   1316  1.11    bjh21 static void
   1317  1.11    bjh21 ea_mc_reset_8004(struct seeq8005_softc *sc)
   1318  1.11    bjh21 {
   1319  1.11    bjh21 	struct ethercom *ec = &sc->sc_ethercom;
   1320  1.11    bjh21 	struct ifnet *ifp = &ec->ec_if;
   1321  1.11    bjh21 	struct ether_multi *enm;
   1322  1.11    bjh21 	u_int8_t *cp, c;
   1323  1.11    bjh21 	u_int32_t crc;
   1324  1.11    bjh21 	int i, len;
   1325  1.11    bjh21 	struct ether_multistep step;
   1326  1.11    bjh21 	u_int8_t af[8];
   1327  1.11    bjh21 
   1328  1.11    bjh21 	/*
   1329  1.11    bjh21 	 * Set up multicast address filter by passing all multicast addresses
   1330  1.11    bjh21 	 * through a crc generator, and then using bits 2 - 7 as an index
   1331  1.11    bjh21 	 * into the 64 bit logical address filter.  The high order bits
   1332  1.11    bjh21 	 * selects the word, while the rest of the bits select the bit within
   1333  1.11    bjh21 	 * the word.
   1334  1.11    bjh21 	 */
   1335  1.11    bjh21 
   1336  1.11    bjh21 	if (ifp->if_flags & IFF_PROMISC) {
   1337  1.11    bjh21 		ifp->if_flags |= IFF_ALLMULTI;
   1338  1.11    bjh21 		for (i = 0; i < 8; i++)
   1339  1.11    bjh21 			af[i] = 0xff;
   1340  1.11    bjh21 		return;
   1341  1.11    bjh21 	}
   1342  1.11    bjh21 	for (i = 0; i < 8; i++)
   1343  1.11    bjh21 		af[i] = 0;
   1344  1.11    bjh21 	ETHER_FIRST_MULTI(step, ec, enm);
   1345  1.11    bjh21 	while (enm != NULL) {
   1346  1.11    bjh21 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
   1347  1.11    bjh21 		    sizeof(enm->enm_addrlo)) != 0) {
   1348  1.11    bjh21 			/*
   1349  1.11    bjh21 			 * We must listen to a range of multicast addresses.
   1350  1.11    bjh21 			 * For now, just accept all multicasts, rather than
   1351  1.11    bjh21 			 * trying to set only those filter bits needed to match
   1352  1.11    bjh21 			 * the range.  (At this time, the only use of address
   1353  1.11    bjh21 			 * ranges is for IP multicast routing, for which the
   1354  1.11    bjh21 			 * range is big enough to require all bits set.)
   1355  1.11    bjh21 			 */
   1356  1.11    bjh21 			ifp->if_flags |= IFF_ALLMULTI;
   1357  1.11    bjh21 			for (i = 0; i < 8; i++)
   1358  1.11    bjh21 				af[i] = 0xff;
   1359  1.13    bjh21 			break;
   1360  1.11    bjh21 		}
   1361  1.11    bjh21 		cp = enm->enm_addrlo;
   1362  1.11    bjh21 		crc = 0xffffffff;
   1363  1.11    bjh21 		for (len = sizeof(enm->enm_addrlo); --len >= 0;) {
   1364  1.11    bjh21 			c = *cp++;
   1365  1.11    bjh21 			for (i = 8; --i >= 0;) {
   1366  1.11    bjh21 				if (((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01)) {
   1367  1.11    bjh21 					crc <<= 1;
   1368  1.11    bjh21 					crc ^= 0x04c11db6 | 1;
   1369  1.11    bjh21 				} else
   1370  1.11    bjh21 					crc <<= 1;
   1371  1.11    bjh21 				c >>= 1;
   1372  1.11    bjh21 			}
   1373  1.11    bjh21 		}
   1374  1.11    bjh21 		/* Just want the 6 most significant bits. */
   1375  1.11    bjh21 		crc = (crc >> 2) & 0x3f;
   1376  1.11    bjh21 
   1377  1.11    bjh21 		/* Turn on the corresponding bit in the filter. */
   1378  1.11    bjh21 		af[crc >> 3] |= 1 << (crc & 0x7);
   1379  1.11    bjh21 
   1380  1.11    bjh21 		ETHER_NEXT_MULTI(step, enm);
   1381  1.11    bjh21 	}
   1382  1.11    bjh21 	ifp->if_flags &= ~IFF_ALLMULTI;
   1383  1.11    bjh21 
   1384  1.11    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
   1385  1.11    bjh21 		for (i = 0; i < 8; ++i)
   1386  1.11    bjh21 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
   1387  1.11    bjh21 			    SEEQ_BUFWIN, af[i]);
   1388  1.11    bjh21 }
   1389  1.11    bjh21 
   1390  1.11    bjh21 static void
   1391  1.11    bjh21 ea_mc_reset_8005(struct seeq8005_softc *sc)
   1392  1.11    bjh21 {
   1393   1.5    bjh21 	struct ether_multi *enm;
   1394   1.5    bjh21 	struct ether_multistep step;
   1395   1.5    bjh21 	int naddr, maxaddrs;
   1396   1.5    bjh21 
   1397   1.5    bjh21 	naddr = 0;
   1398  1.11    bjh21 	maxaddrs = 5;
   1399   1.5    bjh21 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1400   1.5    bjh21 	while (enm != NULL) {
   1401   1.5    bjh21 		/* Have we got space? */
   1402   1.5    bjh21 		if (naddr >= maxaddrs ||
   1403   1.5    bjh21 		    bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
   1404   1.5    bjh21 			sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
   1405   1.5    bjh21 			ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
   1406   1.5    bjh21 			return;
   1407   1.5    bjh21 		}
   1408  1.11    bjh21 		ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
   1409  1.11    bjh21 		sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
   1410   1.5    bjh21 		naddr++;
   1411   1.5    bjh21 		ETHER_NEXT_MULTI(step, enm);
   1412   1.5    bjh21 	}
   1413   1.5    bjh21 	for (; naddr < maxaddrs; naddr++)
   1414  1.11    bjh21 		sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
   1415  1.10    bjh21 	bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
   1416   1.5    bjh21 			  sc->sc_config1);
   1417   1.5    bjh21 }
   1418   1.5    bjh21 
   1419   1.1    bjh21 /*
   1420   1.1    bjh21  * Device timeout routine.
   1421   1.1    bjh21  */
   1422   1.1    bjh21 
   1423   1.1    bjh21 static void
   1424   1.1    bjh21 ea_watchdog(struct ifnet *ifp)
   1425   1.1    bjh21 {
   1426   1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1427   1.1    bjh21 
   1428  1.15    bjh21 	log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
   1429  1.15    bjh21 	    sc->sc_dev.dv_xname,
   1430  1.15    bjh21 	    bus_space_read_2(sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
   1431   1.1    bjh21 	ifp->if_oerrors++;
   1432   1.1    bjh21 
   1433   1.1    bjh21 	/* Kick the interface */
   1434   1.1    bjh21 
   1435   1.5    bjh21 	ea_init(ifp);
   1436   1.1    bjh21 
   1437   1.1    bjh21 	ifp->if_timer = 0;
   1438   1.1    bjh21 }
   1439   1.1    bjh21 
   1440   1.1    bjh21 /* End of if_ea.c */
   1441