seeq8005.c revision 1.26 1 1.26 bjh21 /* $NetBSD: seeq8005.c,v 1.26 2001/06/23 17:32:21 bjh21 Exp $ */
2 1.1 bjh21
3 1.1 bjh21 /*
4 1.1 bjh21 * Copyright (c) 2000 Ben Harris
5 1.11 bjh21 * Copyright (c) 1995-1998 Mark Brinicombe
6 1.1 bjh21 * All rights reserved.
7 1.1 bjh21 *
8 1.1 bjh21 * Redistribution and use in source and binary forms, with or without
9 1.1 bjh21 * modification, are permitted provided that the following conditions
10 1.1 bjh21 * are met:
11 1.1 bjh21 * 1. Redistributions of source code must retain the above copyright
12 1.1 bjh21 * notice, this list of conditions and the following disclaimer.
13 1.1 bjh21 * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 bjh21 * notice, this list of conditions and the following disclaimer in the
15 1.1 bjh21 * documentation and/or other materials provided with the distribution.
16 1.1 bjh21 * 3. All advertising materials mentioning features or use of this software
17 1.1 bjh21 * must display the following acknowledgement:
18 1.11 bjh21 * This product includes software developed by Mark Brinicombe
19 1.11 bjh21 * for the NetBSD Project.
20 1.1 bjh21 * 4. The name of the company nor the name of the author may be used to
21 1.1 bjh21 * endorse or promote products derived from this software without specific
22 1.1 bjh21 * prior written permission.
23 1.1 bjh21 *
24 1.1 bjh21 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 1.1 bjh21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 1.1 bjh21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 bjh21 * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
28 1.1 bjh21 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
29 1.1 bjh21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
30 1.1 bjh21 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 bjh21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 bjh21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 bjh21 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 bjh21 * SUCH DAMAGE.
35 1.1 bjh21 */
36 1.1 bjh21 /*
37 1.2 bjh21 * seeq8005.c - SEEQ 8005 device driver
38 1.2 bjh21 */
39 1.2 bjh21 /*
40 1.24 bjh21 * This driver currently supports the following chips:
41 1.2 bjh21 * SEEQ 8005 Advanced Ethernet Data Link Controller
42 1.20 bjh21 * SEEQ 80C04 Ethernet Data Link Controller
43 1.20 bjh21 * SEEQ 80C04A AutoDUPLEX CMOS Ethernet Data Link Controller
44 1.2 bjh21 */
45 1.2 bjh21 /*
46 1.11 bjh21 * More information on the 8004 and 8005 AEDLC controllers can be found in
47 1.11 bjh21 * the SEEQ Technology Inc 1992 Data Comm Devices data book.
48 1.11 bjh21 *
49 1.11 bjh21 * This data book may no longer be available as these are rather old chips
50 1.11 bjh21 * (1991 - 1993)
51 1.11 bjh21 */
52 1.11 bjh21 /*
53 1.2 bjh21 * This driver is based on the arm32 ea(4) driver, hence the names of many
54 1.2 bjh21 * of the functions.
55 1.1 bjh21 */
56 1.1 bjh21 /*
57 1.1 bjh21 * Bugs/possible improvements:
58 1.1 bjh21 * - Does not currently support DMA
59 1.1 bjh21 * - Does not transmit multiple packets in one go
60 1.1 bjh21 * - Does not support 8-bit busses
61 1.1 bjh21 */
62 1.1 bjh21
63 1.1 bjh21 #include <sys/types.h>
64 1.1 bjh21 #include <sys/param.h>
65 1.1 bjh21
66 1.26 bjh21 __RCSID("$NetBSD: seeq8005.c,v 1.26 2001/06/23 17:32:21 bjh21 Exp $");
67 1.1 bjh21
68 1.1 bjh21 #include <sys/systm.h>
69 1.1 bjh21 #include <sys/endian.h>
70 1.1 bjh21 #include <sys/errno.h>
71 1.1 bjh21 #include <sys/ioctl.h>
72 1.1 bjh21 #include <sys/mbuf.h>
73 1.1 bjh21 #include <sys/socket.h>
74 1.1 bjh21 #include <sys/syslog.h>
75 1.1 bjh21 #include <sys/device.h>
76 1.1 bjh21
77 1.1 bjh21 #include <net/if.h>
78 1.1 bjh21 #include <net/if_dl.h>
79 1.1 bjh21 #include <net/if_types.h>
80 1.1 bjh21 #include <net/if_ether.h>
81 1.11 bjh21 #include <net/if_media.h>
82 1.1 bjh21
83 1.1 bjh21 #include "bpfilter.h"
84 1.1 bjh21 #if NBPFILTER > 0
85 1.1 bjh21 #include <net/bpf.h>
86 1.1 bjh21 #include <net/bpfdesc.h>
87 1.1 bjh21 #endif
88 1.1 bjh21
89 1.1 bjh21 #include <machine/bus.h>
90 1.1 bjh21 #include <machine/intr.h>
91 1.1 bjh21
92 1.1 bjh21 #include <dev/ic/seeq8005reg.h>
93 1.1 bjh21 #include <dev/ic/seeq8005var.h>
94 1.1 bjh21
95 1.10 bjh21 /*#define SEEQ_DEBUG*/
96 1.1 bjh21
97 1.1 bjh21 /* for debugging convenience */
98 1.16 bjh21 #ifdef SEEQ8005_DEBUG
99 1.11 bjh21 #define SEEQ_DEBUG_MISC 1
100 1.11 bjh21 #define SEEQ_DEBUG_TX 2
101 1.11 bjh21 #define SEEQ_DEBUG_RX 4
102 1.11 bjh21 #define SEEQ_DEBUG_PKT 8
103 1.11 bjh21 #define SEEQ_DEBUG_TXINT 16
104 1.11 bjh21 #define SEEQ_DEBUG_RXINT 32
105 1.16 bjh21 int seeq8005_debug = 0;
106 1.16 bjh21 #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
107 1.1 bjh21 #else
108 1.11 bjh21 #define DPRINTF(f, x)
109 1.1 bjh21 #endif
110 1.11 bjh21
111 1.12 bjh21 #define SEEQ_TX_BUFFER_SIZE 0x800 /* (> MAX_ETHER_LEN) */
112 1.1 bjh21
113 1.24 bjh21 #define SEEQ_READ16(sc, iot, ioh, reg) \
114 1.24 bjh21 ((sc)->sc_flags & SF_8BIT ? \
115 1.24 bjh21 (bus_space_read_1((iot), (ioh), (reg)) | \
116 1.24 bjh21 (bus_space_read_1((iot), (ioh), (reg) + 1) << 8)) : \
117 1.24 bjh21 (bus_space_read_2((iot), (ioh), (reg))))
118 1.24 bjh21
119 1.24 bjh21 #define SEEQ_WRITE16(sc, iot, ioh, reg, val) do { \
120 1.24 bjh21 if ((sc)->sc_flags & SF_8BIT) { \
121 1.24 bjh21 bus_space_write_1((iot), (ioh), (reg), (val) & 0xff); \
122 1.24 bjh21 bus_space_write_1((iot), (ioh), (reg) + 1, (val) >> 8); \
123 1.24 bjh21 } else \
124 1.24 bjh21 bus_space_write_2((iot), (ioh), (reg), (val)); \
125 1.24 bjh21 } while (/*CONSTCOND*/0)
126 1.24 bjh21
127 1.1 bjh21 /*
128 1.1 bjh21 * prototypes
129 1.1 bjh21 */
130 1.1 bjh21
131 1.5 bjh21 static int ea_init(struct ifnet *);
132 1.1 bjh21 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
133 1.1 bjh21 static void ea_start(struct ifnet *);
134 1.1 bjh21 static void ea_watchdog(struct ifnet *);
135 1.1 bjh21 static void ea_chipreset(struct seeq8005_softc *);
136 1.1 bjh21 static void ea_ramtest(struct seeq8005_softc *);
137 1.1 bjh21 static int ea_stoptx(struct seeq8005_softc *);
138 1.1 bjh21 static int ea_stoprx(struct seeq8005_softc *);
139 1.5 bjh21 static void ea_stop(struct ifnet *, int);
140 1.1 bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
141 1.1 bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
142 1.11 bjh21 static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
143 1.11 bjh21 static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
144 1.3 bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
145 1.5 bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
146 1.11 bjh21 static void ea_read(struct seeq8005_softc *, int, int);
147 1.11 bjh21 static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
148 1.20 bjh21 static void ea_txint(struct seeq8005_softc *);
149 1.20 bjh21 static void ea_rxint(struct seeq8005_softc *);
150 1.1 bjh21 static void eatxpacket(struct seeq8005_softc *);
151 1.12 bjh21 static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
152 1.5 bjh21 static void ea_mc_reset(struct seeq8005_softc *);
153 1.11 bjh21 static void ea_mc_reset_8004(struct seeq8005_softc *);
154 1.11 bjh21 static void ea_mc_reset_8005(struct seeq8005_softc *);
155 1.11 bjh21 static int ea_mediachange(struct ifnet *);
156 1.11 bjh21 static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
157 1.1 bjh21
158 1.1 bjh21
159 1.1 bjh21 /*
160 1.1 bjh21 * Attach chip.
161 1.1 bjh21 */
162 1.1 bjh21
163 1.1 bjh21 void
164 1.11 bjh21 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
165 1.11 bjh21 int nmedia, int defmedia)
166 1.1 bjh21 {
167 1.1 bjh21 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
168 1.24 bjh21 bus_space_tag_t iot = sc->sc_iot;
169 1.24 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
170 1.2 bjh21 u_int id;
171 1.2 bjh21
172 1.11 bjh21 KASSERT(myaddr != NULL);
173 1.2 bjh21 printf(" address %s", ether_sprintf(myaddr));
174 1.2 bjh21
175 1.3 bjh21 /* Stop the board. */
176 1.3 bjh21
177 1.3 bjh21 ea_chipreset(sc);
178 1.3 bjh21
179 1.24 bjh21 /* Work out data bus width. */
180 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
181 1.25 bjh21 if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
182 1.24 bjh21 /* Try 8-bit mode */
183 1.24 bjh21 sc->sc_flags |= SF_8BIT;
184 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
185 1.25 bjh21 if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
186 1.24 bjh21 printf("\n%s: Cannot determine data bus width\n",
187 1.24 bjh21 sc->sc_dev.dv_xname);
188 1.24 bjh21 return;
189 1.24 bjh21 }
190 1.24 bjh21 }
191 1.24 bjh21
192 1.24 bjh21 printf(", %d-bit", sc->sc_flags & SF_8BIT ? 8 : 16);
193 1.24 bjh21
194 1.2 bjh21 /* Get the product ID */
195 1.1 bjh21
196 1.10 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
197 1.24 bjh21 id = SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
198 1.2 bjh21
199 1.11 bjh21 switch (id & SEEQ_PRODUCTID_MASK) {
200 1.11 bjh21 case SEEQ_PRODUCTID_8004:
201 1.11 bjh21 sc->sc_variant = SEEQ_8004;
202 1.20 bjh21 switch (id & SEEQ_PRODUCTID_REV_MASK) {
203 1.20 bjh21 case SEEQ_PRODUCTID_REV_80C04:
204 1.20 bjh21 printf(", SEEQ 80C04\n");
205 1.20 bjh21 break;
206 1.20 bjh21 case SEEQ_PRODUCTID_REV_80C04A:
207 1.20 bjh21 printf(", SEEQ 80C04A\n");
208 1.20 bjh21 break;
209 1.20 bjh21 default:
210 1.20 bjh21 /* Unknown SEEQ 8004 variants */
211 1.20 bjh21 printf(", SEEQ 8004 rev %x\n",
212 1.20 bjh21 id & SEEQ_PRODUCTID_REV_MASK);
213 1.20 bjh21 break;
214 1.20 bjh21 }
215 1.11 bjh21 break;
216 1.11 bjh21 default: /* XXX */
217 1.11 bjh21 sc->sc_variant = SEEQ_8005;
218 1.20 bjh21 printf(", SEEQ 8005\n");
219 1.11 bjh21 break;
220 1.11 bjh21 }
221 1.11 bjh21
222 1.11 bjh21 /* Both the 8004 and 8005 are designed for 64K Buffer memory */
223 1.11 bjh21 sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
224 1.11 bjh21
225 1.11 bjh21 /*
226 1.11 bjh21 * Set up tx and rx buffers.
227 1.11 bjh21 *
228 1.12 bjh21 * We use approximately a quarter of the packet memory for TX
229 1.11 bjh21 * buffers and the rest for RX buffers
230 1.11 bjh21 */
231 1.12 bjh21 /* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
232 1.12 bjh21 sc->sc_tx_bufs = 1;
233 1.11 bjh21 sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
234 1.11 bjh21 sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
235 1.11 bjh21 sc->sc_enabled = 0;
236 1.11 bjh21
237 1.11 bjh21 /* Test the RAM */
238 1.11 bjh21 ea_ramtest(sc);
239 1.11 bjh21
240 1.11 bjh21 printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
241 1.11 bjh21 sc->sc_dev.dv_xname, sc->sc_buffersize >> 10,
242 1.11 bjh21 sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
243 1.1 bjh21
244 1.1 bjh21 /* Initialise ifnet structure. */
245 1.1 bjh21
246 1.1 bjh21 bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
247 1.1 bjh21 ifp->if_softc = sc;
248 1.1 bjh21 ifp->if_start = ea_start;
249 1.1 bjh21 ifp->if_ioctl = ea_ioctl;
250 1.5 bjh21 ifp->if_init = ea_init;
251 1.5 bjh21 ifp->if_stop = ea_stop;
252 1.1 bjh21 ifp->if_watchdog = ea_watchdog;
253 1.5 bjh21 ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
254 1.11 bjh21 if (sc->sc_variant == SEEQ_8004)
255 1.11 bjh21 ifp->if_flags |= IFF_SIMPLEX;
256 1.7 thorpej IFQ_SET_READY(&ifp->if_snd);
257 1.1 bjh21
258 1.11 bjh21 /* Initialize media goo. */
259 1.11 bjh21 ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
260 1.11 bjh21 if (media != NULL) {
261 1.11 bjh21 int i;
262 1.11 bjh21
263 1.11 bjh21 for (i = 0; i < nmedia; i++)
264 1.11 bjh21 ifmedia_add(&sc->sc_media, media[i], 0, NULL);
265 1.11 bjh21 ifmedia_set(&sc->sc_media, defmedia);
266 1.11 bjh21 } else {
267 1.11 bjh21 ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
268 1.11 bjh21 ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
269 1.11 bjh21 }
270 1.11 bjh21
271 1.1 bjh21 /* Now we can attach the interface. */
272 1.1 bjh21
273 1.1 bjh21 if_attach(ifp);
274 1.1 bjh21 ether_ifattach(ifp, myaddr);
275 1.1 bjh21
276 1.11 bjh21 printf("\n");
277 1.11 bjh21 }
278 1.11 bjh21
279 1.11 bjh21 /*
280 1.11 bjh21 * Media change callback.
281 1.11 bjh21 */
282 1.11 bjh21 static int
283 1.11 bjh21 ea_mediachange(struct ifnet *ifp)
284 1.11 bjh21 {
285 1.11 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
286 1.8 bjh21
287 1.11 bjh21 if (sc->sc_mediachange)
288 1.11 bjh21 return ((*sc->sc_mediachange)(sc));
289 1.11 bjh21 return (EINVAL);
290 1.1 bjh21 }
291 1.1 bjh21
292 1.11 bjh21 /*
293 1.11 bjh21 * Media status callback.
294 1.11 bjh21 */
295 1.11 bjh21 static void
296 1.11 bjh21 ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
297 1.11 bjh21 {
298 1.11 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
299 1.11 bjh21
300 1.11 bjh21 if (sc->sc_enabled == 0) {
301 1.11 bjh21 ifmr->ifm_active = IFM_ETHER | IFM_NONE;
302 1.11 bjh21 ifmr->ifm_status = 0;
303 1.11 bjh21 return;
304 1.11 bjh21 }
305 1.11 bjh21
306 1.11 bjh21 if (sc->sc_mediastatus)
307 1.11 bjh21 (*sc->sc_mediastatus)(sc, ifmr);
308 1.11 bjh21 }
309 1.1 bjh21
310 1.1 bjh21 /*
311 1.1 bjh21 * Test the RAM on the ethernet card.
312 1.1 bjh21 */
313 1.1 bjh21
314 1.1 bjh21 void
315 1.1 bjh21 ea_ramtest(struct seeq8005_softc *sc)
316 1.1 bjh21 {
317 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
318 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
319 1.1 bjh21 int loop;
320 1.1 bjh21 u_int sum = 0;
321 1.1 bjh21
322 1.1 bjh21 /*
323 1.1 bjh21 * Test the buffer memory on the board.
324 1.1 bjh21 * Write simple pattens to it and read them back.
325 1.1 bjh21 */
326 1.1 bjh21
327 1.1 bjh21 /* Set up the whole buffer RAM for writing */
328 1.1 bjh21
329 1.10 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
330 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
331 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
332 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
333 1.1 bjh21
334 1.10 bjh21 #define SEEQ_RAMTEST_LOOP(value) \
335 1.3 bjh21 do { \
336 1.3 bjh21 /* Set the write start address and write a pattern */ \
337 1.3 bjh21 ea_writebuf(sc, NULL, 0x0000, 0); \
338 1.10 bjh21 for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2) \
339 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (value)); \
340 1.3 bjh21 \
341 1.3 bjh21 /* Set the read start address and verify the pattern */ \
342 1.3 bjh21 ea_readbuf(sc, NULL, 0x0000, 0); \
343 1.10 bjh21 for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2) \
344 1.24 bjh21 if (SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN) != (value)) \
345 1.3 bjh21 ++sum; \
346 1.3 bjh21 } while (/*CONSTCOND*/0)
347 1.3 bjh21
348 1.10 bjh21 SEEQ_RAMTEST_LOOP(loop);
349 1.10 bjh21 SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
350 1.10 bjh21 SEEQ_RAMTEST_LOOP(0xaa55);
351 1.10 bjh21 SEEQ_RAMTEST_LOOP(0x55aa);
352 1.1 bjh21
353 1.1 bjh21 /* Report */
354 1.1 bjh21
355 1.2 bjh21 if (sum > 0)
356 1.2 bjh21 printf("%s: buffer RAM failed self test, %d faults\n",
357 1.2 bjh21 sc->sc_dev.dv_xname, sum);
358 1.1 bjh21 }
359 1.1 bjh21
360 1.1 bjh21
361 1.1 bjh21 /*
362 1.1 bjh21 * Stop the tx interface.
363 1.1 bjh21 *
364 1.1 bjh21 * Returns 0 if the tx was already stopped or 1 if it was active
365 1.1 bjh21 */
366 1.1 bjh21
367 1.1 bjh21 static int
368 1.1 bjh21 ea_stoptx(struct seeq8005_softc *sc)
369 1.1 bjh21 {
370 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
371 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
372 1.1 bjh21 int timeout;
373 1.1 bjh21 int status;
374 1.1 bjh21
375 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
376 1.11 bjh21
377 1.11 bjh21 sc->sc_enabled = 0;
378 1.1 bjh21
379 1.24 bjh21 status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
380 1.10 bjh21 if (!(status & SEEQ_STATUS_TX_ON))
381 1.1 bjh21 return 0;
382 1.1 bjh21
383 1.1 bjh21 /* Stop any tx and wait for confirmation */
384 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
385 1.10 bjh21 sc->sc_command | SEEQ_CMD_TX_OFF);
386 1.1 bjh21
387 1.1 bjh21 timeout = 20000;
388 1.1 bjh21 do {
389 1.24 bjh21 status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
390 1.11 bjh21 delay(1);
391 1.10 bjh21 } while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
392 1.11 bjh21 if (timeout == 0)
393 1.11 bjh21 log(LOG_ERR, "%s: timeout waiting for tx termination\n",
394 1.11 bjh21 sc->sc_dev.dv_xname);
395 1.1 bjh21
396 1.1 bjh21 /* Clear any pending tx interrupt */
397 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
398 1.10 bjh21 sc->sc_command | SEEQ_CMD_TX_INTACK);
399 1.1 bjh21 return 1;
400 1.1 bjh21 }
401 1.1 bjh21
402 1.1 bjh21
403 1.1 bjh21 /*
404 1.1 bjh21 * Stop the rx interface.
405 1.1 bjh21 *
406 1.1 bjh21 * Returns 0 if the tx was already stopped or 1 if it was active
407 1.1 bjh21 */
408 1.1 bjh21
409 1.1 bjh21 static int
410 1.1 bjh21 ea_stoprx(struct seeq8005_softc *sc)
411 1.1 bjh21 {
412 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
413 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
414 1.1 bjh21 int timeout;
415 1.1 bjh21 int status;
416 1.1 bjh21
417 1.16 bjh21 DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
418 1.1 bjh21
419 1.24 bjh21 status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
420 1.10 bjh21 if (!(status & SEEQ_STATUS_RX_ON))
421 1.1 bjh21 return 0;
422 1.1 bjh21
423 1.1 bjh21 /* Stop any rx and wait for confirmation */
424 1.1 bjh21
425 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
426 1.10 bjh21 sc->sc_command | SEEQ_CMD_RX_OFF);
427 1.1 bjh21
428 1.1 bjh21 timeout = 20000;
429 1.1 bjh21 do {
430 1.24 bjh21 status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
431 1.10 bjh21 } while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
432 1.1 bjh21 if (timeout == 0)
433 1.11 bjh21 log(LOG_ERR, "%s: timeout waiting for rx termination\n",
434 1.11 bjh21 sc->sc_dev.dv_xname);
435 1.1 bjh21
436 1.1 bjh21 /* Clear any pending rx interrupt */
437 1.1 bjh21
438 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
439 1.10 bjh21 sc->sc_command | SEEQ_CMD_RX_INTACK);
440 1.1 bjh21 return 1;
441 1.1 bjh21 }
442 1.1 bjh21
443 1.1 bjh21
444 1.1 bjh21 /*
445 1.1 bjh21 * Stop interface.
446 1.1 bjh21 * Stop all IO and shut the interface down
447 1.1 bjh21 */
448 1.1 bjh21
449 1.1 bjh21 static void
450 1.5 bjh21 ea_stop(struct ifnet *ifp, int disable)
451 1.1 bjh21 {
452 1.5 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
453 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
454 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
455 1.1 bjh21
456 1.16 bjh21 DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
457 1.1 bjh21
458 1.1 bjh21 /* Stop all IO */
459 1.1 bjh21 ea_stoptx(sc);
460 1.1 bjh21 ea_stoprx(sc);
461 1.1 bjh21
462 1.1 bjh21 /* Disable rx and tx interrupts */
463 1.10 bjh21 sc->sc_command &= (SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
464 1.1 bjh21
465 1.1 bjh21 /* Clear any pending interrupts */
466 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
467 1.10 bjh21 sc->sc_command | SEEQ_CMD_RX_INTACK |
468 1.10 bjh21 SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
469 1.10 bjh21 SEEQ_CMD_BW_INTACK);
470 1.11 bjh21
471 1.11 bjh21 if (sc->sc_variant == SEEQ_8004) {
472 1.11 bjh21 /* Put the chip to sleep */
473 1.11 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
474 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN,
475 1.11 bjh21 sc->sc_config3 | SEEQ_CFG3_SLEEP);
476 1.11 bjh21 }
477 1.1 bjh21
478 1.1 bjh21 /* Cancel any watchdog timer */
479 1.1 bjh21 sc->sc_ethercom.ec_if.if_timer = 0;
480 1.1 bjh21 }
481 1.1 bjh21
482 1.1 bjh21
483 1.1 bjh21 /*
484 1.1 bjh21 * Reset the chip
485 1.1 bjh21 * Following this the software registers are reset
486 1.1 bjh21 */
487 1.1 bjh21
488 1.1 bjh21 static void
489 1.1 bjh21 ea_chipreset(struct seeq8005_softc *sc)
490 1.1 bjh21 {
491 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
492 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
493 1.1 bjh21
494 1.16 bjh21 DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
495 1.1 bjh21
496 1.1 bjh21 /* Reset the controller. Min of 4us delay here */
497 1.1 bjh21
498 1.24 bjh21 /*
499 1.24 bjh21 * This can be called before we know whether the chip is in 8- or
500 1.24 bjh21 * 16-bit mode, so we do a reset in both modes. The 16-bit reset is
501 1.24 bjh21 * harmless in 8-bit mode, so we do that second.
502 1.24 bjh21 */
503 1.24 bjh21
504 1.24 bjh21 /* In 16-bit mode, this will munge the PreamSelect bit. */
505 1.24 bjh21 bus_space_write_1(iot, ioh, SEEQ_CONFIG2 + 1, SEEQ_CFG2_RESET >> 8);
506 1.24 bjh21 delay(4);
507 1.24 bjh21 /* In 8-bit mode, this will zero the bottom half of config reg 2. */
508 1.10 bjh21 bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
509 1.3 bjh21 delay(4);
510 1.1 bjh21
511 1.1 bjh21 sc->sc_command = 0;
512 1.1 bjh21 sc->sc_config1 = 0;
513 1.1 bjh21 sc->sc_config2 = 0;
514 1.11 bjh21 sc->sc_config3 = 0;
515 1.1 bjh21 }
516 1.1 bjh21
517 1.1 bjh21
518 1.1 bjh21 /*
519 1.1 bjh21 * If the DMA FIFO's in write mode, wait for it to empty. Needed when
520 1.1 bjh21 * switching the FIFO from write to read. We also use it when changing
521 1.1 bjh21 * the address for writes.
522 1.1 bjh21 */
523 1.1 bjh21 static void
524 1.1 bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
525 1.1 bjh21 {
526 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
527 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
528 1.1 bjh21 int timeout;
529 1.1 bjh21
530 1.1 bjh21 timeout = 20000;
531 1.24 bjh21 if ((SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
532 1.10 bjh21 SEEQ_STATUS_FIFO_DIR) != 0)
533 1.1 bjh21 return; /* FIFO is reading anyway. */
534 1.18 bjh21 while (--timeout > 0)
535 1.24 bjh21 if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
536 1.18 bjh21 SEEQ_STATUS_FIFO_EMPTY)
537 1.18 bjh21 return;
538 1.18 bjh21 log(LOG_ERR, "%s: DMA FIFO failed to empty\n", sc->sc_dev.dv_xname);
539 1.1 bjh21 }
540 1.1 bjh21
541 1.1 bjh21 /*
542 1.1 bjh21 * Wait for the DMA FIFO to fill before reading from it.
543 1.1 bjh21 */
544 1.1 bjh21 static void
545 1.1 bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
546 1.1 bjh21 {
547 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
548 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
549 1.1 bjh21 int timeout;
550 1.1 bjh21
551 1.1 bjh21 timeout = 20000;
552 1.18 bjh21 while (--timeout > 0)
553 1.24 bjh21 if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
554 1.18 bjh21 SEEQ_STATUS_FIFO_FULL)
555 1.18 bjh21 return;
556 1.18 bjh21 log(LOG_ERR, "%s: DMA FIFO failed to fill\n", sc->sc_dev.dv_xname);
557 1.1 bjh21 }
558 1.1 bjh21
559 1.1 bjh21 /*
560 1.1 bjh21 * write to the buffer memory on the interface
561 1.1 bjh21 *
562 1.1 bjh21 * The buffer address is set to ADDR.
563 1.1 bjh21 * If len != 0 then data is copied from the address starting at buf
564 1.1 bjh21 * to the interface buffer.
565 1.1 bjh21 * BUF must be usable as a u_int16_t *.
566 1.1 bjh21 * If LEN is odd, it must be safe to overwrite one extra byte.
567 1.1 bjh21 */
568 1.1 bjh21
569 1.1 bjh21 static void
570 1.11 bjh21 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
571 1.1 bjh21 {
572 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
573 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
574 1.1 bjh21
575 1.16 bjh21 DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
576 1.24 bjh21 SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
577 1.1 bjh21
578 1.1 bjh21 #ifdef DIAGNOSTIC
579 1.1 bjh21 if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
580 1.1 bjh21 panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
581 1.10 bjh21 if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
582 1.1 bjh21 panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
583 1.14 bjh21 #endif
584 1.1 bjh21
585 1.1 bjh21 /* Assume that copying too much is safe. */
586 1.1 bjh21 if (len % 2 != 0)
587 1.1 bjh21 len++;
588 1.1 bjh21
589 1.11 bjh21 if (addr != -1) {
590 1.11 bjh21 ea_await_fifo_empty(sc);
591 1.1 bjh21
592 1.11 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
593 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
594 1.11 bjh21 sc->sc_command | SEEQ_CMD_FIFO_WRITE);
595 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr);
596 1.11 bjh21 }
597 1.1 bjh21
598 1.24 bjh21 if (len > 0) {
599 1.24 bjh21 if (sc->sc_flags & SF_8BIT)
600 1.24 bjh21 bus_space_write_multi_1(iot, ioh, SEEQ_BUFWIN,
601 1.24 bjh21 (u_int8_t *)buf, len);
602 1.24 bjh21 else
603 1.24 bjh21 bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
604 1.24 bjh21 (u_int16_t *)buf, len / 2);
605 1.24 bjh21 }
606 1.1 bjh21 /* Leave FIFO to empty in the background */
607 1.1 bjh21 }
608 1.1 bjh21
609 1.1 bjh21
610 1.1 bjh21 /*
611 1.1 bjh21 * read from the buffer memory on the interface
612 1.1 bjh21 *
613 1.1 bjh21 * The buffer address is set to ADDR.
614 1.1 bjh21 * If len != 0 then data is copied from the interface buffer to the
615 1.1 bjh21 * address starting at buf.
616 1.1 bjh21 * BUF must be usable as a u_int16_t *.
617 1.1 bjh21 * If LEN is odd, it must be safe to overwrite one extra byte.
618 1.1 bjh21 */
619 1.1 bjh21
620 1.1 bjh21 static void
621 1.11 bjh21 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
622 1.1 bjh21 {
623 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
624 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
625 1.19 bjh21 int runup;
626 1.1 bjh21
627 1.16 bjh21 DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
628 1.24 bjh21 SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS), addr, len));
629 1.1 bjh21
630 1.1 bjh21 #ifdef DIAGNOSTIC
631 1.14 bjh21 if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
632 1.1 bjh21 panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
633 1.14 bjh21 if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
634 1.14 bjh21 panic("%s: readbuf out of range", sc->sc_dev.dv_xname);
635 1.1 bjh21 #endif
636 1.1 bjh21
637 1.1 bjh21 /* Assume that copying too much is safe. */
638 1.1 bjh21 if (len % 2 != 0)
639 1.1 bjh21 len++;
640 1.1 bjh21
641 1.11 bjh21 if (addr != -1) {
642 1.19 bjh21 /*
643 1.19 bjh21 * SEEQ 80C04 bug:
644 1.19 bjh21 * Starting reading from certain addresses seems to cause
645 1.19 bjh21 * us to get bogus results, so we avoid them.
646 1.19 bjh21 */
647 1.19 bjh21 runup = 0;
648 1.19 bjh21 if (sc->sc_variant == SEEQ_8004 &&
649 1.19 bjh21 ((addr & 0x00ff) == 0x00ea ||
650 1.19 bjh21 (addr & 0x00ff) == 0x00ee ||
651 1.19 bjh21 (addr & 0x00ff) == 0x00f0))
652 1.19 bjh21 runup = (addr & 0x00ff) - 0x00e8;
653 1.19 bjh21
654 1.11 bjh21 ea_await_fifo_empty(sc);
655 1.1 bjh21
656 1.11 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
657 1.21 bjh21
658 1.21 bjh21 /*
659 1.21 bjh21 * 80C04 bug workaround. I found this in the old arm32 "eb"
660 1.21 bjh21 * driver. I've no idea what it does, but it seems to stop
661 1.21 bjh21 * the chip mangling data so often.
662 1.21 bjh21 */
663 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
664 1.21 bjh21 sc->sc_command | SEEQ_CMD_FIFO_WRITE);
665 1.21 bjh21 ea_await_fifo_empty(sc);
666 1.21 bjh21
667 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr - runup);
668 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
669 1.11 bjh21 sc->sc_command | SEEQ_CMD_FIFO_READ);
670 1.1 bjh21
671 1.11 bjh21 ea_await_fifo_full(sc);
672 1.19 bjh21 while (runup > 0) {
673 1.24 bjh21 (void)SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN);
674 1.19 bjh21 runup -= 2;
675 1.19 bjh21 }
676 1.11 bjh21 }
677 1.1 bjh21
678 1.24 bjh21 if (len > 0) {
679 1.24 bjh21 if (sc->sc_flags & SF_8BIT)
680 1.24 bjh21 bus_space_read_multi_1(iot, ioh, SEEQ_BUFWIN,
681 1.24 bjh21 (u_int8_t *)buf, len);
682 1.24 bjh21 else
683 1.24 bjh21 bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
684 1.24 bjh21 (u_int16_t *)buf, len / 2);
685 1.24 bjh21 }
686 1.1 bjh21 }
687 1.1 bjh21
688 1.3 bjh21 static void
689 1.3 bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
690 1.3 bjh21 {
691 1.3 bjh21
692 1.24 bjh21 SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
693 1.3 bjh21 sc->sc_config1 | bufcode);
694 1.3 bjh21 }
695 1.1 bjh21
696 1.5 bjh21 /* Must be called at splnet */
697 1.5 bjh21 static void
698 1.5 bjh21 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
699 1.5 bjh21 {
700 1.5 bjh21 int i;
701 1.5 bjh21
702 1.10 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
703 1.5 bjh21 for (i = 0; i < ETHER_ADDR_LEN; ++i)
704 1.24 bjh21 SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
705 1.5 bjh21 ea[i]);
706 1.5 bjh21 }
707 1.5 bjh21
708 1.1 bjh21 /*
709 1.1 bjh21 * Initialize interface.
710 1.1 bjh21 *
711 1.1 bjh21 * This should leave the interface in a state for packet reception and
712 1.1 bjh21 * transmission.
713 1.1 bjh21 */
714 1.1 bjh21
715 1.1 bjh21 static int
716 1.5 bjh21 ea_init(struct ifnet *ifp)
717 1.1 bjh21 {
718 1.5 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
719 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
720 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
721 1.5 bjh21 int s;
722 1.1 bjh21
723 1.16 bjh21 DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
724 1.1 bjh21
725 1.1 bjh21 s = splnet();
726 1.1 bjh21
727 1.1 bjh21 /* First, reset the board. */
728 1.1 bjh21
729 1.3 bjh21 ea_chipreset(sc);
730 1.3 bjh21
731 1.3 bjh21 /* Set up defaults for the registers */
732 1.3 bjh21
733 1.11 bjh21 sc->sc_command = 0;
734 1.11 bjh21 sc->sc_config1 = 0;
735 1.3 bjh21 #if BYTE_ORDER == BIG_ENDIAN
736 1.11 bjh21 sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
737 1.3 bjh21 #else
738 1.3 bjh21 sc->sc_config2 = 0;
739 1.3 bjh21 #endif
740 1.11 bjh21 sc->sc_config3 = 0;
741 1.1 bjh21
742 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
743 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
744 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
745 1.11 bjh21 if (sc->sc_variant == SEEQ_8004) {
746 1.11 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
747 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
748 1.11 bjh21 }
749 1.11 bjh21
750 1.11 bjh21 /* Write the station address - the receiver must be off */
751 1.11 bjh21 ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
752 1.3 bjh21
753 1.3 bjh21 /* Split board memory into Rx and Tx. */
754 1.10 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
755 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
756 1.3 bjh21
757 1.11 bjh21 if (sc->sc_variant == SEEQ_8004)
758 1.11 bjh21 sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
759 1.1 bjh21
760 1.1 bjh21 /* Configure rx. */
761 1.13 bjh21 ea_mc_reset(sc);
762 1.1 bjh21 if (ifp->if_flags & IFF_PROMISC)
763 1.10 bjh21 sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
764 1.13 bjh21 else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
765 1.10 bjh21 sc->sc_config1 = SEEQ_CFG1_MULTICAST;
766 1.1 bjh21 else
767 1.10 bjh21 sc->sc_config1 = SEEQ_CFG1_BROADCAST;
768 1.10 bjh21 sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
769 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
770 1.3 bjh21
771 1.3 bjh21 /* Setup the Rx pointers */
772 1.11 bjh21 sc->sc_rx_ptr = sc->sc_tx_bufsize;
773 1.3 bjh21
774 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
775 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
776 1.3 bjh21
777 1.3 bjh21
778 1.3 bjh21 /* Place a NULL header at the beginning of the receive area */
779 1.3 bjh21 ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
780 1.3 bjh21
781 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
782 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
783 1.1 bjh21
784 1.3 bjh21
785 1.1 bjh21 /* Configure TX. */
786 1.16 bjh21 DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
787 1.1 bjh21
788 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
789 1.1 bjh21
790 1.10 bjh21 sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
791 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
792 1.1 bjh21
793 1.11 bjh21 /* Reset tx buffer pointers */
794 1.11 bjh21 sc->sc_tx_cur = 0;
795 1.11 bjh21 sc->sc_tx_used = 0;
796 1.11 bjh21 sc->sc_tx_next = 0;
797 1.1 bjh21
798 1.1 bjh21 /* Place a NULL header at the beginning of the transmit area */
799 1.1 bjh21 ea_writebuf(sc, NULL, 0x0000, 0);
800 1.1 bjh21
801 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
802 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
803 1.1 bjh21
804 1.10 bjh21 sc->sc_command |= SEEQ_CMD_TX_INTEN;
805 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
806 1.1 bjh21
807 1.11 bjh21 /* Turn on Rx */
808 1.11 bjh21 sc->sc_command |= SEEQ_CMD_RX_INTEN;
809 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
810 1.11 bjh21 sc->sc_command | SEEQ_CMD_RX_ON);
811 1.11 bjh21
812 1.3 bjh21 /* TX_ON gets set by ea_txpacket when there's something to transmit. */
813 1.1 bjh21
814 1.1 bjh21
815 1.1 bjh21 /* Set flags appropriately. */
816 1.1 bjh21 ifp->if_flags |= IFF_RUNNING;
817 1.1 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
818 1.11 bjh21 sc->sc_enabled = 1;
819 1.1 bjh21
820 1.1 bjh21 /* And start output. */
821 1.1 bjh21 ea_start(ifp);
822 1.1 bjh21
823 1.1 bjh21 splx(s);
824 1.1 bjh21 return 0;
825 1.1 bjh21 }
826 1.1 bjh21
827 1.1 bjh21 /*
828 1.1 bjh21 * Start output on interface. Get datagrams from the queue and output them,
829 1.1 bjh21 * giving the receiver a chance between datagrams. Call only from splnet or
830 1.1 bjh21 * interrupt level!
831 1.1 bjh21 */
832 1.1 bjh21
833 1.1 bjh21 static void
834 1.1 bjh21 ea_start(struct ifnet *ifp)
835 1.1 bjh21 {
836 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
837 1.1 bjh21 int s;
838 1.1 bjh21
839 1.1 bjh21 s = splnet();
840 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
841 1.1 bjh21
842 1.14 bjh21 /*
843 1.14 bjh21 * Don't do anything if output is active. seeq8005intr() will call
844 1.14 bjh21 * us (actually eatxpacket()) back when the card's ready for more
845 1.14 bjh21 * frames.
846 1.14 bjh21 */
847 1.1 bjh21 if (ifp->if_flags & IFF_OACTIVE)
848 1.1 bjh21 return;
849 1.1 bjh21
850 1.1 bjh21 /* Mark interface as output active */
851 1.1 bjh21
852 1.1 bjh21 ifp->if_flags |= IFF_OACTIVE;
853 1.1 bjh21
854 1.1 bjh21 /* tx packets */
855 1.1 bjh21
856 1.1 bjh21 eatxpacket(sc);
857 1.1 bjh21 splx(s);
858 1.1 bjh21 }
859 1.1 bjh21
860 1.1 bjh21
861 1.1 bjh21 /*
862 1.1 bjh21 * Transfer a packet to the interface buffer and start transmission
863 1.1 bjh21 *
864 1.1 bjh21 * Called at splnet()
865 1.1 bjh21 */
866 1.1 bjh21
867 1.1 bjh21 void
868 1.1 bjh21 eatxpacket(struct seeq8005_softc *sc)
869 1.1 bjh21 {
870 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
871 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
872 1.12 bjh21 struct mbuf *m0;
873 1.1 bjh21 struct ifnet *ifp;
874 1.1 bjh21
875 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
876 1.1 bjh21
877 1.1 bjh21 /* Dequeue the next packet. */
878 1.7 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
879 1.1 bjh21
880 1.1 bjh21 /* If there's nothing to send, return. */
881 1.1 bjh21 if (!m0) {
882 1.1 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
883 1.10 bjh21 sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
884 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
885 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
886 1.1 bjh21 return;
887 1.1 bjh21 }
888 1.1 bjh21
889 1.1 bjh21 #if NBPFILTER > 0
890 1.1 bjh21 /* Give the packet to the bpf, if any. */
891 1.1 bjh21 if (ifp->if_bpf)
892 1.1 bjh21 bpf_mtap(ifp->if_bpf, m0);
893 1.1 bjh21 #endif
894 1.1 bjh21
895 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
896 1.1 bjh21
897 1.10 bjh21 sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
898 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
899 1.1 bjh21
900 1.12 bjh21 ea_writembuf(sc, m0, 0x0000);
901 1.12 bjh21 m_freem(m0);
902 1.12 bjh21
903 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
904 1.12 bjh21
905 1.12 bjh21 /* Now transmit the datagram. */
906 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
907 1.12 bjh21 sc->sc_command | SEEQ_CMD_TX_ON);
908 1.15 bjh21
909 1.15 bjh21 /* Make sure we notice if the chip goes silent on us. */
910 1.15 bjh21 ifp->if_timer = 5;
911 1.15 bjh21
912 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX,
913 1.24 bjh21 ("st=%04x\n", SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
914 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
915 1.12 bjh21 }
916 1.12 bjh21
917 1.12 bjh21 /*
918 1.12 bjh21 * Copy a packet from an mbuf to the transmit buffer on the card.
919 1.12 bjh21 *
920 1.12 bjh21 * Puts a valid Tx header at the start of the packet, and a null header at
921 1.12 bjh21 * the end.
922 1.12 bjh21 */
923 1.12 bjh21 static int
924 1.12 bjh21 ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
925 1.12 bjh21 {
926 1.12 bjh21 struct mbuf *m;
927 1.12 bjh21 int len, nextpacket;
928 1.12 bjh21 u_int8_t hdr[4];
929 1.12 bjh21
930 1.1 bjh21 /*
931 1.12 bjh21 * Copy the datagram to the packet buffer.
932 1.1 bjh21 */
933 1.1 bjh21 len = 0;
934 1.1 bjh21 for (m = m0; m; m = m->m_next) {
935 1.1 bjh21 if (m->m_len == 0)
936 1.1 bjh21 continue;
937 1.22 bjh21 ea_writebuf(sc, mtod(m, caddr_t), bufstart + 4 + len,
938 1.22 bjh21 m->m_len);
939 1.1 bjh21 len += m->m_len;
940 1.1 bjh21 }
941 1.1 bjh21
942 1.1 bjh21 len = max(len, ETHER_MIN_LEN);
943 1.1 bjh21
944 1.1 bjh21 /* Follow it with a NULL packet header */
945 1.22 bjh21 memset(hdr, 0, 4);
946 1.22 bjh21 ea_writebuf(sc, hdr, bufstart + 4 + len, 4);
947 1.24 bjh21 SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
948 1.24 bjh21 SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
949 1.1 bjh21
950 1.12 bjh21 /* Ok we now have a packet len bytes long in our packet buffer */
951 1.16 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
952 1.1 bjh21
953 1.1 bjh21 /* Write the packet header */
954 1.1 bjh21 nextpacket = len + 4;
955 1.1 bjh21 hdr[0] = (nextpacket >> 8) & 0xff;
956 1.1 bjh21 hdr[1] = nextpacket & 0xff;
957 1.10 bjh21 hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
958 1.10 bjh21 SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
959 1.1 bjh21 hdr[3] = 0; /* Status byte -- will be update by hardware. */
960 1.1 bjh21 ea_writebuf(sc, hdr, 0x0000, 4);
961 1.1 bjh21
962 1.12 bjh21 return len;
963 1.1 bjh21 }
964 1.1 bjh21
965 1.1 bjh21 /*
966 1.1 bjh21 * Ethernet controller interrupt.
967 1.1 bjh21 */
968 1.1 bjh21
969 1.1 bjh21 int
970 1.1 bjh21 seeq8005intr(void *arg)
971 1.1 bjh21 {
972 1.1 bjh21 struct seeq8005_softc *sc = arg;
973 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
974 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
975 1.11 bjh21 int status, handled;
976 1.1 bjh21
977 1.1 bjh21 handled = 0;
978 1.1 bjh21
979 1.1 bjh21 /* Get the controller status */
980 1.24 bjh21 status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
981 1.1 bjh21
982 1.1 bjh21 /* Tx interrupt ? */
983 1.10 bjh21 if (status & SEEQ_STATUS_TX_INT) {
984 1.1 bjh21 handled = 1;
985 1.1 bjh21
986 1.1 bjh21 /* Acknowledge the interrupt */
987 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
988 1.10 bjh21 sc->sc_command | SEEQ_CMD_TX_INTACK);
989 1.1 bjh21
990 1.20 bjh21 ea_txint(sc);
991 1.1 bjh21 }
992 1.1 bjh21
993 1.1 bjh21
994 1.1 bjh21 /* Rx interrupt ? */
995 1.10 bjh21 if (status & SEEQ_STATUS_RX_INT) {
996 1.1 bjh21 handled = 1;
997 1.1 bjh21
998 1.1 bjh21 /* Acknowledge the interrupt */
999 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
1000 1.10 bjh21 sc->sc_command | SEEQ_CMD_RX_INTACK);
1001 1.1 bjh21
1002 1.1 bjh21 /* Processes the received packets */
1003 1.20 bjh21 ea_rxint(sc);
1004 1.20 bjh21 }
1005 1.1 bjh21
1006 1.20 bjh21 return handled;
1007 1.20 bjh21 }
1008 1.1 bjh21
1009 1.20 bjh21 static void
1010 1.20 bjh21 ea_txint(struct seeq8005_softc *sc)
1011 1.20 bjh21 {
1012 1.20 bjh21 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1013 1.20 bjh21 bus_space_tag_t iot = sc->sc_iot;
1014 1.20 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
1015 1.20 bjh21 u_int8_t txhdr[4];
1016 1.20 bjh21 u_int txstatus;
1017 1.20 bjh21
1018 1.20 bjh21 ea_readbuf(sc, txhdr, 0x0000, 4);
1019 1.20 bjh21
1020 1.20 bjh21 DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
1021 1.20 bjh21 txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
1022 1.20 bjh21 txstatus = txhdr[3];
1023 1.20 bjh21
1024 1.20 bjh21 /*
1025 1.20 bjh21 * If SEEQ_TXSTAT_COLLISION is set then we received at least
1026 1.20 bjh21 * one collision. On the 8004 we can find out exactly how many
1027 1.20 bjh21 * collisions occurred.
1028 1.20 bjh21 *
1029 1.20 bjh21 * The SEEQ_PKTSTAT_DONE will be set if the transmission has
1030 1.20 bjh21 * completed.
1031 1.20 bjh21 *
1032 1.20 bjh21 * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
1033 1.20 bjh21 * occurred and the packet transmission was aborted.
1034 1.20 bjh21 * This situation is untested as present.
1035 1.20 bjh21 *
1036 1.20 bjh21 * The SEEQ_TXSTAT_BABBLE should never be set and is untested
1037 1.20 bjh21 * as we should never xmit oversized packets.
1038 1.20 bjh21 */
1039 1.20 bjh21 if (txstatus & SEEQ_TXSTAT_COLLISION) {
1040 1.20 bjh21 switch (sc->sc_variant) {
1041 1.20 bjh21 case SEEQ_8004: {
1042 1.20 bjh21 int colls;
1043 1.20 bjh21
1044 1.20 bjh21 /*
1045 1.20 bjh21 * The 8004 contains a 4 bit collision count
1046 1.20 bjh21 * in the status register.
1047 1.20 bjh21 */
1048 1.20 bjh21
1049 1.20 bjh21 /* This appears to be broken on 80C04.AE */
1050 1.20 bjh21 /* ifp->if_collisions +=
1051 1.20 bjh21 (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
1052 1.20 bjh21 & SEEQ_TXSTAT_COLLISION_MASK;*/
1053 1.20 bjh21
1054 1.20 bjh21 /* Use the TX Collision register */
1055 1.20 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
1056 1.20 bjh21 colls = bus_space_read_1(iot, ioh, SEEQ_BUFWIN);
1057 1.20 bjh21 ifp->if_collisions += colls;
1058 1.20 bjh21 break;
1059 1.1 bjh21 }
1060 1.20 bjh21 case SEEQ_8005:
1061 1.20 bjh21 /* We known there was at least 1 collision */
1062 1.20 bjh21 ifp->if_collisions++;
1063 1.20 bjh21 break;
1064 1.20 bjh21 }
1065 1.20 bjh21 } else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
1066 1.20 bjh21 printf("seeq_intr: col16 %x\n", txstatus);
1067 1.20 bjh21 ifp->if_collisions += 16;
1068 1.20 bjh21 ifp->if_oerrors++;
1069 1.20 bjh21 } else if (txstatus & SEEQ_TXSTAT_BABBLE) {
1070 1.20 bjh21 ifp->if_oerrors++;
1071 1.1 bjh21 }
1072 1.1 bjh21
1073 1.20 bjh21 /* Have we completed transmission on the packet ? */
1074 1.20 bjh21 if (txstatus & SEEQ_PKTSTAT_DONE) {
1075 1.20 bjh21 /* Clear watchdog timer. */
1076 1.20 bjh21 ifp->if_timer = 0;
1077 1.20 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
1078 1.20 bjh21
1079 1.20 bjh21 /* Update stats */
1080 1.20 bjh21 ifp->if_opackets++;
1081 1.20 bjh21
1082 1.20 bjh21 /* Tx next packet */
1083 1.20 bjh21
1084 1.20 bjh21 eatxpacket(sc);
1085 1.20 bjh21 }
1086 1.1 bjh21 }
1087 1.1 bjh21
1088 1.1 bjh21 void
1089 1.20 bjh21 ea_rxint(struct seeq8005_softc *sc)
1090 1.1 bjh21 {
1091 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
1092 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
1093 1.1 bjh21 u_int addr;
1094 1.1 bjh21 int len;
1095 1.1 bjh21 int ctrl;
1096 1.1 bjh21 int ptr;
1097 1.1 bjh21 int pack;
1098 1.1 bjh21 int status;
1099 1.1 bjh21 u_int8_t rxhdr[4];
1100 1.1 bjh21 struct ifnet *ifp;
1101 1.1 bjh21
1102 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
1103 1.1 bjh21
1104 1.1 bjh21
1105 1.1 bjh21 /* We start from the last rx pointer position */
1106 1.1 bjh21 addr = sc->sc_rx_ptr;
1107 1.10 bjh21 sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
1108 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
1109 1.1 bjh21
1110 1.1 bjh21 do {
1111 1.1 bjh21 /* Read rx header */
1112 1.1 bjh21 ea_readbuf(sc, rxhdr, addr, 4);
1113 1.1 bjh21
1114 1.1 bjh21 /* Split the packet header */
1115 1.1 bjh21 ptr = (rxhdr[0] << 8) | rxhdr[1];
1116 1.1 bjh21 ctrl = rxhdr[2];
1117 1.1 bjh21 status = rxhdr[3];
1118 1.1 bjh21
1119 1.16 bjh21 DPRINTF(SEEQ_DEBUG_RX,
1120 1.16 bjh21 ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
1121 1.16 bjh21 addr, ptr, ctrl, status));
1122 1.1 bjh21
1123 1.1 bjh21 /* Zero packet ptr ? then must be null header so exit */
1124 1.1 bjh21 if (ptr == 0) break;
1125 1.1 bjh21
1126 1.15 bjh21 /* Sanity-check the next-packet pointer and flags. */
1127 1.15 bjh21 if (__predict_false(ptr < sc->sc_tx_bufsize ||
1128 1.15 bjh21 (ctrl & SEEQ_PKTCMD_TX))) {
1129 1.15 bjh21 ++ifp->if_ierrors;
1130 1.15 bjh21 log(LOG_ERR,
1131 1.15 bjh21 "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
1132 1.15 bjh21 sc->sc_dev.dv_xname, addr, ptr);
1133 1.15 bjh21 ea_init(ifp);
1134 1.15 bjh21 return;
1135 1.15 bjh21 }
1136 1.1 bjh21
1137 1.1 bjh21 /* Get packet length */
1138 1.1 bjh21 len = (ptr - addr) - 4;
1139 1.1 bjh21
1140 1.1 bjh21 if (len < 0)
1141 1.11 bjh21 len += sc->sc_rx_bufsize;
1142 1.16 bjh21 DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
1143 1.1 bjh21
1144 1.1 bjh21 /* Has the packet rx completed ? if not then exit */
1145 1.10 bjh21 if ((status & SEEQ_PKTSTAT_DONE) == 0)
1146 1.1 bjh21 break;
1147 1.1 bjh21
1148 1.1 bjh21 /*
1149 1.1 bjh21 * Did we have any errors? then note error and go to
1150 1.1 bjh21 * next packet
1151 1.1 bjh21 */
1152 1.11 bjh21 if (__predict_false(status & SEEQ_RXSTAT_ERROR_MASK)) {
1153 1.1 bjh21 ++ifp->if_ierrors;
1154 1.15 bjh21 /* XXX oversize packets may be OK */
1155 1.1 bjh21 log(LOG_WARNING,
1156 1.17 bjh21 "%s: rx packet error at %04x (err=%02x)\n",
1157 1.17 bjh21 sc->sc_dev.dv_xname, addr, status & 0x0f);
1158 1.19 bjh21 /* XXX shouldn't need to reset if it's genuine. */
1159 1.19 bjh21 ea_init(ifp);
1160 1.19 bjh21 return;
1161 1.1 bjh21 }
1162 1.1 bjh21 /*
1163 1.1 bjh21 * Is the packet too big ? - this will probably be trapped
1164 1.17 bjh21 * above as a receive error. If it's not, this is indicative
1165 1.17 bjh21 * of buffer corruption.
1166 1.1 bjh21 */
1167 1.1 bjh21 if (__predict_false(len > (ETHER_MAX_LEN - ETHER_CRC_LEN))) {
1168 1.1 bjh21 ++ifp->if_ierrors;
1169 1.17 bjh21 log(LOG_ERR,
1170 1.17 bjh21 "%s: rx packet size error at %04x (len=%d)\n",
1171 1.17 bjh21 sc->sc_dev.dv_xname, addr, len);
1172 1.10 bjh21 sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
1173 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2,
1174 1.1 bjh21 sc->sc_config2);
1175 1.5 bjh21 ea_init(ifp);
1176 1.1 bjh21 return;
1177 1.1 bjh21 }
1178 1.1 bjh21
1179 1.1 bjh21 ifp->if_ipackets++;
1180 1.1 bjh21 /* Pass data up to upper levels. */
1181 1.11 bjh21 ea_read(sc, addr + 4, len);
1182 1.1 bjh21
1183 1.1 bjh21 addr = ptr;
1184 1.1 bjh21 ++pack;
1185 1.1 bjh21 } while (len != 0);
1186 1.1 bjh21
1187 1.10 bjh21 sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
1188 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
1189 1.1 bjh21
1190 1.16 bjh21 DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
1191 1.1 bjh21
1192 1.1 bjh21 /* Store new rx pointer */
1193 1.1 bjh21 sc->sc_rx_ptr = addr;
1194 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
1195 1.1 bjh21
1196 1.1 bjh21 /* Make sure the receiver is on */
1197 1.24 bjh21 SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
1198 1.10 bjh21 sc->sc_command | SEEQ_CMD_RX_ON);
1199 1.1 bjh21 }
1200 1.1 bjh21
1201 1.1 bjh21
1202 1.1 bjh21 /*
1203 1.1 bjh21 * Pass a packet up to the higher levels.
1204 1.1 bjh21 */
1205 1.1 bjh21
1206 1.1 bjh21 static void
1207 1.11 bjh21 ea_read(struct seeq8005_softc *sc, int addr, int len)
1208 1.1 bjh21 {
1209 1.1 bjh21 struct mbuf *m;
1210 1.1 bjh21 struct ifnet *ifp;
1211 1.1 bjh21
1212 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
1213 1.1 bjh21
1214 1.1 bjh21 /* Pull packet off interface. */
1215 1.11 bjh21 m = ea_get(sc, addr, len, ifp);
1216 1.1 bjh21 if (m == 0)
1217 1.1 bjh21 return;
1218 1.1 bjh21
1219 1.1 bjh21 #if NBPFILTER > 0
1220 1.1 bjh21 /*
1221 1.1 bjh21 * Check if there's a BPF listener on this interface.
1222 1.1 bjh21 * If so, hand off the raw packet to bpf.
1223 1.1 bjh21 */
1224 1.4 thorpej if (ifp->if_bpf)
1225 1.1 bjh21 bpf_mtap(ifp->if_bpf, m);
1226 1.1 bjh21 #endif
1227 1.1 bjh21
1228 1.1 bjh21 (*ifp->if_input)(ifp, m);
1229 1.1 bjh21 }
1230 1.1 bjh21
1231 1.1 bjh21 /*
1232 1.1 bjh21 * Pull read data off a interface. Len is length of data, with local net
1233 1.1 bjh21 * header stripped. We copy the data into mbufs. When full cluster sized
1234 1.1 bjh21 * units are present we copy into clusters.
1235 1.1 bjh21 */
1236 1.1 bjh21
1237 1.1 bjh21 struct mbuf *
1238 1.11 bjh21 ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
1239 1.1 bjh21 {
1240 1.1 bjh21 struct mbuf *top, **mp, *m;
1241 1.1 bjh21 int len;
1242 1.1 bjh21 u_int cp, epkt;
1243 1.1 bjh21
1244 1.1 bjh21 cp = addr;
1245 1.1 bjh21 epkt = cp + totlen;
1246 1.1 bjh21
1247 1.1 bjh21 MGETHDR(m, M_DONTWAIT, MT_DATA);
1248 1.1 bjh21 if (m == 0)
1249 1.1 bjh21 return 0;
1250 1.1 bjh21 m->m_pkthdr.rcvif = ifp;
1251 1.1 bjh21 m->m_pkthdr.len = totlen;
1252 1.1 bjh21 m->m_len = MHLEN;
1253 1.1 bjh21 top = 0;
1254 1.1 bjh21 mp = ⊤
1255 1.1 bjh21
1256 1.1 bjh21 while (totlen > 0) {
1257 1.1 bjh21 if (top) {
1258 1.1 bjh21 MGET(m, M_DONTWAIT, MT_DATA);
1259 1.1 bjh21 if (m == 0) {
1260 1.1 bjh21 m_freem(top);
1261 1.1 bjh21 return 0;
1262 1.1 bjh21 }
1263 1.1 bjh21 m->m_len = MLEN;
1264 1.1 bjh21 }
1265 1.1 bjh21 len = min(totlen, epkt - cp);
1266 1.1 bjh21 if (len >= MINCLSIZE) {
1267 1.1 bjh21 MCLGET(m, M_DONTWAIT);
1268 1.1 bjh21 if (m->m_flags & M_EXT)
1269 1.1 bjh21 m->m_len = len = min(len, MCLBYTES);
1270 1.1 bjh21 else
1271 1.1 bjh21 len = m->m_len;
1272 1.1 bjh21 } else {
1273 1.1 bjh21 /*
1274 1.1 bjh21 * Place initial small packet/header at end of mbuf.
1275 1.1 bjh21 */
1276 1.1 bjh21 if (len < m->m_len) {
1277 1.1 bjh21 if (top == 0 && len + max_linkhdr <= m->m_len)
1278 1.1 bjh21 m->m_data += max_linkhdr;
1279 1.1 bjh21 m->m_len = len;
1280 1.1 bjh21 } else
1281 1.1 bjh21 len = m->m_len;
1282 1.1 bjh21 }
1283 1.1 bjh21 if (top == 0) {
1284 1.1 bjh21 /* Make sure the payload is aligned */
1285 1.1 bjh21 caddr_t newdata = (caddr_t)
1286 1.1 bjh21 ALIGN(m->m_data + sizeof(struct ether_header)) -
1287 1.1 bjh21 sizeof(struct ether_header);
1288 1.1 bjh21 len -= newdata - m->m_data;
1289 1.1 bjh21 m->m_len = len;
1290 1.1 bjh21 m->m_data = newdata;
1291 1.1 bjh21 }
1292 1.1 bjh21 ea_readbuf(sc, mtod(m, u_char *),
1293 1.11 bjh21 cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
1294 1.11 bjh21 len);
1295 1.1 bjh21 cp += len;
1296 1.1 bjh21 *mp = m;
1297 1.1 bjh21 mp = &m->m_next;
1298 1.1 bjh21 totlen -= len;
1299 1.1 bjh21 if (cp == epkt)
1300 1.1 bjh21 cp = addr;
1301 1.1 bjh21 }
1302 1.1 bjh21
1303 1.1 bjh21 return top;
1304 1.1 bjh21 }
1305 1.1 bjh21
1306 1.1 bjh21 /*
1307 1.3 bjh21 * Process an ioctl request. Mostly boilerplate.
1308 1.1 bjh21 */
1309 1.1 bjh21 static int
1310 1.1 bjh21 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1311 1.1 bjh21 {
1312 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
1313 1.1 bjh21 int s, error = 0;
1314 1.1 bjh21
1315 1.1 bjh21 s = splnet();
1316 1.1 bjh21 switch (cmd) {
1317 1.1 bjh21
1318 1.5 bjh21 default:
1319 1.5 bjh21 error = ether_ioctl(ifp, cmd, data);
1320 1.5 bjh21 if (error == ENETRESET) {
1321 1.1 bjh21 /*
1322 1.5 bjh21 * Multicast list has changed; set the hardware filter
1323 1.5 bjh21 * accordingly.
1324 1.1 bjh21 */
1325 1.5 bjh21 ea_mc_reset(sc);
1326 1.5 bjh21 error = 0;
1327 1.1 bjh21 }
1328 1.1 bjh21 break;
1329 1.1 bjh21 }
1330 1.1 bjh21
1331 1.1 bjh21 splx(s);
1332 1.1 bjh21 return error;
1333 1.1 bjh21 }
1334 1.1 bjh21
1335 1.5 bjh21 /* Must be called at splnet() */
1336 1.11 bjh21
1337 1.5 bjh21 static void
1338 1.5 bjh21 ea_mc_reset(struct seeq8005_softc *sc)
1339 1.5 bjh21 {
1340 1.11 bjh21
1341 1.11 bjh21 switch (sc->sc_variant) {
1342 1.11 bjh21 case SEEQ_8004:
1343 1.11 bjh21 ea_mc_reset_8004(sc);
1344 1.11 bjh21 return;
1345 1.11 bjh21 case SEEQ_8005:
1346 1.11 bjh21 ea_mc_reset_8005(sc);
1347 1.11 bjh21 return;
1348 1.11 bjh21 }
1349 1.11 bjh21 }
1350 1.11 bjh21
1351 1.11 bjh21 static void
1352 1.11 bjh21 ea_mc_reset_8004(struct seeq8005_softc *sc)
1353 1.11 bjh21 {
1354 1.11 bjh21 struct ethercom *ec = &sc->sc_ethercom;
1355 1.11 bjh21 struct ifnet *ifp = &ec->ec_if;
1356 1.11 bjh21 struct ether_multi *enm;
1357 1.25 bjh21 u_int32_t crc;
1358 1.26 bjh21 int i;
1359 1.25 bjh21 struct ether_multistep step;
1360 1.25 bjh21 u_int8_t af[8];
1361 1.11 bjh21
1362 1.11 bjh21 /*
1363 1.11 bjh21 * Set up multicast address filter by passing all multicast addresses
1364 1.11 bjh21 * through a crc generator, and then using bits 2 - 7 as an index
1365 1.11 bjh21 * into the 64 bit logical address filter. The high order bits
1366 1.11 bjh21 * selects the word, while the rest of the bits select the bit within
1367 1.11 bjh21 * the word.
1368 1.11 bjh21 */
1369 1.11 bjh21
1370 1.11 bjh21 if (ifp->if_flags & IFF_PROMISC) {
1371 1.11 bjh21 ifp->if_flags |= IFF_ALLMULTI;
1372 1.11 bjh21 for (i = 0; i < 8; i++)
1373 1.11 bjh21 af[i] = 0xff;
1374 1.11 bjh21 return;
1375 1.11 bjh21 }
1376 1.11 bjh21 for (i = 0; i < 8; i++)
1377 1.11 bjh21 af[i] = 0;
1378 1.11 bjh21 ETHER_FIRST_MULTI(step, ec, enm);
1379 1.11 bjh21 while (enm != NULL) {
1380 1.11 bjh21 if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
1381 1.11 bjh21 sizeof(enm->enm_addrlo)) != 0) {
1382 1.11 bjh21 /*
1383 1.11 bjh21 * We must listen to a range of multicast addresses.
1384 1.11 bjh21 * For now, just accept all multicasts, rather than
1385 1.11 bjh21 * trying to set only those filter bits needed to match
1386 1.11 bjh21 * the range. (At this time, the only use of address
1387 1.11 bjh21 * ranges is for IP multicast routing, for which the
1388 1.11 bjh21 * range is big enough to require all bits set.)
1389 1.11 bjh21 */
1390 1.11 bjh21 ifp->if_flags |= IFF_ALLMULTI;
1391 1.11 bjh21 for (i = 0; i < 8; i++)
1392 1.11 bjh21 af[i] = 0xff;
1393 1.13 bjh21 break;
1394 1.11 bjh21 }
1395 1.26 bjh21
1396 1.26 bjh21 crc = ether_crc32_be(enm->enm_addrlo, sizeof(enm->enm_addrlo));
1397 1.26 bjh21
1398 1.11 bjh21 /* Just want the 6 most significant bits. */
1399 1.11 bjh21 crc = (crc >> 2) & 0x3f;
1400 1.11 bjh21
1401 1.11 bjh21 /* Turn on the corresponding bit in the filter. */
1402 1.11 bjh21 af[crc >> 3] |= 1 << (crc & 0x7);
1403 1.11 bjh21
1404 1.11 bjh21 ETHER_NEXT_MULTI(step, enm);
1405 1.11 bjh21 }
1406 1.11 bjh21 ifp->if_flags &= ~IFF_ALLMULTI;
1407 1.11 bjh21
1408 1.11 bjh21 ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
1409 1.11 bjh21 for (i = 0; i < 8; ++i)
1410 1.11 bjh21 bus_space_write_1(sc->sc_iot, sc->sc_ioh,
1411 1.11 bjh21 SEEQ_BUFWIN, af[i]);
1412 1.11 bjh21 }
1413 1.11 bjh21
1414 1.11 bjh21 static void
1415 1.11 bjh21 ea_mc_reset_8005(struct seeq8005_softc *sc)
1416 1.11 bjh21 {
1417 1.5 bjh21 struct ether_multi *enm;
1418 1.5 bjh21 struct ether_multistep step;
1419 1.5 bjh21 int naddr, maxaddrs;
1420 1.5 bjh21
1421 1.5 bjh21 naddr = 0;
1422 1.11 bjh21 maxaddrs = 5;
1423 1.5 bjh21 ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
1424 1.5 bjh21 while (enm != NULL) {
1425 1.5 bjh21 /* Have we got space? */
1426 1.5 bjh21 if (naddr >= maxaddrs ||
1427 1.5 bjh21 bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
1428 1.5 bjh21 sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
1429 1.5 bjh21 ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
1430 1.5 bjh21 return;
1431 1.5 bjh21 }
1432 1.11 bjh21 ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
1433 1.11 bjh21 sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
1434 1.5 bjh21 naddr++;
1435 1.5 bjh21 ETHER_NEXT_MULTI(step, enm);
1436 1.5 bjh21 }
1437 1.5 bjh21 for (; naddr < maxaddrs; naddr++)
1438 1.11 bjh21 sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
1439 1.24 bjh21 SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
1440 1.5 bjh21 sc->sc_config1);
1441 1.5 bjh21 }
1442 1.5 bjh21
1443 1.1 bjh21 /*
1444 1.1 bjh21 * Device timeout routine.
1445 1.1 bjh21 */
1446 1.1 bjh21
1447 1.1 bjh21 static void
1448 1.1 bjh21 ea_watchdog(struct ifnet *ifp)
1449 1.1 bjh21 {
1450 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
1451 1.1 bjh21
1452 1.15 bjh21 log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
1453 1.15 bjh21 sc->sc_dev.dv_xname,
1454 1.24 bjh21 SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
1455 1.1 bjh21 ifp->if_oerrors++;
1456 1.1 bjh21
1457 1.1 bjh21 /* Kick the interface */
1458 1.1 bjh21
1459 1.5 bjh21 ea_init(ifp);
1460 1.1 bjh21
1461 1.1 bjh21 ifp->if_timer = 0;
1462 1.1 bjh21 }
1463 1.1 bjh21
1464 1.1 bjh21 /* End of if_ea.c */
1465