Home | History | Annotate | Line # | Download | only in ic
seeq8005.c revision 1.32.8.1
      1  1.32.8.1  gehenna /* $NetBSD: seeq8005.c,v 1.32.8.1 2002/06/20 16:33:17 gehenna Exp $ */
      2       1.1    bjh21 
      3       1.1    bjh21 /*
      4      1.27    bjh21  * Copyright (c) 2000, 2001 Ben Harris
      5      1.11    bjh21  * Copyright (c) 1995-1998 Mark Brinicombe
      6       1.1    bjh21  * All rights reserved.
      7       1.1    bjh21  *
      8       1.1    bjh21  * Redistribution and use in source and binary forms, with or without
      9       1.1    bjh21  * modification, are permitted provided that the following conditions
     10       1.1    bjh21  * are met:
     11       1.1    bjh21  * 1. Redistributions of source code must retain the above copyright
     12       1.1    bjh21  *    notice, this list of conditions and the following disclaimer.
     13       1.1    bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     14       1.1    bjh21  *    notice, this list of conditions and the following disclaimer in the
     15       1.1    bjh21  *    documentation and/or other materials provided with the distribution.
     16       1.1    bjh21  * 3. All advertising materials mentioning features or use of this software
     17       1.1    bjh21  *    must display the following acknowledgement:
     18      1.11    bjh21  *	This product includes software developed by Mark Brinicombe
     19      1.11    bjh21  *	for the NetBSD Project.
     20       1.1    bjh21  * 4. The name of the company nor the name of the author may be used to
     21       1.1    bjh21  *    endorse or promote products derived from this software without specific
     22       1.1    bjh21  *    prior written permission.
     23       1.1    bjh21  *
     24       1.1    bjh21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25       1.1    bjh21  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26       1.1    bjh21  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27       1.1    bjh21  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28       1.1    bjh21  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29       1.1    bjh21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30       1.1    bjh21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31       1.1    bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32       1.1    bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33       1.1    bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34       1.1    bjh21  * SUCH DAMAGE.
     35       1.1    bjh21  */
     36       1.1    bjh21 /*
     37       1.2    bjh21  * seeq8005.c - SEEQ 8005 device driver
     38       1.2    bjh21  */
     39       1.2    bjh21 /*
     40      1.24    bjh21  * This driver currently supports the following chips:
     41       1.2    bjh21  * SEEQ 8005 Advanced Ethernet Data Link Controller
     42      1.20    bjh21  * SEEQ 80C04 Ethernet Data Link Controller
     43      1.20    bjh21  * SEEQ 80C04A AutoDUPLEX CMOS Ethernet Data Link Controller
     44       1.2    bjh21  */
     45       1.2    bjh21 /*
     46      1.11    bjh21  * More information on the 8004 and 8005 AEDLC controllers can be found in
     47      1.11    bjh21  * the SEEQ Technology Inc 1992 Data Comm Devices data book.
     48      1.11    bjh21  *
     49      1.11    bjh21  * This data book may no longer be available as these are rather old chips
     50      1.11    bjh21  * (1991 - 1993)
     51      1.11    bjh21  */
     52      1.11    bjh21 /*
     53       1.2    bjh21  * This driver is based on the arm32 ea(4) driver, hence the names of many
     54       1.2    bjh21  * of the functions.
     55       1.1    bjh21  */
     56       1.1    bjh21 /*
     57       1.1    bjh21  * Bugs/possible improvements:
     58       1.1    bjh21  *	- Does not currently support DMA
     59       1.1    bjh21  *	- Does not transmit multiple packets in one go
     60       1.1    bjh21  *	- Does not support 8-bit busses
     61       1.1    bjh21  */
     62       1.1    bjh21 
     63      1.31    lukem #include <sys/cdefs.h>
     64  1.32.8.1  gehenna __KERNEL_RCSID(0, "$NetBSD: seeq8005.c,v 1.32.8.1 2002/06/20 16:33:17 gehenna Exp $");
     65      1.31    lukem 
     66       1.1    bjh21 #include <sys/param.h>
     67       1.1    bjh21 #include <sys/systm.h>
     68       1.1    bjh21 #include <sys/endian.h>
     69       1.1    bjh21 #include <sys/errno.h>
     70       1.1    bjh21 #include <sys/ioctl.h>
     71       1.1    bjh21 #include <sys/mbuf.h>
     72       1.1    bjh21 #include <sys/socket.h>
     73       1.1    bjh21 #include <sys/syslog.h>
     74       1.1    bjh21 #include <sys/device.h>
     75       1.1    bjh21 
     76       1.1    bjh21 #include <net/if.h>
     77       1.1    bjh21 #include <net/if_dl.h>
     78       1.1    bjh21 #include <net/if_types.h>
     79       1.1    bjh21 #include <net/if_ether.h>
     80      1.11    bjh21 #include <net/if_media.h>
     81       1.1    bjh21 
     82       1.1    bjh21 #include "bpfilter.h"
     83       1.1    bjh21 #if NBPFILTER > 0
     84       1.1    bjh21 #include <net/bpf.h>
     85       1.1    bjh21 #include <net/bpfdesc.h>
     86       1.1    bjh21 #endif
     87       1.1    bjh21 
     88      1.30    bjh21 #include "rnd.h"
     89      1.30    bjh21 #if NRND > 0
     90      1.30    bjh21 #include <sys/rnd.h>
     91      1.30    bjh21 #endif
     92      1.30    bjh21 
     93       1.1    bjh21 #include <machine/bus.h>
     94       1.1    bjh21 #include <machine/intr.h>
     95       1.1    bjh21 
     96       1.1    bjh21 #include <dev/ic/seeq8005reg.h>
     97       1.1    bjh21 #include <dev/ic/seeq8005var.h>
     98       1.1    bjh21 
     99      1.10    bjh21 /*#define SEEQ_DEBUG*/
    100       1.1    bjh21 
    101       1.1    bjh21 /* for debugging convenience */
    102      1.16    bjh21 #ifdef SEEQ8005_DEBUG
    103      1.11    bjh21 #define SEEQ_DEBUG_MISC		1
    104      1.11    bjh21 #define SEEQ_DEBUG_TX		2
    105      1.11    bjh21 #define SEEQ_DEBUG_RX		4
    106      1.11    bjh21 #define SEEQ_DEBUG_PKT		8
    107      1.11    bjh21 #define SEEQ_DEBUG_TXINT	16
    108      1.11    bjh21 #define SEEQ_DEBUG_RXINT	32
    109      1.16    bjh21 int seeq8005_debug = 0;
    110      1.16    bjh21 #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
    111       1.1    bjh21 #else
    112      1.11    bjh21 #define DPRINTF(f, x)
    113       1.1    bjh21 #endif
    114      1.11    bjh21 
    115      1.27    bjh21 #define	SEEQ_TX_BUFFER_SIZE		0x800		/* (> ETHER_MAX_LEN) */
    116       1.1    bjh21 
    117      1.24    bjh21 #define SEEQ_READ16(sc, iot, ioh, reg)					\
    118      1.24    bjh21 	((sc)->sc_flags & SF_8BIT ?					\
    119      1.24    bjh21 	    (bus_space_read_1((iot), (ioh), (reg)) |			\
    120      1.24    bjh21 	     (bus_space_read_1((iot), (ioh), (reg) + 1) << 8)) :	\
    121      1.24    bjh21 	    (bus_space_read_2((iot), (ioh), (reg))))
    122      1.24    bjh21 
    123      1.24    bjh21 #define SEEQ_WRITE16(sc, iot, ioh, reg, val) do {			\
    124      1.24    bjh21 	if ((sc)->sc_flags & SF_8BIT) {					\
    125      1.24    bjh21 		bus_space_write_1((iot), (ioh), (reg), (val) & 0xff);	\
    126      1.24    bjh21 		bus_space_write_1((iot), (ioh), (reg) + 1, (val) >> 8);	\
    127      1.24    bjh21 	} else								\
    128      1.24    bjh21 		bus_space_write_2((iot), (ioh), (reg), (val));		\
    129      1.24    bjh21 } while (/*CONSTCOND*/0)
    130      1.24    bjh21 
    131       1.1    bjh21 /*
    132       1.1    bjh21  * prototypes
    133       1.1    bjh21  */
    134       1.1    bjh21 
    135       1.5    bjh21 static int ea_init(struct ifnet *);
    136       1.1    bjh21 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
    137       1.1    bjh21 static void ea_start(struct ifnet *);
    138       1.1    bjh21 static void ea_watchdog(struct ifnet *);
    139       1.1    bjh21 static void ea_chipreset(struct seeq8005_softc *);
    140       1.1    bjh21 static void ea_ramtest(struct seeq8005_softc *);
    141       1.1    bjh21 static int ea_stoptx(struct seeq8005_softc *);
    142       1.1    bjh21 static int ea_stoprx(struct seeq8005_softc *);
    143       1.5    bjh21 static void ea_stop(struct ifnet *, int);
    144       1.1    bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
    145       1.1    bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
    146      1.11    bjh21 static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
    147      1.11    bjh21 static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
    148       1.3    bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
    149       1.5    bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
    150      1.11    bjh21 static void ea_read(struct seeq8005_softc *, int, int);
    151      1.11    bjh21 static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
    152      1.20    bjh21 static void ea_txint(struct seeq8005_softc *);
    153      1.20    bjh21 static void ea_rxint(struct seeq8005_softc *);
    154       1.1    bjh21 static void eatxpacket(struct seeq8005_softc *);
    155      1.12    bjh21 static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
    156       1.5    bjh21 static void ea_mc_reset(struct seeq8005_softc *);
    157      1.11    bjh21 static void ea_mc_reset_8004(struct seeq8005_softc *);
    158      1.11    bjh21 static void ea_mc_reset_8005(struct seeq8005_softc *);
    159      1.11    bjh21 static int ea_mediachange(struct ifnet *);
    160      1.11    bjh21 static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
    161       1.1    bjh21 
    162       1.1    bjh21 
    163       1.1    bjh21 /*
    164       1.1    bjh21  * Attach chip.
    165       1.1    bjh21  */
    166       1.1    bjh21 
    167       1.1    bjh21 void
    168      1.11    bjh21 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
    169      1.11    bjh21     int nmedia, int defmedia)
    170       1.1    bjh21 {
    171       1.1    bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    172      1.24    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    173      1.24    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    174       1.2    bjh21 	u_int id;
    175       1.2    bjh21 
    176      1.11    bjh21 	KASSERT(myaddr != NULL);
    177       1.2    bjh21 	printf(" address %s", ether_sprintf(myaddr));
    178       1.2    bjh21 
    179       1.3    bjh21 	/* Stop the board. */
    180       1.3    bjh21 
    181       1.3    bjh21 	ea_chipreset(sc);
    182       1.3    bjh21 
    183      1.24    bjh21 	/* Work out data bus width. */
    184      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
    185      1.25    bjh21 	if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
    186      1.24    bjh21 		/* Try 8-bit mode */
    187      1.24    bjh21 		sc->sc_flags |= SF_8BIT;
    188      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
    189      1.25    bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
    190      1.24    bjh21 			printf("\n%s: Cannot determine data bus width\n",
    191      1.24    bjh21 			    sc->sc_dev.dv_xname);
    192      1.24    bjh21 			return;
    193      1.24    bjh21 		}
    194      1.24    bjh21 	}
    195      1.24    bjh21 
    196      1.24    bjh21 	printf(", %d-bit", sc->sc_flags & SF_8BIT ? 8 : 16);
    197      1.24    bjh21 
    198       1.2    bjh21 	/* Get the product ID */
    199       1.1    bjh21 
    200      1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
    201      1.24    bjh21 	id = SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
    202       1.2    bjh21 
    203      1.11    bjh21 	switch (id & SEEQ_PRODUCTID_MASK) {
    204      1.11    bjh21 	case SEEQ_PRODUCTID_8004:
    205      1.11    bjh21 		sc->sc_variant = SEEQ_8004;
    206      1.20    bjh21 		switch (id & SEEQ_PRODUCTID_REV_MASK) {
    207      1.20    bjh21 		case SEEQ_PRODUCTID_REV_80C04:
    208      1.20    bjh21 			printf(", SEEQ 80C04\n");
    209      1.20    bjh21 			break;
    210      1.20    bjh21 		case SEEQ_PRODUCTID_REV_80C04A:
    211      1.20    bjh21 			printf(", SEEQ 80C04A\n");
    212      1.20    bjh21 			break;
    213      1.20    bjh21 		default:
    214      1.20    bjh21 			/* Unknown SEEQ 8004 variants */
    215      1.20    bjh21 			printf(", SEEQ 8004 rev %x\n",
    216      1.20    bjh21 			    id & SEEQ_PRODUCTID_REV_MASK);
    217      1.20    bjh21 			break;
    218      1.20    bjh21 		}
    219      1.11    bjh21 		break;
    220      1.11    bjh21 	default:	/* XXX */
    221      1.11    bjh21 		sc->sc_variant = SEEQ_8005;
    222      1.20    bjh21 		printf(", SEEQ 8005\n");
    223      1.11    bjh21 		break;
    224      1.11    bjh21 	}
    225      1.11    bjh21 
    226      1.11    bjh21 	/* Both the 8004 and 8005 are designed for 64K Buffer memory */
    227      1.11    bjh21 	sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
    228      1.11    bjh21 
    229      1.11    bjh21 	/*
    230      1.11    bjh21 	 * Set up tx and rx buffers.
    231      1.11    bjh21 	 *
    232      1.12    bjh21 	 * We use approximately a quarter of the packet memory for TX
    233      1.11    bjh21 	 * buffers and the rest for RX buffers
    234      1.11    bjh21 	 */
    235      1.12    bjh21 	/* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
    236      1.12    bjh21 	sc->sc_tx_bufs = 1;
    237      1.11    bjh21 	sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
    238      1.11    bjh21 	sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
    239      1.11    bjh21 	sc->sc_enabled = 0;
    240      1.11    bjh21 
    241      1.11    bjh21 	/* Test the RAM */
    242      1.11    bjh21 	ea_ramtest(sc);
    243      1.11    bjh21 
    244      1.11    bjh21 	printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
    245      1.11    bjh21 	    sc->sc_dev.dv_xname, sc->sc_buffersize >> 10,
    246      1.11    bjh21 	    sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
    247       1.1    bjh21 
    248       1.1    bjh21 	/* Initialise ifnet structure. */
    249       1.1    bjh21 
    250      1.29  thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    251       1.1    bjh21 	ifp->if_softc = sc;
    252       1.1    bjh21 	ifp->if_start = ea_start;
    253       1.1    bjh21 	ifp->if_ioctl = ea_ioctl;
    254       1.5    bjh21 	ifp->if_init = ea_init;
    255       1.5    bjh21 	ifp->if_stop = ea_stop;
    256       1.1    bjh21 	ifp->if_watchdog = ea_watchdog;
    257       1.5    bjh21 	ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
    258      1.11    bjh21 	if (sc->sc_variant == SEEQ_8004)
    259      1.11    bjh21 		ifp->if_flags |= IFF_SIMPLEX;
    260       1.7  thorpej 	IFQ_SET_READY(&ifp->if_snd);
    261       1.1    bjh21 
    262      1.11    bjh21 	/* Initialize media goo. */
    263      1.11    bjh21 	ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
    264      1.11    bjh21 	if (media != NULL) {
    265      1.11    bjh21 		int i;
    266      1.11    bjh21 
    267      1.11    bjh21 		for (i = 0; i < nmedia; i++)
    268      1.11    bjh21 			ifmedia_add(&sc->sc_media, media[i], 0, NULL);
    269      1.11    bjh21 		ifmedia_set(&sc->sc_media, defmedia);
    270      1.11    bjh21 	} else {
    271      1.11    bjh21 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    272      1.11    bjh21 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
    273      1.11    bjh21 	}
    274      1.11    bjh21 
    275      1.27    bjh21 	/* We can support 802.1Q VLAN-sized frames. */
    276      1.27    bjh21 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    277      1.27    bjh21 
    278       1.1    bjh21 	/* Now we can attach the interface. */
    279       1.1    bjh21 
    280       1.1    bjh21 	if_attach(ifp);
    281       1.1    bjh21 	ether_ifattach(ifp, myaddr);
    282       1.1    bjh21 
    283      1.11    bjh21 	printf("\n");
    284      1.30    bjh21 
    285      1.30    bjh21 #if NRND > 0
    286      1.30    bjh21 	/* After \n because it can print a line of its own. */
    287      1.30    bjh21 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    288      1.30    bjh21 	    RND_TYPE_NET, 0);
    289      1.30    bjh21 #endif
    290      1.11    bjh21 }
    291      1.11    bjh21 
    292      1.11    bjh21 /*
    293      1.11    bjh21  * Media change callback.
    294      1.11    bjh21  */
    295      1.11    bjh21 static int
    296      1.11    bjh21 ea_mediachange(struct ifnet *ifp)
    297      1.11    bjh21 {
    298      1.11    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    299       1.8    bjh21 
    300      1.11    bjh21 	if (sc->sc_mediachange)
    301      1.11    bjh21 		return ((*sc->sc_mediachange)(sc));
    302      1.11    bjh21 	return (EINVAL);
    303       1.1    bjh21 }
    304       1.1    bjh21 
    305      1.11    bjh21 /*
    306      1.11    bjh21  * Media status callback.
    307      1.11    bjh21  */
    308      1.11    bjh21 static void
    309      1.11    bjh21 ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    310      1.11    bjh21 {
    311      1.11    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    312      1.11    bjh21 
    313      1.11    bjh21 	if (sc->sc_enabled == 0) {
    314      1.11    bjh21 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    315      1.11    bjh21 		ifmr->ifm_status = 0;
    316      1.11    bjh21 		return;
    317      1.11    bjh21 	}
    318      1.11    bjh21 
    319      1.11    bjh21 	if (sc->sc_mediastatus)
    320      1.11    bjh21 		(*sc->sc_mediastatus)(sc, ifmr);
    321      1.11    bjh21 }
    322       1.1    bjh21 
    323       1.1    bjh21 /*
    324       1.1    bjh21  * Test the RAM on the ethernet card.
    325       1.1    bjh21  */
    326       1.1    bjh21 
    327       1.1    bjh21 void
    328       1.1    bjh21 ea_ramtest(struct seeq8005_softc *sc)
    329       1.1    bjh21 {
    330       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    331       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    332       1.1    bjh21 	int loop;
    333       1.1    bjh21 	u_int sum = 0;
    334       1.1    bjh21 
    335       1.1    bjh21 	/*
    336       1.1    bjh21 	 * Test the buffer memory on the board.
    337       1.1    bjh21 	 * Write simple pattens to it and read them back.
    338       1.1    bjh21 	 */
    339       1.1    bjh21 
    340       1.1    bjh21 	/* Set up the whole buffer RAM for writing */
    341       1.1    bjh21 
    342      1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    343      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
    344      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    345      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
    346       1.1    bjh21 
    347      1.10    bjh21 #define SEEQ_RAMTEST_LOOP(value)						\
    348       1.3    bjh21 do {									\
    349       1.3    bjh21 	/* Set the write start address and write a pattern */		\
    350       1.3    bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);				\
    351      1.10    bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    352      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (value));	\
    353       1.3    bjh21 									\
    354       1.3    bjh21 	/* Set the read start address and verify the pattern */		\
    355       1.3    bjh21 	ea_readbuf(sc, NULL, 0x0000, 0);				\
    356      1.10    bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    357      1.24    bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN) != (value)) \
    358       1.3    bjh21 			++sum;						\
    359       1.3    bjh21 } while (/*CONSTCOND*/0)
    360       1.3    bjh21 
    361      1.10    bjh21 	SEEQ_RAMTEST_LOOP(loop);
    362      1.10    bjh21 	SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
    363      1.10    bjh21 	SEEQ_RAMTEST_LOOP(0xaa55);
    364      1.10    bjh21 	SEEQ_RAMTEST_LOOP(0x55aa);
    365       1.1    bjh21 
    366       1.1    bjh21 	/* Report */
    367       1.1    bjh21 
    368       1.2    bjh21 	if (sum > 0)
    369       1.2    bjh21 		printf("%s: buffer RAM failed self test, %d faults\n",
    370       1.2    bjh21 		       sc->sc_dev.dv_xname, sum);
    371       1.1    bjh21 }
    372       1.1    bjh21 
    373       1.1    bjh21 
    374       1.1    bjh21 /*
    375       1.1    bjh21  * Stop the tx interface.
    376       1.1    bjh21  *
    377       1.1    bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    378       1.1    bjh21  */
    379       1.1    bjh21 
    380       1.1    bjh21 static int
    381       1.1    bjh21 ea_stoptx(struct seeq8005_softc *sc)
    382       1.1    bjh21 {
    383       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    384       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    385       1.1    bjh21 	int timeout;
    386       1.1    bjh21 	int status;
    387       1.1    bjh21 
    388      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
    389      1.11    bjh21 
    390      1.11    bjh21 	sc->sc_enabled = 0;
    391       1.1    bjh21 
    392      1.24    bjh21 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    393      1.10    bjh21 	if (!(status & SEEQ_STATUS_TX_ON))
    394       1.1    bjh21 		return 0;
    395       1.1    bjh21 
    396       1.1    bjh21 	/* Stop any tx and wait for confirmation */
    397      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    398      1.10    bjh21 			  sc->sc_command | SEEQ_CMD_TX_OFF);
    399       1.1    bjh21 
    400       1.1    bjh21 	timeout = 20000;
    401       1.1    bjh21 	do {
    402      1.24    bjh21 		status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    403      1.11    bjh21 		delay(1);
    404      1.10    bjh21 	} while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
    405      1.11    bjh21  	if (timeout == 0)
    406      1.11    bjh21 		log(LOG_ERR, "%s: timeout waiting for tx termination\n",
    407      1.11    bjh21 		    sc->sc_dev.dv_xname);
    408       1.1    bjh21 
    409       1.1    bjh21 	/* Clear any pending tx interrupt */
    410      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    411      1.10    bjh21 		   sc->sc_command | SEEQ_CMD_TX_INTACK);
    412       1.1    bjh21 	return 1;
    413       1.1    bjh21 }
    414       1.1    bjh21 
    415       1.1    bjh21 
    416       1.1    bjh21 /*
    417       1.1    bjh21  * Stop the rx interface.
    418       1.1    bjh21  *
    419       1.1    bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    420       1.1    bjh21  */
    421       1.1    bjh21 
    422       1.1    bjh21 static int
    423       1.1    bjh21 ea_stoprx(struct seeq8005_softc *sc)
    424       1.1    bjh21 {
    425       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    426       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    427       1.1    bjh21 	int timeout;
    428       1.1    bjh21 	int status;
    429       1.1    bjh21 
    430      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
    431       1.1    bjh21 
    432      1.24    bjh21 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    433      1.10    bjh21 	if (!(status & SEEQ_STATUS_RX_ON))
    434       1.1    bjh21 		return 0;
    435       1.1    bjh21 
    436       1.1    bjh21 	/* Stop any rx and wait for confirmation */
    437       1.1    bjh21 
    438      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    439      1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_OFF);
    440       1.1    bjh21 
    441       1.1    bjh21 	timeout = 20000;
    442       1.1    bjh21 	do {
    443      1.24    bjh21 		status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    444      1.10    bjh21 	} while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
    445       1.1    bjh21 	if (timeout == 0)
    446      1.11    bjh21 		log(LOG_ERR, "%s: timeout waiting for rx termination\n",
    447      1.11    bjh21 		    sc->sc_dev.dv_xname);
    448       1.1    bjh21 
    449       1.1    bjh21 	/* Clear any pending rx interrupt */
    450       1.1    bjh21 
    451      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    452      1.10    bjh21 		   sc->sc_command | SEEQ_CMD_RX_INTACK);
    453       1.1    bjh21 	return 1;
    454       1.1    bjh21 }
    455       1.1    bjh21 
    456       1.1    bjh21 
    457       1.1    bjh21 /*
    458       1.1    bjh21  * Stop interface.
    459       1.1    bjh21  * Stop all IO and shut the interface down
    460       1.1    bjh21  */
    461       1.1    bjh21 
    462       1.1    bjh21 static void
    463       1.5    bjh21 ea_stop(struct ifnet *ifp, int disable)
    464       1.1    bjh21 {
    465       1.5    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    466       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    467       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    468       1.1    bjh21 
    469      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
    470       1.1    bjh21 
    471       1.1    bjh21 	/* Stop all IO */
    472       1.1    bjh21 	ea_stoptx(sc);
    473       1.1    bjh21 	ea_stoprx(sc);
    474       1.1    bjh21 
    475       1.1    bjh21 	/* Disable rx and tx interrupts */
    476      1.10    bjh21 	sc->sc_command &= (SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
    477       1.1    bjh21 
    478       1.1    bjh21 	/* Clear any pending interrupts */
    479      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    480      1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_INTACK |
    481      1.10    bjh21 			  SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
    482      1.10    bjh21 			  SEEQ_CMD_BW_INTACK);
    483      1.11    bjh21 
    484      1.11    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    485      1.11    bjh21 		/* Put the chip to sleep */
    486      1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    487      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN,
    488      1.11    bjh21 		    sc->sc_config3 | SEEQ_CFG3_SLEEP);
    489      1.11    bjh21 	}
    490       1.1    bjh21 
    491       1.1    bjh21 	/* Cancel any watchdog timer */
    492       1.1    bjh21        	sc->sc_ethercom.ec_if.if_timer = 0;
    493       1.1    bjh21 }
    494       1.1    bjh21 
    495       1.1    bjh21 
    496       1.1    bjh21 /*
    497       1.1    bjh21  * Reset the chip
    498       1.1    bjh21  * Following this the software registers are reset
    499       1.1    bjh21  */
    500       1.1    bjh21 
    501       1.1    bjh21 static void
    502       1.1    bjh21 ea_chipreset(struct seeq8005_softc *sc)
    503       1.1    bjh21 {
    504       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    505       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    506       1.1    bjh21 
    507      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
    508       1.1    bjh21 
    509       1.1    bjh21 	/* Reset the controller. Min of 4us delay here */
    510       1.1    bjh21 
    511      1.24    bjh21 	/*
    512      1.24    bjh21 	 * This can be called before we know whether the chip is in 8- or
    513      1.24    bjh21 	 * 16-bit mode, so we do a reset in both modes.  The 16-bit reset is
    514      1.24    bjh21 	 * harmless in 8-bit mode, so we do that second.
    515      1.24    bjh21 	 */
    516      1.24    bjh21 
    517      1.24    bjh21 	/* In 16-bit mode, this will munge the PreamSelect bit. */
    518      1.24    bjh21 	bus_space_write_1(iot, ioh, SEEQ_CONFIG2 + 1, SEEQ_CFG2_RESET >> 8);
    519      1.24    bjh21 	delay(4);
    520      1.24    bjh21 	/* In 8-bit mode, this will zero the bottom half of config reg 2. */
    521      1.10    bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
    522       1.3    bjh21 	delay(4);
    523       1.1    bjh21 
    524       1.1    bjh21 	sc->sc_command = 0;
    525       1.1    bjh21 	sc->sc_config1 = 0;
    526       1.1    bjh21 	sc->sc_config2 = 0;
    527      1.11    bjh21 	sc->sc_config3 = 0;
    528       1.1    bjh21 }
    529       1.1    bjh21 
    530       1.1    bjh21 
    531       1.1    bjh21 /*
    532       1.1    bjh21  * If the DMA FIFO's in write mode, wait for it to empty.  Needed when
    533       1.1    bjh21  * switching the FIFO from write to read.  We also use it when changing
    534       1.1    bjh21  * the address for writes.
    535       1.1    bjh21  */
    536       1.1    bjh21 static void
    537       1.1    bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
    538       1.1    bjh21 {
    539       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    540       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    541       1.1    bjh21 	int timeout;
    542       1.1    bjh21 
    543       1.1    bjh21 	timeout = 20000;
    544      1.24    bjh21 	if ((SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    545      1.10    bjh21 	     SEEQ_STATUS_FIFO_DIR) != 0)
    546       1.1    bjh21 		return; /* FIFO is reading anyway. */
    547      1.18    bjh21 	while (--timeout > 0)
    548      1.24    bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    549      1.18    bjh21 		    SEEQ_STATUS_FIFO_EMPTY)
    550      1.18    bjh21 			return;
    551      1.18    bjh21 	log(LOG_ERR, "%s: DMA FIFO failed to empty\n", sc->sc_dev.dv_xname);
    552       1.1    bjh21 }
    553       1.1    bjh21 
    554       1.1    bjh21 /*
    555       1.1    bjh21  * Wait for the DMA FIFO to fill before reading from it.
    556       1.1    bjh21  */
    557       1.1    bjh21 static void
    558       1.1    bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
    559       1.1    bjh21 {
    560       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    561       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    562       1.1    bjh21 	int timeout;
    563       1.1    bjh21 
    564       1.1    bjh21 	timeout = 20000;
    565      1.18    bjh21 	while (--timeout > 0)
    566      1.24    bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    567      1.18    bjh21 		    SEEQ_STATUS_FIFO_FULL)
    568      1.18    bjh21 			return;
    569      1.18    bjh21 	log(LOG_ERR, "%s: DMA FIFO failed to fill\n", sc->sc_dev.dv_xname);
    570       1.1    bjh21 }
    571       1.1    bjh21 
    572       1.1    bjh21 /*
    573       1.1    bjh21  * write to the buffer memory on the interface
    574       1.1    bjh21  *
    575       1.1    bjh21  * The buffer address is set to ADDR.
    576       1.1    bjh21  * If len != 0 then data is copied from the address starting at buf
    577       1.1    bjh21  * to the interface buffer.
    578       1.1    bjh21  * BUF must be usable as a u_int16_t *.
    579       1.1    bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    580       1.1    bjh21  */
    581       1.1    bjh21 
    582       1.1    bjh21 static void
    583      1.11    bjh21 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    584       1.1    bjh21 {
    585       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    586       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    587       1.1    bjh21 
    588      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
    589      1.24    bjh21 	    SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
    590       1.1    bjh21 
    591       1.1    bjh21 #ifdef DIAGNOSTIC
    592       1.1    bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    593       1.1    bjh21 		panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
    594      1.10    bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    595       1.1    bjh21 		panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
    596      1.14    bjh21 #endif
    597       1.1    bjh21 
    598      1.11    bjh21 	if (addr != -1) {
    599      1.11    bjh21 		ea_await_fifo_empty(sc);
    600       1.1    bjh21 
    601      1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    602      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    603      1.11    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    604      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr);
    605      1.11    bjh21 	}
    606       1.1    bjh21 
    607      1.24    bjh21 	if (len > 0) {
    608      1.24    bjh21 		if (sc->sc_flags & SF_8BIT)
    609      1.24    bjh21 			bus_space_write_multi_1(iot, ioh, SEEQ_BUFWIN,
    610      1.24    bjh21 			    (u_int8_t *)buf, len);
    611      1.24    bjh21 		else
    612      1.24    bjh21 			bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
    613      1.24    bjh21 			    (u_int16_t *)buf, len / 2);
    614      1.24    bjh21 	}
    615  1.32.8.1  gehenna 	if (!(sc->sc_flags & SF_8BIT) && len % 2) {
    616  1.32.8.1  gehenna 		/* Write the last byte */
    617  1.32.8.1  gehenna 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, buf[len - 1]);
    618  1.32.8.1  gehenna 	}
    619       1.1    bjh21 	/* Leave FIFO to empty in the background */
    620       1.1    bjh21 }
    621       1.1    bjh21 
    622       1.1    bjh21 
    623       1.1    bjh21 /*
    624       1.1    bjh21  * read from the buffer memory on the interface
    625       1.1    bjh21  *
    626       1.1    bjh21  * The buffer address is set to ADDR.
    627       1.1    bjh21  * If len != 0 then data is copied from the interface buffer to the
    628       1.1    bjh21  * address starting at buf.
    629       1.1    bjh21  * BUF must be usable as a u_int16_t *.
    630       1.1    bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    631       1.1    bjh21  */
    632       1.1    bjh21 
    633       1.1    bjh21 static void
    634      1.11    bjh21 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    635       1.1    bjh21 {
    636       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    637       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    638      1.19    bjh21 	int runup;
    639       1.1    bjh21 
    640      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
    641      1.24    bjh21 	    SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS), addr, len));
    642       1.1    bjh21 
    643       1.1    bjh21 #ifdef DIAGNOSTIC
    644      1.14    bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    645       1.1    bjh21 		panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
    646      1.14    bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    647      1.14    bjh21 		panic("%s: readbuf out of range", sc->sc_dev.dv_xname);
    648       1.1    bjh21 #endif
    649       1.1    bjh21 
    650      1.11    bjh21 	if (addr != -1) {
    651      1.19    bjh21 		/*
    652      1.19    bjh21 		 * SEEQ 80C04 bug:
    653      1.19    bjh21 		 * Starting reading from certain addresses seems to cause
    654      1.19    bjh21 		 * us to get bogus results, so we avoid them.
    655      1.19    bjh21 		 */
    656      1.19    bjh21 		runup = 0;
    657      1.19    bjh21 		if (sc->sc_variant == SEEQ_8004 &&
    658      1.19    bjh21 		    ((addr & 0x00ff) == 0x00ea ||
    659      1.19    bjh21 		     (addr & 0x00ff) == 0x00ee ||
    660      1.19    bjh21 		     (addr & 0x00ff) == 0x00f0))
    661      1.19    bjh21 			runup = (addr & 0x00ff) - 0x00e8;
    662      1.19    bjh21 
    663      1.11    bjh21 		ea_await_fifo_empty(sc);
    664       1.1    bjh21 
    665      1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    666      1.21    bjh21 
    667      1.21    bjh21 		/*
    668      1.21    bjh21 		 * 80C04 bug workaround.  I found this in the old arm32 "eb"
    669      1.21    bjh21 		 * driver.  I've no idea what it does, but it seems to stop
    670      1.21    bjh21 		 * the chip mangling data so often.
    671      1.21    bjh21 		 */
    672      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    673      1.21    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    674      1.21    bjh21 		ea_await_fifo_empty(sc);
    675      1.21    bjh21 
    676      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr - runup);
    677      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    678      1.11    bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_READ);
    679       1.1    bjh21 
    680      1.11    bjh21 		ea_await_fifo_full(sc);
    681      1.19    bjh21 		while (runup > 0) {
    682      1.24    bjh21 			(void)SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN);
    683      1.19    bjh21 			runup -= 2;
    684      1.19    bjh21 		}
    685      1.11    bjh21 	}
    686       1.1    bjh21 
    687      1.24    bjh21 	if (len > 0) {
    688      1.24    bjh21 		if (sc->sc_flags & SF_8BIT)
    689      1.24    bjh21 			bus_space_read_multi_1(iot, ioh, SEEQ_BUFWIN,
    690      1.24    bjh21 			    (u_int8_t *)buf, len);
    691      1.24    bjh21 		else
    692      1.24    bjh21 			bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
    693      1.24    bjh21 			    (u_int16_t *)buf, len / 2);
    694  1.32.8.1  gehenna 	}
    695  1.32.8.1  gehenna 	if (!(sc->sc_flags & SF_8BIT) && len % 2) {
    696  1.32.8.1  gehenna 		/* Read the last byte */
    697  1.32.8.1  gehenna 		buf[len - 1] = bus_space_read_2(iot, ioh, SEEQ_BUFWIN);
    698      1.24    bjh21 	}
    699       1.1    bjh21 }
    700       1.1    bjh21 
    701       1.3    bjh21 static void
    702       1.3    bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
    703       1.3    bjh21 {
    704       1.3    bjh21 
    705      1.24    bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
    706       1.3    bjh21 			  sc->sc_config1 | bufcode);
    707       1.3    bjh21 }
    708       1.1    bjh21 
    709       1.5    bjh21 /* Must be called at splnet */
    710       1.5    bjh21 static void
    711       1.5    bjh21 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
    712       1.5    bjh21 {
    713       1.5    bjh21 	int i;
    714       1.5    bjh21 
    715      1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
    716       1.5    bjh21 	for (i = 0; i < ETHER_ADDR_LEN; ++i)
    717      1.24    bjh21 		SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
    718       1.5    bjh21 				  ea[i]);
    719       1.5    bjh21 }
    720       1.5    bjh21 
    721       1.1    bjh21 /*
    722       1.1    bjh21  * Initialize interface.
    723       1.1    bjh21  *
    724       1.1    bjh21  * This should leave the interface in a state for packet reception and
    725       1.1    bjh21  * transmission.
    726       1.1    bjh21  */
    727       1.1    bjh21 
    728       1.1    bjh21 static int
    729       1.5    bjh21 ea_init(struct ifnet *ifp)
    730       1.1    bjh21 {
    731       1.5    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    732       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    733       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    734       1.5    bjh21 	int s;
    735       1.1    bjh21 
    736      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
    737       1.1    bjh21 
    738       1.1    bjh21 	s = splnet();
    739       1.1    bjh21 
    740       1.1    bjh21 	/* First, reset the board. */
    741       1.1    bjh21 
    742       1.3    bjh21 	ea_chipreset(sc);
    743       1.3    bjh21 
    744       1.3    bjh21 	/* Set up defaults for the registers */
    745       1.3    bjh21 
    746      1.11    bjh21 	sc->sc_command = 0;
    747      1.11    bjh21 	sc->sc_config1 = 0;
    748       1.3    bjh21 #if BYTE_ORDER == BIG_ENDIAN
    749      1.11    bjh21 	sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
    750       1.3    bjh21 #else
    751       1.3    bjh21 	sc->sc_config2 = 0;
    752       1.3    bjh21 #endif
    753      1.11    bjh21 	sc->sc_config3 = 0;
    754       1.1    bjh21 
    755      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
    756      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    757      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    758      1.11    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    759      1.11    bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    760      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
    761      1.11    bjh21 	}
    762      1.11    bjh21 
    763      1.11    bjh21 	/* Write the station address - the receiver must be off */
    764      1.11    bjh21 	ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
    765       1.3    bjh21 
    766       1.3    bjh21 	/* Split board memory into Rx and Tx. */
    767      1.10    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    768      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
    769       1.3    bjh21 
    770      1.27    bjh21 	if (sc->sc_variant == SEEQ_8004) {
    771      1.27    bjh21 		/* Make the interface IFF_SIMPLEX. */
    772      1.11    bjh21 		sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
    773      1.27    bjh21 		/* Enable reception of long packets (for vlan(4)). */
    774      1.27    bjh21 		sc->sc_config2 |= SEEQ_CFG2_PASS_LONGSHORT;
    775      1.27    bjh21 	}
    776       1.1    bjh21 
    777       1.1    bjh21 	/* Configure rx. */
    778      1.13    bjh21 	ea_mc_reset(sc);
    779       1.1    bjh21 	if (ifp->if_flags & IFF_PROMISC)
    780      1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
    781      1.13    bjh21 	else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
    782      1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_MULTICAST;
    783       1.1    bjh21 	else
    784      1.10    bjh21 		sc->sc_config1 = SEEQ_CFG1_BROADCAST;
    785      1.10    bjh21 	sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
    786      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    787       1.3    bjh21 
    788       1.3    bjh21 	/* Setup the Rx pointers */
    789      1.11    bjh21 	sc->sc_rx_ptr = sc->sc_tx_bufsize;
    790       1.3    bjh21 
    791      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
    792      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
    793       1.3    bjh21 
    794       1.3    bjh21 
    795       1.3    bjh21 	/* Place a NULL header at the beginning of the receive area */
    796       1.3    bjh21 	ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
    797       1.3    bjh21 
    798      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    799      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    800       1.1    bjh21 
    801       1.3    bjh21 
    802       1.1    bjh21 	/* Configure TX. */
    803      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
    804       1.1    bjh21 
    805      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    806       1.1    bjh21 
    807      1.10    bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    808      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    809       1.1    bjh21 
    810      1.11    bjh21 	/* Reset tx buffer pointers */
    811      1.11    bjh21 	sc->sc_tx_cur = 0;
    812      1.11    bjh21 	sc->sc_tx_used = 0;
    813      1.11    bjh21 	sc->sc_tx_next = 0;
    814       1.1    bjh21 
    815       1.1    bjh21 	/* Place a NULL header at the beginning of the transmit area */
    816       1.1    bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);
    817       1.1    bjh21 
    818      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    819      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    820       1.1    bjh21 
    821      1.10    bjh21 	sc->sc_command |= SEEQ_CMD_TX_INTEN;
    822      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
    823       1.1    bjh21 
    824      1.11    bjh21 	/* Turn on Rx */
    825      1.11    bjh21 	sc->sc_command |= SEEQ_CMD_RX_INTEN;
    826      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    827      1.11    bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
    828      1.11    bjh21 
    829       1.3    bjh21 	/* TX_ON gets set by ea_txpacket when there's something to transmit. */
    830       1.1    bjh21 
    831       1.1    bjh21 
    832       1.1    bjh21 	/* Set flags appropriately. */
    833       1.1    bjh21 	ifp->if_flags |= IFF_RUNNING;
    834       1.1    bjh21 	ifp->if_flags &= ~IFF_OACTIVE;
    835      1.11    bjh21 	sc->sc_enabled = 1;
    836       1.1    bjh21 
    837       1.1    bjh21 	/* And start output. */
    838       1.1    bjh21 	ea_start(ifp);
    839       1.1    bjh21 
    840       1.1    bjh21 	splx(s);
    841       1.1    bjh21 	return 0;
    842       1.1    bjh21 }
    843       1.1    bjh21 
    844       1.1    bjh21 /*
    845       1.1    bjh21  * Start output on interface. Get datagrams from the queue and output them,
    846       1.1    bjh21  * giving the receiver a chance between datagrams. Call only from splnet or
    847       1.1    bjh21  * interrupt level!
    848       1.1    bjh21  */
    849       1.1    bjh21 
    850       1.1    bjh21 static void
    851       1.1    bjh21 ea_start(struct ifnet *ifp)
    852       1.1    bjh21 {
    853       1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    854       1.1    bjh21 	int s;
    855       1.1    bjh21 
    856       1.1    bjh21 	s = splnet();
    857      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
    858       1.1    bjh21 
    859      1.14    bjh21 	/*
    860      1.14    bjh21 	 * Don't do anything if output is active.  seeq8005intr() will call
    861      1.14    bjh21 	 * us (actually eatxpacket()) back when the card's ready for more
    862      1.14    bjh21 	 * frames.
    863      1.14    bjh21 	 */
    864       1.1    bjh21 	if (ifp->if_flags & IFF_OACTIVE)
    865       1.1    bjh21 		return;
    866       1.1    bjh21 
    867       1.1    bjh21 	/* Mark interface as output active */
    868       1.1    bjh21 
    869       1.1    bjh21 	ifp->if_flags |= IFF_OACTIVE;
    870       1.1    bjh21 
    871       1.1    bjh21 	/* tx packets */
    872       1.1    bjh21 
    873       1.1    bjh21 	eatxpacket(sc);
    874       1.1    bjh21 	splx(s);
    875       1.1    bjh21 }
    876       1.1    bjh21 
    877       1.1    bjh21 
    878       1.1    bjh21 /*
    879       1.1    bjh21  * Transfer a packet to the interface buffer and start transmission
    880       1.1    bjh21  *
    881       1.1    bjh21  * Called at splnet()
    882       1.1    bjh21  */
    883       1.1    bjh21 
    884       1.1    bjh21 void
    885       1.1    bjh21 eatxpacket(struct seeq8005_softc *sc)
    886       1.1    bjh21 {
    887       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    888       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    889      1.12    bjh21 	struct mbuf *m0;
    890       1.1    bjh21 	struct ifnet *ifp;
    891       1.1    bjh21 
    892       1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
    893       1.1    bjh21 
    894       1.1    bjh21 	/* Dequeue the next packet. */
    895       1.7  thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m0);
    896       1.1    bjh21 
    897       1.1    bjh21 	/* If there's nothing to send, return. */
    898       1.1    bjh21 	if (!m0) {
    899       1.1    bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
    900      1.10    bjh21 		sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    901      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    902      1.16    bjh21 		DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
    903       1.1    bjh21 		return;
    904       1.1    bjh21 	}
    905       1.1    bjh21 
    906       1.1    bjh21 #if NBPFILTER > 0
    907       1.1    bjh21 	/* Give the packet to the bpf, if any. */
    908       1.1    bjh21 	if (ifp->if_bpf)
    909       1.1    bjh21 		bpf_mtap(ifp->if_bpf, m0);
    910       1.1    bjh21 #endif
    911       1.1    bjh21 
    912      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
    913       1.1    bjh21 
    914      1.10    bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
    915      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    916       1.1    bjh21 
    917      1.12    bjh21 	ea_writembuf(sc, m0, 0x0000);
    918      1.12    bjh21 	m_freem(m0);
    919      1.12    bjh21 
    920      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    921      1.12    bjh21 
    922      1.12    bjh21 	/* Now transmit the datagram. */
    923      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    924      1.12    bjh21 			  sc->sc_command | SEEQ_CMD_TX_ON);
    925      1.15    bjh21 
    926      1.15    bjh21 	/* Make sure we notice if the chip goes silent on us. */
    927      1.15    bjh21 	ifp->if_timer = 5;
    928      1.15    bjh21 
    929      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX,
    930      1.24    bjh21 	    ("st=%04x\n", SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
    931      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
    932      1.12    bjh21 }
    933      1.12    bjh21 
    934      1.12    bjh21 /*
    935      1.12    bjh21  * Copy a packet from an mbuf to the transmit buffer on the card.
    936      1.12    bjh21  *
    937      1.12    bjh21  * Puts a valid Tx header at the start of the packet, and a null header at
    938      1.12    bjh21  * the end.
    939      1.12    bjh21  */
    940      1.12    bjh21 static int
    941      1.12    bjh21 ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
    942      1.12    bjh21 {
    943      1.12    bjh21 	struct mbuf *m;
    944      1.12    bjh21 	int len, nextpacket;
    945      1.12    bjh21 	u_int8_t hdr[4];
    946      1.12    bjh21 
    947       1.1    bjh21 	/*
    948      1.12    bjh21 	 * Copy the datagram to the packet buffer.
    949       1.1    bjh21 	 */
    950       1.1    bjh21 	len = 0;
    951       1.1    bjh21 	for (m = m0; m; m = m->m_next) {
    952       1.1    bjh21 		if (m->m_len == 0)
    953       1.1    bjh21 			continue;
    954      1.22    bjh21 		ea_writebuf(sc, mtod(m, caddr_t), bufstart + 4 + len,
    955      1.22    bjh21 		    m->m_len);
    956       1.1    bjh21 		len += m->m_len;
    957       1.1    bjh21 	}
    958       1.1    bjh21 
    959       1.1    bjh21 	len = max(len, ETHER_MIN_LEN);
    960       1.1    bjh21 
    961       1.1    bjh21 	/* Follow it with a NULL packet header */
    962      1.22    bjh21 	memset(hdr, 0, 4);
    963      1.22    bjh21 	ea_writebuf(sc, hdr, bufstart + 4 + len, 4);
    964      1.24    bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    965      1.24    bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    966       1.1    bjh21 
    967      1.12    bjh21 	/* Ok we now have a packet len bytes long in our packet buffer */
    968      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
    969       1.1    bjh21 
    970       1.1    bjh21 	/* Write the packet header */
    971       1.1    bjh21 	nextpacket = len + 4;
    972       1.1    bjh21 	hdr[0] = (nextpacket >> 8) & 0xff;
    973       1.1    bjh21 	hdr[1] = nextpacket & 0xff;
    974      1.10    bjh21 	hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
    975      1.10    bjh21 		SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
    976       1.1    bjh21 	hdr[3] = 0; /* Status byte -- will be update by hardware. */
    977       1.1    bjh21 	ea_writebuf(sc, hdr, 0x0000, 4);
    978       1.1    bjh21 
    979      1.12    bjh21 	return len;
    980       1.1    bjh21 }
    981       1.1    bjh21 
    982       1.1    bjh21 /*
    983       1.1    bjh21  * Ethernet controller interrupt.
    984       1.1    bjh21  */
    985       1.1    bjh21 
    986       1.1    bjh21 int
    987       1.1    bjh21 seeq8005intr(void *arg)
    988       1.1    bjh21 {
    989       1.1    bjh21 	struct seeq8005_softc *sc = arg;
    990       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
    991       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    992      1.11    bjh21 	int status, handled;
    993       1.1    bjh21 
    994       1.1    bjh21 	handled = 0;
    995       1.1    bjh21 
    996       1.1    bjh21 	/* Get the controller status */
    997      1.24    bjh21 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    998       1.1    bjh21 
    999       1.1    bjh21 	/* Tx interrupt ? */
   1000      1.10    bjh21 	if (status & SEEQ_STATUS_TX_INT) {
   1001       1.1    bjh21 		handled = 1;
   1002       1.1    bjh21 
   1003       1.1    bjh21 		/* Acknowledge the interrupt */
   1004      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1005      1.10    bjh21 				  sc->sc_command | SEEQ_CMD_TX_INTACK);
   1006       1.1    bjh21 
   1007      1.20    bjh21 		ea_txint(sc);
   1008       1.1    bjh21 	}
   1009       1.1    bjh21 
   1010       1.1    bjh21 
   1011       1.1    bjh21 	/* Rx interrupt ? */
   1012      1.10    bjh21 	if (status & SEEQ_STATUS_RX_INT) {
   1013       1.1    bjh21 		handled = 1;
   1014       1.1    bjh21 
   1015       1.1    bjh21 		/* Acknowledge the interrupt */
   1016      1.24    bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1017      1.10    bjh21 				  sc->sc_command | SEEQ_CMD_RX_INTACK);
   1018       1.1    bjh21 
   1019       1.1    bjh21 		/* Processes the received packets */
   1020      1.20    bjh21 		ea_rxint(sc);
   1021      1.20    bjh21 	}
   1022       1.1    bjh21 
   1023      1.30    bjh21 #if NRND > 0
   1024      1.30    bjh21 	if (handled)
   1025      1.30    bjh21 		rnd_add_uint32(&sc->rnd_source, status);
   1026      1.30    bjh21 #endif
   1027      1.20    bjh21 	return handled;
   1028      1.20    bjh21 }
   1029       1.1    bjh21 
   1030      1.20    bjh21 static void
   1031      1.20    bjh21 ea_txint(struct seeq8005_softc *sc)
   1032      1.20    bjh21 {
   1033      1.20    bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1034      1.20    bjh21 	bus_space_tag_t iot = sc->sc_iot;
   1035      1.20    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
   1036      1.20    bjh21 	u_int8_t txhdr[4];
   1037      1.20    bjh21 	u_int txstatus;
   1038      1.20    bjh21 
   1039      1.20    bjh21 	ea_readbuf(sc, txhdr, 0x0000, 4);
   1040      1.20    bjh21 
   1041      1.20    bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
   1042      1.20    bjh21 	    txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
   1043      1.20    bjh21 	txstatus = txhdr[3];
   1044      1.20    bjh21 
   1045      1.20    bjh21 	/*
   1046      1.20    bjh21 	 * If SEEQ_TXSTAT_COLLISION is set then we received at least
   1047      1.20    bjh21 	 * one collision. On the 8004 we can find out exactly how many
   1048      1.20    bjh21 	 * collisions occurred.
   1049      1.20    bjh21 	 *
   1050      1.20    bjh21 	 * The SEEQ_PKTSTAT_DONE will be set if the transmission has
   1051      1.20    bjh21 	 * completed.
   1052      1.20    bjh21 	 *
   1053      1.20    bjh21 	 * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
   1054      1.20    bjh21 	 * occurred and the packet transmission was aborted.
   1055      1.20    bjh21 	 * This situation is untested as present.
   1056      1.20    bjh21 	 *
   1057      1.27    bjh21 	 * The SEEQ_TXSTAT_BABBLE is untested as it should only be set
   1058      1.27    bjh21 	 * when we deliberately transmit oversized packets (e.g. for
   1059      1.27    bjh21 	 * 802.1Q).
   1060      1.20    bjh21 	 */
   1061      1.20    bjh21 	if (txstatus & SEEQ_TXSTAT_COLLISION) {
   1062      1.20    bjh21 		switch (sc->sc_variant) {
   1063      1.20    bjh21 		case SEEQ_8004: {
   1064      1.20    bjh21 			int colls;
   1065      1.20    bjh21 
   1066      1.20    bjh21 			/*
   1067      1.20    bjh21 			 * The 8004 contains a 4 bit collision count
   1068      1.20    bjh21 			 * in the status register.
   1069      1.20    bjh21 			 */
   1070      1.20    bjh21 
   1071      1.20    bjh21 			/* This appears to be broken on 80C04.AE */
   1072      1.20    bjh21 /*			ifp->if_collisions +=
   1073      1.20    bjh21 			    (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
   1074      1.20    bjh21 			    & SEEQ_TXSTAT_COLLISION_MASK;*/
   1075      1.20    bjh21 
   1076      1.20    bjh21 			/* Use the TX Collision register */
   1077      1.20    bjh21 			ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
   1078      1.20    bjh21 			colls = bus_space_read_1(iot, ioh, SEEQ_BUFWIN);
   1079      1.20    bjh21 			ifp->if_collisions += colls;
   1080      1.20    bjh21 			break;
   1081       1.1    bjh21 		}
   1082      1.20    bjh21 		case SEEQ_8005:
   1083      1.20    bjh21 			/* We known there was at least 1 collision */
   1084      1.20    bjh21 			ifp->if_collisions++;
   1085      1.20    bjh21 			break;
   1086      1.20    bjh21 		}
   1087      1.20    bjh21 	} else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
   1088      1.20    bjh21 		printf("seeq_intr: col16 %x\n", txstatus);
   1089      1.20    bjh21 		ifp->if_collisions += 16;
   1090      1.20    bjh21 		ifp->if_oerrors++;
   1091       1.1    bjh21 	}
   1092       1.1    bjh21 
   1093      1.20    bjh21 	/* Have we completed transmission on the packet ? */
   1094      1.20    bjh21 	if (txstatus & SEEQ_PKTSTAT_DONE) {
   1095      1.20    bjh21 		/* Clear watchdog timer. */
   1096      1.20    bjh21 		ifp->if_timer = 0;
   1097      1.20    bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
   1098      1.20    bjh21 
   1099      1.20    bjh21 		/* Update stats */
   1100      1.20    bjh21 		ifp->if_opackets++;
   1101      1.20    bjh21 
   1102      1.20    bjh21 		/* Tx next packet */
   1103      1.20    bjh21 
   1104      1.20    bjh21 		eatxpacket(sc);
   1105      1.20    bjh21 	}
   1106       1.1    bjh21 }
   1107       1.1    bjh21 
   1108       1.1    bjh21 void
   1109      1.20    bjh21 ea_rxint(struct seeq8005_softc *sc)
   1110       1.1    bjh21 {
   1111       1.1    bjh21 	bus_space_tag_t iot = sc->sc_iot;
   1112       1.1    bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
   1113       1.1    bjh21 	u_int addr;
   1114       1.1    bjh21 	int len;
   1115       1.1    bjh21 	int ctrl;
   1116       1.1    bjh21 	int ptr;
   1117       1.1    bjh21 	int pack;
   1118       1.1    bjh21 	int status;
   1119       1.1    bjh21 	u_int8_t rxhdr[4];
   1120       1.1    bjh21 	struct ifnet *ifp;
   1121       1.1    bjh21 
   1122       1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1123       1.1    bjh21 
   1124       1.1    bjh21 
   1125       1.1    bjh21 	/* We start from the last rx pointer position */
   1126       1.1    bjh21 	addr = sc->sc_rx_ptr;
   1127      1.10    bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
   1128      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1129       1.1    bjh21 
   1130       1.1    bjh21 	do {
   1131       1.1    bjh21 		/* Read rx header */
   1132       1.1    bjh21 		ea_readbuf(sc, rxhdr, addr, 4);
   1133       1.1    bjh21 
   1134       1.1    bjh21 		/* Split the packet header */
   1135       1.1    bjh21 		ptr = (rxhdr[0] << 8) | rxhdr[1];
   1136       1.1    bjh21 		ctrl = rxhdr[2];
   1137       1.1    bjh21 		status = rxhdr[3];
   1138       1.1    bjh21 
   1139      1.16    bjh21 		DPRINTF(SEEQ_DEBUG_RX,
   1140      1.16    bjh21 		    ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
   1141      1.16    bjh21 			addr, ptr, ctrl, status));
   1142       1.1    bjh21 
   1143       1.1    bjh21 		/* Zero packet ptr ? then must be null header so exit */
   1144       1.1    bjh21 		if (ptr == 0) break;
   1145       1.1    bjh21 
   1146      1.15    bjh21 		/* Sanity-check the next-packet pointer and flags. */
   1147      1.15    bjh21 		if (__predict_false(ptr < sc->sc_tx_bufsize ||
   1148      1.15    bjh21 		    (ctrl & SEEQ_PKTCMD_TX))) {
   1149      1.15    bjh21 			++ifp->if_ierrors;
   1150      1.15    bjh21 			log(LOG_ERR,
   1151      1.15    bjh21 			    "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
   1152      1.15    bjh21 			    sc->sc_dev.dv_xname, addr, ptr);
   1153      1.15    bjh21 			ea_init(ifp);
   1154      1.15    bjh21 			return;
   1155      1.15    bjh21 		}
   1156       1.1    bjh21 
   1157       1.1    bjh21 		/* Get packet length */
   1158       1.1    bjh21        		len = (ptr - addr) - 4;
   1159       1.1    bjh21 
   1160       1.1    bjh21 		if (len < 0)
   1161      1.11    bjh21 			len += sc->sc_rx_bufsize;
   1162      1.16    bjh21 		DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
   1163       1.1    bjh21 
   1164       1.1    bjh21 		/* Has the packet rx completed ? if not then exit */
   1165      1.10    bjh21 		if ((status & SEEQ_PKTSTAT_DONE) == 0)
   1166       1.1    bjh21 			break;
   1167       1.1    bjh21 
   1168       1.1    bjh21 		/*
   1169       1.1    bjh21 		 * Did we have any errors? then note error and go to
   1170       1.1    bjh21 		 * next packet
   1171       1.1    bjh21 		 */
   1172      1.27    bjh21 		if (__predict_false(status &
   1173      1.27    bjh21 			(SEEQ_RXSTAT_CRC_ERROR | SEEQ_RXSTAT_DRIBBLE_ERROR |
   1174      1.27    bjh21 			 SEEQ_RXSTAT_SHORT_FRAME))) {
   1175       1.1    bjh21 			++ifp->if_ierrors;
   1176       1.1    bjh21 			log(LOG_WARNING,
   1177      1.17    bjh21 			    "%s: rx packet error at %04x (err=%02x)\n",
   1178      1.17    bjh21 			    sc->sc_dev.dv_xname, addr, status & 0x0f);
   1179      1.19    bjh21 			/* XXX shouldn't need to reset if it's genuine. */
   1180      1.19    bjh21 			ea_init(ifp);
   1181      1.19    bjh21 			return;
   1182       1.1    bjh21 		}
   1183       1.1    bjh21 		/*
   1184      1.27    bjh21 		 * Is the packet too big?  We allow slightly oversize packets
   1185      1.27    bjh21 		 * for vlan(4) and tcpdump purposes, but the rest of the world
   1186      1.27    bjh21 		 * wants incoming packets in a single mbuf cluster.
   1187       1.1    bjh21 		 */
   1188      1.27    bjh21 		if (__predict_false(len > MCLBYTES)) {
   1189       1.1    bjh21 			++ifp->if_ierrors;
   1190      1.17    bjh21 			log(LOG_ERR,
   1191      1.17    bjh21 			    "%s: rx packet size error at %04x (len=%d)\n",
   1192      1.17    bjh21 			    sc->sc_dev.dv_xname, addr, len);
   1193      1.10    bjh21 			sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1194      1.24    bjh21 			SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2,
   1195       1.1    bjh21 					  sc->sc_config2);
   1196       1.5    bjh21 			ea_init(ifp);
   1197       1.1    bjh21 			return;
   1198       1.1    bjh21 		}
   1199       1.1    bjh21 
   1200       1.1    bjh21 		ifp->if_ipackets++;
   1201       1.1    bjh21 		/* Pass data up to upper levels. */
   1202      1.11    bjh21 		ea_read(sc, addr + 4, len);
   1203       1.1    bjh21 
   1204       1.1    bjh21 		addr = ptr;
   1205       1.1    bjh21 		++pack;
   1206       1.1    bjh21 	} while (len != 0);
   1207       1.1    bjh21 
   1208      1.10    bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1209      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1210       1.1    bjh21 
   1211      1.16    bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
   1212       1.1    bjh21 
   1213       1.1    bjh21 	/* Store new rx pointer */
   1214       1.1    bjh21 	sc->sc_rx_ptr = addr;
   1215      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
   1216       1.1    bjh21 
   1217       1.1    bjh21 	/* Make sure the receiver is on */
   1218      1.24    bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1219      1.10    bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
   1220       1.1    bjh21 }
   1221       1.1    bjh21 
   1222       1.1    bjh21 
   1223       1.1    bjh21 /*
   1224       1.1    bjh21  * Pass a packet up to the higher levels.
   1225       1.1    bjh21  */
   1226       1.1    bjh21 
   1227       1.1    bjh21 static void
   1228      1.11    bjh21 ea_read(struct seeq8005_softc *sc, int addr, int len)
   1229       1.1    bjh21 {
   1230       1.1    bjh21 	struct mbuf *m;
   1231       1.1    bjh21 	struct ifnet *ifp;
   1232       1.1    bjh21 
   1233       1.1    bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1234       1.1    bjh21 
   1235       1.1    bjh21 	/* Pull packet off interface. */
   1236      1.11    bjh21 	m = ea_get(sc, addr, len, ifp);
   1237       1.1    bjh21 	if (m == 0)
   1238       1.1    bjh21 		return;
   1239       1.1    bjh21 
   1240       1.1    bjh21 #if NBPFILTER > 0
   1241       1.1    bjh21 	/*
   1242       1.1    bjh21 	 * Check if there's a BPF listener on this interface.
   1243       1.1    bjh21 	 * If so, hand off the raw packet to bpf.
   1244       1.1    bjh21 	 */
   1245       1.4  thorpej 	if (ifp->if_bpf)
   1246       1.1    bjh21 		bpf_mtap(ifp->if_bpf, m);
   1247       1.1    bjh21 #endif
   1248       1.1    bjh21 
   1249       1.1    bjh21 	(*ifp->if_input)(ifp, m);
   1250       1.1    bjh21 }
   1251       1.1    bjh21 
   1252       1.1    bjh21 /*
   1253       1.1    bjh21  * Pull read data off a interface.  Len is length of data, with local net
   1254       1.1    bjh21  * header stripped.  We copy the data into mbufs.  When full cluster sized
   1255       1.1    bjh21  * units are present we copy into clusters.
   1256       1.1    bjh21  */
   1257       1.1    bjh21 
   1258       1.1    bjh21 struct mbuf *
   1259      1.11    bjh21 ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
   1260       1.1    bjh21 {
   1261       1.1    bjh21         struct mbuf *top, **mp, *m;
   1262       1.1    bjh21         int len;
   1263       1.1    bjh21         u_int cp, epkt;
   1264       1.1    bjh21 
   1265       1.1    bjh21         cp = addr;
   1266       1.1    bjh21         epkt = cp + totlen;
   1267       1.1    bjh21 
   1268       1.1    bjh21         MGETHDR(m, M_DONTWAIT, MT_DATA);
   1269       1.1    bjh21         if (m == 0)
   1270       1.1    bjh21                 return 0;
   1271       1.1    bjh21         m->m_pkthdr.rcvif = ifp;
   1272       1.1    bjh21         m->m_pkthdr.len = totlen;
   1273       1.1    bjh21         m->m_len = MHLEN;
   1274       1.1    bjh21         top = 0;
   1275       1.1    bjh21         mp = &top;
   1276       1.1    bjh21 
   1277       1.1    bjh21         while (totlen > 0) {
   1278       1.1    bjh21                 if (top) {
   1279       1.1    bjh21                         MGET(m, M_DONTWAIT, MT_DATA);
   1280       1.1    bjh21                         if (m == 0) {
   1281       1.1    bjh21                                 m_freem(top);
   1282       1.1    bjh21                                 return 0;
   1283       1.1    bjh21                         }
   1284       1.1    bjh21                         m->m_len = MLEN;
   1285       1.1    bjh21                 }
   1286       1.1    bjh21                 len = min(totlen, epkt - cp);
   1287       1.1    bjh21                 if (len >= MINCLSIZE) {
   1288       1.1    bjh21                         MCLGET(m, M_DONTWAIT);
   1289       1.1    bjh21                         if (m->m_flags & M_EXT)
   1290       1.1    bjh21                                 m->m_len = len = min(len, MCLBYTES);
   1291       1.1    bjh21                         else
   1292       1.1    bjh21                                 len = m->m_len;
   1293       1.1    bjh21                 } else {
   1294       1.1    bjh21                         /*
   1295       1.1    bjh21                          * Place initial small packet/header at end of mbuf.
   1296       1.1    bjh21                          */
   1297       1.1    bjh21                         if (len < m->m_len) {
   1298       1.1    bjh21                                 if (top == 0 && len + max_linkhdr <= m->m_len)
   1299       1.1    bjh21                                         m->m_data += max_linkhdr;
   1300       1.1    bjh21                                 m->m_len = len;
   1301       1.1    bjh21                         } else
   1302       1.1    bjh21                                 len = m->m_len;
   1303       1.1    bjh21                 }
   1304       1.1    bjh21 		if (top == 0) {
   1305       1.1    bjh21 			/* Make sure the payload is aligned */
   1306       1.1    bjh21 			caddr_t newdata = (caddr_t)
   1307       1.1    bjh21 			    ALIGN(m->m_data + sizeof(struct ether_header)) -
   1308       1.1    bjh21 			    sizeof(struct ether_header);
   1309       1.1    bjh21 			len -= newdata - m->m_data;
   1310       1.1    bjh21 			m->m_len = len;
   1311       1.1    bjh21 			m->m_data = newdata;
   1312       1.1    bjh21 		}
   1313       1.1    bjh21                 ea_readbuf(sc, mtod(m, u_char *),
   1314      1.11    bjh21 		    cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
   1315      1.11    bjh21 		    len);
   1316       1.1    bjh21                 cp += len;
   1317       1.1    bjh21                 *mp = m;
   1318       1.1    bjh21                 mp = &m->m_next;
   1319       1.1    bjh21                 totlen -= len;
   1320       1.1    bjh21                 if (cp == epkt)
   1321       1.1    bjh21                         cp = addr;
   1322       1.1    bjh21         }
   1323       1.1    bjh21 
   1324       1.1    bjh21         return top;
   1325       1.1    bjh21 }
   1326       1.1    bjh21 
   1327       1.1    bjh21 /*
   1328       1.3    bjh21  * Process an ioctl request.  Mostly boilerplate.
   1329       1.1    bjh21  */
   1330       1.1    bjh21 static int
   1331       1.1    bjh21 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1332       1.1    bjh21 {
   1333       1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1334       1.1    bjh21 	int s, error = 0;
   1335       1.1    bjh21 
   1336       1.1    bjh21 	s = splnet();
   1337       1.1    bjh21 	switch (cmd) {
   1338       1.1    bjh21 
   1339       1.5    bjh21 	default:
   1340       1.5    bjh21 		error = ether_ioctl(ifp, cmd, data);
   1341       1.5    bjh21 		if (error == ENETRESET) {
   1342       1.1    bjh21 			/*
   1343       1.5    bjh21 			 * Multicast list has changed; set the hardware filter
   1344       1.5    bjh21 			 * accordingly.
   1345       1.1    bjh21 			 */
   1346       1.5    bjh21 			ea_mc_reset(sc);
   1347       1.5    bjh21 			error = 0;
   1348       1.1    bjh21 		}
   1349       1.1    bjh21 		break;
   1350       1.1    bjh21 	}
   1351       1.1    bjh21 
   1352       1.1    bjh21 	splx(s);
   1353       1.1    bjh21 	return error;
   1354       1.1    bjh21 }
   1355       1.1    bjh21 
   1356       1.5    bjh21 /* Must be called at splnet() */
   1357      1.11    bjh21 
   1358       1.5    bjh21 static void
   1359       1.5    bjh21 ea_mc_reset(struct seeq8005_softc *sc)
   1360       1.5    bjh21 {
   1361      1.11    bjh21 
   1362      1.11    bjh21 	switch (sc->sc_variant) {
   1363      1.11    bjh21 	case SEEQ_8004:
   1364      1.11    bjh21 		ea_mc_reset_8004(sc);
   1365      1.11    bjh21 		return;
   1366      1.11    bjh21 	case SEEQ_8005:
   1367      1.11    bjh21 		ea_mc_reset_8005(sc);
   1368      1.11    bjh21 		return;
   1369      1.11    bjh21 	}
   1370      1.11    bjh21 }
   1371      1.11    bjh21 
   1372      1.11    bjh21 static void
   1373      1.11    bjh21 ea_mc_reset_8004(struct seeq8005_softc *sc)
   1374      1.11    bjh21 {
   1375      1.11    bjh21 	struct ethercom *ec = &sc->sc_ethercom;
   1376      1.11    bjh21 	struct ifnet *ifp = &ec->ec_if;
   1377      1.11    bjh21 	struct ether_multi *enm;
   1378      1.25    bjh21         u_int32_t crc;
   1379      1.26    bjh21         int i;
   1380      1.25    bjh21         struct ether_multistep step;
   1381      1.25    bjh21         u_int8_t af[8];
   1382      1.11    bjh21 
   1383      1.11    bjh21 	/*
   1384      1.11    bjh21 	 * Set up multicast address filter by passing all multicast addresses
   1385      1.11    bjh21 	 * through a crc generator, and then using bits 2 - 7 as an index
   1386      1.11    bjh21 	 * into the 64 bit logical address filter.  The high order bits
   1387      1.11    bjh21 	 * selects the word, while the rest of the bits select the bit within
   1388      1.11    bjh21 	 * the word.
   1389      1.11    bjh21 	 */
   1390      1.11    bjh21 
   1391      1.11    bjh21 	if (ifp->if_flags & IFF_PROMISC) {
   1392      1.11    bjh21 		ifp->if_flags |= IFF_ALLMULTI;
   1393      1.11    bjh21 		for (i = 0; i < 8; i++)
   1394      1.11    bjh21 			af[i] = 0xff;
   1395      1.11    bjh21 		return;
   1396      1.11    bjh21 	}
   1397      1.11    bjh21 	for (i = 0; i < 8; i++)
   1398      1.11    bjh21 		af[i] = 0;
   1399      1.11    bjh21 	ETHER_FIRST_MULTI(step, ec, enm);
   1400      1.11    bjh21 	while (enm != NULL) {
   1401      1.28  thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1402      1.11    bjh21 		    sizeof(enm->enm_addrlo)) != 0) {
   1403      1.11    bjh21 			/*
   1404      1.11    bjh21 			 * We must listen to a range of multicast addresses.
   1405      1.11    bjh21 			 * For now, just accept all multicasts, rather than
   1406      1.11    bjh21 			 * trying to set only those filter bits needed to match
   1407      1.11    bjh21 			 * the range.  (At this time, the only use of address
   1408      1.11    bjh21 			 * ranges is for IP multicast routing, for which the
   1409      1.11    bjh21 			 * range is big enough to require all bits set.)
   1410      1.11    bjh21 			 */
   1411      1.11    bjh21 			ifp->if_flags |= IFF_ALLMULTI;
   1412      1.11    bjh21 			for (i = 0; i < 8; i++)
   1413      1.11    bjh21 				af[i] = 0xff;
   1414      1.13    bjh21 			break;
   1415      1.11    bjh21 		}
   1416      1.26    bjh21 
   1417      1.26    bjh21 		crc = ether_crc32_be(enm->enm_addrlo, sizeof(enm->enm_addrlo));
   1418      1.26    bjh21 
   1419      1.11    bjh21 		/* Just want the 6 most significant bits. */
   1420      1.11    bjh21 		crc = (crc >> 2) & 0x3f;
   1421      1.11    bjh21 
   1422      1.11    bjh21 		/* Turn on the corresponding bit in the filter. */
   1423      1.11    bjh21 		af[crc >> 3] |= 1 << (crc & 0x7);
   1424      1.11    bjh21 
   1425      1.11    bjh21 		ETHER_NEXT_MULTI(step, enm);
   1426      1.11    bjh21 	}
   1427      1.11    bjh21 	ifp->if_flags &= ~IFF_ALLMULTI;
   1428      1.11    bjh21 
   1429      1.11    bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
   1430      1.11    bjh21 		for (i = 0; i < 8; ++i)
   1431      1.11    bjh21 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
   1432      1.11    bjh21 			    SEEQ_BUFWIN, af[i]);
   1433      1.11    bjh21 }
   1434      1.11    bjh21 
   1435      1.11    bjh21 static void
   1436      1.11    bjh21 ea_mc_reset_8005(struct seeq8005_softc *sc)
   1437      1.11    bjh21 {
   1438       1.5    bjh21 	struct ether_multi *enm;
   1439       1.5    bjh21 	struct ether_multistep step;
   1440       1.5    bjh21 	int naddr, maxaddrs;
   1441       1.5    bjh21 
   1442       1.5    bjh21 	naddr = 0;
   1443      1.11    bjh21 	maxaddrs = 5;
   1444       1.5    bjh21 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1445       1.5    bjh21 	while (enm != NULL) {
   1446       1.5    bjh21 		/* Have we got space? */
   1447       1.5    bjh21 		if (naddr >= maxaddrs ||
   1448      1.28  thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
   1449       1.5    bjh21 			sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
   1450       1.5    bjh21 			ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
   1451       1.5    bjh21 			return;
   1452       1.5    bjh21 		}
   1453      1.11    bjh21 		ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
   1454      1.11    bjh21 		sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
   1455       1.5    bjh21 		naddr++;
   1456       1.5    bjh21 		ETHER_NEXT_MULTI(step, enm);
   1457       1.5    bjh21 	}
   1458       1.5    bjh21 	for (; naddr < maxaddrs; naddr++)
   1459      1.11    bjh21 		sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
   1460      1.24    bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
   1461       1.5    bjh21 			  sc->sc_config1);
   1462       1.5    bjh21 }
   1463       1.5    bjh21 
   1464       1.1    bjh21 /*
   1465       1.1    bjh21  * Device timeout routine.
   1466       1.1    bjh21  */
   1467       1.1    bjh21 
   1468       1.1    bjh21 static void
   1469       1.1    bjh21 ea_watchdog(struct ifnet *ifp)
   1470       1.1    bjh21 {
   1471       1.1    bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1472       1.1    bjh21 
   1473      1.15    bjh21 	log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
   1474      1.15    bjh21 	    sc->sc_dev.dv_xname,
   1475      1.24    bjh21 	    SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
   1476       1.1    bjh21 	ifp->if_oerrors++;
   1477       1.1    bjh21 
   1478       1.1    bjh21 	/* Kick the interface */
   1479       1.1    bjh21 
   1480       1.5    bjh21 	ea_init(ifp);
   1481       1.1    bjh21 
   1482       1.1    bjh21 	ifp->if_timer = 0;
   1483       1.1    bjh21 }
   1484       1.1    bjh21 
   1485       1.1    bjh21 /* End of if_ea.c */
   1486