Home | History | Annotate | Line # | Download | only in ic
seeq8005.c revision 1.48
      1  1.48  christos /* $NetBSD: seeq8005.c,v 1.48 2012/06/10 15:00:49 christos Exp $ */
      2   1.1     bjh21 
      3   1.1     bjh21 /*
      4  1.27     bjh21  * Copyright (c) 2000, 2001 Ben Harris
      5  1.11     bjh21  * Copyright (c) 1995-1998 Mark Brinicombe
      6   1.1     bjh21  * All rights reserved.
      7   1.1     bjh21  *
      8   1.1     bjh21  * Redistribution and use in source and binary forms, with or without
      9   1.1     bjh21  * modification, are permitted provided that the following conditions
     10   1.1     bjh21  * are met:
     11   1.1     bjh21  * 1. Redistributions of source code must retain the above copyright
     12   1.1     bjh21  *    notice, this list of conditions and the following disclaimer.
     13   1.1     bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1     bjh21  *    notice, this list of conditions and the following disclaimer in the
     15   1.1     bjh21  *    documentation and/or other materials provided with the distribution.
     16   1.1     bjh21  * 3. All advertising materials mentioning features or use of this software
     17   1.1     bjh21  *    must display the following acknowledgement:
     18  1.11     bjh21  *	This product includes software developed by Mark Brinicombe
     19  1.11     bjh21  *	for the NetBSD Project.
     20   1.1     bjh21  * 4. The name of the company nor the name of the author may be used to
     21   1.1     bjh21  *    endorse or promote products derived from this software without specific
     22   1.1     bjh21  *    prior written permission.
     23   1.1     bjh21  *
     24   1.1     bjh21  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25   1.1     bjh21  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26   1.1     bjh21  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1     bjh21  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28   1.1     bjh21  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29   1.1     bjh21  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30   1.1     bjh21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31   1.1     bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32   1.1     bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33   1.1     bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34   1.1     bjh21  * SUCH DAMAGE.
     35   1.1     bjh21  */
     36   1.1     bjh21 /*
     37   1.2     bjh21  * seeq8005.c - SEEQ 8005 device driver
     38   1.2     bjh21  */
     39   1.2     bjh21 /*
     40  1.24     bjh21  * This driver currently supports the following chips:
     41   1.2     bjh21  * SEEQ 8005 Advanced Ethernet Data Link Controller
     42  1.20     bjh21  * SEEQ 80C04 Ethernet Data Link Controller
     43  1.20     bjh21  * SEEQ 80C04A AutoDUPLEX CMOS Ethernet Data Link Controller
     44   1.2     bjh21  */
     45   1.2     bjh21 /*
     46  1.11     bjh21  * More information on the 8004 and 8005 AEDLC controllers can be found in
     47  1.11     bjh21  * the SEEQ Technology Inc 1992 Data Comm Devices data book.
     48  1.11     bjh21  *
     49  1.11     bjh21  * This data book may no longer be available as these are rather old chips
     50  1.11     bjh21  * (1991 - 1993)
     51  1.11     bjh21  */
     52  1.11     bjh21 /*
     53   1.2     bjh21  * This driver is based on the arm32 ea(4) driver, hence the names of many
     54   1.2     bjh21  * of the functions.
     55   1.1     bjh21  */
     56   1.1     bjh21 /*
     57   1.1     bjh21  * Bugs/possible improvements:
     58   1.1     bjh21  *	- Does not currently support DMA
     59   1.1     bjh21  *	- Does not transmit multiple packets in one go
     60   1.1     bjh21  *	- Does not support 8-bit busses
     61   1.1     bjh21  */
     62   1.1     bjh21 
     63  1.31     lukem #include <sys/cdefs.h>
     64  1.48  christos __KERNEL_RCSID(0, "$NetBSD: seeq8005.c,v 1.48 2012/06/10 15:00:49 christos Exp $");
     65  1.31     lukem 
     66   1.1     bjh21 #include <sys/param.h>
     67   1.1     bjh21 #include <sys/systm.h>
     68   1.1     bjh21 #include <sys/endian.h>
     69   1.1     bjh21 #include <sys/errno.h>
     70   1.1     bjh21 #include <sys/ioctl.h>
     71   1.1     bjh21 #include <sys/mbuf.h>
     72   1.1     bjh21 #include <sys/socket.h>
     73   1.1     bjh21 #include <sys/syslog.h>
     74   1.1     bjh21 #include <sys/device.h>
     75   1.1     bjh21 
     76   1.1     bjh21 #include <net/if.h>
     77   1.1     bjh21 #include <net/if_dl.h>
     78   1.1     bjh21 #include <net/if_types.h>
     79   1.1     bjh21 #include <net/if_ether.h>
     80  1.11     bjh21 #include <net/if_media.h>
     81   1.1     bjh21 
     82   1.1     bjh21 #include <net/bpf.h>
     83   1.1     bjh21 #include <net/bpfdesc.h>
     84   1.1     bjh21 
     85  1.30     bjh21 #include <sys/rnd.h>
     86  1.30     bjh21 
     87  1.42        ad #include <sys/bus.h>
     88  1.42        ad #include <sys/intr.h>
     89   1.1     bjh21 
     90   1.1     bjh21 #include <dev/ic/seeq8005reg.h>
     91   1.1     bjh21 #include <dev/ic/seeq8005var.h>
     92   1.1     bjh21 
     93  1.10     bjh21 /*#define SEEQ_DEBUG*/
     94   1.1     bjh21 
     95   1.1     bjh21 /* for debugging convenience */
     96  1.16     bjh21 #ifdef SEEQ8005_DEBUG
     97  1.11     bjh21 #define SEEQ_DEBUG_MISC		1
     98  1.11     bjh21 #define SEEQ_DEBUG_TX		2
     99  1.11     bjh21 #define SEEQ_DEBUG_RX		4
    100  1.11     bjh21 #define SEEQ_DEBUG_PKT		8
    101  1.11     bjh21 #define SEEQ_DEBUG_TXINT	16
    102  1.11     bjh21 #define SEEQ_DEBUG_RXINT	32
    103  1.16     bjh21 int seeq8005_debug = 0;
    104  1.16     bjh21 #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
    105   1.1     bjh21 #else
    106  1.11     bjh21 #define DPRINTF(f, x)
    107   1.1     bjh21 #endif
    108  1.11     bjh21 
    109  1.27     bjh21 #define	SEEQ_TX_BUFFER_SIZE		0x800		/* (> ETHER_MAX_LEN) */
    110   1.1     bjh21 
    111  1.24     bjh21 #define SEEQ_READ16(sc, iot, ioh, reg)					\
    112  1.24     bjh21 	((sc)->sc_flags & SF_8BIT ?					\
    113  1.24     bjh21 	    (bus_space_read_1((iot), (ioh), (reg)) |			\
    114  1.24     bjh21 	     (bus_space_read_1((iot), (ioh), (reg) + 1) << 8)) :	\
    115  1.24     bjh21 	    (bus_space_read_2((iot), (ioh), (reg))))
    116  1.24     bjh21 
    117  1.24     bjh21 #define SEEQ_WRITE16(sc, iot, ioh, reg, val) do {			\
    118  1.24     bjh21 	if ((sc)->sc_flags & SF_8BIT) {					\
    119  1.24     bjh21 		bus_space_write_1((iot), (ioh), (reg), (val) & 0xff);	\
    120  1.24     bjh21 		bus_space_write_1((iot), (ioh), (reg) + 1, (val) >> 8);	\
    121  1.24     bjh21 	} else								\
    122  1.24     bjh21 		bus_space_write_2((iot), (ioh), (reg), (val));		\
    123  1.24     bjh21 } while (/*CONSTCOND*/0)
    124  1.24     bjh21 
    125   1.1     bjh21 /*
    126   1.1     bjh21  * prototypes
    127   1.1     bjh21  */
    128   1.1     bjh21 
    129   1.5     bjh21 static int ea_init(struct ifnet *);
    130  1.39  christos static int ea_ioctl(struct ifnet *, u_long, void *);
    131   1.1     bjh21 static void ea_start(struct ifnet *);
    132   1.1     bjh21 static void ea_watchdog(struct ifnet *);
    133   1.1     bjh21 static void ea_chipreset(struct seeq8005_softc *);
    134   1.1     bjh21 static void ea_ramtest(struct seeq8005_softc *);
    135   1.1     bjh21 static int ea_stoptx(struct seeq8005_softc *);
    136   1.1     bjh21 static int ea_stoprx(struct seeq8005_softc *);
    137   1.5     bjh21 static void ea_stop(struct ifnet *, int);
    138   1.1     bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
    139   1.1     bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
    140  1.11     bjh21 static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
    141  1.11     bjh21 static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
    142   1.3     bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
    143   1.5     bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
    144  1.11     bjh21 static void ea_read(struct seeq8005_softc *, int, int);
    145  1.11     bjh21 static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
    146  1.20     bjh21 static void ea_txint(struct seeq8005_softc *);
    147  1.20     bjh21 static void ea_rxint(struct seeq8005_softc *);
    148   1.1     bjh21 static void eatxpacket(struct seeq8005_softc *);
    149  1.12     bjh21 static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
    150   1.5     bjh21 static void ea_mc_reset(struct seeq8005_softc *);
    151  1.11     bjh21 static void ea_mc_reset_8004(struct seeq8005_softc *);
    152  1.11     bjh21 static void ea_mc_reset_8005(struct seeq8005_softc *);
    153  1.11     bjh21 static int ea_mediachange(struct ifnet *);
    154  1.11     bjh21 static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
    155   1.1     bjh21 
    156  1.47    martin static u_char* padbuf = NULL;
    157  1.35    bouyer 
    158   1.1     bjh21 
    159   1.1     bjh21 /*
    160   1.1     bjh21  * Attach chip.
    161   1.1     bjh21  */
    162   1.1     bjh21 
    163   1.1     bjh21 void
    164  1.11     bjh21 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
    165  1.11     bjh21     int nmedia, int defmedia)
    166   1.1     bjh21 {
    167   1.1     bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    168  1.24     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    169  1.24     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    170   1.2     bjh21 	u_int id;
    171   1.2     bjh21 
    172  1.11     bjh21 	KASSERT(myaddr != NULL);
    173   1.2     bjh21 	printf(" address %s", ether_sprintf(myaddr));
    174   1.2     bjh21 
    175   1.3     bjh21 	/* Stop the board. */
    176   1.3     bjh21 
    177   1.3     bjh21 	ea_chipreset(sc);
    178   1.3     bjh21 
    179  1.24     bjh21 	/* Work out data bus width. */
    180  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
    181  1.25     bjh21 	if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
    182  1.24     bjh21 		/* Try 8-bit mode */
    183  1.24     bjh21 		sc->sc_flags |= SF_8BIT;
    184  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
    185  1.25     bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
    186  1.43    cegger 			aprint_normal("\n");
    187  1.43    cegger 			aprint_error_dev(&sc->sc_dev, "Cannot determine data bus width\n");
    188  1.24     bjh21 			return;
    189  1.24     bjh21 		}
    190  1.24     bjh21 	}
    191  1.24     bjh21 
    192  1.24     bjh21 	printf(", %d-bit", sc->sc_flags & SF_8BIT ? 8 : 16);
    193  1.24     bjh21 
    194   1.2     bjh21 	/* Get the product ID */
    195  1.37     perry 
    196  1.10     bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
    197  1.24     bjh21 	id = SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
    198   1.2     bjh21 
    199  1.11     bjh21 	switch (id & SEEQ_PRODUCTID_MASK) {
    200  1.11     bjh21 	case SEEQ_PRODUCTID_8004:
    201  1.11     bjh21 		sc->sc_variant = SEEQ_8004;
    202  1.20     bjh21 		switch (id & SEEQ_PRODUCTID_REV_MASK) {
    203  1.20     bjh21 		case SEEQ_PRODUCTID_REV_80C04:
    204  1.20     bjh21 			printf(", SEEQ 80C04\n");
    205  1.20     bjh21 			break;
    206  1.20     bjh21 		case SEEQ_PRODUCTID_REV_80C04A:
    207  1.20     bjh21 			printf(", SEEQ 80C04A\n");
    208  1.20     bjh21 			break;
    209  1.20     bjh21 		default:
    210  1.20     bjh21 			/* Unknown SEEQ 8004 variants */
    211  1.20     bjh21 			printf(", SEEQ 8004 rev %x\n",
    212  1.20     bjh21 			    id & SEEQ_PRODUCTID_REV_MASK);
    213  1.20     bjh21 			break;
    214  1.20     bjh21 		}
    215  1.11     bjh21 		break;
    216  1.11     bjh21 	default:	/* XXX */
    217  1.11     bjh21 		sc->sc_variant = SEEQ_8005;
    218  1.20     bjh21 		printf(", SEEQ 8005\n");
    219  1.11     bjh21 		break;
    220  1.11     bjh21 	}
    221  1.11     bjh21 
    222  1.11     bjh21 	/* Both the 8004 and 8005 are designed for 64K Buffer memory */
    223  1.11     bjh21 	sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
    224  1.11     bjh21 
    225  1.11     bjh21 	/*
    226  1.11     bjh21 	 * Set up tx and rx buffers.
    227  1.11     bjh21 	 *
    228  1.12     bjh21 	 * We use approximately a quarter of the packet memory for TX
    229  1.11     bjh21 	 * buffers and the rest for RX buffers
    230  1.11     bjh21 	 */
    231  1.12     bjh21 	/* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
    232  1.12     bjh21 	sc->sc_tx_bufs = 1;
    233  1.11     bjh21 	sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
    234  1.11     bjh21 	sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
    235  1.11     bjh21 	sc->sc_enabled = 0;
    236  1.11     bjh21 
    237  1.11     bjh21 	/* Test the RAM */
    238  1.11     bjh21 	ea_ramtest(sc);
    239  1.11     bjh21 
    240  1.11     bjh21 	printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
    241  1.43    cegger 	    device_xname(&sc->sc_dev), sc->sc_buffersize >> 10,
    242  1.37     perry 	    sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
    243   1.1     bjh21 
    244  1.35    bouyer 	if (padbuf == NULL) {
    245  1.35    bouyer 		padbuf = malloc(ETHER_MIN_LEN - ETHER_CRC_LEN, M_DEVBUF,
    246  1.35    bouyer 		    M_ZERO | M_NOWAIT);
    247  1.35    bouyer 		if (padbuf == NULL) {
    248  1.43    cegger 			aprint_error_dev(&sc->sc_dev, "can't allocate pad buffer\n");
    249  1.35    bouyer 			return;
    250  1.35    bouyer 		}
    251  1.35    bouyer 	}
    252  1.35    bouyer 
    253   1.1     bjh21 	/* Initialise ifnet structure. */
    254   1.1     bjh21 
    255  1.43    cegger 	strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    256   1.1     bjh21 	ifp->if_softc = sc;
    257   1.1     bjh21 	ifp->if_start = ea_start;
    258   1.1     bjh21 	ifp->if_ioctl = ea_ioctl;
    259   1.5     bjh21 	ifp->if_init = ea_init;
    260   1.5     bjh21 	ifp->if_stop = ea_stop;
    261   1.1     bjh21 	ifp->if_watchdog = ea_watchdog;
    262   1.5     bjh21 	ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
    263  1.11     bjh21 	if (sc->sc_variant == SEEQ_8004)
    264  1.11     bjh21 		ifp->if_flags |= IFF_SIMPLEX;
    265   1.7   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    266   1.1     bjh21 
    267  1.11     bjh21 	/* Initialize media goo. */
    268  1.11     bjh21 	ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
    269  1.11     bjh21 	if (media != NULL) {
    270  1.11     bjh21 		int i;
    271  1.11     bjh21 
    272  1.11     bjh21 		for (i = 0; i < nmedia; i++)
    273  1.11     bjh21 			ifmedia_add(&sc->sc_media, media[i], 0, NULL);
    274  1.11     bjh21 		ifmedia_set(&sc->sc_media, defmedia);
    275  1.11     bjh21 	} else {
    276  1.11     bjh21 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    277  1.11     bjh21 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
    278  1.11     bjh21 	}
    279  1.11     bjh21 
    280  1.27     bjh21 	/* We can support 802.1Q VLAN-sized frames. */
    281  1.27     bjh21 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    282  1.27     bjh21 
    283   1.1     bjh21 	/* Now we can attach the interface. */
    284   1.1     bjh21 
    285   1.1     bjh21 	if_attach(ifp);
    286   1.1     bjh21 	ether_ifattach(ifp, myaddr);
    287   1.1     bjh21 
    288  1.11     bjh21 	printf("\n");
    289  1.30     bjh21 
    290  1.30     bjh21 	/* After \n because it can print a line of its own. */
    291  1.43    cegger 	rnd_attach_source(&sc->rnd_source, device_xname(&sc->sc_dev),
    292  1.30     bjh21 	    RND_TYPE_NET, 0);
    293  1.11     bjh21 }
    294  1.11     bjh21 
    295  1.11     bjh21 /*
    296  1.11     bjh21  * Media change callback.
    297  1.11     bjh21  */
    298  1.11     bjh21 static int
    299  1.11     bjh21 ea_mediachange(struct ifnet *ifp)
    300  1.11     bjh21 {
    301  1.11     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    302   1.8     bjh21 
    303  1.11     bjh21 	if (sc->sc_mediachange)
    304  1.11     bjh21 		return ((*sc->sc_mediachange)(sc));
    305  1.11     bjh21 	return (EINVAL);
    306   1.1     bjh21 }
    307   1.1     bjh21 
    308  1.11     bjh21 /*
    309  1.11     bjh21  * Media status callback.
    310  1.11     bjh21  */
    311  1.11     bjh21 static void
    312  1.11     bjh21 ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    313  1.11     bjh21 {
    314  1.11     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    315  1.11     bjh21 
    316  1.11     bjh21 	if (sc->sc_enabled == 0) {
    317  1.11     bjh21 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    318  1.11     bjh21 		ifmr->ifm_status = 0;
    319  1.11     bjh21 		return;
    320  1.11     bjh21 	}
    321  1.11     bjh21 
    322  1.11     bjh21 	if (sc->sc_mediastatus)
    323  1.11     bjh21 		(*sc->sc_mediastatus)(sc, ifmr);
    324  1.11     bjh21 }
    325   1.1     bjh21 
    326   1.1     bjh21 /*
    327   1.1     bjh21  * Test the RAM on the ethernet card.
    328   1.1     bjh21  */
    329   1.1     bjh21 
    330   1.1     bjh21 void
    331   1.1     bjh21 ea_ramtest(struct seeq8005_softc *sc)
    332   1.1     bjh21 {
    333   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    334   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    335   1.1     bjh21 	int loop;
    336   1.1     bjh21 	u_int sum = 0;
    337   1.1     bjh21 
    338   1.1     bjh21 	/*
    339   1.1     bjh21 	 * Test the buffer memory on the board.
    340   1.1     bjh21 	 * Write simple pattens to it and read them back.
    341   1.1     bjh21 	 */
    342   1.1     bjh21 
    343   1.1     bjh21 	/* Set up the whole buffer RAM for writing */
    344   1.1     bjh21 
    345  1.10     bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    346  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
    347  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    348  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
    349   1.1     bjh21 
    350  1.10     bjh21 #define SEEQ_RAMTEST_LOOP(value)						\
    351   1.3     bjh21 do {									\
    352   1.3     bjh21 	/* Set the write start address and write a pattern */		\
    353   1.3     bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);				\
    354  1.10     bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    355  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (value));	\
    356   1.3     bjh21 									\
    357   1.3     bjh21 	/* Set the read start address and verify the pattern */		\
    358   1.3     bjh21 	ea_readbuf(sc, NULL, 0x0000, 0);				\
    359  1.10     bjh21 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    360  1.24     bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN) != (value)) \
    361   1.3     bjh21 			++sum;						\
    362   1.3     bjh21 } while (/*CONSTCOND*/0)
    363   1.3     bjh21 
    364  1.10     bjh21 	SEEQ_RAMTEST_LOOP(loop);
    365  1.10     bjh21 	SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
    366  1.10     bjh21 	SEEQ_RAMTEST_LOOP(0xaa55);
    367  1.10     bjh21 	SEEQ_RAMTEST_LOOP(0x55aa);
    368   1.1     bjh21 
    369   1.1     bjh21 	/* Report */
    370   1.1     bjh21 
    371   1.2     bjh21 	if (sum > 0)
    372  1.43    cegger 		aprint_error_dev(&sc->sc_dev, "buffer RAM failed self test, %d faults\n", sum);
    373   1.1     bjh21 }
    374   1.1     bjh21 
    375   1.1     bjh21 
    376   1.1     bjh21 /*
    377   1.1     bjh21  * Stop the tx interface.
    378   1.1     bjh21  *
    379   1.1     bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    380   1.1     bjh21  */
    381   1.1     bjh21 
    382   1.1     bjh21 static int
    383   1.1     bjh21 ea_stoptx(struct seeq8005_softc *sc)
    384   1.1     bjh21 {
    385   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    386   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    387   1.1     bjh21 	int timeout;
    388   1.1     bjh21 	int status;
    389   1.1     bjh21 
    390  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
    391  1.11     bjh21 
    392  1.11     bjh21 	sc->sc_enabled = 0;
    393   1.1     bjh21 
    394  1.24     bjh21 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    395  1.10     bjh21 	if (!(status & SEEQ_STATUS_TX_ON))
    396   1.1     bjh21 		return 0;
    397   1.1     bjh21 
    398   1.1     bjh21 	/* Stop any tx and wait for confirmation */
    399  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    400  1.10     bjh21 			  sc->sc_command | SEEQ_CMD_TX_OFF);
    401   1.1     bjh21 
    402   1.1     bjh21 	timeout = 20000;
    403   1.1     bjh21 	do {
    404  1.24     bjh21 		status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    405  1.11     bjh21 		delay(1);
    406  1.10     bjh21 	} while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
    407  1.11     bjh21  	if (timeout == 0)
    408  1.11     bjh21 		log(LOG_ERR, "%s: timeout waiting for tx termination\n",
    409  1.43    cegger 		    device_xname(&sc->sc_dev));
    410   1.1     bjh21 
    411   1.1     bjh21 	/* Clear any pending tx interrupt */
    412  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    413  1.10     bjh21 		   sc->sc_command | SEEQ_CMD_TX_INTACK);
    414   1.1     bjh21 	return 1;
    415   1.1     bjh21 }
    416   1.1     bjh21 
    417   1.1     bjh21 
    418   1.1     bjh21 /*
    419   1.1     bjh21  * Stop the rx interface.
    420   1.1     bjh21  *
    421   1.1     bjh21  * Returns 0 if the tx was already stopped or 1 if it was active
    422   1.1     bjh21  */
    423   1.1     bjh21 
    424   1.1     bjh21 static int
    425   1.1     bjh21 ea_stoprx(struct seeq8005_softc *sc)
    426   1.1     bjh21 {
    427   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    428   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    429   1.1     bjh21 	int timeout;
    430   1.1     bjh21 	int status;
    431   1.1     bjh21 
    432  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
    433   1.1     bjh21 
    434  1.24     bjh21 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    435  1.10     bjh21 	if (!(status & SEEQ_STATUS_RX_ON))
    436   1.1     bjh21 		return 0;
    437   1.1     bjh21 
    438   1.1     bjh21 	/* Stop any rx and wait for confirmation */
    439   1.1     bjh21 
    440  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    441  1.10     bjh21 			  sc->sc_command | SEEQ_CMD_RX_OFF);
    442   1.1     bjh21 
    443   1.1     bjh21 	timeout = 20000;
    444   1.1     bjh21 	do {
    445  1.24     bjh21 		status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    446  1.10     bjh21 	} while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
    447   1.1     bjh21 	if (timeout == 0)
    448  1.11     bjh21 		log(LOG_ERR, "%s: timeout waiting for rx termination\n",
    449  1.43    cegger 		    device_xname(&sc->sc_dev));
    450   1.1     bjh21 
    451   1.1     bjh21 	/* Clear any pending rx interrupt */
    452   1.1     bjh21 
    453  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    454  1.10     bjh21 		   sc->sc_command | SEEQ_CMD_RX_INTACK);
    455   1.1     bjh21 	return 1;
    456   1.1     bjh21 }
    457   1.1     bjh21 
    458   1.1     bjh21 
    459   1.1     bjh21 /*
    460   1.1     bjh21  * Stop interface.
    461   1.1     bjh21  * Stop all IO and shut the interface down
    462   1.1     bjh21  */
    463   1.1     bjh21 
    464  1.34     bjh21 /* ARGSUSED */
    465   1.1     bjh21 static void
    466   1.5     bjh21 ea_stop(struct ifnet *ifp, int disable)
    467   1.1     bjh21 {
    468   1.5     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    469   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    470   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    471  1.37     perry 
    472  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
    473   1.1     bjh21 
    474   1.1     bjh21 	/* Stop all IO */
    475   1.1     bjh21 	ea_stoptx(sc);
    476   1.1     bjh21 	ea_stoprx(sc);
    477   1.1     bjh21 
    478   1.1     bjh21 	/* Disable rx and tx interrupts */
    479  1.48  christos 	sc->sc_command &= ~(SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
    480   1.1     bjh21 
    481   1.1     bjh21 	/* Clear any pending interrupts */
    482  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    483  1.10     bjh21 			  sc->sc_command | SEEQ_CMD_RX_INTACK |
    484  1.10     bjh21 			  SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
    485  1.10     bjh21 			  SEEQ_CMD_BW_INTACK);
    486  1.11     bjh21 
    487  1.11     bjh21 	if (sc->sc_variant == SEEQ_8004) {
    488  1.11     bjh21 		/* Put the chip to sleep */
    489  1.11     bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    490  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN,
    491  1.11     bjh21 		    sc->sc_config3 | SEEQ_CFG3_SLEEP);
    492  1.11     bjh21 	}
    493   1.1     bjh21 
    494   1.1     bjh21 	/* Cancel any watchdog timer */
    495  1.48  christos 	sc->sc_ethercom.ec_if.if_timer = 0;
    496   1.1     bjh21 }
    497   1.1     bjh21 
    498   1.1     bjh21 
    499   1.1     bjh21 /*
    500   1.1     bjh21  * Reset the chip
    501   1.1     bjh21  * Following this the software registers are reset
    502   1.1     bjh21  */
    503   1.1     bjh21 
    504   1.1     bjh21 static void
    505   1.1     bjh21 ea_chipreset(struct seeq8005_softc *sc)
    506   1.1     bjh21 {
    507   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    508   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    509   1.1     bjh21 
    510  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
    511   1.1     bjh21 
    512   1.1     bjh21 	/* Reset the controller. Min of 4us delay here */
    513   1.1     bjh21 
    514  1.24     bjh21 	/*
    515  1.24     bjh21 	 * This can be called before we know whether the chip is in 8- or
    516  1.24     bjh21 	 * 16-bit mode, so we do a reset in both modes.  The 16-bit reset is
    517  1.24     bjh21 	 * harmless in 8-bit mode, so we do that second.
    518  1.24     bjh21 	 */
    519  1.24     bjh21 
    520  1.24     bjh21 	/* In 16-bit mode, this will munge the PreamSelect bit. */
    521  1.24     bjh21 	bus_space_write_1(iot, ioh, SEEQ_CONFIG2 + 1, SEEQ_CFG2_RESET >> 8);
    522  1.24     bjh21 	delay(4);
    523  1.24     bjh21 	/* In 8-bit mode, this will zero the bottom half of config reg 2. */
    524  1.10     bjh21 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
    525   1.3     bjh21 	delay(4);
    526   1.1     bjh21 
    527   1.1     bjh21 	sc->sc_command = 0;
    528   1.1     bjh21 	sc->sc_config1 = 0;
    529   1.1     bjh21 	sc->sc_config2 = 0;
    530  1.11     bjh21 	sc->sc_config3 = 0;
    531   1.1     bjh21 }
    532   1.1     bjh21 
    533   1.1     bjh21 
    534   1.1     bjh21 /*
    535   1.1     bjh21  * If the DMA FIFO's in write mode, wait for it to empty.  Needed when
    536   1.1     bjh21  * switching the FIFO from write to read.  We also use it when changing
    537   1.1     bjh21  * the address for writes.
    538   1.1     bjh21  */
    539   1.1     bjh21 static void
    540   1.1     bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
    541   1.1     bjh21 {
    542   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    543   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    544   1.1     bjh21 	int timeout;
    545  1.37     perry 
    546   1.1     bjh21 	timeout = 20000;
    547  1.24     bjh21 	if ((SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    548  1.10     bjh21 	     SEEQ_STATUS_FIFO_DIR) != 0)
    549   1.1     bjh21 		return; /* FIFO is reading anyway. */
    550  1.18     bjh21 	while (--timeout > 0)
    551  1.24     bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    552  1.18     bjh21 		    SEEQ_STATUS_FIFO_EMPTY)
    553  1.18     bjh21 			return;
    554  1.43    cegger 	log(LOG_ERR, "%s: DMA FIFO failed to empty\n", device_xname(&sc->sc_dev));
    555   1.1     bjh21 }
    556   1.1     bjh21 
    557   1.1     bjh21 /*
    558   1.1     bjh21  * Wait for the DMA FIFO to fill before reading from it.
    559   1.1     bjh21  */
    560   1.1     bjh21 static void
    561   1.1     bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
    562   1.1     bjh21 {
    563   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    564   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    565   1.1     bjh21 	int timeout;
    566   1.1     bjh21 
    567   1.1     bjh21 	timeout = 20000;
    568  1.18     bjh21 	while (--timeout > 0)
    569  1.24     bjh21 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    570  1.18     bjh21 		    SEEQ_STATUS_FIFO_FULL)
    571  1.18     bjh21 			return;
    572  1.43    cegger 	log(LOG_ERR, "%s: DMA FIFO failed to fill\n", device_xname(&sc->sc_dev));
    573   1.1     bjh21 }
    574   1.1     bjh21 
    575   1.1     bjh21 /*
    576   1.1     bjh21  * write to the buffer memory on the interface
    577   1.1     bjh21  *
    578   1.1     bjh21  * The buffer address is set to ADDR.
    579   1.1     bjh21  * If len != 0 then data is copied from the address starting at buf
    580   1.1     bjh21  * to the interface buffer.
    581   1.1     bjh21  * BUF must be usable as a u_int16_t *.
    582   1.1     bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    583   1.1     bjh21  */
    584   1.1     bjh21 
    585   1.1     bjh21 static void
    586  1.11     bjh21 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    587   1.1     bjh21 {
    588   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    589   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    590   1.1     bjh21 
    591  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
    592  1.24     bjh21 	    SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
    593   1.1     bjh21 
    594   1.1     bjh21 #ifdef DIAGNOSTIC
    595   1.1     bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    596  1.43    cegger 		panic("%s: unaligned writebuf", device_xname(&sc->sc_dev));
    597  1.10     bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    598  1.43    cegger 		panic("%s: writebuf out of range", device_xname(&sc->sc_dev));
    599  1.14     bjh21 #endif
    600   1.1     bjh21 
    601  1.11     bjh21 	if (addr != -1) {
    602  1.11     bjh21 		ea_await_fifo_empty(sc);
    603   1.1     bjh21 
    604  1.11     bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    605  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    606  1.11     bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    607  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr);
    608  1.11     bjh21 	}
    609   1.1     bjh21 
    610  1.24     bjh21 	if (len > 0) {
    611  1.24     bjh21 		if (sc->sc_flags & SF_8BIT)
    612  1.24     bjh21 			bus_space_write_multi_1(iot, ioh, SEEQ_BUFWIN,
    613  1.24     bjh21 			    (u_int8_t *)buf, len);
    614  1.24     bjh21 		else
    615  1.24     bjh21 			bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
    616  1.34     bjh21 			    /* LINTED: alignment checked above */
    617  1.24     bjh21 			    (u_int16_t *)buf, len / 2);
    618  1.24     bjh21 	}
    619  1.33     bjh21 	if (!(sc->sc_flags & SF_8BIT) && len % 2) {
    620  1.33     bjh21 		/* Write the last byte */
    621  1.33     bjh21 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, buf[len - 1]);
    622  1.33     bjh21 	}
    623   1.1     bjh21 	/* Leave FIFO to empty in the background */
    624   1.1     bjh21 }
    625   1.1     bjh21 
    626   1.1     bjh21 
    627   1.1     bjh21 /*
    628   1.1     bjh21  * read from the buffer memory on the interface
    629   1.1     bjh21  *
    630   1.1     bjh21  * The buffer address is set to ADDR.
    631   1.1     bjh21  * If len != 0 then data is copied from the interface buffer to the
    632   1.1     bjh21  * address starting at buf.
    633   1.1     bjh21  * BUF must be usable as a u_int16_t *.
    634   1.1     bjh21  * If LEN is odd, it must be safe to overwrite one extra byte.
    635   1.1     bjh21  */
    636   1.1     bjh21 
    637   1.1     bjh21 static void
    638  1.11     bjh21 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    639   1.1     bjh21 {
    640   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    641   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    642  1.19     bjh21 	int runup;
    643   1.1     bjh21 
    644  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
    645  1.24     bjh21 	    SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS), addr, len));
    646   1.1     bjh21 
    647   1.1     bjh21 #ifdef DIAGNOSTIC
    648  1.14     bjh21 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    649  1.43    cegger 		panic("%s: unaligned readbuf", device_xname(&sc->sc_dev));
    650  1.14     bjh21 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    651  1.43    cegger 		panic("%s: readbuf out of range", device_xname(&sc->sc_dev));
    652   1.1     bjh21 #endif
    653   1.1     bjh21 
    654  1.11     bjh21 	if (addr != -1) {
    655  1.19     bjh21 		/*
    656  1.19     bjh21 		 * SEEQ 80C04 bug:
    657  1.19     bjh21 		 * Starting reading from certain addresses seems to cause
    658  1.19     bjh21 		 * us to get bogus results, so we avoid them.
    659  1.19     bjh21 		 */
    660  1.19     bjh21 		runup = 0;
    661  1.19     bjh21 		if (sc->sc_variant == SEEQ_8004 &&
    662  1.19     bjh21 		    ((addr & 0x00ff) == 0x00ea ||
    663  1.19     bjh21 		     (addr & 0x00ff) == 0x00ee ||
    664  1.19     bjh21 		     (addr & 0x00ff) == 0x00f0))
    665  1.19     bjh21 			runup = (addr & 0x00ff) - 0x00e8;
    666  1.19     bjh21 
    667  1.11     bjh21 		ea_await_fifo_empty(sc);
    668   1.1     bjh21 
    669  1.11     bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    670  1.21     bjh21 
    671  1.21     bjh21 		/*
    672  1.21     bjh21 		 * 80C04 bug workaround.  I found this in the old arm32 "eb"
    673  1.21     bjh21 		 * driver.  I've no idea what it does, but it seems to stop
    674  1.21     bjh21 		 * the chip mangling data so often.
    675  1.21     bjh21 		 */
    676  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    677  1.21     bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    678  1.21     bjh21 		ea_await_fifo_empty(sc);
    679  1.21     bjh21 
    680  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr - runup);
    681  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    682  1.11     bjh21 		    sc->sc_command | SEEQ_CMD_FIFO_READ);
    683   1.1     bjh21 
    684  1.11     bjh21 		ea_await_fifo_full(sc);
    685  1.19     bjh21 		while (runup > 0) {
    686  1.34     bjh21 			/* LINTED: Reading a volatile _does_ have an effect */
    687  1.24     bjh21 			(void)SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN);
    688  1.19     bjh21 			runup -= 2;
    689  1.19     bjh21 		}
    690  1.11     bjh21 	}
    691   1.1     bjh21 
    692  1.24     bjh21 	if (len > 0) {
    693  1.24     bjh21 		if (sc->sc_flags & SF_8BIT)
    694  1.24     bjh21 			bus_space_read_multi_1(iot, ioh, SEEQ_BUFWIN,
    695  1.24     bjh21 			    (u_int8_t *)buf, len);
    696  1.24     bjh21 		else
    697  1.24     bjh21 			bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
    698  1.34     bjh21 			    /* LINTED: pointer alignment checked above */
    699  1.24     bjh21 			    (u_int16_t *)buf, len / 2);
    700  1.33     bjh21 	}
    701  1.33     bjh21 	if (!(sc->sc_flags & SF_8BIT) && len % 2) {
    702  1.33     bjh21 		/* Read the last byte */
    703  1.33     bjh21 		buf[len - 1] = bus_space_read_2(iot, ioh, SEEQ_BUFWIN);
    704  1.24     bjh21 	}
    705   1.1     bjh21 }
    706   1.1     bjh21 
    707   1.3     bjh21 static void
    708   1.3     bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
    709   1.3     bjh21 {
    710   1.3     bjh21 
    711  1.24     bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
    712   1.3     bjh21 			  sc->sc_config1 | bufcode);
    713   1.3     bjh21 }
    714   1.1     bjh21 
    715   1.5     bjh21 /* Must be called at splnet */
    716   1.5     bjh21 static void
    717  1.41    dyoung ea_set_address(struct seeq8005_softc *sc, int which, const u_int8_t *ea)
    718   1.5     bjh21 {
    719   1.5     bjh21 	int i;
    720   1.5     bjh21 
    721  1.10     bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
    722   1.5     bjh21 	for (i = 0; i < ETHER_ADDR_LEN; ++i)
    723  1.24     bjh21 		SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
    724   1.5     bjh21 				  ea[i]);
    725   1.5     bjh21 }
    726   1.5     bjh21 
    727   1.1     bjh21 /*
    728   1.1     bjh21  * Initialize interface.
    729   1.1     bjh21  *
    730   1.1     bjh21  * This should leave the interface in a state for packet reception and
    731   1.1     bjh21  * transmission.
    732   1.1     bjh21  */
    733   1.1     bjh21 
    734   1.1     bjh21 static int
    735   1.5     bjh21 ea_init(struct ifnet *ifp)
    736   1.1     bjh21 {
    737   1.5     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    738   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    739   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    740   1.5     bjh21 	int s;
    741   1.1     bjh21 
    742  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
    743   1.1     bjh21 
    744   1.1     bjh21 	s = splnet();
    745   1.1     bjh21 
    746   1.1     bjh21 	/* First, reset the board. */
    747   1.1     bjh21 
    748   1.3     bjh21 	ea_chipreset(sc);
    749   1.3     bjh21 
    750   1.3     bjh21 	/* Set up defaults for the registers */
    751   1.3     bjh21 
    752  1.11     bjh21 	sc->sc_command = 0;
    753  1.11     bjh21 	sc->sc_config1 = 0;
    754   1.3     bjh21 #if BYTE_ORDER == BIG_ENDIAN
    755  1.11     bjh21 	sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
    756   1.3     bjh21 #else
    757   1.3     bjh21 	sc->sc_config2 = 0;
    758   1.3     bjh21 #endif
    759  1.11     bjh21 	sc->sc_config3 = 0;
    760   1.1     bjh21 
    761  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
    762  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    763  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    764  1.11     bjh21 	if (sc->sc_variant == SEEQ_8004) {
    765  1.11     bjh21 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    766  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
    767  1.11     bjh21 	}
    768  1.11     bjh21 
    769  1.11     bjh21 	/* Write the station address - the receiver must be off */
    770  1.41    dyoung 	ea_set_address(sc, 0, (const u_int8_t *)CLLADDR(ifp->if_sadl));
    771   1.3     bjh21 
    772   1.3     bjh21 	/* Split board memory into Rx and Tx. */
    773  1.10     bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    774  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
    775   1.3     bjh21 
    776  1.27     bjh21 	if (sc->sc_variant == SEEQ_8004) {
    777  1.27     bjh21 		/* Make the interface IFF_SIMPLEX. */
    778  1.11     bjh21 		sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
    779  1.27     bjh21 		/* Enable reception of long packets (for vlan(4)). */
    780  1.27     bjh21 		sc->sc_config2 |= SEEQ_CFG2_PASS_LONGSHORT;
    781  1.27     bjh21 	}
    782   1.1     bjh21 
    783   1.1     bjh21 	/* Configure rx. */
    784  1.13     bjh21 	ea_mc_reset(sc);
    785   1.1     bjh21 	if (ifp->if_flags & IFF_PROMISC)
    786  1.10     bjh21 		sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
    787  1.13     bjh21 	else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
    788  1.10     bjh21 		sc->sc_config1 = SEEQ_CFG1_MULTICAST;
    789   1.1     bjh21 	else
    790  1.10     bjh21 		sc->sc_config1 = SEEQ_CFG1_BROADCAST;
    791  1.10     bjh21 	sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
    792  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    793   1.3     bjh21 
    794   1.3     bjh21 	/* Setup the Rx pointers */
    795  1.11     bjh21 	sc->sc_rx_ptr = sc->sc_tx_bufsize;
    796   1.3     bjh21 
    797  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
    798  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
    799   1.3     bjh21 
    800   1.3     bjh21 
    801   1.3     bjh21 	/* Place a NULL header at the beginning of the receive area */
    802   1.3     bjh21 	ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
    803  1.37     perry 
    804  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    805  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    806   1.1     bjh21 
    807   1.3     bjh21 
    808   1.1     bjh21 	/* Configure TX. */
    809  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
    810   1.1     bjh21 
    811  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    812   1.1     bjh21 
    813  1.10     bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    814  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    815   1.1     bjh21 
    816  1.11     bjh21 	/* Reset tx buffer pointers */
    817  1.11     bjh21 	sc->sc_tx_cur = 0;
    818  1.11     bjh21 	sc->sc_tx_used = 0;
    819  1.11     bjh21 	sc->sc_tx_next = 0;
    820   1.1     bjh21 
    821   1.1     bjh21 	/* Place a NULL header at the beginning of the transmit area */
    822   1.1     bjh21 	ea_writebuf(sc, NULL, 0x0000, 0);
    823  1.37     perry 
    824  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    825  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    826   1.1     bjh21 
    827  1.10     bjh21 	sc->sc_command |= SEEQ_CMD_TX_INTEN;
    828  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
    829   1.1     bjh21 
    830  1.11     bjh21 	/* Turn on Rx */
    831  1.11     bjh21 	sc->sc_command |= SEEQ_CMD_RX_INTEN;
    832  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    833  1.11     bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
    834  1.11     bjh21 
    835  1.48  christos 	/* TX_ON gets set by eatxpacket when there's something to transmit. */
    836   1.1     bjh21 
    837   1.1     bjh21 
    838   1.1     bjh21 	/* Set flags appropriately. */
    839   1.1     bjh21 	ifp->if_flags |= IFF_RUNNING;
    840   1.1     bjh21 	ifp->if_flags &= ~IFF_OACTIVE;
    841  1.11     bjh21 	sc->sc_enabled = 1;
    842   1.1     bjh21 
    843   1.1     bjh21 	/* And start output. */
    844   1.1     bjh21 	ea_start(ifp);
    845   1.1     bjh21 
    846   1.1     bjh21 	splx(s);
    847   1.1     bjh21 	return 0;
    848   1.1     bjh21 }
    849   1.1     bjh21 
    850   1.1     bjh21 /*
    851   1.1     bjh21  * Start output on interface. Get datagrams from the queue and output them,
    852   1.1     bjh21  * giving the receiver a chance between datagrams. Call only from splnet or
    853   1.1     bjh21  * interrupt level!
    854   1.1     bjh21  */
    855   1.1     bjh21 
    856   1.1     bjh21 static void
    857   1.1     bjh21 ea_start(struct ifnet *ifp)
    858   1.1     bjh21 {
    859   1.1     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
    860   1.1     bjh21 	int s;
    861   1.1     bjh21 
    862   1.1     bjh21 	s = splnet();
    863  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
    864   1.1     bjh21 
    865  1.14     bjh21 	/*
    866  1.14     bjh21 	 * Don't do anything if output is active.  seeq8005intr() will call
    867  1.14     bjh21 	 * us (actually eatxpacket()) back when the card's ready for more
    868  1.14     bjh21 	 * frames.
    869  1.14     bjh21 	 */
    870   1.1     bjh21 	if (ifp->if_flags & IFF_OACTIVE)
    871   1.1     bjh21 		return;
    872   1.1     bjh21 
    873   1.1     bjh21 	/* Mark interface as output active */
    874  1.37     perry 
    875   1.1     bjh21 	ifp->if_flags |= IFF_OACTIVE;
    876   1.1     bjh21 
    877   1.1     bjh21 	/* tx packets */
    878   1.1     bjh21 
    879   1.1     bjh21 	eatxpacket(sc);
    880   1.1     bjh21 	splx(s);
    881   1.1     bjh21 }
    882   1.1     bjh21 
    883   1.1     bjh21 
    884   1.1     bjh21 /*
    885   1.1     bjh21  * Transfer a packet to the interface buffer and start transmission
    886   1.1     bjh21  *
    887   1.1     bjh21  * Called at splnet()
    888   1.1     bjh21  */
    889  1.37     perry 
    890  1.48  christos static void
    891   1.1     bjh21 eatxpacket(struct seeq8005_softc *sc)
    892   1.1     bjh21 {
    893   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    894   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    895  1.12     bjh21 	struct mbuf *m0;
    896   1.1     bjh21 	struct ifnet *ifp;
    897   1.1     bjh21 
    898   1.1     bjh21 	ifp = &sc->sc_ethercom.ec_if;
    899   1.1     bjh21 
    900   1.1     bjh21 	/* Dequeue the next packet. */
    901   1.7   thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m0);
    902   1.1     bjh21 
    903   1.1     bjh21 	/* If there's nothing to send, return. */
    904   1.1     bjh21 	if (!m0) {
    905   1.1     bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
    906  1.10     bjh21 		sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    907  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    908  1.16     bjh21 		DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
    909   1.1     bjh21 		return;
    910   1.1     bjh21 	}
    911   1.1     bjh21 
    912   1.1     bjh21 	/* Give the packet to the bpf, if any. */
    913  1.45     joerg 	bpf_mtap(ifp, m0);
    914   1.1     bjh21 
    915  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
    916   1.1     bjh21 
    917  1.10     bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
    918  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    919   1.1     bjh21 
    920  1.12     bjh21 	ea_writembuf(sc, m0, 0x0000);
    921  1.12     bjh21 	m_freem(m0);
    922  1.12     bjh21 
    923  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    924  1.12     bjh21 
    925  1.12     bjh21 	/* Now transmit the datagram. */
    926  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    927  1.12     bjh21 			  sc->sc_command | SEEQ_CMD_TX_ON);
    928  1.15     bjh21 
    929  1.15     bjh21 	/* Make sure we notice if the chip goes silent on us. */
    930  1.15     bjh21 	ifp->if_timer = 5;
    931  1.15     bjh21 
    932  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_TX,
    933  1.24     bjh21 	    ("st=%04x\n", SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
    934  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
    935  1.12     bjh21 }
    936  1.12     bjh21 
    937  1.12     bjh21 /*
    938  1.12     bjh21  * Copy a packet from an mbuf to the transmit buffer on the card.
    939  1.12     bjh21  *
    940  1.12     bjh21  * Puts a valid Tx header at the start of the packet, and a null header at
    941  1.12     bjh21  * the end.
    942  1.12     bjh21  */
    943  1.12     bjh21 static int
    944  1.12     bjh21 ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
    945  1.12     bjh21 {
    946  1.12     bjh21 	struct mbuf *m;
    947  1.12     bjh21 	int len, nextpacket;
    948  1.12     bjh21 	u_int8_t hdr[4];
    949  1.12     bjh21 
    950   1.1     bjh21 	/*
    951  1.12     bjh21 	 * Copy the datagram to the packet buffer.
    952   1.1     bjh21 	 */
    953   1.1     bjh21 	len = 0;
    954   1.1     bjh21 	for (m = m0; m; m = m->m_next) {
    955   1.1     bjh21 		if (m->m_len == 0)
    956   1.1     bjh21 			continue;
    957  1.34     bjh21 		ea_writebuf(sc, mtod(m, u_char *), bufstart + 4 + len,
    958  1.22     bjh21 		    m->m_len);
    959   1.1     bjh21 		len += m->m_len;
    960   1.1     bjh21 	}
    961   1.1     bjh21 
    962  1.35    bouyer 	if (len < ETHER_MIN_LEN) {
    963  1.35    bouyer 		ea_writebuf(sc, padbuf, bufstart + 4 + len,
    964  1.35    bouyer 		    ETHER_MIN_LEN - len);
    965  1.35    bouyer 		len = ETHER_MIN_LEN;
    966  1.35    bouyer 	}
    967   1.1     bjh21 
    968   1.1     bjh21 	/* Follow it with a NULL packet header */
    969  1.22     bjh21 	memset(hdr, 0, 4);
    970  1.22     bjh21 	ea_writebuf(sc, hdr, bufstart + 4 + len, 4);
    971  1.24     bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    972  1.24     bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    973   1.1     bjh21 
    974  1.12     bjh21 	/* Ok we now have a packet len bytes long in our packet buffer */
    975  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
    976   1.1     bjh21 
    977   1.1     bjh21 	/* Write the packet header */
    978   1.1     bjh21 	nextpacket = len + 4;
    979   1.1     bjh21 	hdr[0] = (nextpacket >> 8) & 0xff;
    980   1.1     bjh21 	hdr[1] = nextpacket & 0xff;
    981  1.10     bjh21 	hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
    982  1.10     bjh21 		SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
    983  1.48  christos 	hdr[3] = 0; /* Status byte -- will be updated by hardware. */
    984   1.1     bjh21 	ea_writebuf(sc, hdr, 0x0000, 4);
    985   1.1     bjh21 
    986  1.12     bjh21 	return len;
    987   1.1     bjh21 }
    988   1.1     bjh21 
    989   1.1     bjh21 /*
    990   1.1     bjh21  * Ethernet controller interrupt.
    991   1.1     bjh21  */
    992   1.1     bjh21 
    993   1.1     bjh21 int
    994   1.1     bjh21 seeq8005intr(void *arg)
    995   1.1     bjh21 {
    996   1.1     bjh21 	struct seeq8005_softc *sc = arg;
    997   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
    998   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
    999  1.11     bjh21 	int status, handled;
   1000   1.1     bjh21 
   1001   1.1     bjh21 	handled = 0;
   1002   1.1     bjh21 
   1003   1.1     bjh21 	/* Get the controller status */
   1004  1.24     bjh21 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
   1005   1.1     bjh21 
   1006   1.1     bjh21 	/* Tx interrupt ? */
   1007  1.10     bjh21 	if (status & SEEQ_STATUS_TX_INT) {
   1008   1.1     bjh21 		handled = 1;
   1009   1.1     bjh21 
   1010   1.1     bjh21 		/* Acknowledge the interrupt */
   1011  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1012  1.10     bjh21 				  sc->sc_command | SEEQ_CMD_TX_INTACK);
   1013   1.1     bjh21 
   1014  1.20     bjh21 		ea_txint(sc);
   1015   1.1     bjh21 	}
   1016   1.1     bjh21 
   1017   1.1     bjh21 
   1018   1.1     bjh21 	/* Rx interrupt ? */
   1019  1.10     bjh21 	if (status & SEEQ_STATUS_RX_INT) {
   1020   1.1     bjh21 		handled = 1;
   1021   1.1     bjh21 
   1022   1.1     bjh21 		/* Acknowledge the interrupt */
   1023  1.24     bjh21 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1024  1.10     bjh21 				  sc->sc_command | SEEQ_CMD_RX_INTACK);
   1025   1.1     bjh21 
   1026   1.1     bjh21 		/* Processes the received packets */
   1027  1.20     bjh21 		ea_rxint(sc);
   1028  1.20     bjh21 	}
   1029   1.1     bjh21 
   1030  1.30     bjh21 	if (handled)
   1031  1.30     bjh21 		rnd_add_uint32(&sc->rnd_source, status);
   1032  1.46       tls 
   1033  1.20     bjh21 	return handled;
   1034  1.20     bjh21 }
   1035   1.1     bjh21 
   1036  1.20     bjh21 static void
   1037  1.20     bjh21 ea_txint(struct seeq8005_softc *sc)
   1038  1.20     bjh21 {
   1039  1.20     bjh21 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1040  1.20     bjh21 	bus_space_tag_t iot = sc->sc_iot;
   1041  1.20     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
   1042  1.20     bjh21 	u_int8_t txhdr[4];
   1043  1.20     bjh21 	u_int txstatus;
   1044  1.20     bjh21 
   1045  1.20     bjh21 	ea_readbuf(sc, txhdr, 0x0000, 4);
   1046  1.20     bjh21 
   1047  1.20     bjh21 	DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
   1048  1.20     bjh21 	    txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
   1049  1.20     bjh21 	txstatus = txhdr[3];
   1050  1.20     bjh21 
   1051  1.20     bjh21 	/*
   1052  1.20     bjh21 	 * If SEEQ_TXSTAT_COLLISION is set then we received at least
   1053  1.20     bjh21 	 * one collision. On the 8004 we can find out exactly how many
   1054  1.20     bjh21 	 * collisions occurred.
   1055  1.20     bjh21 	 *
   1056  1.20     bjh21 	 * The SEEQ_PKTSTAT_DONE will be set if the transmission has
   1057  1.20     bjh21 	 * completed.
   1058  1.20     bjh21 	 *
   1059  1.20     bjh21 	 * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
   1060  1.20     bjh21 	 * occurred and the packet transmission was aborted.
   1061  1.20     bjh21 	 * This situation is untested as present.
   1062  1.20     bjh21 	 *
   1063  1.27     bjh21 	 * The SEEQ_TXSTAT_BABBLE is untested as it should only be set
   1064  1.27     bjh21 	 * when we deliberately transmit oversized packets (e.g. for
   1065  1.27     bjh21 	 * 802.1Q).
   1066  1.20     bjh21 	 */
   1067  1.20     bjh21 	if (txstatus & SEEQ_TXSTAT_COLLISION) {
   1068  1.20     bjh21 		switch (sc->sc_variant) {
   1069  1.20     bjh21 		case SEEQ_8004: {
   1070  1.20     bjh21 			int colls;
   1071  1.20     bjh21 
   1072  1.20     bjh21 			/*
   1073  1.20     bjh21 			 * The 8004 contains a 4 bit collision count
   1074  1.20     bjh21 			 * in the status register.
   1075  1.20     bjh21 			 */
   1076  1.20     bjh21 
   1077  1.20     bjh21 			/* This appears to be broken on 80C04.AE */
   1078  1.20     bjh21 /*			ifp->if_collisions +=
   1079  1.20     bjh21 			    (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
   1080  1.20     bjh21 			    & SEEQ_TXSTAT_COLLISION_MASK;*/
   1081  1.37     perry 
   1082  1.20     bjh21 			/* Use the TX Collision register */
   1083  1.20     bjh21 			ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
   1084  1.20     bjh21 			colls = bus_space_read_1(iot, ioh, SEEQ_BUFWIN);
   1085  1.20     bjh21 			ifp->if_collisions += colls;
   1086  1.20     bjh21 			break;
   1087   1.1     bjh21 		}
   1088  1.20     bjh21 		case SEEQ_8005:
   1089  1.20     bjh21 			/* We known there was at least 1 collision */
   1090  1.20     bjh21 			ifp->if_collisions++;
   1091  1.20     bjh21 			break;
   1092  1.20     bjh21 		}
   1093  1.20     bjh21 	} else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
   1094  1.20     bjh21 		printf("seeq_intr: col16 %x\n", txstatus);
   1095  1.20     bjh21 		ifp->if_collisions += 16;
   1096  1.20     bjh21 		ifp->if_oerrors++;
   1097   1.1     bjh21 	}
   1098   1.1     bjh21 
   1099  1.20     bjh21 	/* Have we completed transmission on the packet ? */
   1100  1.20     bjh21 	if (txstatus & SEEQ_PKTSTAT_DONE) {
   1101  1.20     bjh21 		/* Clear watchdog timer. */
   1102  1.20     bjh21 		ifp->if_timer = 0;
   1103  1.20     bjh21 		ifp->if_flags &= ~IFF_OACTIVE;
   1104  1.20     bjh21 
   1105  1.20     bjh21 		/* Update stats */
   1106  1.20     bjh21 		ifp->if_opackets++;
   1107  1.20     bjh21 
   1108  1.20     bjh21 		/* Tx next packet */
   1109  1.20     bjh21 
   1110  1.20     bjh21 		eatxpacket(sc);
   1111  1.20     bjh21 	}
   1112   1.1     bjh21 }
   1113   1.1     bjh21 
   1114  1.48  christos static void
   1115  1.20     bjh21 ea_rxint(struct seeq8005_softc *sc)
   1116   1.1     bjh21 {
   1117   1.1     bjh21 	bus_space_tag_t iot = sc->sc_iot;
   1118   1.1     bjh21 	bus_space_handle_t ioh = sc->sc_ioh;
   1119   1.1     bjh21 	u_int addr;
   1120   1.1     bjh21 	int len;
   1121   1.1     bjh21 	int ctrl;
   1122   1.1     bjh21 	int ptr;
   1123   1.1     bjh21 	int status;
   1124   1.1     bjh21 	u_int8_t rxhdr[4];
   1125   1.1     bjh21 	struct ifnet *ifp;
   1126   1.1     bjh21 
   1127   1.1     bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1128   1.1     bjh21 
   1129   1.1     bjh21 
   1130   1.1     bjh21 	/* We start from the last rx pointer position */
   1131   1.1     bjh21 	addr = sc->sc_rx_ptr;
   1132  1.10     bjh21 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
   1133  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1134   1.1     bjh21 
   1135   1.1     bjh21 	do {
   1136   1.1     bjh21 		/* Read rx header */
   1137   1.1     bjh21 		ea_readbuf(sc, rxhdr, addr, 4);
   1138  1.37     perry 
   1139   1.1     bjh21 		/* Split the packet header */
   1140   1.1     bjh21 		ptr = (rxhdr[0] << 8) | rxhdr[1];
   1141   1.1     bjh21 		ctrl = rxhdr[2];
   1142   1.1     bjh21 		status = rxhdr[3];
   1143   1.1     bjh21 
   1144  1.16     bjh21 		DPRINTF(SEEQ_DEBUG_RX,
   1145  1.16     bjh21 		    ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
   1146  1.16     bjh21 			addr, ptr, ctrl, status));
   1147   1.1     bjh21 
   1148   1.1     bjh21 		/* Zero packet ptr ? then must be null header so exit */
   1149   1.1     bjh21 		if (ptr == 0) break;
   1150   1.1     bjh21 
   1151  1.15     bjh21 		/* Sanity-check the next-packet pointer and flags. */
   1152  1.15     bjh21 		if (__predict_false(ptr < sc->sc_tx_bufsize ||
   1153  1.15     bjh21 		    (ctrl & SEEQ_PKTCMD_TX))) {
   1154  1.15     bjh21 			++ifp->if_ierrors;
   1155  1.15     bjh21 			log(LOG_ERR,
   1156  1.15     bjh21 			    "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
   1157  1.43    cegger 			    device_xname(&sc->sc_dev), addr, ptr);
   1158  1.15     bjh21 			ea_init(ifp);
   1159  1.15     bjh21 			return;
   1160  1.15     bjh21 		}
   1161   1.1     bjh21 
   1162   1.1     bjh21 		/* Get packet length */
   1163  1.48  christos 		len = (ptr - addr) - 4;
   1164   1.1     bjh21 
   1165   1.1     bjh21 		if (len < 0)
   1166  1.11     bjh21 			len += sc->sc_rx_bufsize;
   1167  1.16     bjh21 		DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
   1168   1.1     bjh21 
   1169   1.1     bjh21 		/* Has the packet rx completed ? if not then exit */
   1170  1.10     bjh21 		if ((status & SEEQ_PKTSTAT_DONE) == 0)
   1171   1.1     bjh21 			break;
   1172   1.1     bjh21 
   1173   1.1     bjh21 		/*
   1174   1.1     bjh21 		 * Did we have any errors? then note error and go to
   1175   1.1     bjh21 		 * next packet
   1176   1.1     bjh21 		 */
   1177  1.27     bjh21 		if (__predict_false(status &
   1178  1.27     bjh21 			(SEEQ_RXSTAT_CRC_ERROR | SEEQ_RXSTAT_DRIBBLE_ERROR |
   1179  1.27     bjh21 			 SEEQ_RXSTAT_SHORT_FRAME))) {
   1180   1.1     bjh21 			++ifp->if_ierrors;
   1181   1.1     bjh21 			log(LOG_WARNING,
   1182  1.17     bjh21 			    "%s: rx packet error at %04x (err=%02x)\n",
   1183  1.43    cegger 			    device_xname(&sc->sc_dev), addr, status & 0x0f);
   1184  1.19     bjh21 			/* XXX shouldn't need to reset if it's genuine. */
   1185  1.19     bjh21 			ea_init(ifp);
   1186  1.19     bjh21 			return;
   1187   1.1     bjh21 		}
   1188   1.1     bjh21 		/*
   1189  1.27     bjh21 		 * Is the packet too big?  We allow slightly oversize packets
   1190  1.27     bjh21 		 * for vlan(4) and tcpdump purposes, but the rest of the world
   1191  1.27     bjh21 		 * wants incoming packets in a single mbuf cluster.
   1192   1.1     bjh21 		 */
   1193  1.27     bjh21 		if (__predict_false(len > MCLBYTES)) {
   1194   1.1     bjh21 			++ifp->if_ierrors;
   1195  1.17     bjh21 			log(LOG_ERR,
   1196  1.17     bjh21 			    "%s: rx packet size error at %04x (len=%d)\n",
   1197  1.43    cegger 			    device_xname(&sc->sc_dev), addr, len);
   1198  1.10     bjh21 			sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1199  1.24     bjh21 			SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2,
   1200   1.1     bjh21 					  sc->sc_config2);
   1201   1.5     bjh21 			ea_init(ifp);
   1202   1.1     bjh21 			return;
   1203   1.1     bjh21 		}
   1204   1.1     bjh21 
   1205   1.1     bjh21 		ifp->if_ipackets++;
   1206   1.1     bjh21 		/* Pass data up to upper levels. */
   1207  1.11     bjh21 		ea_read(sc, addr + 4, len);
   1208   1.1     bjh21 
   1209   1.1     bjh21 		addr = ptr;
   1210   1.1     bjh21 	} while (len != 0);
   1211   1.1     bjh21 
   1212  1.10     bjh21 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1213  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1214   1.1     bjh21 
   1215  1.16     bjh21 	DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
   1216   1.1     bjh21 
   1217   1.1     bjh21 	/* Store new rx pointer */
   1218   1.1     bjh21 	sc->sc_rx_ptr = addr;
   1219  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
   1220   1.1     bjh21 
   1221   1.1     bjh21 	/* Make sure the receiver is on */
   1222  1.24     bjh21 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1223  1.10     bjh21 			  sc->sc_command | SEEQ_CMD_RX_ON);
   1224   1.1     bjh21 }
   1225   1.1     bjh21 
   1226   1.1     bjh21 
   1227   1.1     bjh21 /*
   1228   1.1     bjh21  * Pass a packet up to the higher levels.
   1229   1.1     bjh21  */
   1230   1.1     bjh21 
   1231   1.1     bjh21 static void
   1232  1.11     bjh21 ea_read(struct seeq8005_softc *sc, int addr, int len)
   1233   1.1     bjh21 {
   1234   1.1     bjh21 	struct mbuf *m;
   1235   1.1     bjh21 	struct ifnet *ifp;
   1236   1.1     bjh21 
   1237   1.1     bjh21 	ifp = &sc->sc_ethercom.ec_if;
   1238   1.1     bjh21 
   1239   1.1     bjh21 	/* Pull packet off interface. */
   1240  1.11     bjh21 	m = ea_get(sc, addr, len, ifp);
   1241  1.48  christos 	if (m == NULL)
   1242   1.1     bjh21 		return;
   1243   1.1     bjh21 
   1244   1.1     bjh21 	/*
   1245   1.1     bjh21 	 * Check if there's a BPF listener on this interface.
   1246   1.1     bjh21 	 * If so, hand off the raw packet to bpf.
   1247   1.1     bjh21 	 */
   1248  1.45     joerg 	bpf_mtap(ifp, m);
   1249   1.1     bjh21 
   1250   1.1     bjh21 	(*ifp->if_input)(ifp, m);
   1251   1.1     bjh21 }
   1252   1.1     bjh21 
   1253   1.1     bjh21 /*
   1254   1.1     bjh21  * Pull read data off a interface.  Len is length of data, with local net
   1255   1.1     bjh21  * header stripped.  We copy the data into mbufs.  When full cluster sized
   1256   1.1     bjh21  * units are present we copy into clusters.
   1257   1.1     bjh21  */
   1258   1.1     bjh21 
   1259   1.1     bjh21 struct mbuf *
   1260  1.11     bjh21 ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
   1261   1.1     bjh21 {
   1262   1.1     bjh21         struct mbuf *top, **mp, *m;
   1263   1.1     bjh21         int len;
   1264   1.1     bjh21         u_int cp, epkt;
   1265   1.1     bjh21 
   1266   1.1     bjh21         cp = addr;
   1267   1.1     bjh21         epkt = cp + totlen;
   1268   1.1     bjh21 
   1269   1.1     bjh21         MGETHDR(m, M_DONTWAIT, MT_DATA);
   1270  1.48  christos         if (m == NULL)
   1271  1.48  christos                 return NULL;
   1272   1.1     bjh21         m->m_pkthdr.rcvif = ifp;
   1273   1.1     bjh21         m->m_pkthdr.len = totlen;
   1274   1.1     bjh21         m->m_len = MHLEN;
   1275  1.48  christos         top = NULL;
   1276   1.1     bjh21         mp = &top;
   1277   1.1     bjh21 
   1278   1.1     bjh21         while (totlen > 0) {
   1279   1.1     bjh21                 if (top) {
   1280   1.1     bjh21                         MGET(m, M_DONTWAIT, MT_DATA);
   1281  1.48  christos                         if (m == NULL) {
   1282   1.1     bjh21                                 m_freem(top);
   1283  1.48  christos                                 return NULL;
   1284   1.1     bjh21                         }
   1285   1.1     bjh21                         m->m_len = MLEN;
   1286   1.1     bjh21                 }
   1287   1.1     bjh21                 len = min(totlen, epkt - cp);
   1288   1.1     bjh21                 if (len >= MINCLSIZE) {
   1289   1.1     bjh21                         MCLGET(m, M_DONTWAIT);
   1290   1.1     bjh21                         if (m->m_flags & M_EXT)
   1291   1.1     bjh21                                 m->m_len = len = min(len, MCLBYTES);
   1292   1.1     bjh21                         else
   1293   1.1     bjh21                                 len = m->m_len;
   1294   1.1     bjh21                 } else {
   1295   1.1     bjh21                         /*
   1296   1.1     bjh21                          * Place initial small packet/header at end of mbuf.
   1297   1.1     bjh21                          */
   1298   1.1     bjh21                         if (len < m->m_len) {
   1299  1.48  christos                                 if (top == NULL && len + max_linkhdr <= m->m_len)
   1300   1.1     bjh21                                         m->m_data += max_linkhdr;
   1301   1.1     bjh21                                 m->m_len = len;
   1302   1.1     bjh21                         } else
   1303   1.1     bjh21                                 len = m->m_len;
   1304   1.1     bjh21                 }
   1305  1.48  christos 		if (top == NULL) {
   1306   1.1     bjh21 			/* Make sure the payload is aligned */
   1307  1.40        he 			char *newdata = (char *)
   1308  1.40        he 			    ALIGN((char*)m->m_data +
   1309  1.40        he 				sizeof(struct ether_header)) -
   1310   1.1     bjh21 			    sizeof(struct ether_header);
   1311   1.1     bjh21 			len -= newdata - m->m_data;
   1312   1.1     bjh21 			m->m_len = len;
   1313   1.1     bjh21 			m->m_data = newdata;
   1314   1.1     bjh21 		}
   1315   1.1     bjh21                 ea_readbuf(sc, mtod(m, u_char *),
   1316  1.11     bjh21 		    cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
   1317  1.11     bjh21 		    len);
   1318   1.1     bjh21                 cp += len;
   1319   1.1     bjh21                 *mp = m;
   1320   1.1     bjh21                 mp = &m->m_next;
   1321   1.1     bjh21                 totlen -= len;
   1322   1.1     bjh21                 if (cp == epkt)
   1323   1.1     bjh21                         cp = addr;
   1324   1.1     bjh21         }
   1325   1.1     bjh21 
   1326   1.1     bjh21         return top;
   1327   1.1     bjh21 }
   1328   1.1     bjh21 
   1329   1.1     bjh21 /*
   1330   1.3     bjh21  * Process an ioctl request.  Mostly boilerplate.
   1331   1.1     bjh21  */
   1332   1.1     bjh21 static int
   1333  1.39  christos ea_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1334   1.1     bjh21 {
   1335   1.1     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1336   1.1     bjh21 	int s, error = 0;
   1337   1.1     bjh21 
   1338   1.1     bjh21 	s = splnet();
   1339   1.1     bjh21 	switch (cmd) {
   1340   1.1     bjh21 
   1341   1.5     bjh21 	default:
   1342   1.5     bjh21 		error = ether_ioctl(ifp, cmd, data);
   1343   1.5     bjh21 		if (error == ENETRESET) {
   1344   1.1     bjh21 			/*
   1345   1.5     bjh21 			 * Multicast list has changed; set the hardware filter
   1346   1.5     bjh21 			 * accordingly.
   1347   1.1     bjh21 			 */
   1348  1.36   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1349  1.36   thorpej 				ea_mc_reset(sc);
   1350   1.5     bjh21 			error = 0;
   1351   1.1     bjh21 		}
   1352   1.1     bjh21 		break;
   1353   1.1     bjh21 	}
   1354   1.1     bjh21 
   1355   1.1     bjh21 	splx(s);
   1356   1.1     bjh21 	return error;
   1357   1.1     bjh21 }
   1358   1.1     bjh21 
   1359   1.5     bjh21 /* Must be called at splnet() */
   1360  1.11     bjh21 
   1361   1.5     bjh21 static void
   1362   1.5     bjh21 ea_mc_reset(struct seeq8005_softc *sc)
   1363   1.5     bjh21 {
   1364  1.11     bjh21 
   1365  1.11     bjh21 	switch (sc->sc_variant) {
   1366  1.11     bjh21 	case SEEQ_8004:
   1367  1.11     bjh21 		ea_mc_reset_8004(sc);
   1368  1.11     bjh21 		return;
   1369  1.11     bjh21 	case SEEQ_8005:
   1370  1.11     bjh21 		ea_mc_reset_8005(sc);
   1371  1.11     bjh21 		return;
   1372  1.11     bjh21 	}
   1373  1.11     bjh21 }
   1374  1.11     bjh21 
   1375  1.11     bjh21 static void
   1376  1.11     bjh21 ea_mc_reset_8004(struct seeq8005_softc *sc)
   1377  1.11     bjh21 {
   1378  1.11     bjh21 	struct ethercom *ec = &sc->sc_ethercom;
   1379  1.11     bjh21 	struct ifnet *ifp = &ec->ec_if;
   1380  1.11     bjh21 	struct ether_multi *enm;
   1381  1.25     bjh21         u_int32_t crc;
   1382  1.26     bjh21         int i;
   1383  1.25     bjh21         struct ether_multistep step;
   1384  1.25     bjh21         u_int8_t af[8];
   1385  1.11     bjh21 
   1386  1.11     bjh21 	/*
   1387  1.11     bjh21 	 * Set up multicast address filter by passing all multicast addresses
   1388  1.11     bjh21 	 * through a crc generator, and then using bits 2 - 7 as an index
   1389  1.11     bjh21 	 * into the 64 bit logical address filter.  The high order bits
   1390  1.11     bjh21 	 * selects the word, while the rest of the bits select the bit within
   1391  1.11     bjh21 	 * the word.
   1392  1.11     bjh21 	 */
   1393  1.11     bjh21 
   1394  1.11     bjh21 	if (ifp->if_flags & IFF_PROMISC) {
   1395  1.11     bjh21 		ifp->if_flags |= IFF_ALLMULTI;
   1396  1.11     bjh21 		for (i = 0; i < 8; i++)
   1397  1.11     bjh21 			af[i] = 0xff;
   1398  1.11     bjh21 		return;
   1399  1.11     bjh21 	}
   1400  1.11     bjh21 	for (i = 0; i < 8; i++)
   1401  1.11     bjh21 		af[i] = 0;
   1402  1.11     bjh21 	ETHER_FIRST_MULTI(step, ec, enm);
   1403  1.11     bjh21 	while (enm != NULL) {
   1404  1.28   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1405  1.11     bjh21 		    sizeof(enm->enm_addrlo)) != 0) {
   1406  1.11     bjh21 			/*
   1407  1.11     bjh21 			 * We must listen to a range of multicast addresses.
   1408  1.11     bjh21 			 * For now, just accept all multicasts, rather than
   1409  1.11     bjh21 			 * trying to set only those filter bits needed to match
   1410  1.11     bjh21 			 * the range.  (At this time, the only use of address
   1411  1.11     bjh21 			 * ranges is for IP multicast routing, for which the
   1412  1.11     bjh21 			 * range is big enough to require all bits set.)
   1413  1.11     bjh21 			 */
   1414  1.11     bjh21 			ifp->if_flags |= IFF_ALLMULTI;
   1415  1.11     bjh21 			for (i = 0; i < 8; i++)
   1416  1.11     bjh21 				af[i] = 0xff;
   1417  1.13     bjh21 			break;
   1418  1.11     bjh21 		}
   1419  1.26     bjh21 
   1420  1.26     bjh21 		crc = ether_crc32_be(enm->enm_addrlo, sizeof(enm->enm_addrlo));
   1421  1.26     bjh21 
   1422  1.11     bjh21 		/* Just want the 6 most significant bits. */
   1423  1.11     bjh21 		crc = (crc >> 2) & 0x3f;
   1424  1.11     bjh21 
   1425  1.11     bjh21 		/* Turn on the corresponding bit in the filter. */
   1426  1.11     bjh21 		af[crc >> 3] |= 1 << (crc & 0x7);
   1427  1.11     bjh21 
   1428  1.11     bjh21 		ETHER_NEXT_MULTI(step, enm);
   1429  1.11     bjh21 	}
   1430  1.11     bjh21 	ifp->if_flags &= ~IFF_ALLMULTI;
   1431  1.11     bjh21 
   1432  1.11     bjh21 	ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
   1433  1.11     bjh21 		for (i = 0; i < 8; ++i)
   1434  1.11     bjh21 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
   1435  1.11     bjh21 			    SEEQ_BUFWIN, af[i]);
   1436  1.11     bjh21 }
   1437  1.11     bjh21 
   1438  1.11     bjh21 static void
   1439  1.11     bjh21 ea_mc_reset_8005(struct seeq8005_softc *sc)
   1440  1.11     bjh21 {
   1441   1.5     bjh21 	struct ether_multi *enm;
   1442   1.5     bjh21 	struct ether_multistep step;
   1443   1.5     bjh21 	int naddr, maxaddrs;
   1444   1.5     bjh21 
   1445   1.5     bjh21 	naddr = 0;
   1446  1.11     bjh21 	maxaddrs = 5;
   1447   1.5     bjh21 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1448   1.5     bjh21 	while (enm != NULL) {
   1449   1.5     bjh21 		/* Have we got space? */
   1450   1.5     bjh21 		if (naddr >= maxaddrs ||
   1451  1.28   thorpej 		    memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
   1452   1.5     bjh21 			sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
   1453   1.5     bjh21 			ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
   1454   1.5     bjh21 			return;
   1455   1.5     bjh21 		}
   1456  1.11     bjh21 		ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
   1457  1.11     bjh21 		sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
   1458   1.5     bjh21 		naddr++;
   1459   1.5     bjh21 		ETHER_NEXT_MULTI(step, enm);
   1460   1.5     bjh21 	}
   1461   1.5     bjh21 	for (; naddr < maxaddrs; naddr++)
   1462  1.11     bjh21 		sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
   1463  1.24     bjh21 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
   1464   1.5     bjh21 			  sc->sc_config1);
   1465   1.5     bjh21 }
   1466   1.5     bjh21 
   1467   1.1     bjh21 /*
   1468   1.1     bjh21  * Device timeout routine.
   1469   1.1     bjh21  */
   1470   1.1     bjh21 
   1471   1.1     bjh21 static void
   1472   1.1     bjh21 ea_watchdog(struct ifnet *ifp)
   1473   1.1     bjh21 {
   1474   1.1     bjh21 	struct seeq8005_softc *sc = ifp->if_softc;
   1475   1.1     bjh21 
   1476  1.15     bjh21 	log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
   1477  1.43    cegger 	    device_xname(&sc->sc_dev),
   1478  1.24     bjh21 	    SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
   1479   1.1     bjh21 	ifp->if_oerrors++;
   1480   1.1     bjh21 
   1481   1.1     bjh21 	/* Kick the interface */
   1482   1.1     bjh21 
   1483   1.5     bjh21 	ea_init(ifp);
   1484   1.1     bjh21 
   1485   1.1     bjh21 	ifp->if_timer = 0;
   1486   1.1     bjh21 }
   1487   1.1     bjh21 
   1488  1.48  christos /* End of seeq8005.c */
   1489