seeq8005.c revision 1.8.2.2 1 1.8.2.2 nathanw /* $NetBSD: seeq8005.c,v 1.8.2.2 2001/06/21 20:03:14 nathanw Exp $ */
2 1.1 bjh21
3 1.1 bjh21 /*
4 1.1 bjh21 * Copyright (c) 2000 Ben Harris
5 1.8.2.1 nathanw * Copyright (c) 1995-1998 Mark Brinicombe
6 1.1 bjh21 * All rights reserved.
7 1.1 bjh21 *
8 1.1 bjh21 * Redistribution and use in source and binary forms, with or without
9 1.1 bjh21 * modification, are permitted provided that the following conditions
10 1.1 bjh21 * are met:
11 1.1 bjh21 * 1. Redistributions of source code must retain the above copyright
12 1.1 bjh21 * notice, this list of conditions and the following disclaimer.
13 1.1 bjh21 * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 bjh21 * notice, this list of conditions and the following disclaimer in the
15 1.1 bjh21 * documentation and/or other materials provided with the distribution.
16 1.1 bjh21 * 3. All advertising materials mentioning features or use of this software
17 1.1 bjh21 * must display the following acknowledgement:
18 1.8.2.1 nathanw * This product includes software developed by Mark Brinicombe
19 1.8.2.1 nathanw * for the NetBSD Project.
20 1.1 bjh21 * 4. The name of the company nor the name of the author may be used to
21 1.1 bjh21 * endorse or promote products derived from this software without specific
22 1.1 bjh21 * prior written permission.
23 1.1 bjh21 *
24 1.1 bjh21 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 1.1 bjh21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 1.1 bjh21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 bjh21 * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
28 1.1 bjh21 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
29 1.1 bjh21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
30 1.1 bjh21 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 bjh21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 bjh21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 bjh21 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 bjh21 * SUCH DAMAGE.
35 1.1 bjh21 */
36 1.1 bjh21 /*
37 1.2 bjh21 * seeq8005.c - SEEQ 8005 device driver
38 1.2 bjh21 */
39 1.2 bjh21 /*
40 1.2 bjh21 * This driver currently supports the following chip:
41 1.2 bjh21 * SEEQ 8005 Advanced Ethernet Data Link Controller
42 1.8.2.1 nathanw * SEEQ 80C04 Ethernet Data Link Controller
43 1.8.2.1 nathanw * SEEQ 80C04A AutoDUPLEX CMOS Ethernet Data Link Controller
44 1.8.2.1 nathanw */
45 1.8.2.1 nathanw /*
46 1.8.2.1 nathanw * More information on the 8004 and 8005 AEDLC controllers can be found in
47 1.8.2.1 nathanw * the SEEQ Technology Inc 1992 Data Comm Devices data book.
48 1.8.2.1 nathanw *
49 1.8.2.1 nathanw * This data book may no longer be available as these are rather old chips
50 1.8.2.1 nathanw * (1991 - 1993)
51 1.2 bjh21 */
52 1.2 bjh21 /*
53 1.2 bjh21 * This driver is based on the arm32 ea(4) driver, hence the names of many
54 1.2 bjh21 * of the functions.
55 1.1 bjh21 */
56 1.1 bjh21 /*
57 1.1 bjh21 * Bugs/possible improvements:
58 1.1 bjh21 * - Does not currently support DMA
59 1.1 bjh21 * - Does not transmit multiple packets in one go
60 1.1 bjh21 * - Does not support 8-bit busses
61 1.1 bjh21 */
62 1.1 bjh21
63 1.1 bjh21 #include <sys/types.h>
64 1.1 bjh21 #include <sys/param.h>
65 1.1 bjh21
66 1.8.2.2 nathanw __RCSID("$NetBSD: seeq8005.c,v 1.8.2.2 2001/06/21 20:03:14 nathanw Exp $");
67 1.1 bjh21
68 1.1 bjh21 #include <sys/systm.h>
69 1.1 bjh21 #include <sys/endian.h>
70 1.1 bjh21 #include <sys/errno.h>
71 1.1 bjh21 #include <sys/ioctl.h>
72 1.1 bjh21 #include <sys/mbuf.h>
73 1.1 bjh21 #include <sys/socket.h>
74 1.1 bjh21 #include <sys/syslog.h>
75 1.1 bjh21 #include <sys/device.h>
76 1.1 bjh21
77 1.1 bjh21 #include <net/if.h>
78 1.1 bjh21 #include <net/if_dl.h>
79 1.1 bjh21 #include <net/if_types.h>
80 1.1 bjh21 #include <net/if_ether.h>
81 1.8.2.1 nathanw #include <net/if_media.h>
82 1.1 bjh21
83 1.1 bjh21 #include "bpfilter.h"
84 1.1 bjh21 #if NBPFILTER > 0
85 1.1 bjh21 #include <net/bpf.h>
86 1.1 bjh21 #include <net/bpfdesc.h>
87 1.1 bjh21 #endif
88 1.1 bjh21
89 1.1 bjh21 #include <machine/bus.h>
90 1.1 bjh21 #include <machine/intr.h>
91 1.1 bjh21
92 1.1 bjh21 #include <dev/ic/seeq8005reg.h>
93 1.1 bjh21 #include <dev/ic/seeq8005var.h>
94 1.1 bjh21
95 1.8.2.1 nathanw /*#define SEEQ_DEBUG*/
96 1.1 bjh21
97 1.1 bjh21 /* for debugging convenience */
98 1.8.2.1 nathanw #ifdef SEEQ8005_DEBUG
99 1.8.2.1 nathanw #define SEEQ_DEBUG_MISC 1
100 1.8.2.1 nathanw #define SEEQ_DEBUG_TX 2
101 1.8.2.1 nathanw #define SEEQ_DEBUG_RX 4
102 1.8.2.1 nathanw #define SEEQ_DEBUG_PKT 8
103 1.8.2.1 nathanw #define SEEQ_DEBUG_TXINT 16
104 1.8.2.1 nathanw #define SEEQ_DEBUG_RXINT 32
105 1.8.2.1 nathanw int seeq8005_debug = 0;
106 1.8.2.1 nathanw #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
107 1.1 bjh21 #else
108 1.8.2.1 nathanw #define DPRINTF(f, x)
109 1.1 bjh21 #endif
110 1.1 bjh21
111 1.8.2.1 nathanw #define SEEQ_TX_BUFFER_SIZE 0x800 /* (> MAX_ETHER_LEN) */
112 1.8.2.1 nathanw
113 1.1 bjh21 /*
114 1.1 bjh21 * prototypes
115 1.1 bjh21 */
116 1.1 bjh21
117 1.5 bjh21 static int ea_init(struct ifnet *);
118 1.1 bjh21 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
119 1.1 bjh21 static void ea_start(struct ifnet *);
120 1.1 bjh21 static void ea_watchdog(struct ifnet *);
121 1.1 bjh21 static void ea_chipreset(struct seeq8005_softc *);
122 1.1 bjh21 static void ea_ramtest(struct seeq8005_softc *);
123 1.1 bjh21 static int ea_stoptx(struct seeq8005_softc *);
124 1.1 bjh21 static int ea_stoprx(struct seeq8005_softc *);
125 1.5 bjh21 static void ea_stop(struct ifnet *, int);
126 1.1 bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
127 1.1 bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
128 1.8.2.1 nathanw static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
129 1.8.2.1 nathanw static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
130 1.3 bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
131 1.5 bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
132 1.8.2.1 nathanw static void ea_read(struct seeq8005_softc *, int, int);
133 1.8.2.1 nathanw static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
134 1.8.2.1 nathanw static void ea_txint(struct seeq8005_softc *);
135 1.8.2.1 nathanw static void ea_rxint(struct seeq8005_softc *);
136 1.1 bjh21 static void eatxpacket(struct seeq8005_softc *);
137 1.8.2.1 nathanw static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
138 1.5 bjh21 static void ea_mc_reset(struct seeq8005_softc *);
139 1.8.2.1 nathanw static void ea_mc_reset_8004(struct seeq8005_softc *);
140 1.8.2.1 nathanw static void ea_mc_reset_8005(struct seeq8005_softc *);
141 1.8.2.1 nathanw static int ea_mediachange(struct ifnet *);
142 1.8.2.1 nathanw static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
143 1.1 bjh21
144 1.1 bjh21
145 1.1 bjh21 /*
146 1.1 bjh21 * Attach chip.
147 1.1 bjh21 */
148 1.1 bjh21
149 1.1 bjh21 void
150 1.8.2.1 nathanw seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
151 1.8.2.1 nathanw int nmedia, int defmedia)
152 1.1 bjh21 {
153 1.1 bjh21 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
154 1.2 bjh21 u_int id;
155 1.2 bjh21
156 1.8.2.1 nathanw KASSERT(myaddr != NULL);
157 1.2 bjh21 printf(" address %s", ether_sprintf(myaddr));
158 1.2 bjh21
159 1.3 bjh21 /* Stop the board. */
160 1.3 bjh21
161 1.3 bjh21 ea_chipreset(sc);
162 1.3 bjh21
163 1.2 bjh21 /* Get the product ID */
164 1.1 bjh21
165 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
166 1.8.2.1 nathanw id = bus_space_read_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
167 1.2 bjh21
168 1.8.2.1 nathanw switch (id & SEEQ_PRODUCTID_MASK) {
169 1.8.2.1 nathanw case SEEQ_PRODUCTID_8004:
170 1.8.2.1 nathanw sc->sc_variant = SEEQ_8004;
171 1.8.2.1 nathanw switch (id & SEEQ_PRODUCTID_REV_MASK) {
172 1.8.2.1 nathanw case SEEQ_PRODUCTID_REV_80C04:
173 1.8.2.1 nathanw printf(", SEEQ 80C04\n");
174 1.8.2.1 nathanw break;
175 1.8.2.1 nathanw case SEEQ_PRODUCTID_REV_80C04A:
176 1.8.2.1 nathanw printf(", SEEQ 80C04A\n");
177 1.8.2.1 nathanw break;
178 1.8.2.1 nathanw default:
179 1.8.2.1 nathanw /* Unknown SEEQ 8004 variants */
180 1.8.2.1 nathanw printf(", SEEQ 8004 rev %x\n",
181 1.8.2.1 nathanw id & SEEQ_PRODUCTID_REV_MASK);
182 1.8.2.1 nathanw break;
183 1.8.2.1 nathanw }
184 1.8.2.1 nathanw break;
185 1.8.2.1 nathanw default: /* XXX */
186 1.8.2.1 nathanw sc->sc_variant = SEEQ_8005;
187 1.8.2.1 nathanw printf(", SEEQ 8005\n");
188 1.8.2.1 nathanw break;
189 1.8.2.1 nathanw }
190 1.8.2.1 nathanw
191 1.8.2.1 nathanw /* Both the 8004 and 8005 are designed for 64K Buffer memory */
192 1.8.2.1 nathanw sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
193 1.8.2.1 nathanw
194 1.8.2.1 nathanw /*
195 1.8.2.1 nathanw * Set up tx and rx buffers.
196 1.8.2.1 nathanw *
197 1.8.2.1 nathanw * We use approximately a quarter of the packet memory for TX
198 1.8.2.1 nathanw * buffers and the rest for RX buffers
199 1.8.2.1 nathanw */
200 1.8.2.1 nathanw /* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
201 1.8.2.1 nathanw sc->sc_tx_bufs = 1;
202 1.8.2.1 nathanw sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
203 1.8.2.1 nathanw sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
204 1.8.2.1 nathanw sc->sc_enabled = 0;
205 1.8.2.1 nathanw
206 1.8.2.1 nathanw /* Test the RAM */
207 1.8.2.1 nathanw ea_ramtest(sc);
208 1.8.2.1 nathanw
209 1.8.2.1 nathanw printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
210 1.8.2.1 nathanw sc->sc_dev.dv_xname, sc->sc_buffersize >> 10,
211 1.8.2.1 nathanw sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
212 1.1 bjh21
213 1.1 bjh21 /* Initialise ifnet structure. */
214 1.1 bjh21
215 1.1 bjh21 bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
216 1.1 bjh21 ifp->if_softc = sc;
217 1.1 bjh21 ifp->if_start = ea_start;
218 1.1 bjh21 ifp->if_ioctl = ea_ioctl;
219 1.5 bjh21 ifp->if_init = ea_init;
220 1.5 bjh21 ifp->if_stop = ea_stop;
221 1.1 bjh21 ifp->if_watchdog = ea_watchdog;
222 1.5 bjh21 ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
223 1.8.2.1 nathanw if (sc->sc_variant == SEEQ_8004)
224 1.8.2.1 nathanw ifp->if_flags |= IFF_SIMPLEX;
225 1.7 thorpej IFQ_SET_READY(&ifp->if_snd);
226 1.1 bjh21
227 1.8.2.1 nathanw /* Initialize media goo. */
228 1.8.2.1 nathanw ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
229 1.8.2.1 nathanw if (media != NULL) {
230 1.8.2.1 nathanw int i;
231 1.8.2.1 nathanw
232 1.8.2.1 nathanw for (i = 0; i < nmedia; i++)
233 1.8.2.1 nathanw ifmedia_add(&sc->sc_media, media[i], 0, NULL);
234 1.8.2.1 nathanw ifmedia_set(&sc->sc_media, defmedia);
235 1.8.2.1 nathanw } else {
236 1.8.2.1 nathanw ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
237 1.8.2.1 nathanw ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
238 1.8.2.1 nathanw }
239 1.8.2.1 nathanw
240 1.1 bjh21 /* Now we can attach the interface. */
241 1.1 bjh21
242 1.1 bjh21 if_attach(ifp);
243 1.1 bjh21 ether_ifattach(ifp, myaddr);
244 1.1 bjh21
245 1.8 bjh21 printf("\n");
246 1.1 bjh21 }
247 1.1 bjh21
248 1.8.2.1 nathanw /*
249 1.8.2.1 nathanw * Media change callback.
250 1.8.2.1 nathanw */
251 1.8.2.1 nathanw static int
252 1.8.2.1 nathanw ea_mediachange(struct ifnet *ifp)
253 1.8.2.1 nathanw {
254 1.8.2.1 nathanw struct seeq8005_softc *sc = ifp->if_softc;
255 1.8.2.1 nathanw
256 1.8.2.1 nathanw if (sc->sc_mediachange)
257 1.8.2.1 nathanw return ((*sc->sc_mediachange)(sc));
258 1.8.2.1 nathanw return (EINVAL);
259 1.8.2.1 nathanw }
260 1.8.2.1 nathanw
261 1.8.2.1 nathanw /*
262 1.8.2.1 nathanw * Media status callback.
263 1.8.2.1 nathanw */
264 1.8.2.1 nathanw static void
265 1.8.2.1 nathanw ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
266 1.8.2.1 nathanw {
267 1.8.2.1 nathanw struct seeq8005_softc *sc = ifp->if_softc;
268 1.8.2.1 nathanw
269 1.8.2.1 nathanw if (sc->sc_enabled == 0) {
270 1.8.2.1 nathanw ifmr->ifm_active = IFM_ETHER | IFM_NONE;
271 1.8.2.1 nathanw ifmr->ifm_status = 0;
272 1.8.2.1 nathanw return;
273 1.8.2.1 nathanw }
274 1.8.2.1 nathanw
275 1.8.2.1 nathanw if (sc->sc_mediastatus)
276 1.8.2.1 nathanw (*sc->sc_mediastatus)(sc, ifmr);
277 1.8.2.1 nathanw }
278 1.1 bjh21
279 1.1 bjh21 /*
280 1.1 bjh21 * Test the RAM on the ethernet card.
281 1.1 bjh21 */
282 1.1 bjh21
283 1.1 bjh21 void
284 1.1 bjh21 ea_ramtest(struct seeq8005_softc *sc)
285 1.1 bjh21 {
286 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
287 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
288 1.1 bjh21 int loop;
289 1.1 bjh21 u_int sum = 0;
290 1.1 bjh21
291 1.1 bjh21 /*
292 1.1 bjh21 * Test the buffer memory on the board.
293 1.1 bjh21 * Write simple pattens to it and read them back.
294 1.1 bjh21 */
295 1.1 bjh21
296 1.1 bjh21 /* Set up the whole buffer RAM for writing */
297 1.1 bjh21
298 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
299 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
300 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
301 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
302 1.1 bjh21
303 1.8.2.1 nathanw #define SEEQ_RAMTEST_LOOP(value) \
304 1.3 bjh21 do { \
305 1.3 bjh21 /* Set the write start address and write a pattern */ \
306 1.3 bjh21 ea_writebuf(sc, NULL, 0x0000, 0); \
307 1.8.2.1 nathanw for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2) \
308 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (value)); \
309 1.3 bjh21 \
310 1.3 bjh21 /* Set the read start address and verify the pattern */ \
311 1.3 bjh21 ea_readbuf(sc, NULL, 0x0000, 0); \
312 1.8.2.1 nathanw for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2) \
313 1.8.2.1 nathanw if (bus_space_read_2(iot, ioh, SEEQ_BUFWIN) != (value)) \
314 1.3 bjh21 ++sum; \
315 1.3 bjh21 } while (/*CONSTCOND*/0)
316 1.3 bjh21
317 1.8.2.1 nathanw SEEQ_RAMTEST_LOOP(loop);
318 1.8.2.1 nathanw SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
319 1.8.2.1 nathanw SEEQ_RAMTEST_LOOP(0xaa55);
320 1.8.2.1 nathanw SEEQ_RAMTEST_LOOP(0x55aa);
321 1.1 bjh21
322 1.1 bjh21 /* Report */
323 1.1 bjh21
324 1.2 bjh21 if (sum > 0)
325 1.2 bjh21 printf("%s: buffer RAM failed self test, %d faults\n",
326 1.2 bjh21 sc->sc_dev.dv_xname, sum);
327 1.1 bjh21 }
328 1.1 bjh21
329 1.1 bjh21
330 1.1 bjh21 /*
331 1.1 bjh21 * Stop the tx interface.
332 1.1 bjh21 *
333 1.1 bjh21 * Returns 0 if the tx was already stopped or 1 if it was active
334 1.1 bjh21 */
335 1.1 bjh21
336 1.1 bjh21 static int
337 1.1 bjh21 ea_stoptx(struct seeq8005_softc *sc)
338 1.1 bjh21 {
339 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
340 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
341 1.1 bjh21 int timeout;
342 1.1 bjh21 int status;
343 1.1 bjh21
344 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
345 1.8.2.1 nathanw
346 1.8.2.1 nathanw sc->sc_enabled = 0;
347 1.1 bjh21
348 1.8.2.1 nathanw status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
349 1.8.2.1 nathanw if (!(status & SEEQ_STATUS_TX_ON))
350 1.1 bjh21 return 0;
351 1.1 bjh21
352 1.1 bjh21 /* Stop any tx and wait for confirmation */
353 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
354 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_TX_OFF);
355 1.1 bjh21
356 1.1 bjh21 timeout = 20000;
357 1.1 bjh21 do {
358 1.8.2.1 nathanw status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
359 1.8.2.1 nathanw delay(1);
360 1.8.2.1 nathanw } while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
361 1.8.2.1 nathanw if (timeout == 0)
362 1.8.2.1 nathanw log(LOG_ERR, "%s: timeout waiting for tx termination\n",
363 1.8.2.1 nathanw sc->sc_dev.dv_xname);
364 1.1 bjh21
365 1.1 bjh21 /* Clear any pending tx interrupt */
366 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
367 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_TX_INTACK);
368 1.1 bjh21 return 1;
369 1.1 bjh21 }
370 1.1 bjh21
371 1.1 bjh21
372 1.1 bjh21 /*
373 1.1 bjh21 * Stop the rx interface.
374 1.1 bjh21 *
375 1.1 bjh21 * Returns 0 if the tx was already stopped or 1 if it was active
376 1.1 bjh21 */
377 1.1 bjh21
378 1.1 bjh21 static int
379 1.1 bjh21 ea_stoprx(struct seeq8005_softc *sc)
380 1.1 bjh21 {
381 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
382 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
383 1.1 bjh21 int timeout;
384 1.1 bjh21 int status;
385 1.1 bjh21
386 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
387 1.1 bjh21
388 1.8.2.1 nathanw status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
389 1.8.2.1 nathanw if (!(status & SEEQ_STATUS_RX_ON))
390 1.1 bjh21 return 0;
391 1.1 bjh21
392 1.1 bjh21 /* Stop any rx and wait for confirmation */
393 1.1 bjh21
394 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
395 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_RX_OFF);
396 1.1 bjh21
397 1.1 bjh21 timeout = 20000;
398 1.1 bjh21 do {
399 1.8.2.1 nathanw status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
400 1.8.2.1 nathanw } while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
401 1.1 bjh21 if (timeout == 0)
402 1.8.2.1 nathanw log(LOG_ERR, "%s: timeout waiting for rx termination\n",
403 1.8.2.1 nathanw sc->sc_dev.dv_xname);
404 1.1 bjh21
405 1.1 bjh21 /* Clear any pending rx interrupt */
406 1.1 bjh21
407 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
408 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_RX_INTACK);
409 1.1 bjh21 return 1;
410 1.1 bjh21 }
411 1.1 bjh21
412 1.1 bjh21
413 1.1 bjh21 /*
414 1.1 bjh21 * Stop interface.
415 1.1 bjh21 * Stop all IO and shut the interface down
416 1.1 bjh21 */
417 1.1 bjh21
418 1.1 bjh21 static void
419 1.5 bjh21 ea_stop(struct ifnet *ifp, int disable)
420 1.1 bjh21 {
421 1.5 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
422 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
423 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
424 1.1 bjh21
425 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
426 1.1 bjh21
427 1.1 bjh21 /* Stop all IO */
428 1.1 bjh21 ea_stoptx(sc);
429 1.1 bjh21 ea_stoprx(sc);
430 1.1 bjh21
431 1.1 bjh21 /* Disable rx and tx interrupts */
432 1.8.2.1 nathanw sc->sc_command &= (SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
433 1.1 bjh21
434 1.1 bjh21 /* Clear any pending interrupts */
435 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
436 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_RX_INTACK |
437 1.8.2.1 nathanw SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
438 1.8.2.1 nathanw SEEQ_CMD_BW_INTACK);
439 1.8.2.1 nathanw
440 1.8.2.1 nathanw if (sc->sc_variant == SEEQ_8004) {
441 1.8.2.1 nathanw /* Put the chip to sleep */
442 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
443 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN,
444 1.8.2.1 nathanw sc->sc_config3 | SEEQ_CFG3_SLEEP);
445 1.8.2.1 nathanw }
446 1.1 bjh21
447 1.1 bjh21 /* Cancel any watchdog timer */
448 1.1 bjh21 sc->sc_ethercom.ec_if.if_timer = 0;
449 1.1 bjh21 }
450 1.1 bjh21
451 1.1 bjh21
452 1.1 bjh21 /*
453 1.1 bjh21 * Reset the chip
454 1.1 bjh21 * Following this the software registers are reset
455 1.1 bjh21 */
456 1.1 bjh21
457 1.1 bjh21 static void
458 1.1 bjh21 ea_chipreset(struct seeq8005_softc *sc)
459 1.1 bjh21 {
460 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
461 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
462 1.1 bjh21
463 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
464 1.1 bjh21
465 1.1 bjh21 /* Reset the controller. Min of 4us delay here */
466 1.1 bjh21
467 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
468 1.3 bjh21 delay(4);
469 1.1 bjh21
470 1.1 bjh21 sc->sc_command = 0;
471 1.1 bjh21 sc->sc_config1 = 0;
472 1.1 bjh21 sc->sc_config2 = 0;
473 1.8.2.1 nathanw sc->sc_config3 = 0;
474 1.1 bjh21 }
475 1.1 bjh21
476 1.1 bjh21
477 1.1 bjh21 /*
478 1.1 bjh21 * If the DMA FIFO's in write mode, wait for it to empty. Needed when
479 1.1 bjh21 * switching the FIFO from write to read. We also use it when changing
480 1.1 bjh21 * the address for writes.
481 1.1 bjh21 */
482 1.1 bjh21 static void
483 1.1 bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
484 1.1 bjh21 {
485 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
486 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
487 1.1 bjh21 int timeout;
488 1.1 bjh21
489 1.1 bjh21 timeout = 20000;
490 1.8.2.1 nathanw if ((bus_space_read_2(iot, ioh, SEEQ_STATUS) &
491 1.8.2.1 nathanw SEEQ_STATUS_FIFO_DIR) != 0)
492 1.1 bjh21 return; /* FIFO is reading anyway. */
493 1.8.2.1 nathanw while (--timeout > 0)
494 1.8.2.1 nathanw if (bus_space_read_2(iot, ioh, SEEQ_STATUS) &
495 1.8.2.1 nathanw SEEQ_STATUS_FIFO_EMPTY)
496 1.8.2.1 nathanw return;
497 1.8.2.1 nathanw log(LOG_ERR, "%s: DMA FIFO failed to empty\n", sc->sc_dev.dv_xname);
498 1.1 bjh21 }
499 1.1 bjh21
500 1.1 bjh21 /*
501 1.1 bjh21 * Wait for the DMA FIFO to fill before reading from it.
502 1.1 bjh21 */
503 1.1 bjh21 static void
504 1.1 bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
505 1.1 bjh21 {
506 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
507 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
508 1.1 bjh21 int timeout;
509 1.1 bjh21
510 1.1 bjh21 timeout = 20000;
511 1.8.2.1 nathanw while (--timeout > 0)
512 1.8.2.1 nathanw if (bus_space_read_2(iot, ioh, SEEQ_STATUS) &
513 1.8.2.1 nathanw SEEQ_STATUS_FIFO_FULL)
514 1.8.2.1 nathanw return;
515 1.8.2.1 nathanw log(LOG_ERR, "%s: DMA FIFO failed to fill\n", sc->sc_dev.dv_xname);
516 1.1 bjh21 }
517 1.1 bjh21
518 1.1 bjh21 /*
519 1.1 bjh21 * write to the buffer memory on the interface
520 1.1 bjh21 *
521 1.1 bjh21 * The buffer address is set to ADDR.
522 1.1 bjh21 * If len != 0 then data is copied from the address starting at buf
523 1.1 bjh21 * to the interface buffer.
524 1.1 bjh21 * BUF must be usable as a u_int16_t *.
525 1.1 bjh21 * If LEN is odd, it must be safe to overwrite one extra byte.
526 1.1 bjh21 */
527 1.1 bjh21
528 1.1 bjh21 static void
529 1.8.2.1 nathanw ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
530 1.1 bjh21 {
531 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
532 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
533 1.1 bjh21
534 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
535 1.8.2.1 nathanw bus_space_read_2(iot, ioh, SEEQ_STATUS)));
536 1.1 bjh21
537 1.1 bjh21 #ifdef DIAGNOSTIC
538 1.1 bjh21 if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
539 1.1 bjh21 panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
540 1.8.2.1 nathanw if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
541 1.1 bjh21 panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
542 1.8.2.1 nathanw #endif
543 1.1 bjh21
544 1.1 bjh21 /* Assume that copying too much is safe. */
545 1.1 bjh21 if (len % 2 != 0)
546 1.1 bjh21 len++;
547 1.1 bjh21
548 1.8.2.1 nathanw if (addr != -1) {
549 1.8.2.1 nathanw ea_await_fifo_empty(sc);
550 1.1 bjh21
551 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
552 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
553 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_FIFO_WRITE);
554 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_DMA_ADDR, addr);
555 1.8.2.1 nathanw }
556 1.1 bjh21
557 1.1 bjh21 if (len > 0)
558 1.8.2.1 nathanw bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
559 1.1 bjh21 (u_int16_t *)buf, len / 2);
560 1.1 bjh21 /* Leave FIFO to empty in the background */
561 1.1 bjh21 }
562 1.1 bjh21
563 1.1 bjh21
564 1.1 bjh21 /*
565 1.1 bjh21 * read from the buffer memory on the interface
566 1.1 bjh21 *
567 1.1 bjh21 * The buffer address is set to ADDR.
568 1.1 bjh21 * If len != 0 then data is copied from the interface buffer to the
569 1.1 bjh21 * address starting at buf.
570 1.1 bjh21 * BUF must be usable as a u_int16_t *.
571 1.1 bjh21 * If LEN is odd, it must be safe to overwrite one extra byte.
572 1.1 bjh21 */
573 1.1 bjh21
574 1.1 bjh21 static void
575 1.8.2.1 nathanw ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
576 1.1 bjh21 {
577 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
578 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
579 1.8.2.1 nathanw int runup;
580 1.1 bjh21
581 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
582 1.8.2.1 nathanw bus_space_read_2(iot, ioh, SEEQ_STATUS), addr, len));
583 1.1 bjh21
584 1.1 bjh21 #ifdef DIAGNOSTIC
585 1.8.2.1 nathanw if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
586 1.1 bjh21 panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
587 1.8.2.1 nathanw if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
588 1.8.2.1 nathanw panic("%s: readbuf out of range", sc->sc_dev.dv_xname);
589 1.1 bjh21 #endif
590 1.1 bjh21
591 1.1 bjh21 /* Assume that copying too much is safe. */
592 1.1 bjh21 if (len % 2 != 0)
593 1.1 bjh21 len++;
594 1.1 bjh21
595 1.8.2.1 nathanw if (addr != -1) {
596 1.8.2.1 nathanw /*
597 1.8.2.1 nathanw * SEEQ 80C04 bug:
598 1.8.2.1 nathanw * Starting reading from certain addresses seems to cause
599 1.8.2.1 nathanw * us to get bogus results, so we avoid them.
600 1.8.2.1 nathanw */
601 1.8.2.1 nathanw runup = 0;
602 1.8.2.1 nathanw if (sc->sc_variant == SEEQ_8004 &&
603 1.8.2.1 nathanw ((addr & 0x00ff) == 0x00ea ||
604 1.8.2.1 nathanw (addr & 0x00ff) == 0x00ee ||
605 1.8.2.1 nathanw (addr & 0x00ff) == 0x00f0))
606 1.8.2.1 nathanw runup = (addr & 0x00ff) - 0x00e8;
607 1.1 bjh21
608 1.8.2.1 nathanw ea_await_fifo_empty(sc);
609 1.1 bjh21
610 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
611 1.8.2.1 nathanw
612 1.8.2.1 nathanw /*
613 1.8.2.1 nathanw * 80C04 bug workaround. I found this in the old arm32 "eb"
614 1.8.2.1 nathanw * driver. I've no idea what it does, but it seems to stop
615 1.8.2.1 nathanw * the chip mangling data so often.
616 1.8.2.1 nathanw */
617 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
618 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_FIFO_WRITE);
619 1.8.2.1 nathanw ea_await_fifo_empty(sc);
620 1.8.2.1 nathanw
621 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_DMA_ADDR, addr - runup);
622 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
623 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_FIFO_READ);
624 1.8.2.1 nathanw
625 1.8.2.1 nathanw ea_await_fifo_full(sc);
626 1.8.2.1 nathanw while (runup > 0) {
627 1.8.2.1 nathanw (void)bus_space_read_2(iot, ioh, SEEQ_BUFWIN);
628 1.8.2.1 nathanw runup -= 2;
629 1.8.2.1 nathanw }
630 1.8.2.1 nathanw }
631 1.1 bjh21
632 1.1 bjh21 if (len > 0)
633 1.8.2.1 nathanw bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
634 1.1 bjh21 (u_int16_t *)buf, len / 2);
635 1.1 bjh21 }
636 1.1 bjh21
637 1.3 bjh21 static void
638 1.3 bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
639 1.3 bjh21 {
640 1.3 bjh21
641 1.8.2.1 nathanw bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
642 1.3 bjh21 sc->sc_config1 | bufcode);
643 1.3 bjh21 }
644 1.1 bjh21
645 1.5 bjh21 /* Must be called at splnet */
646 1.5 bjh21 static void
647 1.5 bjh21 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
648 1.5 bjh21 {
649 1.5 bjh21 int i;
650 1.5 bjh21
651 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
652 1.5 bjh21 for (i = 0; i < ETHER_ADDR_LEN; ++i)
653 1.8.2.1 nathanw bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
654 1.5 bjh21 ea[i]);
655 1.5 bjh21 }
656 1.5 bjh21
657 1.1 bjh21 /*
658 1.1 bjh21 * Initialize interface.
659 1.1 bjh21 *
660 1.1 bjh21 * This should leave the interface in a state for packet reception and
661 1.1 bjh21 * transmission.
662 1.1 bjh21 */
663 1.1 bjh21
664 1.1 bjh21 static int
665 1.5 bjh21 ea_init(struct ifnet *ifp)
666 1.1 bjh21 {
667 1.5 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
668 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
669 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
670 1.5 bjh21 int s;
671 1.1 bjh21
672 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
673 1.1 bjh21
674 1.1 bjh21 s = splnet();
675 1.1 bjh21
676 1.1 bjh21 /* First, reset the board. */
677 1.1 bjh21
678 1.3 bjh21 ea_chipreset(sc);
679 1.3 bjh21
680 1.3 bjh21 /* Set up defaults for the registers */
681 1.3 bjh21
682 1.8.2.1 nathanw sc->sc_command = 0;
683 1.8.2.1 nathanw sc->sc_config1 = 0;
684 1.3 bjh21 #if BYTE_ORDER == BIG_ENDIAN
685 1.8.2.1 nathanw sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
686 1.3 bjh21 #else
687 1.3 bjh21 sc->sc_config2 = 0;
688 1.3 bjh21 #endif
689 1.8.2.1 nathanw sc->sc_config3 = 0;
690 1.1 bjh21
691 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND, sc->sc_command);
692 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
693 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
694 1.8.2.1 nathanw if (sc->sc_variant == SEEQ_8004) {
695 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
696 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
697 1.8.2.1 nathanw }
698 1.3 bjh21
699 1.3 bjh21 /* Write the station address - the receiver must be off */
700 1.5 bjh21 ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
701 1.1 bjh21
702 1.8.2.1 nathanw /* Split board memory into Rx and Tx. */
703 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
704 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
705 1.8.2.1 nathanw
706 1.8.2.1 nathanw if (sc->sc_variant == SEEQ_8004)
707 1.8.2.1 nathanw sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
708 1.8.2.1 nathanw
709 1.1 bjh21 /* Configure rx. */
710 1.8.2.1 nathanw ea_mc_reset(sc);
711 1.1 bjh21 if (ifp->if_flags & IFF_PROMISC)
712 1.8.2.1 nathanw sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
713 1.8.2.1 nathanw else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
714 1.8.2.1 nathanw sc->sc_config1 = SEEQ_CFG1_MULTICAST;
715 1.1 bjh21 else
716 1.8.2.1 nathanw sc->sc_config1 = SEEQ_CFG1_BROADCAST;
717 1.8.2.1 nathanw sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
718 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
719 1.3 bjh21
720 1.3 bjh21 /* Setup the Rx pointers */
721 1.8.2.1 nathanw sc->sc_rx_ptr = sc->sc_tx_bufsize;
722 1.3 bjh21
723 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
724 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
725 1.3 bjh21
726 1.3 bjh21
727 1.3 bjh21 /* Place a NULL header at the beginning of the receive area */
728 1.3 bjh21 ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
729 1.3 bjh21
730 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
731 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
732 1.1 bjh21
733 1.1 bjh21
734 1.1 bjh21 /* Configure TX. */
735 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
736 1.1 bjh21
737 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
738 1.1 bjh21
739 1.8.2.1 nathanw sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
740 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
741 1.1 bjh21
742 1.8.2.1 nathanw /* Reset tx buffer pointers */
743 1.8.2.1 nathanw sc->sc_tx_cur = 0;
744 1.8.2.1 nathanw sc->sc_tx_used = 0;
745 1.8.2.1 nathanw sc->sc_tx_next = 0;
746 1.1 bjh21
747 1.1 bjh21 /* Place a NULL header at the beginning of the transmit area */
748 1.1 bjh21 ea_writebuf(sc, NULL, 0x0000, 0);
749 1.1 bjh21
750 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
751 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_BUFWIN, 0x0000);
752 1.1 bjh21
753 1.8.2.1 nathanw sc->sc_command |= SEEQ_CMD_TX_INTEN;
754 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND, sc->sc_command);
755 1.8.2.1 nathanw
756 1.8.2.1 nathanw /* Turn on Rx */
757 1.8.2.1 nathanw sc->sc_command |= SEEQ_CMD_RX_INTEN;
758 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
759 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_RX_ON);
760 1.1 bjh21
761 1.3 bjh21 /* TX_ON gets set by ea_txpacket when there's something to transmit. */
762 1.1 bjh21
763 1.1 bjh21
764 1.1 bjh21 /* Set flags appropriately. */
765 1.1 bjh21 ifp->if_flags |= IFF_RUNNING;
766 1.1 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
767 1.8.2.1 nathanw sc->sc_enabled = 1;
768 1.1 bjh21
769 1.1 bjh21 /* And start output. */
770 1.1 bjh21 ea_start(ifp);
771 1.1 bjh21
772 1.1 bjh21 splx(s);
773 1.1 bjh21 return 0;
774 1.1 bjh21 }
775 1.1 bjh21
776 1.1 bjh21 /*
777 1.1 bjh21 * Start output on interface. Get datagrams from the queue and output them,
778 1.1 bjh21 * giving the receiver a chance between datagrams. Call only from splnet or
779 1.1 bjh21 * interrupt level!
780 1.1 bjh21 */
781 1.1 bjh21
782 1.1 bjh21 static void
783 1.1 bjh21 ea_start(struct ifnet *ifp)
784 1.1 bjh21 {
785 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
786 1.1 bjh21 int s;
787 1.1 bjh21
788 1.1 bjh21 s = splnet();
789 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
790 1.1 bjh21
791 1.8.2.1 nathanw /*
792 1.8.2.1 nathanw * Don't do anything if output is active. seeq8005intr() will call
793 1.8.2.1 nathanw * us (actually eatxpacket()) back when the card's ready for more
794 1.8.2.1 nathanw * frames.
795 1.8.2.1 nathanw */
796 1.1 bjh21 if (ifp->if_flags & IFF_OACTIVE)
797 1.1 bjh21 return;
798 1.1 bjh21
799 1.1 bjh21 /* Mark interface as output active */
800 1.1 bjh21
801 1.1 bjh21 ifp->if_flags |= IFF_OACTIVE;
802 1.1 bjh21
803 1.1 bjh21 /* tx packets */
804 1.1 bjh21
805 1.1 bjh21 eatxpacket(sc);
806 1.1 bjh21 splx(s);
807 1.1 bjh21 }
808 1.1 bjh21
809 1.1 bjh21
810 1.1 bjh21 /*
811 1.1 bjh21 * Transfer a packet to the interface buffer and start transmission
812 1.1 bjh21 *
813 1.1 bjh21 * Called at splnet()
814 1.1 bjh21 */
815 1.1 bjh21
816 1.1 bjh21 void
817 1.1 bjh21 eatxpacket(struct seeq8005_softc *sc)
818 1.1 bjh21 {
819 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
820 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
821 1.8.2.1 nathanw struct mbuf *m0;
822 1.1 bjh21 struct ifnet *ifp;
823 1.1 bjh21
824 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
825 1.1 bjh21
826 1.1 bjh21 /* Dequeue the next packet. */
827 1.7 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
828 1.1 bjh21
829 1.1 bjh21 /* If there's nothing to send, return. */
830 1.1 bjh21 if (!m0) {
831 1.1 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
832 1.8.2.1 nathanw sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
833 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
834 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
835 1.1 bjh21 return;
836 1.1 bjh21 }
837 1.1 bjh21
838 1.1 bjh21 #if NBPFILTER > 0
839 1.1 bjh21 /* Give the packet to the bpf, if any. */
840 1.1 bjh21 if (ifp->if_bpf)
841 1.1 bjh21 bpf_mtap(ifp->if_bpf, m0);
842 1.1 bjh21 #endif
843 1.1 bjh21
844 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
845 1.1 bjh21
846 1.8.2.1 nathanw sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
847 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
848 1.8.2.1 nathanw
849 1.8.2.1 nathanw ea_writembuf(sc, m0, 0x0000);
850 1.8.2.1 nathanw m_freem(m0);
851 1.8.2.1 nathanw
852 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_TX_PTR, 0x0000);
853 1.8.2.1 nathanw
854 1.8.2.1 nathanw /* Now transmit the datagram. */
855 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
856 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_TX_ON);
857 1.8.2.1 nathanw
858 1.8.2.1 nathanw /* Make sure we notice if the chip goes silent on us. */
859 1.8.2.1 nathanw ifp->if_timer = 5;
860 1.8.2.1 nathanw
861 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX,
862 1.8.2.1 nathanw ("st=%04x\n", bus_space_read_2(iot, ioh, SEEQ_STATUS)));
863 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
864 1.8.2.1 nathanw }
865 1.8.2.1 nathanw
866 1.8.2.1 nathanw /*
867 1.8.2.1 nathanw * Copy a packet from an mbuf to the transmit buffer on the card.
868 1.8.2.1 nathanw *
869 1.8.2.1 nathanw * Puts a valid Tx header at the start of the packet, and a null header at
870 1.8.2.1 nathanw * the end.
871 1.8.2.1 nathanw */
872 1.8.2.1 nathanw static int
873 1.8.2.1 nathanw ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
874 1.8.2.1 nathanw {
875 1.8.2.1 nathanw struct mbuf *m;
876 1.8.2.1 nathanw int len, nextpacket;
877 1.8.2.1 nathanw u_int8_t hdr[4];
878 1.1 bjh21
879 1.1 bjh21 /*
880 1.8.2.1 nathanw * Copy the datagram to the packet buffer.
881 1.1 bjh21 */
882 1.1 bjh21 len = 0;
883 1.1 bjh21 for (m = m0; m; m = m->m_next) {
884 1.1 bjh21 if (m->m_len == 0)
885 1.1 bjh21 continue;
886 1.8.2.1 nathanw ea_writebuf(sc, mtod(m, caddr_t), bufstart + 4 + len,
887 1.8.2.1 nathanw m->m_len);
888 1.1 bjh21 len += m->m_len;
889 1.1 bjh21 }
890 1.1 bjh21
891 1.1 bjh21 len = max(len, ETHER_MIN_LEN);
892 1.1 bjh21
893 1.1 bjh21 /* Follow it with a NULL packet header */
894 1.8.2.1 nathanw memset(hdr, 0, 4);
895 1.8.2.1 nathanw ea_writebuf(sc, hdr, bufstart + 4 + len, 4);
896 1.8.2.1 nathanw bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
897 1.8.2.1 nathanw bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
898 1.1 bjh21
899 1.8.2.1 nathanw /* Ok we now have a packet len bytes long in our packet buffer */
900 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
901 1.1 bjh21
902 1.1 bjh21 /* Write the packet header */
903 1.1 bjh21 nextpacket = len + 4;
904 1.1 bjh21 hdr[0] = (nextpacket >> 8) & 0xff;
905 1.1 bjh21 hdr[1] = nextpacket & 0xff;
906 1.8.2.1 nathanw hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
907 1.8.2.1 nathanw SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
908 1.1 bjh21 hdr[3] = 0; /* Status byte -- will be update by hardware. */
909 1.1 bjh21 ea_writebuf(sc, hdr, 0x0000, 4);
910 1.1 bjh21
911 1.8.2.1 nathanw return len;
912 1.1 bjh21 }
913 1.1 bjh21
914 1.1 bjh21 /*
915 1.1 bjh21 * Ethernet controller interrupt.
916 1.1 bjh21 */
917 1.1 bjh21
918 1.1 bjh21 int
919 1.1 bjh21 seeq8005intr(void *arg)
920 1.1 bjh21 {
921 1.1 bjh21 struct seeq8005_softc *sc = arg;
922 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
923 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
924 1.8.2.1 nathanw int status, handled;
925 1.1 bjh21
926 1.1 bjh21 handled = 0;
927 1.1 bjh21
928 1.1 bjh21 /* Get the controller status */
929 1.8.2.1 nathanw status = bus_space_read_2(iot, ioh, SEEQ_STATUS);
930 1.1 bjh21
931 1.1 bjh21 /* Tx interrupt ? */
932 1.8.2.1 nathanw if (status & SEEQ_STATUS_TX_INT) {
933 1.1 bjh21 handled = 1;
934 1.1 bjh21
935 1.1 bjh21 /* Acknowledge the interrupt */
936 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
937 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_TX_INTACK);
938 1.1 bjh21
939 1.8.2.1 nathanw ea_txint(sc);
940 1.8.2.1 nathanw }
941 1.1 bjh21
942 1.1 bjh21
943 1.8.2.1 nathanw /* Rx interrupt ? */
944 1.8.2.1 nathanw if (status & SEEQ_STATUS_RX_INT) {
945 1.8.2.1 nathanw handled = 1;
946 1.1 bjh21
947 1.8.2.1 nathanw /* Acknowledge the interrupt */
948 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
949 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_RX_INTACK);
950 1.1 bjh21
951 1.8.2.1 nathanw /* Processes the received packets */
952 1.8.2.1 nathanw ea_rxint(sc);
953 1.1 bjh21 }
954 1.1 bjh21
955 1.8.2.1 nathanw return handled;
956 1.8.2.1 nathanw }
957 1.1 bjh21
958 1.8.2.1 nathanw static void
959 1.8.2.1 nathanw ea_txint(struct seeq8005_softc *sc)
960 1.8.2.1 nathanw {
961 1.8.2.1 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
962 1.8.2.1 nathanw bus_space_tag_t iot = sc->sc_iot;
963 1.8.2.1 nathanw bus_space_handle_t ioh = sc->sc_ioh;
964 1.8.2.1 nathanw u_int8_t txhdr[4];
965 1.8.2.1 nathanw u_int txstatus;
966 1.1 bjh21
967 1.8.2.1 nathanw ea_readbuf(sc, txhdr, 0x0000, 4);
968 1.1 bjh21
969 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
970 1.8.2.1 nathanw txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
971 1.8.2.1 nathanw txstatus = txhdr[3];
972 1.1 bjh21
973 1.8.2.1 nathanw /*
974 1.8.2.1 nathanw * If SEEQ_TXSTAT_COLLISION is set then we received at least
975 1.8.2.1 nathanw * one collision. On the 8004 we can find out exactly how many
976 1.8.2.1 nathanw * collisions occurred.
977 1.8.2.1 nathanw *
978 1.8.2.1 nathanw * The SEEQ_PKTSTAT_DONE will be set if the transmission has
979 1.8.2.1 nathanw * completed.
980 1.8.2.1 nathanw *
981 1.8.2.1 nathanw * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
982 1.8.2.1 nathanw * occurred and the packet transmission was aborted.
983 1.8.2.1 nathanw * This situation is untested as present.
984 1.8.2.1 nathanw *
985 1.8.2.1 nathanw * The SEEQ_TXSTAT_BABBLE should never be set and is untested
986 1.8.2.1 nathanw * as we should never xmit oversized packets.
987 1.8.2.1 nathanw */
988 1.8.2.1 nathanw if (txstatus & SEEQ_TXSTAT_COLLISION) {
989 1.8.2.1 nathanw switch (sc->sc_variant) {
990 1.8.2.1 nathanw case SEEQ_8004: {
991 1.8.2.1 nathanw int colls;
992 1.1 bjh21
993 1.8.2.1 nathanw /*
994 1.8.2.1 nathanw * The 8004 contains a 4 bit collision count
995 1.8.2.1 nathanw * in the status register.
996 1.8.2.1 nathanw */
997 1.1 bjh21
998 1.8.2.1 nathanw /* This appears to be broken on 80C04.AE */
999 1.8.2.1 nathanw /* ifp->if_collisions +=
1000 1.8.2.1 nathanw (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
1001 1.8.2.1 nathanw & SEEQ_TXSTAT_COLLISION_MASK;*/
1002 1.8.2.1 nathanw
1003 1.8.2.1 nathanw /* Use the TX Collision register */
1004 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
1005 1.8.2.1 nathanw colls = bus_space_read_1(iot, ioh, SEEQ_BUFWIN);
1006 1.8.2.1 nathanw ifp->if_collisions += colls;
1007 1.8.2.1 nathanw break;
1008 1.1 bjh21 }
1009 1.8.2.1 nathanw case SEEQ_8005:
1010 1.8.2.1 nathanw /* We known there was at least 1 collision */
1011 1.8.2.1 nathanw ifp->if_collisions++;
1012 1.8.2.1 nathanw break;
1013 1.8.2.1 nathanw }
1014 1.8.2.1 nathanw } else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
1015 1.8.2.1 nathanw printf("seeq_intr: col16 %x\n", txstatus);
1016 1.8.2.1 nathanw ifp->if_collisions += 16;
1017 1.8.2.1 nathanw ifp->if_oerrors++;
1018 1.8.2.1 nathanw } else if (txstatus & SEEQ_TXSTAT_BABBLE) {
1019 1.8.2.1 nathanw ifp->if_oerrors++;
1020 1.1 bjh21 }
1021 1.1 bjh21
1022 1.8.2.1 nathanw /* Have we completed transmission on the packet ? */
1023 1.8.2.1 nathanw if (txstatus & SEEQ_PKTSTAT_DONE) {
1024 1.8.2.1 nathanw /* Clear watchdog timer. */
1025 1.8.2.1 nathanw ifp->if_timer = 0;
1026 1.8.2.1 nathanw ifp->if_flags &= ~IFF_OACTIVE;
1027 1.1 bjh21
1028 1.8.2.1 nathanw /* Update stats */
1029 1.8.2.1 nathanw ifp->if_opackets++;
1030 1.1 bjh21
1031 1.8.2.1 nathanw /* Tx next packet */
1032 1.8.2.1 nathanw
1033 1.8.2.1 nathanw eatxpacket(sc);
1034 1.8.2.1 nathanw }
1035 1.8.2.1 nathanw }
1036 1.1 bjh21
1037 1.1 bjh21 void
1038 1.8.2.1 nathanw ea_rxint(struct seeq8005_softc *sc)
1039 1.1 bjh21 {
1040 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
1041 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
1042 1.1 bjh21 u_int addr;
1043 1.1 bjh21 int len;
1044 1.1 bjh21 int ctrl;
1045 1.1 bjh21 int ptr;
1046 1.1 bjh21 int pack;
1047 1.1 bjh21 int status;
1048 1.1 bjh21 u_int8_t rxhdr[4];
1049 1.1 bjh21 struct ifnet *ifp;
1050 1.1 bjh21
1051 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
1052 1.1 bjh21
1053 1.1 bjh21
1054 1.1 bjh21 /* We start from the last rx pointer position */
1055 1.1 bjh21 addr = sc->sc_rx_ptr;
1056 1.8.2.1 nathanw sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
1057 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
1058 1.1 bjh21
1059 1.1 bjh21 do {
1060 1.1 bjh21 /* Read rx header */
1061 1.1 bjh21 ea_readbuf(sc, rxhdr, addr, 4);
1062 1.1 bjh21
1063 1.1 bjh21 /* Split the packet header */
1064 1.1 bjh21 ptr = (rxhdr[0] << 8) | rxhdr[1];
1065 1.1 bjh21 ctrl = rxhdr[2];
1066 1.1 bjh21 status = rxhdr[3];
1067 1.1 bjh21
1068 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_RX,
1069 1.8.2.1 nathanw ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
1070 1.8.2.1 nathanw addr, ptr, ctrl, status));
1071 1.1 bjh21
1072 1.1 bjh21 /* Zero packet ptr ? then must be null header so exit */
1073 1.1 bjh21 if (ptr == 0) break;
1074 1.1 bjh21
1075 1.8.2.1 nathanw /* Sanity-check the next-packet pointer and flags. */
1076 1.8.2.1 nathanw if (__predict_false(ptr < sc->sc_tx_bufsize ||
1077 1.8.2.1 nathanw (ctrl & SEEQ_PKTCMD_TX))) {
1078 1.8.2.1 nathanw ++ifp->if_ierrors;
1079 1.8.2.1 nathanw log(LOG_ERR,
1080 1.8.2.1 nathanw "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
1081 1.8.2.1 nathanw sc->sc_dev.dv_xname, addr, ptr);
1082 1.8.2.1 nathanw ea_init(ifp);
1083 1.8.2.1 nathanw return;
1084 1.8.2.1 nathanw }
1085 1.1 bjh21
1086 1.1 bjh21 /* Get packet length */
1087 1.1 bjh21 len = (ptr - addr) - 4;
1088 1.1 bjh21
1089 1.1 bjh21 if (len < 0)
1090 1.8.2.1 nathanw len += sc->sc_rx_bufsize;
1091 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
1092 1.1 bjh21
1093 1.1 bjh21 /* Has the packet rx completed ? if not then exit */
1094 1.8.2.1 nathanw if ((status & SEEQ_PKTSTAT_DONE) == 0)
1095 1.1 bjh21 break;
1096 1.1 bjh21
1097 1.1 bjh21 /*
1098 1.1 bjh21 * Did we have any errors? then note error and go to
1099 1.1 bjh21 * next packet
1100 1.1 bjh21 */
1101 1.8.2.1 nathanw if (__predict_false(status & SEEQ_RXSTAT_ERROR_MASK)) {
1102 1.1 bjh21 ++ifp->if_ierrors;
1103 1.8.2.1 nathanw /* XXX oversize packets may be OK */
1104 1.1 bjh21 log(LOG_WARNING,
1105 1.8.2.1 nathanw "%s: rx packet error at %04x (err=%02x)\n",
1106 1.8.2.1 nathanw sc->sc_dev.dv_xname, addr, status & 0x0f);
1107 1.8.2.1 nathanw /* XXX shouldn't need to reset if it's genuine. */
1108 1.5 bjh21 ea_init(ifp);
1109 1.1 bjh21 return;
1110 1.1 bjh21 }
1111 1.1 bjh21 /*
1112 1.1 bjh21 * Is the packet too big ? - this will probably be trapped
1113 1.8.2.1 nathanw * above as a receive error. If it's not, this is indicative
1114 1.8.2.1 nathanw * of buffer corruption.
1115 1.1 bjh21 */
1116 1.1 bjh21 if (__predict_false(len > (ETHER_MAX_LEN - ETHER_CRC_LEN))) {
1117 1.1 bjh21 ++ifp->if_ierrors;
1118 1.8.2.1 nathanw log(LOG_ERR,
1119 1.8.2.1 nathanw "%s: rx packet size error at %04x (len=%d)\n",
1120 1.8.2.1 nathanw sc->sc_dev.dv_xname, addr, len);
1121 1.8.2.1 nathanw sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
1122 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2,
1123 1.1 bjh21 sc->sc_config2);
1124 1.5 bjh21 ea_init(ifp);
1125 1.1 bjh21 return;
1126 1.1 bjh21 }
1127 1.1 bjh21
1128 1.1 bjh21 ifp->if_ipackets++;
1129 1.1 bjh21 /* Pass data up to upper levels. */
1130 1.8.2.1 nathanw ea_read(sc, addr + 4, len);
1131 1.1 bjh21
1132 1.1 bjh21 addr = ptr;
1133 1.1 bjh21 ++pack;
1134 1.1 bjh21 } while (len != 0);
1135 1.1 bjh21
1136 1.8.2.1 nathanw sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
1137 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
1138 1.1 bjh21
1139 1.8.2.1 nathanw DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
1140 1.1 bjh21
1141 1.1 bjh21 /* Store new rx pointer */
1142 1.1 bjh21 sc->sc_rx_ptr = addr;
1143 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
1144 1.1 bjh21
1145 1.1 bjh21 /* Make sure the receiver is on */
1146 1.8.2.1 nathanw bus_space_write_2(iot, ioh, SEEQ_COMMAND,
1147 1.8.2.1 nathanw sc->sc_command | SEEQ_CMD_RX_ON);
1148 1.1 bjh21 }
1149 1.1 bjh21
1150 1.1 bjh21
1151 1.1 bjh21 /*
1152 1.1 bjh21 * Pass a packet up to the higher levels.
1153 1.1 bjh21 */
1154 1.1 bjh21
1155 1.1 bjh21 static void
1156 1.8.2.1 nathanw ea_read(struct seeq8005_softc *sc, int addr, int len)
1157 1.1 bjh21 {
1158 1.1 bjh21 struct mbuf *m;
1159 1.1 bjh21 struct ifnet *ifp;
1160 1.1 bjh21
1161 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
1162 1.1 bjh21
1163 1.1 bjh21 /* Pull packet off interface. */
1164 1.8.2.1 nathanw m = ea_get(sc, addr, len, ifp);
1165 1.1 bjh21 if (m == 0)
1166 1.1 bjh21 return;
1167 1.1 bjh21
1168 1.1 bjh21 #if NBPFILTER > 0
1169 1.1 bjh21 /*
1170 1.1 bjh21 * Check if there's a BPF listener on this interface.
1171 1.1 bjh21 * If so, hand off the raw packet to bpf.
1172 1.1 bjh21 */
1173 1.4 thorpej if (ifp->if_bpf)
1174 1.1 bjh21 bpf_mtap(ifp->if_bpf, m);
1175 1.1 bjh21 #endif
1176 1.1 bjh21
1177 1.1 bjh21 (*ifp->if_input)(ifp, m);
1178 1.1 bjh21 }
1179 1.1 bjh21
1180 1.1 bjh21 /*
1181 1.1 bjh21 * Pull read data off a interface. Len is length of data, with local net
1182 1.1 bjh21 * header stripped. We copy the data into mbufs. When full cluster sized
1183 1.1 bjh21 * units are present we copy into clusters.
1184 1.1 bjh21 */
1185 1.1 bjh21
1186 1.1 bjh21 struct mbuf *
1187 1.8.2.1 nathanw ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
1188 1.1 bjh21 {
1189 1.1 bjh21 struct mbuf *top, **mp, *m;
1190 1.1 bjh21 int len;
1191 1.1 bjh21 u_int cp, epkt;
1192 1.1 bjh21
1193 1.1 bjh21 cp = addr;
1194 1.1 bjh21 epkt = cp + totlen;
1195 1.1 bjh21
1196 1.1 bjh21 MGETHDR(m, M_DONTWAIT, MT_DATA);
1197 1.1 bjh21 if (m == 0)
1198 1.1 bjh21 return 0;
1199 1.1 bjh21 m->m_pkthdr.rcvif = ifp;
1200 1.1 bjh21 m->m_pkthdr.len = totlen;
1201 1.1 bjh21 m->m_len = MHLEN;
1202 1.1 bjh21 top = 0;
1203 1.1 bjh21 mp = ⊤
1204 1.1 bjh21
1205 1.1 bjh21 while (totlen > 0) {
1206 1.1 bjh21 if (top) {
1207 1.1 bjh21 MGET(m, M_DONTWAIT, MT_DATA);
1208 1.1 bjh21 if (m == 0) {
1209 1.1 bjh21 m_freem(top);
1210 1.1 bjh21 return 0;
1211 1.1 bjh21 }
1212 1.1 bjh21 m->m_len = MLEN;
1213 1.1 bjh21 }
1214 1.1 bjh21 len = min(totlen, epkt - cp);
1215 1.1 bjh21 if (len >= MINCLSIZE) {
1216 1.1 bjh21 MCLGET(m, M_DONTWAIT);
1217 1.1 bjh21 if (m->m_flags & M_EXT)
1218 1.1 bjh21 m->m_len = len = min(len, MCLBYTES);
1219 1.1 bjh21 else
1220 1.1 bjh21 len = m->m_len;
1221 1.1 bjh21 } else {
1222 1.1 bjh21 /*
1223 1.1 bjh21 * Place initial small packet/header at end of mbuf.
1224 1.1 bjh21 */
1225 1.1 bjh21 if (len < m->m_len) {
1226 1.1 bjh21 if (top == 0 && len + max_linkhdr <= m->m_len)
1227 1.1 bjh21 m->m_data += max_linkhdr;
1228 1.1 bjh21 m->m_len = len;
1229 1.1 bjh21 } else
1230 1.1 bjh21 len = m->m_len;
1231 1.1 bjh21 }
1232 1.1 bjh21 if (top == 0) {
1233 1.1 bjh21 /* Make sure the payload is aligned */
1234 1.1 bjh21 caddr_t newdata = (caddr_t)
1235 1.1 bjh21 ALIGN(m->m_data + sizeof(struct ether_header)) -
1236 1.1 bjh21 sizeof(struct ether_header);
1237 1.1 bjh21 len -= newdata - m->m_data;
1238 1.1 bjh21 m->m_len = len;
1239 1.1 bjh21 m->m_data = newdata;
1240 1.1 bjh21 }
1241 1.1 bjh21 ea_readbuf(sc, mtod(m, u_char *),
1242 1.8.2.1 nathanw cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
1243 1.8.2.1 nathanw len);
1244 1.1 bjh21 cp += len;
1245 1.1 bjh21 *mp = m;
1246 1.1 bjh21 mp = &m->m_next;
1247 1.1 bjh21 totlen -= len;
1248 1.1 bjh21 if (cp == epkt)
1249 1.1 bjh21 cp = addr;
1250 1.1 bjh21 }
1251 1.1 bjh21
1252 1.1 bjh21 return top;
1253 1.1 bjh21 }
1254 1.1 bjh21
1255 1.1 bjh21 /*
1256 1.3 bjh21 * Process an ioctl request. Mostly boilerplate.
1257 1.1 bjh21 */
1258 1.1 bjh21 static int
1259 1.1 bjh21 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1260 1.1 bjh21 {
1261 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
1262 1.1 bjh21 int s, error = 0;
1263 1.1 bjh21
1264 1.1 bjh21 s = splnet();
1265 1.1 bjh21 switch (cmd) {
1266 1.1 bjh21
1267 1.5 bjh21 default:
1268 1.5 bjh21 error = ether_ioctl(ifp, cmd, data);
1269 1.5 bjh21 if (error == ENETRESET) {
1270 1.1 bjh21 /*
1271 1.5 bjh21 * Multicast list has changed; set the hardware filter
1272 1.5 bjh21 * accordingly.
1273 1.1 bjh21 */
1274 1.5 bjh21 ea_mc_reset(sc);
1275 1.5 bjh21 error = 0;
1276 1.1 bjh21 }
1277 1.1 bjh21 break;
1278 1.1 bjh21 }
1279 1.1 bjh21
1280 1.1 bjh21 splx(s);
1281 1.1 bjh21 return error;
1282 1.1 bjh21 }
1283 1.1 bjh21
1284 1.5 bjh21 /* Must be called at splnet() */
1285 1.8.2.1 nathanw
1286 1.5 bjh21 static void
1287 1.5 bjh21 ea_mc_reset(struct seeq8005_softc *sc)
1288 1.5 bjh21 {
1289 1.8.2.1 nathanw
1290 1.8.2.1 nathanw switch (sc->sc_variant) {
1291 1.8.2.1 nathanw case SEEQ_8004:
1292 1.8.2.1 nathanw ea_mc_reset_8004(sc);
1293 1.8.2.1 nathanw return;
1294 1.8.2.1 nathanw case SEEQ_8005:
1295 1.8.2.1 nathanw ea_mc_reset_8005(sc);
1296 1.8.2.1 nathanw return;
1297 1.8.2.1 nathanw }
1298 1.8.2.1 nathanw }
1299 1.8.2.1 nathanw
1300 1.8.2.1 nathanw static void
1301 1.8.2.1 nathanw ea_mc_reset_8004(struct seeq8005_softc *sc)
1302 1.8.2.1 nathanw {
1303 1.8.2.1 nathanw struct ethercom *ec = &sc->sc_ethercom;
1304 1.8.2.1 nathanw struct ifnet *ifp = &ec->ec_if;
1305 1.8.2.1 nathanw struct ether_multi *enm;
1306 1.8.2.1 nathanw u_int8_t *cp, c;
1307 1.8.2.1 nathanw u_int32_t crc;
1308 1.8.2.1 nathanw int i, len;
1309 1.8.2.1 nathanw struct ether_multistep step;
1310 1.8.2.1 nathanw u_int8_t af[8];
1311 1.8.2.1 nathanw
1312 1.8.2.1 nathanw /*
1313 1.8.2.1 nathanw * Set up multicast address filter by passing all multicast addresses
1314 1.8.2.1 nathanw * through a crc generator, and then using bits 2 - 7 as an index
1315 1.8.2.1 nathanw * into the 64 bit logical address filter. The high order bits
1316 1.8.2.1 nathanw * selects the word, while the rest of the bits select the bit within
1317 1.8.2.1 nathanw * the word.
1318 1.8.2.1 nathanw */
1319 1.8.2.1 nathanw
1320 1.8.2.1 nathanw if (ifp->if_flags & IFF_PROMISC) {
1321 1.8.2.1 nathanw ifp->if_flags |= IFF_ALLMULTI;
1322 1.8.2.1 nathanw for (i = 0; i < 8; i++)
1323 1.8.2.1 nathanw af[i] = 0xff;
1324 1.8.2.1 nathanw return;
1325 1.8.2.1 nathanw }
1326 1.8.2.1 nathanw for (i = 0; i < 8; i++)
1327 1.8.2.1 nathanw af[i] = 0;
1328 1.8.2.1 nathanw ETHER_FIRST_MULTI(step, ec, enm);
1329 1.8.2.1 nathanw while (enm != NULL) {
1330 1.8.2.1 nathanw if (bcmp(enm->enm_addrlo, enm->enm_addrhi,
1331 1.8.2.1 nathanw sizeof(enm->enm_addrlo)) != 0) {
1332 1.8.2.1 nathanw /*
1333 1.8.2.1 nathanw * We must listen to a range of multicast addresses.
1334 1.8.2.1 nathanw * For now, just accept all multicasts, rather than
1335 1.8.2.1 nathanw * trying to set only those filter bits needed to match
1336 1.8.2.1 nathanw * the range. (At this time, the only use of address
1337 1.8.2.1 nathanw * ranges is for IP multicast routing, for which the
1338 1.8.2.1 nathanw * range is big enough to require all bits set.)
1339 1.8.2.1 nathanw */
1340 1.8.2.1 nathanw ifp->if_flags |= IFF_ALLMULTI;
1341 1.8.2.1 nathanw for (i = 0; i < 8; i++)
1342 1.8.2.1 nathanw af[i] = 0xff;
1343 1.8.2.1 nathanw break;
1344 1.8.2.1 nathanw }
1345 1.8.2.1 nathanw cp = enm->enm_addrlo;
1346 1.8.2.1 nathanw crc = 0xffffffff;
1347 1.8.2.1 nathanw for (len = sizeof(enm->enm_addrlo); --len >= 0;) {
1348 1.8.2.1 nathanw c = *cp++;
1349 1.8.2.1 nathanw for (i = 8; --i >= 0;) {
1350 1.8.2.1 nathanw if (((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01)) {
1351 1.8.2.1 nathanw crc <<= 1;
1352 1.8.2.1 nathanw crc ^= 0x04c11db6 | 1;
1353 1.8.2.1 nathanw } else
1354 1.8.2.1 nathanw crc <<= 1;
1355 1.8.2.1 nathanw c >>= 1;
1356 1.8.2.1 nathanw }
1357 1.8.2.1 nathanw }
1358 1.8.2.1 nathanw /* Just want the 6 most significant bits. */
1359 1.8.2.1 nathanw crc = (crc >> 2) & 0x3f;
1360 1.8.2.1 nathanw
1361 1.8.2.1 nathanw /* Turn on the corresponding bit in the filter. */
1362 1.8.2.1 nathanw af[crc >> 3] |= 1 << (crc & 0x7);
1363 1.8.2.1 nathanw
1364 1.8.2.1 nathanw ETHER_NEXT_MULTI(step, enm);
1365 1.8.2.1 nathanw }
1366 1.8.2.1 nathanw ifp->if_flags &= ~IFF_ALLMULTI;
1367 1.8.2.1 nathanw
1368 1.8.2.1 nathanw ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
1369 1.8.2.1 nathanw for (i = 0; i < 8; ++i)
1370 1.8.2.1 nathanw bus_space_write_1(sc->sc_iot, sc->sc_ioh,
1371 1.8.2.1 nathanw SEEQ_BUFWIN, af[i]);
1372 1.8.2.1 nathanw }
1373 1.8.2.1 nathanw
1374 1.8.2.1 nathanw static void
1375 1.8.2.1 nathanw ea_mc_reset_8005(struct seeq8005_softc *sc)
1376 1.8.2.1 nathanw {
1377 1.5 bjh21 struct ether_multi *enm;
1378 1.5 bjh21 struct ether_multistep step;
1379 1.5 bjh21 int naddr, maxaddrs;
1380 1.5 bjh21
1381 1.5 bjh21 naddr = 0;
1382 1.8.2.1 nathanw maxaddrs = 5;
1383 1.5 bjh21 ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
1384 1.5 bjh21 while (enm != NULL) {
1385 1.5 bjh21 /* Have we got space? */
1386 1.5 bjh21 if (naddr >= maxaddrs ||
1387 1.5 bjh21 bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
1388 1.5 bjh21 sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
1389 1.5 bjh21 ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
1390 1.5 bjh21 return;
1391 1.5 bjh21 }
1392 1.8.2.1 nathanw ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
1393 1.8.2.1 nathanw sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
1394 1.5 bjh21 naddr++;
1395 1.5 bjh21 ETHER_NEXT_MULTI(step, enm);
1396 1.5 bjh21 }
1397 1.5 bjh21 for (; naddr < maxaddrs; naddr++)
1398 1.8.2.1 nathanw sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
1399 1.8.2.1 nathanw bus_space_write_2(sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
1400 1.5 bjh21 sc->sc_config1);
1401 1.5 bjh21 }
1402 1.5 bjh21
1403 1.1 bjh21 /*
1404 1.1 bjh21 * Device timeout routine.
1405 1.1 bjh21 */
1406 1.1 bjh21
1407 1.1 bjh21 static void
1408 1.1 bjh21 ea_watchdog(struct ifnet *ifp)
1409 1.1 bjh21 {
1410 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
1411 1.1 bjh21
1412 1.8.2.1 nathanw log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
1413 1.8.2.1 nathanw sc->sc_dev.dv_xname,
1414 1.8.2.1 nathanw bus_space_read_2(sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
1415 1.1 bjh21 ifp->if_oerrors++;
1416 1.1 bjh21
1417 1.1 bjh21 /* Kick the interface */
1418 1.1 bjh21
1419 1.5 bjh21 ea_init(ifp);
1420 1.1 bjh21
1421 1.1 bjh21 ifp->if_timer = 0;
1422 1.1 bjh21 }
1423 1.1 bjh21
1424 1.1 bjh21 /* End of if_ea.c */
1425