seeq8005.c revision 1.9 1 1.9 bjh21 /* $NetBSD: seeq8005.c,v 1.9 2001/03/24 00:16:41 bjh21 Exp $ */
2 1.1 bjh21
3 1.1 bjh21 /*
4 1.1 bjh21 * Copyright (c) 2000 Ben Harris
5 1.1 bjh21 * Copyright (c) 1995 Mark Brinicombe
6 1.1 bjh21 * All rights reserved.
7 1.1 bjh21 *
8 1.1 bjh21 * Redistribution and use in source and binary forms, with or without
9 1.1 bjh21 * modification, are permitted provided that the following conditions
10 1.1 bjh21 * are met:
11 1.1 bjh21 * 1. Redistributions of source code must retain the above copyright
12 1.1 bjh21 * notice, this list of conditions and the following disclaimer.
13 1.1 bjh21 * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 bjh21 * notice, this list of conditions and the following disclaimer in the
15 1.1 bjh21 * documentation and/or other materials provided with the distribution.
16 1.1 bjh21 * 3. All advertising materials mentioning features or use of this software
17 1.1 bjh21 * must display the following acknowledgement:
18 1.1 bjh21 * This product includes software developed by Mark Brinicombe.
19 1.1 bjh21 * 4. The name of the company nor the name of the author may be used to
20 1.1 bjh21 * endorse or promote products derived from this software without specific
21 1.1 bjh21 * prior written permission.
22 1.1 bjh21 *
23 1.1 bjh21 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
24 1.1 bjh21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 1.1 bjh21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
26 1.1 bjh21 * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
27 1.1 bjh21 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 1.1 bjh21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
29 1.1 bjh21 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 bjh21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 bjh21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 bjh21 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 bjh21 * SUCH DAMAGE.
34 1.1 bjh21 */
35 1.1 bjh21 /*
36 1.2 bjh21 * seeq8005.c - SEEQ 8005 device driver
37 1.2 bjh21 */
38 1.2 bjh21 /*
39 1.2 bjh21 * This driver currently supports the following chip:
40 1.2 bjh21 * SEEQ 8005 Advanced Ethernet Data Link Controller
41 1.2 bjh21 */
42 1.2 bjh21 /*
43 1.2 bjh21 * This driver is based on the arm32 ea(4) driver, hence the names of many
44 1.2 bjh21 * of the functions.
45 1.1 bjh21 */
46 1.1 bjh21 /*
47 1.1 bjh21 * Bugs/possible improvements:
48 1.1 bjh21 * - Does not currently support DMA
49 1.1 bjh21 * - Does not currently support multicasts
50 1.1 bjh21 * - Does not transmit multiple packets in one go
51 1.1 bjh21 * - Does not support big-endian hosts
52 1.1 bjh21 * - Does not support 8-bit busses
53 1.1 bjh21 */
54 1.1 bjh21
55 1.1 bjh21 #include "opt_inet.h"
56 1.1 bjh21 #include "opt_ns.h"
57 1.1 bjh21
58 1.1 bjh21 #include <sys/types.h>
59 1.1 bjh21 #include <sys/param.h>
60 1.1 bjh21
61 1.9 bjh21 __RCSID("$NetBSD: seeq8005.c,v 1.9 2001/03/24 00:16:41 bjh21 Exp $");
62 1.1 bjh21
63 1.1 bjh21 #include <sys/systm.h>
64 1.1 bjh21 #include <sys/endian.h>
65 1.1 bjh21 #include <sys/errno.h>
66 1.1 bjh21 #include <sys/ioctl.h>
67 1.1 bjh21 #include <sys/mbuf.h>
68 1.1 bjh21 #include <sys/socket.h>
69 1.1 bjh21 #include <sys/syslog.h>
70 1.1 bjh21 #include <sys/device.h>
71 1.1 bjh21
72 1.1 bjh21 #include <net/if.h>
73 1.1 bjh21 #include <net/if_dl.h>
74 1.1 bjh21 #include <net/if_types.h>
75 1.1 bjh21 #include <net/if_ether.h>
76 1.1 bjh21
77 1.1 bjh21 #ifdef INET
78 1.1 bjh21 #include <netinet/in.h>
79 1.1 bjh21 #include <netinet/in_systm.h>
80 1.1 bjh21 #include <netinet/in_var.h>
81 1.1 bjh21 #include <netinet/ip.h>
82 1.1 bjh21 #include <netinet/if_inarp.h>
83 1.1 bjh21 #endif
84 1.1 bjh21
85 1.1 bjh21 #ifdef NS
86 1.1 bjh21 #include <netns/ns.h>
87 1.1 bjh21 #include <netns/ns_if.h>
88 1.1 bjh21 #endif
89 1.1 bjh21
90 1.1 bjh21 #include "bpfilter.h"
91 1.1 bjh21 #if NBPFILTER > 0
92 1.1 bjh21 #include <net/bpf.h>
93 1.1 bjh21 #include <net/bpfdesc.h>
94 1.1 bjh21 #endif
95 1.1 bjh21
96 1.1 bjh21 #include <machine/bus.h>
97 1.1 bjh21 #include <machine/intr.h>
98 1.1 bjh21
99 1.1 bjh21 #include <dev/ic/seeq8005reg.h>
100 1.1 bjh21 #include <dev/ic/seeq8005var.h>
101 1.1 bjh21
102 1.1 bjh21 #ifndef EA_TIMEOUT
103 1.1 bjh21 #define EA_TIMEOUT 60
104 1.1 bjh21 #endif
105 1.1 bjh21
106 1.1 bjh21 #define EA_TX_BUFFER_SIZE 0x4000
107 1.1 bjh21 #define EA_RX_BUFFER_SIZE 0xC000
108 1.1 bjh21
109 1.1 bjh21 /*#define EA_TX_DEBUG*/
110 1.1 bjh21 /*#define EA_RX_DEBUG*/
111 1.1 bjh21 /*#define EA_DEBUG*/
112 1.1 bjh21 /*#define EA_PACKET_DEBUG*/
113 1.1 bjh21
114 1.1 bjh21 /* for debugging convenience */
115 1.1 bjh21 #ifdef EA_DEBUG
116 1.1 bjh21 #define dprintf(x) printf x
117 1.1 bjh21 #else
118 1.1 bjh21 #define dprintf(x)
119 1.1 bjh21 #endif
120 1.1 bjh21
121 1.1 bjh21 /*
122 1.1 bjh21 * prototypes
123 1.1 bjh21 */
124 1.1 bjh21
125 1.5 bjh21 static int ea_init(struct ifnet *);
126 1.1 bjh21 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
127 1.1 bjh21 static void ea_start(struct ifnet *);
128 1.1 bjh21 static void ea_watchdog(struct ifnet *);
129 1.1 bjh21 static void ea_chipreset(struct seeq8005_softc *);
130 1.1 bjh21 static void ea_ramtest(struct seeq8005_softc *);
131 1.1 bjh21 static int ea_stoptx(struct seeq8005_softc *);
132 1.1 bjh21 static int ea_stoprx(struct seeq8005_softc *);
133 1.5 bjh21 static void ea_stop(struct ifnet *, int);
134 1.1 bjh21 static void ea_await_fifo_empty(struct seeq8005_softc *);
135 1.1 bjh21 static void ea_await_fifo_full(struct seeq8005_softc *);
136 1.1 bjh21 static void ea_writebuf(struct seeq8005_softc *, u_char *, u_int, size_t);
137 1.1 bjh21 static void ea_readbuf(struct seeq8005_softc *, u_char *, u_int, size_t);
138 1.3 bjh21 static void ea_select_buffer(struct seeq8005_softc *, int);
139 1.5 bjh21 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
140 1.1 bjh21 static void earead(struct seeq8005_softc *, int, int);
141 1.1 bjh21 static struct mbuf *eaget(struct seeq8005_softc *, int, int, struct ifnet *);
142 1.1 bjh21 static void eagetpackets(struct seeq8005_softc *);
143 1.1 bjh21 static void eatxpacket(struct seeq8005_softc *);
144 1.5 bjh21 static void ea_mc_reset(struct seeq8005_softc *);
145 1.1 bjh21
146 1.1 bjh21
147 1.1 bjh21 #ifdef EA_PACKET_DEBUG
148 1.1 bjh21 void ea_dump_buffer(struct seeq8005_softc *, int);
149 1.1 bjh21 #endif
150 1.1 bjh21
151 1.1 bjh21
152 1.1 bjh21 #ifdef EA_PACKET_DEBUG
153 1.1 bjh21 /*
154 1.1 bjh21 * Dump the interface buffer
155 1.1 bjh21 */
156 1.1 bjh21
157 1.1 bjh21 void
158 1.1 bjh21 ea_dump_buffer(struct seeq8005_softc *sc, u_int offset)
159 1.1 bjh21 {
160 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
161 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
162 1.1 bjh21 u_int addr;
163 1.5 bjh21 int loop, ctrl, ptr;
164 1.1 bjh21 size_t size;
165 1.1 bjh21
166 1.1 bjh21 addr = offset;
167 1.1 bjh21
168 1.1 bjh21 do {
169 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
170 1.1 bjh21 sc->sc_command | EA_CMD_FIFO_READ);
171 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG1,
172 1.1 bjh21 sc->sc_config1 | EA_BUFCODE_LOCAL_MEM);
173 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_DMA_ADDR, addr);
174 1.1 bjh21
175 1.1 bjh21 ptr = bus_space_read_2(iot, ioh, EA_8005_BUFWIN);
176 1.1 bjh21 ctrl = bus_space_read_2(iot, ioh, EA_8005_BUFWIN);
177 1.1 bjh21 ptr = ((ptr & 0xff) << 8) | ((ptr >> 8) & 0xff);
178 1.1 bjh21
179 1.1 bjh21 if (ptr == 0) break;
180 1.1 bjh21 size = ptr - addr;
181 1.1 bjh21
182 1.1 bjh21 printf("addr=%04x size=%04x ", addr, size);
183 1.1 bjh21 printf("cmd=%02x st=%02x\n", ctrl & 0xff, ctrl >> 8);
184 1.1 bjh21
185 1.1 bjh21 for (loop = 0; loop < size - 4; loop += 2)
186 1.1 bjh21 printf("%04x ",
187 1.1 bjh21 bus_space_read_2(iot, ioh, EA_8005_BUFWIN));
188 1.1 bjh21 printf("\n");
189 1.1 bjh21 addr = ptr;
190 1.1 bjh21 } while (size != 0);
191 1.1 bjh21 }
192 1.1 bjh21 #endif
193 1.1 bjh21
194 1.1 bjh21 /*
195 1.1 bjh21 * Attach chip.
196 1.1 bjh21 */
197 1.1 bjh21
198 1.1 bjh21 void
199 1.1 bjh21 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr)
200 1.1 bjh21 {
201 1.1 bjh21 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
202 1.2 bjh21 u_int id;
203 1.2 bjh21
204 1.2 bjh21 printf(" address %s", ether_sprintf(myaddr));
205 1.2 bjh21
206 1.3 bjh21 /* Stop the board. */
207 1.3 bjh21
208 1.3 bjh21 ea_chipreset(sc);
209 1.3 bjh21
210 1.2 bjh21 /* Get the product ID */
211 1.1 bjh21
212 1.3 bjh21 ea_select_buffer(sc, EA_BUFCODE_PRODUCTID);
213 1.2 bjh21 id = bus_space_read_2(sc->sc_iot, sc->sc_ioh, EA_8005_BUFWIN);
214 1.2 bjh21
215 1.2 bjh21 if ((id & 0xf0) == 0xa0) {
216 1.2 bjh21 sc->sc_flags |= SEEQ8005_80C04;
217 1.2 bjh21 printf(", SEEQ 80C04 rev %02x", id);
218 1.2 bjh21 } else
219 1.2 bjh21 printf(", SEEQ 8005");
220 1.1 bjh21
221 1.1 bjh21 /* Initialise ifnet structure. */
222 1.1 bjh21
223 1.1 bjh21 bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
224 1.1 bjh21 ifp->if_softc = sc;
225 1.1 bjh21 ifp->if_start = ea_start;
226 1.1 bjh21 ifp->if_ioctl = ea_ioctl;
227 1.5 bjh21 ifp->if_init = ea_init;
228 1.5 bjh21 ifp->if_stop = ea_stop;
229 1.1 bjh21 ifp->if_watchdog = ea_watchdog;
230 1.5 bjh21 ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
231 1.7 thorpej IFQ_SET_READY(&ifp->if_snd);
232 1.1 bjh21
233 1.1 bjh21 /* Now we can attach the interface. */
234 1.1 bjh21
235 1.1 bjh21 if_attach(ifp);
236 1.1 bjh21 ether_ifattach(ifp, myaddr);
237 1.1 bjh21
238 1.2 bjh21 /* Test the RAM */
239 1.1 bjh21 ea_ramtest(sc);
240 1.8 bjh21
241 1.8 bjh21 printf("\n");
242 1.1 bjh21 }
243 1.1 bjh21
244 1.1 bjh21
245 1.1 bjh21 /*
246 1.1 bjh21 * Test the RAM on the ethernet card.
247 1.1 bjh21 */
248 1.1 bjh21
249 1.1 bjh21 void
250 1.1 bjh21 ea_ramtest(struct seeq8005_softc *sc)
251 1.1 bjh21 {
252 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
253 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
254 1.1 bjh21 int loop;
255 1.1 bjh21 u_int sum = 0;
256 1.1 bjh21
257 1.1 bjh21 /* dprintf(("ea_ramtest()\n"));*/
258 1.1 bjh21
259 1.1 bjh21 /*
260 1.1 bjh21 * Test the buffer memory on the board.
261 1.1 bjh21 * Write simple pattens to it and read them back.
262 1.1 bjh21 */
263 1.1 bjh21
264 1.1 bjh21 /* Set up the whole buffer RAM for writing */
265 1.1 bjh21
266 1.3 bjh21 ea_select_buffer(sc, EA_BUFCODE_TX_EAP);
267 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, (EA_BUFFER_SIZE >> 8) - 1);
268 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_TX_PTR, 0x0000);
269 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_RX_PTR, EA_BUFFER_SIZE - 2);
270 1.1 bjh21
271 1.3 bjh21 #define EA_RAMTEST_LOOP(value) \
272 1.3 bjh21 do { \
273 1.3 bjh21 /* Set the write start address and write a pattern */ \
274 1.3 bjh21 ea_writebuf(sc, NULL, 0x0000, 0); \
275 1.3 bjh21 for (loop = 0; loop < EA_BUFFER_SIZE; loop += 2) \
276 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, (value)); \
277 1.3 bjh21 \
278 1.3 bjh21 /* Set the read start address and verify the pattern */ \
279 1.3 bjh21 ea_readbuf(sc, NULL, 0x0000, 0); \
280 1.3 bjh21 for (loop = 0; loop < EA_BUFFER_SIZE; loop += 2) \
281 1.3 bjh21 if (bus_space_read_2(iot, ioh, EA_8005_BUFWIN) != (value)) \
282 1.3 bjh21 ++sum; \
283 1.3 bjh21 if (sum != 0) \
284 1.3 bjh21 dprintf(("sum=%d\n", sum)); \
285 1.3 bjh21 } while (/*CONSTCOND*/0)
286 1.3 bjh21
287 1.3 bjh21 EA_RAMTEST_LOOP(loop);
288 1.3 bjh21 EA_RAMTEST_LOOP(loop ^ (EA_BUFFER_SIZE - 1));
289 1.3 bjh21 EA_RAMTEST_LOOP(0xaa55);
290 1.3 bjh21 EA_RAMTEST_LOOP(0x55aa);
291 1.1 bjh21
292 1.1 bjh21 /* Report */
293 1.1 bjh21
294 1.2 bjh21 if (sum > 0)
295 1.2 bjh21 printf("%s: buffer RAM failed self test, %d faults\n",
296 1.2 bjh21 sc->sc_dev.dv_xname, sum);
297 1.1 bjh21 }
298 1.1 bjh21
299 1.1 bjh21
300 1.1 bjh21 /*
301 1.1 bjh21 * Stop the tx interface.
302 1.1 bjh21 *
303 1.1 bjh21 * Returns 0 if the tx was already stopped or 1 if it was active
304 1.1 bjh21 */
305 1.1 bjh21
306 1.1 bjh21 static int
307 1.1 bjh21 ea_stoptx(struct seeq8005_softc *sc)
308 1.1 bjh21 {
309 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
310 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
311 1.1 bjh21 int timeout;
312 1.1 bjh21 int status;
313 1.1 bjh21
314 1.1 bjh21 dprintf(("ea_stoptx()\n"));
315 1.1 bjh21
316 1.1 bjh21 status = bus_space_read_2(iot, ioh, EA_8005_STATUS);
317 1.1 bjh21 if (!(status & EA_STATUS_TX_ON))
318 1.1 bjh21 return 0;
319 1.1 bjh21
320 1.1 bjh21 /* Stop any tx and wait for confirmation */
321 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
322 1.1 bjh21 sc->sc_command | EA_CMD_TX_OFF);
323 1.1 bjh21
324 1.1 bjh21 timeout = 20000;
325 1.1 bjh21 do {
326 1.1 bjh21 status = bus_space_read_2(iot, ioh, EA_8005_STATUS);
327 1.1 bjh21 } while ((status & EA_STATUS_TX_ON) && --timeout > 0);
328 1.1 bjh21 if (timeout == 0)
329 1.1 bjh21 dprintf(("ea_stoptx: timeout waiting for tx termination\n"));
330 1.1 bjh21
331 1.1 bjh21 /* Clear any pending tx interrupt */
332 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
333 1.1 bjh21 sc->sc_command | EA_CMD_TX_INTACK);
334 1.1 bjh21 return 1;
335 1.1 bjh21 }
336 1.1 bjh21
337 1.1 bjh21
338 1.1 bjh21 /*
339 1.1 bjh21 * Stop the rx interface.
340 1.1 bjh21 *
341 1.1 bjh21 * Returns 0 if the tx was already stopped or 1 if it was active
342 1.1 bjh21 */
343 1.1 bjh21
344 1.1 bjh21 static int
345 1.1 bjh21 ea_stoprx(struct seeq8005_softc *sc)
346 1.1 bjh21 {
347 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
348 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
349 1.1 bjh21 int timeout;
350 1.1 bjh21 int status;
351 1.1 bjh21
352 1.1 bjh21 dprintf(("ea_stoprx()\n"));
353 1.1 bjh21
354 1.1 bjh21 status = bus_space_read_2(iot, ioh, EA_8005_STATUS);
355 1.1 bjh21 if (!(status & EA_STATUS_RX_ON))
356 1.1 bjh21 return 0;
357 1.1 bjh21
358 1.1 bjh21 /* Stop any rx and wait for confirmation */
359 1.1 bjh21
360 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
361 1.1 bjh21 sc->sc_command | EA_CMD_RX_OFF);
362 1.1 bjh21
363 1.1 bjh21 timeout = 20000;
364 1.1 bjh21 do {
365 1.1 bjh21 status = bus_space_read_2(iot, ioh, EA_8005_STATUS);
366 1.1 bjh21 } while ((status & EA_STATUS_RX_ON) && --timeout > 0);
367 1.1 bjh21 if (timeout == 0)
368 1.1 bjh21 dprintf(("ea_stoprx: timeout waiting for rx termination\n"));
369 1.1 bjh21
370 1.1 bjh21 /* Clear any pending rx interrupt */
371 1.1 bjh21
372 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
373 1.1 bjh21 sc->sc_command | EA_CMD_RX_INTACK);
374 1.1 bjh21 return 1;
375 1.1 bjh21 }
376 1.1 bjh21
377 1.1 bjh21
378 1.1 bjh21 /*
379 1.1 bjh21 * Stop interface.
380 1.1 bjh21 * Stop all IO and shut the interface down
381 1.1 bjh21 */
382 1.1 bjh21
383 1.1 bjh21 static void
384 1.5 bjh21 ea_stop(struct ifnet *ifp, int disable)
385 1.1 bjh21 {
386 1.5 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
387 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
388 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
389 1.1 bjh21
390 1.1 bjh21 dprintf(("ea_stop()\n"));
391 1.1 bjh21
392 1.1 bjh21 /* Stop all IO */
393 1.1 bjh21 ea_stoptx(sc);
394 1.1 bjh21 ea_stoprx(sc);
395 1.1 bjh21
396 1.1 bjh21 /* Disable rx and tx interrupts */
397 1.1 bjh21 sc->sc_command &= (EA_CMD_RX_INTEN | EA_CMD_TX_INTEN);
398 1.1 bjh21
399 1.1 bjh21 /* Clear any pending interrupts */
400 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
401 1.1 bjh21 sc->sc_command | EA_CMD_RX_INTACK |
402 1.1 bjh21 EA_CMD_TX_INTACK | EA_CMD_DMA_INTACK |
403 1.1 bjh21 EA_CMD_BW_INTACK);
404 1.1 bjh21 dprintf(("st=%08x", bus_space_read_2(iot, ioh, EA_8005_STATUS)));
405 1.1 bjh21
406 1.1 bjh21 /* Cancel any watchdog timer */
407 1.1 bjh21 sc->sc_ethercom.ec_if.if_timer = 0;
408 1.1 bjh21 }
409 1.1 bjh21
410 1.1 bjh21
411 1.1 bjh21 /*
412 1.1 bjh21 * Reset the chip
413 1.1 bjh21 * Following this the software registers are reset
414 1.1 bjh21 */
415 1.1 bjh21
416 1.1 bjh21 static void
417 1.1 bjh21 ea_chipreset(struct seeq8005_softc *sc)
418 1.1 bjh21 {
419 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
420 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
421 1.1 bjh21
422 1.1 bjh21 dprintf(("ea_chipreset()\n"));
423 1.1 bjh21
424 1.1 bjh21 /* Reset the controller. Min of 4us delay here */
425 1.1 bjh21
426 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, EA_CFG2_RESET);
427 1.3 bjh21 delay(4);
428 1.1 bjh21
429 1.1 bjh21 sc->sc_command = 0;
430 1.1 bjh21 sc->sc_config1 = 0;
431 1.1 bjh21 sc->sc_config2 = 0;
432 1.1 bjh21 }
433 1.1 bjh21
434 1.1 bjh21
435 1.1 bjh21 /*
436 1.1 bjh21 * If the DMA FIFO's in write mode, wait for it to empty. Needed when
437 1.1 bjh21 * switching the FIFO from write to read. We also use it when changing
438 1.1 bjh21 * the address for writes.
439 1.1 bjh21 */
440 1.1 bjh21 static void
441 1.1 bjh21 ea_await_fifo_empty(struct seeq8005_softc *sc)
442 1.1 bjh21 {
443 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
444 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
445 1.1 bjh21 int timeout;
446 1.1 bjh21
447 1.1 bjh21 timeout = 20000;
448 1.1 bjh21 if ((bus_space_read_2(iot, ioh, EA_8005_STATUS) &
449 1.1 bjh21 EA_STATUS_FIFO_DIR) != 0)
450 1.1 bjh21 return; /* FIFO is reading anyway. */
451 1.1 bjh21 while ((bus_space_read_2(iot, ioh, EA_8005_STATUS) &
452 1.1 bjh21 EA_STATUS_FIFO_EMPTY) == 0 &&
453 1.1 bjh21 --timeout > 0)
454 1.1 bjh21 continue;
455 1.1 bjh21 }
456 1.1 bjh21
457 1.1 bjh21 /*
458 1.1 bjh21 * Wait for the DMA FIFO to fill before reading from it.
459 1.1 bjh21 */
460 1.1 bjh21 static void
461 1.1 bjh21 ea_await_fifo_full(struct seeq8005_softc *sc)
462 1.1 bjh21 {
463 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
464 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
465 1.1 bjh21 int timeout;
466 1.1 bjh21
467 1.1 bjh21 timeout = 20000;
468 1.1 bjh21 while ((bus_space_read_2(iot, ioh, EA_8005_STATUS) &
469 1.1 bjh21 EA_STATUS_FIFO_FULL) == 0 &&
470 1.1 bjh21 --timeout > 0)
471 1.1 bjh21 continue;
472 1.1 bjh21 }
473 1.1 bjh21
474 1.1 bjh21 /*
475 1.1 bjh21 * write to the buffer memory on the interface
476 1.1 bjh21 *
477 1.1 bjh21 * The buffer address is set to ADDR.
478 1.1 bjh21 * If len != 0 then data is copied from the address starting at buf
479 1.1 bjh21 * to the interface buffer.
480 1.1 bjh21 * BUF must be usable as a u_int16_t *.
481 1.1 bjh21 * If LEN is odd, it must be safe to overwrite one extra byte.
482 1.1 bjh21 */
483 1.1 bjh21
484 1.1 bjh21 static void
485 1.1 bjh21 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, u_int addr, size_t len)
486 1.1 bjh21 {
487 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
488 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
489 1.1 bjh21
490 1.1 bjh21 dprintf(("writebuf: st=%04x\n",
491 1.1 bjh21 bus_space_read_2(iot, ioh, EA_8005_STATUS)));
492 1.1 bjh21
493 1.1 bjh21 #ifdef DIAGNOSTIC
494 1.1 bjh21 if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
495 1.1 bjh21 panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
496 1.1 bjh21 #endif
497 1.1 bjh21 if (__predict_false(addr >= EA_BUFFER_SIZE))
498 1.1 bjh21 panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
499 1.1 bjh21
500 1.1 bjh21 /* Assume that copying too much is safe. */
501 1.1 bjh21 if (len % 2 != 0)
502 1.1 bjh21 len++;
503 1.1 bjh21
504 1.1 bjh21 ea_await_fifo_empty(sc);
505 1.1 bjh21
506 1.3 bjh21 ea_select_buffer(sc, EA_BUFCODE_LOCAL_MEM);
507 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
508 1.1 bjh21 sc->sc_command | EA_CMD_FIFO_WRITE);
509 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_DMA_ADDR, addr);
510 1.1 bjh21
511 1.1 bjh21 if (len > 0)
512 1.1 bjh21 bus_space_write_multi_2(iot, ioh, EA_8005_BUFWIN,
513 1.1 bjh21 (u_int16_t *)buf, len / 2);
514 1.1 bjh21 /* Leave FIFO to empty in the background */
515 1.1 bjh21 }
516 1.1 bjh21
517 1.1 bjh21
518 1.1 bjh21 /*
519 1.1 bjh21 * read from the buffer memory on the interface
520 1.1 bjh21 *
521 1.1 bjh21 * The buffer address is set to ADDR.
522 1.1 bjh21 * If len != 0 then data is copied from the interface buffer to the
523 1.1 bjh21 * address starting at buf.
524 1.1 bjh21 * BUF must be usable as a u_int16_t *.
525 1.1 bjh21 * If LEN is odd, it must be safe to overwrite one extra byte.
526 1.1 bjh21 */
527 1.1 bjh21
528 1.1 bjh21 static void
529 1.1 bjh21 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, u_int addr, size_t len)
530 1.1 bjh21 {
531 1.1 bjh21
532 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
533 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
534 1.1 bjh21
535 1.1 bjh21 dprintf(("readbuf: st=%04x addr=%04x len=%d\n",
536 1.1 bjh21 bus_space_read_2(iot, ioh, EA_8005_STATUS), addr, len));
537 1.1 bjh21
538 1.1 bjh21 #ifdef DIAGNOSTIC
539 1.1 bjh21 if (!ALIGNED_POINTER(buf, u_int16_t))
540 1.1 bjh21 panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
541 1.1 bjh21 #endif
542 1.1 bjh21 if (addr >= EA_BUFFER_SIZE)
543 1.1 bjh21 panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
544 1.1 bjh21
545 1.1 bjh21 /* Assume that copying too much is safe. */
546 1.1 bjh21 if (len % 2 != 0)
547 1.1 bjh21 len++;
548 1.1 bjh21
549 1.1 bjh21 ea_await_fifo_empty(sc);
550 1.1 bjh21
551 1.3 bjh21 ea_select_buffer(sc, EA_BUFCODE_LOCAL_MEM);
552 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_DMA_ADDR, addr);
553 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
554 1.1 bjh21 sc->sc_command | EA_CMD_FIFO_READ);
555 1.1 bjh21
556 1.1 bjh21 ea_await_fifo_full(sc);
557 1.1 bjh21
558 1.1 bjh21 if (len > 0)
559 1.1 bjh21 bus_space_read_multi_2(iot, ioh, EA_8005_BUFWIN,
560 1.1 bjh21 (u_int16_t *)buf, len / 2);
561 1.1 bjh21 }
562 1.1 bjh21
563 1.3 bjh21 static void
564 1.3 bjh21 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
565 1.3 bjh21 {
566 1.3 bjh21
567 1.3 bjh21 bus_space_write_2(sc->sc_iot, sc->sc_ioh, EA_8005_CONFIG1,
568 1.3 bjh21 sc->sc_config1 | bufcode);
569 1.3 bjh21 }
570 1.1 bjh21
571 1.5 bjh21 /* Must be called at splnet */
572 1.5 bjh21 static void
573 1.5 bjh21 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
574 1.5 bjh21 {
575 1.5 bjh21 int i;
576 1.5 bjh21
577 1.5 bjh21 ea_select_buffer(sc, EA_BUFCODE_STATION_ADDR0 + which);
578 1.5 bjh21 for (i = 0; i < ETHER_ADDR_LEN; ++i)
579 1.5 bjh21 bus_space_write_2(sc->sc_iot, sc->sc_ioh, EA_8005_BUFWIN,
580 1.5 bjh21 ea[i]);
581 1.5 bjh21 }
582 1.5 bjh21
583 1.1 bjh21 /*
584 1.1 bjh21 * Initialize interface.
585 1.1 bjh21 *
586 1.1 bjh21 * This should leave the interface in a state for packet reception and
587 1.1 bjh21 * transmission.
588 1.1 bjh21 */
589 1.1 bjh21
590 1.1 bjh21 static int
591 1.5 bjh21 ea_init(struct ifnet *ifp)
592 1.1 bjh21 {
593 1.5 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
594 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
595 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
596 1.5 bjh21 int s;
597 1.1 bjh21
598 1.1 bjh21 dprintf(("ea_init()\n"));
599 1.1 bjh21
600 1.1 bjh21 s = splnet();
601 1.1 bjh21
602 1.1 bjh21 /* First, reset the board. */
603 1.1 bjh21
604 1.3 bjh21 ea_chipreset(sc);
605 1.3 bjh21
606 1.3 bjh21 /* Set up defaults for the registers */
607 1.3 bjh21
608 1.3 bjh21 sc->sc_command = 0x00;
609 1.3 bjh21 sc->sc_config1 = 0x00; /* XXX DMA settings? */
610 1.3 bjh21 #if BYTE_ORDER == BIG_ENDIAN
611 1.3 bjh21 sc->sc_config2 = EA_CFG2_BYTESWAP
612 1.3 bjh21 #else
613 1.3 bjh21 sc->sc_config2 = 0;
614 1.3 bjh21 #endif
615 1.1 bjh21
616 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND, sc->sc_command);
617 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG1, sc->sc_config1);
618 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, sc->sc_config2);
619 1.3 bjh21
620 1.3 bjh21 /* Split board memory into Rx and Tx. */
621 1.3 bjh21 ea_select_buffer(sc, EA_BUFCODE_TX_EAP);
622 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN,
623 1.3 bjh21 (EA_TX_BUFFER_SIZE >> 8) - 1);
624 1.3 bjh21
625 1.3 bjh21 /* Write the station address - the receiver must be off */
626 1.5 bjh21 ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
627 1.1 bjh21
628 1.1 bjh21 /* Configure rx. */
629 1.1 bjh21 dprintf(("Configuring rx...\n"));
630 1.1 bjh21 if (ifp->if_flags & IFF_PROMISC)
631 1.1 bjh21 sc->sc_config1 = EA_CFG1_PROMISCUOUS;
632 1.9 bjh21 else if (ifp->if_flags & IFF_ALLMULTI)
633 1.9 bjh21 sc->sc_config1 = EA_CFG1_MULTICAST;
634 1.1 bjh21 else
635 1.1 bjh21 sc->sc_config1 = EA_CFG1_BROADCAST;
636 1.3 bjh21 sc->sc_config1 |= EA_CFG1_STATION_ADDR0;
637 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG1, sc->sc_config1);
638 1.3 bjh21
639 1.3 bjh21 /* Setup the Rx pointers */
640 1.3 bjh21 sc->sc_rx_ptr = EA_TX_BUFFER_SIZE;
641 1.3 bjh21
642 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_RX_PTR, sc->sc_rx_ptr);
643 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_RX_END, sc->sc_rx_ptr >> 8);
644 1.3 bjh21
645 1.3 bjh21
646 1.3 bjh21 /* Place a NULL header at the beginning of the receive area */
647 1.3 bjh21 ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
648 1.3 bjh21
649 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, 0x0000);
650 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, 0x0000);
651 1.1 bjh21
652 1.3 bjh21
653 1.3 bjh21 /* Turn on Rx */
654 1.3 bjh21 sc->sc_command |= EA_CMD_RX_INTEN;
655 1.3 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
656 1.3 bjh21 sc->sc_command | EA_CMD_RX_ON);
657 1.1 bjh21
658 1.1 bjh21
659 1.1 bjh21 /* Configure TX. */
660 1.1 bjh21 dprintf(("Configuring tx...\n"));
661 1.1 bjh21
662 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_TX_PTR, 0x0000);
663 1.1 bjh21
664 1.1 bjh21 sc->sc_config2 |= EA_CFG2_OUTPUT;
665 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, sc->sc_config2);
666 1.1 bjh21
667 1.1 bjh21
668 1.1 bjh21 /* Place a NULL header at the beginning of the transmit area */
669 1.1 bjh21 ea_writebuf(sc, NULL, 0x0000, 0);
670 1.1 bjh21
671 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, 0x0000);
672 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, 0x0000);
673 1.1 bjh21
674 1.1 bjh21 sc->sc_command |= EA_CMD_TX_INTEN;
675 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND, sc->sc_command);
676 1.1 bjh21
677 1.3 bjh21 /* TX_ON gets set by ea_txpacket when there's something to transmit. */
678 1.1 bjh21
679 1.1 bjh21
680 1.1 bjh21 /* Set flags appropriately. */
681 1.1 bjh21 ifp->if_flags |= IFF_RUNNING;
682 1.1 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
683 1.1 bjh21
684 1.1 bjh21 dprintf(("init: st=%04x\n",
685 1.1 bjh21 bus_space_read_2(iot, ioh, EA_8005_STATUS)));
686 1.1 bjh21
687 1.1 bjh21
688 1.1 bjh21 /* And start output. */
689 1.1 bjh21 ea_start(ifp);
690 1.1 bjh21
691 1.1 bjh21 splx(s);
692 1.1 bjh21 return 0;
693 1.1 bjh21 }
694 1.1 bjh21
695 1.1 bjh21
696 1.1 bjh21 /*
697 1.1 bjh21 * Start output on interface. Get datagrams from the queue and output them,
698 1.1 bjh21 * giving the receiver a chance between datagrams. Call only from splnet or
699 1.1 bjh21 * interrupt level!
700 1.1 bjh21 */
701 1.1 bjh21
702 1.1 bjh21 static void
703 1.1 bjh21 ea_start(struct ifnet *ifp)
704 1.1 bjh21 {
705 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
706 1.1 bjh21 int s;
707 1.1 bjh21
708 1.1 bjh21 s = splnet();
709 1.1 bjh21 #ifdef EA_TX_DEBUG
710 1.1 bjh21 dprintf(("ea_start()...\n"));
711 1.1 bjh21 #endif
712 1.1 bjh21
713 1.1 bjh21 /* Don't do anything if output is active. */
714 1.1 bjh21
715 1.1 bjh21 if (ifp->if_flags & IFF_OACTIVE)
716 1.1 bjh21 return;
717 1.1 bjh21
718 1.1 bjh21 /* Mark interface as output active */
719 1.1 bjh21
720 1.1 bjh21 ifp->if_flags |= IFF_OACTIVE;
721 1.1 bjh21
722 1.1 bjh21 /* tx packets */
723 1.1 bjh21
724 1.1 bjh21 eatxpacket(sc);
725 1.1 bjh21 splx(s);
726 1.1 bjh21 }
727 1.1 bjh21
728 1.1 bjh21
729 1.1 bjh21 /*
730 1.1 bjh21 * Transfer a packet to the interface buffer and start transmission
731 1.1 bjh21 *
732 1.1 bjh21 * Called at splnet()
733 1.1 bjh21 */
734 1.1 bjh21
735 1.1 bjh21 void
736 1.1 bjh21 eatxpacket(struct seeq8005_softc *sc)
737 1.1 bjh21 {
738 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
739 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
740 1.1 bjh21 struct mbuf *m, *m0;
741 1.1 bjh21 struct ifnet *ifp;
742 1.1 bjh21 int len, nextpacket;
743 1.1 bjh21 u_int8_t hdr[4];
744 1.1 bjh21
745 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
746 1.1 bjh21
747 1.1 bjh21 /* Dequeue the next packet. */
748 1.7 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
749 1.1 bjh21
750 1.1 bjh21 /* If there's nothing to send, return. */
751 1.1 bjh21 if (!m0) {
752 1.1 bjh21 ifp->if_flags &= ~IFF_OACTIVE;
753 1.1 bjh21 sc->sc_config2 |= EA_CFG2_OUTPUT;
754 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, sc->sc_config2);
755 1.1 bjh21 #ifdef EA_TX_DEBUG
756 1.1 bjh21 dprintf(("tx finished\n"));
757 1.1 bjh21 #endif
758 1.1 bjh21 return;
759 1.1 bjh21 }
760 1.1 bjh21
761 1.1 bjh21 #if NBPFILTER > 0
762 1.1 bjh21 /* Give the packet to the bpf, if any. */
763 1.1 bjh21 if (ifp->if_bpf)
764 1.1 bjh21 bpf_mtap(ifp->if_bpf, m0);
765 1.1 bjh21 #endif
766 1.1 bjh21
767 1.1 bjh21 #ifdef EA_TX_DEBUG
768 1.1 bjh21 dprintf(("Tx new packet\n"));
769 1.1 bjh21 #endif
770 1.1 bjh21
771 1.1 bjh21 sc->sc_config2 &= ~EA_CFG2_OUTPUT;
772 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, sc->sc_config2);
773 1.1 bjh21
774 1.1 bjh21 /*
775 1.1 bjh21 * Copy the frame to the start of the transmit area on the card,
776 1.1 bjh21 * leaving four bytes for the transmit header.
777 1.1 bjh21 */
778 1.1 bjh21 len = 0;
779 1.1 bjh21 for (m = m0; m; m = m->m_next) {
780 1.1 bjh21 if (m->m_len == 0)
781 1.1 bjh21 continue;
782 1.1 bjh21 ea_writebuf(sc, mtod(m, caddr_t), 4 + len, m->m_len);
783 1.1 bjh21 len += m->m_len;
784 1.1 bjh21 }
785 1.1 bjh21 m_freem(m0);
786 1.1 bjh21
787 1.1 bjh21
788 1.1 bjh21 /* If packet size is odd round up to the next 16 bit boundry */
789 1.1 bjh21 if (len % 2)
790 1.1 bjh21 ++len;
791 1.1 bjh21
792 1.1 bjh21 len = max(len, ETHER_MIN_LEN);
793 1.1 bjh21
794 1.1 bjh21 if (len > (ETHER_MAX_LEN - ETHER_CRC_LEN))
795 1.1 bjh21 log(LOG_WARNING, "%s: oversize packet = %d bytes\n",
796 1.1 bjh21 sc->sc_dev.dv_xname, len);
797 1.1 bjh21
798 1.1 bjh21 #if 0 /*def EA_TX_DEBUG*/
799 1.1 bjh21 dprintf(("ea: xfr pkt length=%d...\n", len));
800 1.1 bjh21
801 1.1 bjh21 dprintf(("%s-->", ether_sprintf(sc->sc_pktbuf+6)));
802 1.1 bjh21 dprintf(("%s\n", ether_sprintf(sc->sc_pktbuf)));
803 1.1 bjh21 #endif
804 1.1 bjh21
805 1.1 bjh21 /* dprintf(("st=%04x\n", bus_space_read_2(iot, ioh, EA_8005_STATUS)));*/
806 1.1 bjh21
807 1.1 bjh21 /* Follow it with a NULL packet header */
808 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, 0x0000);
809 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_BUFWIN, 0x0000);
810 1.1 bjh21
811 1.1 bjh21
812 1.1 bjh21 /* Write the packet header */
813 1.1 bjh21
814 1.1 bjh21 nextpacket = len + 4;
815 1.1 bjh21 hdr[0] = (nextpacket >> 8) & 0xff;
816 1.1 bjh21 hdr[1] = nextpacket & 0xff;
817 1.1 bjh21 hdr[2] = EA_PKTHDR_TX | EA_PKTHDR_DATA_FOLLOWS |
818 1.1 bjh21 EA_TXHDR_XMIT_SUCCESS_INT | EA_TXHDR_COLLISION_INT;
819 1.1 bjh21 hdr[3] = 0; /* Status byte -- will be update by hardware. */
820 1.1 bjh21 ea_writebuf(sc, hdr, 0x0000, 4);
821 1.1 bjh21
822 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_TX_PTR, 0x0000);
823 1.1 bjh21
824 1.1 bjh21 /* dprintf(("st=%04x\n", bus_space_read_2(iot, ioh, EA_8005_STATUS)));*/
825 1.1 bjh21
826 1.1 bjh21 #ifdef EA_PACKET_DEBUG
827 1.1 bjh21 ea_dump_buffer(sc, 0);
828 1.1 bjh21 #endif
829 1.1 bjh21
830 1.1 bjh21
831 1.1 bjh21 /* Now transmit the datagram. */
832 1.1 bjh21 /* dprintf(("st=%04x\n", bus_space_read_2(iot, ioh, EA_8005_STATUS)));*/
833 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
834 1.1 bjh21 sc->sc_command | EA_CMD_TX_ON);
835 1.1 bjh21 #ifdef EA_TX_DEBUG
836 1.1 bjh21 dprintf(("st=%04x\n", bus_space_read_2(iot, ioh, EA_8005_STATUS)));
837 1.1 bjh21 dprintf(("tx: queued\n"));
838 1.1 bjh21 #endif
839 1.1 bjh21 }
840 1.1 bjh21
841 1.1 bjh21
842 1.1 bjh21 /*
843 1.1 bjh21 * Ethernet controller interrupt.
844 1.1 bjh21 */
845 1.1 bjh21
846 1.1 bjh21 int
847 1.1 bjh21 seeq8005intr(void *arg)
848 1.1 bjh21 {
849 1.1 bjh21 struct seeq8005_softc *sc = arg;
850 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
851 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
852 1.1 bjh21 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
853 1.1 bjh21 int status, s, handled;
854 1.1 bjh21 u_int8_t txhdr[4];
855 1.1 bjh21 u_int txstatus;
856 1.1 bjh21
857 1.1 bjh21 handled = 0;
858 1.1 bjh21 dprintf(("eaintr: "));
859 1.1 bjh21
860 1.1 bjh21
861 1.1 bjh21 /* Get the controller status */
862 1.1 bjh21 status = bus_space_read_2(iot, ioh, EA_8005_STATUS);
863 1.1 bjh21 dprintf(("st=%04x ", status));
864 1.1 bjh21
865 1.1 bjh21
866 1.1 bjh21 /* Tx interrupt ? */
867 1.1 bjh21 if (status & EA_STATUS_TX_INT) {
868 1.1 bjh21 dprintf(("txint "));
869 1.1 bjh21 handled = 1;
870 1.1 bjh21
871 1.1 bjh21 /* Acknowledge the interrupt */
872 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
873 1.1 bjh21 sc->sc_command | EA_CMD_TX_INTACK);
874 1.1 bjh21
875 1.1 bjh21 ea_readbuf(sc, txhdr, 0x0000, 4);
876 1.1 bjh21
877 1.1 bjh21 #ifdef EA_TX_DEBUG
878 1.1 bjh21 dprintf(("txstatus=%02x %02x %02x %02x\n",
879 1.1 bjh21 txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
880 1.1 bjh21 #endif
881 1.1 bjh21 txstatus = txhdr[3];
882 1.1 bjh21
883 1.1 bjh21 /*
884 1.1 bjh21 * Did it succeed ? Did we collide ?
885 1.1 bjh21 *
886 1.1 bjh21 * The exact proceedure here is not clear. We should get
887 1.1 bjh21 * an interrupt on a sucessfull tx or on a collision.
888 1.1 bjh21 * The done flag is set after successfull tx or 16 collisions
889 1.1 bjh21 * We should thus get a interrupt for each of collision
890 1.1 bjh21 * and the done bit should not be set. However it does appear
891 1.1 bjh21 * to be set at the same time as the collision bit ...
892 1.1 bjh21 *
893 1.1 bjh21 * So we will count collisions and output errors and will
894 1.1 bjh21 * assume that if the done bit is set the packet was
895 1.1 bjh21 * transmitted. Stats may be wrong if 16 collisions occur on
896 1.1 bjh21 * a packet as the done flag should be set but the packet
897 1.1 bjh21 * may not have been transmitted. so the output count might
898 1.1 bjh21 * not require incrementing if the 16 collisions flags is
899 1.1 bjh21 * set. I don;t know abou this until it happens.
900 1.1 bjh21 */
901 1.1 bjh21
902 1.1 bjh21 if (txstatus & EA_TXHDR_COLLISION)
903 1.1 bjh21 ifp->if_collisions++;
904 1.1 bjh21 else if (txstatus & EA_TXHDR_ERROR_MASK)
905 1.1 bjh21 ifp->if_oerrors++;
906 1.1 bjh21
907 1.1 bjh21 #if 0
908 1.1 bjh21 if (txstatus & EA_TXHDR_ERROR_MASK)
909 1.1 bjh21 log(LOG_WARNING, "tx packet error =%02x\n", txstatus);
910 1.1 bjh21 #endif
911 1.1 bjh21
912 1.1 bjh21 if (txstatus & EA_PKTHDR_DONE) {
913 1.1 bjh21 ifp->if_opackets++;
914 1.1 bjh21
915 1.1 bjh21 /* Tx next packet */
916 1.1 bjh21
917 1.1 bjh21 s = splnet();
918 1.1 bjh21 eatxpacket(sc);
919 1.1 bjh21 splx(s);
920 1.1 bjh21 }
921 1.1 bjh21 }
922 1.1 bjh21
923 1.1 bjh21
924 1.1 bjh21 /* Rx interrupt ? */
925 1.1 bjh21 if (status & EA_STATUS_RX_INT) {
926 1.1 bjh21 dprintf(("rxint "));
927 1.1 bjh21 handled = 1;
928 1.1 bjh21
929 1.1 bjh21 /* Acknowledge the interrupt */
930 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
931 1.1 bjh21 sc->sc_command | EA_CMD_RX_INTACK);
932 1.1 bjh21
933 1.1 bjh21 /* Install a watchdog timer needed atm to fixed rx lockups */
934 1.1 bjh21 ifp->if_timer = EA_TIMEOUT;
935 1.1 bjh21
936 1.1 bjh21 /* Processes the received packets */
937 1.1 bjh21 eagetpackets(sc);
938 1.1 bjh21
939 1.1 bjh21
940 1.1 bjh21 #if 0
941 1.1 bjh21 /* Make sure the receiver is on */
942 1.1 bjh21 if ((status & EA_STATUS_RX_ON) == 0) {
943 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
944 1.1 bjh21 sc->sc_command | EA_CMD_RX_ON);
945 1.1 bjh21 printf("rxintr: rx is off st=%04x\n",status);
946 1.1 bjh21 }
947 1.1 bjh21 #endif
948 1.1 bjh21 }
949 1.1 bjh21
950 1.1 bjh21 #ifdef EA_DEBUG
951 1.1 bjh21 status = bus_space_read_2(iot, ioh, EA_8005_STATUS);
952 1.1 bjh21 dprintf(("st=%04x\n", status));
953 1.1 bjh21 #endif
954 1.1 bjh21
955 1.1 bjh21 return handled;
956 1.1 bjh21 }
957 1.1 bjh21
958 1.1 bjh21
959 1.1 bjh21 void
960 1.1 bjh21 eagetpackets(struct seeq8005_softc *sc)
961 1.1 bjh21 {
962 1.1 bjh21 bus_space_tag_t iot = sc->sc_iot;
963 1.1 bjh21 bus_space_handle_t ioh = sc->sc_ioh;
964 1.1 bjh21 u_int addr;
965 1.1 bjh21 int len;
966 1.1 bjh21 int ctrl;
967 1.1 bjh21 int ptr;
968 1.1 bjh21 int pack;
969 1.1 bjh21 int status;
970 1.1 bjh21 u_int8_t rxhdr[4];
971 1.1 bjh21 struct ifnet *ifp;
972 1.1 bjh21
973 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
974 1.1 bjh21
975 1.1 bjh21
976 1.1 bjh21 /* We start from the last rx pointer position */
977 1.1 bjh21 addr = sc->sc_rx_ptr;
978 1.1 bjh21 sc->sc_config2 &= ~EA_CFG2_OUTPUT;
979 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, sc->sc_config2);
980 1.1 bjh21
981 1.1 bjh21 do {
982 1.1 bjh21 /* Read rx header */
983 1.1 bjh21 ea_readbuf(sc, rxhdr, addr, 4);
984 1.1 bjh21
985 1.1 bjh21 /* Split the packet header */
986 1.1 bjh21 ptr = (rxhdr[0] << 8) | rxhdr[1];
987 1.1 bjh21 ctrl = rxhdr[2];
988 1.1 bjh21 status = rxhdr[3];
989 1.1 bjh21
990 1.1 bjh21 #ifdef EA_RX_DEBUG
991 1.1 bjh21 dprintf(("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
992 1.1 bjh21 addr, ptr, ctrl, status));
993 1.1 bjh21 #endif
994 1.1 bjh21
995 1.1 bjh21
996 1.1 bjh21 /* Zero packet ptr ? then must be null header so exit */
997 1.1 bjh21 if (ptr == 0) break;
998 1.1 bjh21
999 1.1 bjh21
1000 1.1 bjh21 /* Get packet length */
1001 1.1 bjh21 len = (ptr - addr) - 4;
1002 1.1 bjh21
1003 1.1 bjh21 if (len < 0)
1004 1.1 bjh21 len += EA_RX_BUFFER_SIZE;
1005 1.1 bjh21
1006 1.1 bjh21 #ifdef EA_RX_DEBUG
1007 1.1 bjh21 dprintf(("len=%04x\n", len));
1008 1.1 bjh21 #endif
1009 1.1 bjh21
1010 1.1 bjh21
1011 1.1 bjh21 /* Has the packet rx completed ? if not then exit */
1012 1.1 bjh21 if ((status & EA_PKTHDR_DONE) == 0)
1013 1.1 bjh21 break;
1014 1.1 bjh21
1015 1.1 bjh21 /*
1016 1.1 bjh21 * Did we have any errors? then note error and go to
1017 1.1 bjh21 * next packet
1018 1.1 bjh21 */
1019 1.1 bjh21 if (__predict_false(status & 0x0f)) {
1020 1.1 bjh21 ++ifp->if_ierrors;
1021 1.1 bjh21 log(LOG_WARNING,
1022 1.1 bjh21 "%s: rx packet error (%02x) - dropping packet\n",
1023 1.1 bjh21 sc->sc_dev.dv_xname, status & 0x0f);
1024 1.1 bjh21 sc->sc_config2 |= EA_CFG2_OUTPUT;
1025 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2,
1026 1.1 bjh21 sc->sc_config2);
1027 1.5 bjh21 ea_init(ifp);
1028 1.1 bjh21 return;
1029 1.1 bjh21 }
1030 1.1 bjh21
1031 1.1 bjh21 /*
1032 1.1 bjh21 * Is the packet too big ? - this will probably be trapped
1033 1.1 bjh21 * above as a receive error
1034 1.1 bjh21 */
1035 1.1 bjh21 if (__predict_false(len > (ETHER_MAX_LEN - ETHER_CRC_LEN))) {
1036 1.1 bjh21 ++ifp->if_ierrors;
1037 1.1 bjh21 log(LOG_WARNING, "%s: rx packet size error len=%d\n",
1038 1.1 bjh21 sc->sc_dev.dv_xname, len);
1039 1.1 bjh21 sc->sc_config2 |= EA_CFG2_OUTPUT;
1040 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2,
1041 1.1 bjh21 sc->sc_config2);
1042 1.5 bjh21 ea_init(ifp);
1043 1.1 bjh21 return;
1044 1.1 bjh21 }
1045 1.1 bjh21
1046 1.1 bjh21 ifp->if_ipackets++;
1047 1.1 bjh21 /* Pass data up to upper levels. */
1048 1.1 bjh21 earead(sc, addr + 4, len);
1049 1.1 bjh21
1050 1.1 bjh21 addr = ptr;
1051 1.1 bjh21 ++pack;
1052 1.1 bjh21 } while (len != 0);
1053 1.1 bjh21
1054 1.1 bjh21 sc->sc_config2 |= EA_CFG2_OUTPUT;
1055 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_CONFIG2, sc->sc_config2);
1056 1.1 bjh21
1057 1.1 bjh21 #ifdef EA_RX_DEBUG
1058 1.1 bjh21 dprintf(("new rx ptr=%04x\n", addr));
1059 1.1 bjh21 #endif
1060 1.1 bjh21
1061 1.1 bjh21
1062 1.1 bjh21 /* Store new rx pointer */
1063 1.1 bjh21 sc->sc_rx_ptr = addr;
1064 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_RX_END, sc->sc_rx_ptr >> 8);
1065 1.1 bjh21
1066 1.1 bjh21 /* Make sure the receiver is on */
1067 1.1 bjh21 bus_space_write_2(iot, ioh, EA_8005_COMMAND,
1068 1.1 bjh21 sc->sc_command | EA_CMD_RX_ON);
1069 1.1 bjh21
1070 1.1 bjh21 }
1071 1.1 bjh21
1072 1.1 bjh21
1073 1.1 bjh21 /*
1074 1.1 bjh21 * Pass a packet up to the higher levels.
1075 1.1 bjh21 */
1076 1.1 bjh21
1077 1.1 bjh21 static void
1078 1.1 bjh21 earead(struct seeq8005_softc *sc, int addr, int len)
1079 1.1 bjh21 {
1080 1.1 bjh21 struct mbuf *m;
1081 1.1 bjh21 struct ifnet *ifp;
1082 1.1 bjh21
1083 1.1 bjh21 ifp = &sc->sc_ethercom.ec_if;
1084 1.1 bjh21
1085 1.1 bjh21 /* Pull packet off interface. */
1086 1.1 bjh21 m = eaget(sc, addr, len, ifp);
1087 1.1 bjh21 if (m == 0)
1088 1.1 bjh21 return;
1089 1.1 bjh21
1090 1.1 bjh21 #ifdef EA_RX_DEBUG
1091 1.1 bjh21 dprintf(("%s-->", ether_sprintf(eh->ether_shost)));
1092 1.1 bjh21 dprintf(("%s\n", ether_sprintf(eh->ether_dhost)));
1093 1.1 bjh21 #endif
1094 1.1 bjh21
1095 1.1 bjh21 #if NBPFILTER > 0
1096 1.1 bjh21 /*
1097 1.1 bjh21 * Check if there's a BPF listener on this interface.
1098 1.1 bjh21 * If so, hand off the raw packet to bpf.
1099 1.1 bjh21 */
1100 1.4 thorpej if (ifp->if_bpf)
1101 1.1 bjh21 bpf_mtap(ifp->if_bpf, m);
1102 1.1 bjh21 #endif
1103 1.1 bjh21
1104 1.1 bjh21 (*ifp->if_input)(ifp, m);
1105 1.1 bjh21 }
1106 1.1 bjh21
1107 1.1 bjh21 /*
1108 1.1 bjh21 * Pull read data off a interface. Len is length of data, with local net
1109 1.1 bjh21 * header stripped. We copy the data into mbufs. When full cluster sized
1110 1.1 bjh21 * units are present we copy into clusters.
1111 1.1 bjh21 */
1112 1.1 bjh21
1113 1.1 bjh21 struct mbuf *
1114 1.1 bjh21 eaget(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
1115 1.1 bjh21 {
1116 1.1 bjh21 struct mbuf *top, **mp, *m;
1117 1.1 bjh21 int len;
1118 1.1 bjh21 u_int cp, epkt;
1119 1.1 bjh21
1120 1.1 bjh21 cp = addr;
1121 1.1 bjh21 epkt = cp + totlen;
1122 1.1 bjh21
1123 1.1 bjh21 MGETHDR(m, M_DONTWAIT, MT_DATA);
1124 1.1 bjh21 if (m == 0)
1125 1.1 bjh21 return 0;
1126 1.1 bjh21 m->m_pkthdr.rcvif = ifp;
1127 1.1 bjh21 m->m_pkthdr.len = totlen;
1128 1.1 bjh21 m->m_len = MHLEN;
1129 1.1 bjh21 top = 0;
1130 1.1 bjh21 mp = ⊤
1131 1.1 bjh21
1132 1.1 bjh21 while (totlen > 0) {
1133 1.1 bjh21 if (top) {
1134 1.1 bjh21 MGET(m, M_DONTWAIT, MT_DATA);
1135 1.1 bjh21 if (m == 0) {
1136 1.1 bjh21 m_freem(top);
1137 1.1 bjh21 return 0;
1138 1.1 bjh21 }
1139 1.1 bjh21 m->m_len = MLEN;
1140 1.1 bjh21 }
1141 1.1 bjh21 len = min(totlen, epkt - cp);
1142 1.1 bjh21 if (len >= MINCLSIZE) {
1143 1.1 bjh21 MCLGET(m, M_DONTWAIT);
1144 1.1 bjh21 if (m->m_flags & M_EXT)
1145 1.1 bjh21 m->m_len = len = min(len, MCLBYTES);
1146 1.1 bjh21 else
1147 1.1 bjh21 len = m->m_len;
1148 1.1 bjh21 } else {
1149 1.1 bjh21 /*
1150 1.1 bjh21 * Place initial small packet/header at end of mbuf.
1151 1.1 bjh21 */
1152 1.1 bjh21 if (len < m->m_len) {
1153 1.1 bjh21 if (top == 0 && len + max_linkhdr <= m->m_len)
1154 1.1 bjh21 m->m_data += max_linkhdr;
1155 1.1 bjh21 m->m_len = len;
1156 1.1 bjh21 } else
1157 1.1 bjh21 len = m->m_len;
1158 1.1 bjh21 }
1159 1.1 bjh21 if (top == 0) {
1160 1.1 bjh21 /* Make sure the payload is aligned */
1161 1.1 bjh21 caddr_t newdata = (caddr_t)
1162 1.1 bjh21 ALIGN(m->m_data + sizeof(struct ether_header)) -
1163 1.1 bjh21 sizeof(struct ether_header);
1164 1.1 bjh21 len -= newdata - m->m_data;
1165 1.1 bjh21 m->m_len = len;
1166 1.1 bjh21 m->m_data = newdata;
1167 1.1 bjh21 }
1168 1.1 bjh21 ea_readbuf(sc, mtod(m, u_char *),
1169 1.1 bjh21 cp < EA_BUFFER_SIZE ? cp : cp - EA_RX_BUFFER_SIZE,
1170 1.1 bjh21 len);
1171 1.1 bjh21 cp += len;
1172 1.1 bjh21 *mp = m;
1173 1.1 bjh21 mp = &m->m_next;
1174 1.1 bjh21 totlen -= len;
1175 1.1 bjh21 if (cp == epkt)
1176 1.1 bjh21 cp = addr;
1177 1.1 bjh21 }
1178 1.1 bjh21
1179 1.1 bjh21 return top;
1180 1.1 bjh21 }
1181 1.1 bjh21
1182 1.1 bjh21 /*
1183 1.3 bjh21 * Process an ioctl request. Mostly boilerplate.
1184 1.1 bjh21 */
1185 1.1 bjh21 static int
1186 1.1 bjh21 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1187 1.1 bjh21 {
1188 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
1189 1.1 bjh21 int s, error = 0;
1190 1.1 bjh21
1191 1.1 bjh21 s = splnet();
1192 1.1 bjh21 switch (cmd) {
1193 1.1 bjh21
1194 1.5 bjh21 default:
1195 1.5 bjh21 error = ether_ioctl(ifp, cmd, data);
1196 1.5 bjh21 if (error == ENETRESET) {
1197 1.1 bjh21 /*
1198 1.5 bjh21 * Multicast list has changed; set the hardware filter
1199 1.5 bjh21 * accordingly.
1200 1.1 bjh21 */
1201 1.5 bjh21 ea_mc_reset(sc);
1202 1.5 bjh21 error = 0;
1203 1.1 bjh21 }
1204 1.1 bjh21 break;
1205 1.1 bjh21 }
1206 1.1 bjh21
1207 1.1 bjh21 splx(s);
1208 1.1 bjh21 return error;
1209 1.1 bjh21 }
1210 1.1 bjh21
1211 1.5 bjh21 /* Must be called at splnet() */
1212 1.5 bjh21 static void
1213 1.5 bjh21 ea_mc_reset(struct seeq8005_softc *sc)
1214 1.5 bjh21 {
1215 1.5 bjh21 struct ether_multi *enm;
1216 1.5 bjh21 struct ether_multistep step;
1217 1.5 bjh21 int naddr, maxaddrs;
1218 1.5 bjh21
1219 1.5 bjh21 naddr = 0;
1220 1.5 bjh21 maxaddrs = (sc->sc_flags & SEEQ8005_80C04) ? 5 : 0;
1221 1.5 bjh21 ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
1222 1.5 bjh21 while (enm != NULL) {
1223 1.5 bjh21 /* Have we got space? */
1224 1.5 bjh21 if (naddr >= maxaddrs ||
1225 1.5 bjh21 bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
1226 1.5 bjh21 sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
1227 1.5 bjh21 ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
1228 1.5 bjh21 return;
1229 1.5 bjh21 }
1230 1.5 bjh21 ea_set_address(sc, naddr, enm->enm_addrlo);
1231 1.5 bjh21 sc->sc_config1 |= EA_CFG1_STATION_ADDR0 << naddr;
1232 1.5 bjh21 naddr++;
1233 1.5 bjh21 ETHER_NEXT_MULTI(step, enm);
1234 1.5 bjh21 }
1235 1.5 bjh21 for (; naddr < maxaddrs; naddr++)
1236 1.5 bjh21 sc->sc_config1 &= ~(EA_CFG1_STATION_ADDR0 << naddr);
1237 1.5 bjh21 bus_space_write_2(sc->sc_iot, sc->sc_ioh, EA_8005_CONFIG1,
1238 1.5 bjh21 sc->sc_config1);
1239 1.5 bjh21 }
1240 1.5 bjh21
1241 1.1 bjh21 /*
1242 1.1 bjh21 * Device timeout routine.
1243 1.1 bjh21 *
1244 1.1 bjh21 * Ok I am not sure exactly how the device timeout should work....
1245 1.1 bjh21 * Currently what will happens is that that the device timeout is only
1246 1.1 bjh21 * set when a packet it received. This indicates we are on an active
1247 1.1 bjh21 * network and thus we should expect more packets. If non arrive in
1248 1.1 bjh21 * in the timeout period then we reinitialise as we may have jammed.
1249 1.1 bjh21 * We zero the timeout at this point so that we don't end up with
1250 1.1 bjh21 * an endless stream of timeouts if the network goes down.
1251 1.1 bjh21 */
1252 1.1 bjh21
1253 1.1 bjh21 static void
1254 1.1 bjh21 ea_watchdog(struct ifnet *ifp)
1255 1.1 bjh21 {
1256 1.1 bjh21 struct seeq8005_softc *sc = ifp->if_softc;
1257 1.1 bjh21
1258 1.1 bjh21 log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
1259 1.1 bjh21 ifp->if_oerrors++;
1260 1.1 bjh21 dprintf(("ea_watchdog: "));
1261 1.1 bjh21 dprintf(("st=%04x\n",
1262 1.1 bjh21 bus_space_read_2(sc->sc_iot, sc->sc_ioh, EA_8005_STATUS)));
1263 1.1 bjh21
1264 1.1 bjh21 /* Kick the interface */
1265 1.1 bjh21
1266 1.5 bjh21 ea_init(ifp);
1267 1.1 bjh21
1268 1.1 bjh21 /* ifp->if_timer = EA_TIMEOUT;*/
1269 1.1 bjh21 ifp->if_timer = 0;
1270 1.1 bjh21 }
1271 1.1 bjh21
1272 1.1 bjh21 /* End of if_ea.c */
1273