Home | History | Annotate | Line # | Download | only in ic
seeq8005.c revision 1.32.10.2
      1 /* $NetBSD: seeq8005.c,v 1.32.10.2 2003/01/27 04:37:04 jmc Exp $ */
      2 
      3 /*
      4  * Copyright (c) 2000, 2001 Ben Harris
      5  * Copyright (c) 1995-1998 Mark Brinicombe
      6  * All rights reserved.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  * 3. All advertising materials mentioning features or use of this software
     17  *    must display the following acknowledgement:
     18  *	This product includes software developed by Mark Brinicombe
     19  *	for the NetBSD Project.
     20  * 4. The name of the company nor the name of the author may be used to
     21  *    endorse or promote products derived from this software without specific
     22  *    prior written permission.
     23  *
     24  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     25  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     26  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     28  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     29  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     30  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  * SUCH DAMAGE.
     35  */
     36 /*
     37  * seeq8005.c - SEEQ 8005 device driver
     38  */
     39 /*
     40  * This driver currently supports the following chips:
     41  * SEEQ 8005 Advanced Ethernet Data Link Controller
     42  * SEEQ 80C04 Ethernet Data Link Controller
     43  * SEEQ 80C04A AutoDUPLEX CMOS Ethernet Data Link Controller
     44  */
     45 /*
     46  * More information on the 8004 and 8005 AEDLC controllers can be found in
     47  * the SEEQ Technology Inc 1992 Data Comm Devices data book.
     48  *
     49  * This data book may no longer be available as these are rather old chips
     50  * (1991 - 1993)
     51  */
     52 /*
     53  * This driver is based on the arm32 ea(4) driver, hence the names of many
     54  * of the functions.
     55  */
     56 /*
     57  * Bugs/possible improvements:
     58  *	- Does not currently support DMA
     59  *	- Does not transmit multiple packets in one go
     60  *	- Does not support 8-bit busses
     61  */
     62 
     63 #include <sys/cdefs.h>
     64 __KERNEL_RCSID(0, "$NetBSD: seeq8005.c,v 1.32.10.2 2003/01/27 04:37:04 jmc Exp $");
     65 
     66 #include <sys/param.h>
     67 #include <sys/systm.h>
     68 #include <sys/endian.h>
     69 #include <sys/errno.h>
     70 #include <sys/ioctl.h>
     71 #include <sys/mbuf.h>
     72 #include <sys/socket.h>
     73 #include <sys/syslog.h>
     74 #include <sys/device.h>
     75 
     76 #include <net/if.h>
     77 #include <net/if_dl.h>
     78 #include <net/if_types.h>
     79 #include <net/if_ether.h>
     80 #include <net/if_media.h>
     81 
     82 #include "bpfilter.h"
     83 #if NBPFILTER > 0
     84 #include <net/bpf.h>
     85 #include <net/bpfdesc.h>
     86 #endif
     87 
     88 #include "rnd.h"
     89 #if NRND > 0
     90 #include <sys/rnd.h>
     91 #endif
     92 
     93 #include <machine/bus.h>
     94 #include <machine/intr.h>
     95 
     96 #include <dev/ic/seeq8005reg.h>
     97 #include <dev/ic/seeq8005var.h>
     98 
     99 /*#define SEEQ_DEBUG*/
    100 
    101 /* for debugging convenience */
    102 #ifdef SEEQ8005_DEBUG
    103 #define SEEQ_DEBUG_MISC		1
    104 #define SEEQ_DEBUG_TX		2
    105 #define SEEQ_DEBUG_RX		4
    106 #define SEEQ_DEBUG_PKT		8
    107 #define SEEQ_DEBUG_TXINT	16
    108 #define SEEQ_DEBUG_RXINT	32
    109 int seeq8005_debug = 0;
    110 #define DPRINTF(f, x) { if (seeq8005_debug & (f)) printf x; }
    111 #else
    112 #define DPRINTF(f, x)
    113 #endif
    114 
    115 #define	SEEQ_TX_BUFFER_SIZE		0x800		/* (> ETHER_MAX_LEN) */
    116 
    117 #define SEEQ_READ16(sc, iot, ioh, reg)					\
    118 	((sc)->sc_flags & SF_8BIT ?					\
    119 	    (bus_space_read_1((iot), (ioh), (reg)) |			\
    120 	     (bus_space_read_1((iot), (ioh), (reg) + 1) << 8)) :	\
    121 	    (bus_space_read_2((iot), (ioh), (reg))))
    122 
    123 #define SEEQ_WRITE16(sc, iot, ioh, reg, val) do {			\
    124 	if ((sc)->sc_flags & SF_8BIT) {					\
    125 		bus_space_write_1((iot), (ioh), (reg), (val) & 0xff);	\
    126 		bus_space_write_1((iot), (ioh), (reg) + 1, (val) >> 8);	\
    127 	} else								\
    128 		bus_space_write_2((iot), (ioh), (reg), (val));		\
    129 } while (/*CONSTCOND*/0)
    130 
    131 /*
    132  * prototypes
    133  */
    134 
    135 static int ea_init(struct ifnet *);
    136 static int ea_ioctl(struct ifnet *, u_long, caddr_t);
    137 static void ea_start(struct ifnet *);
    138 static void ea_watchdog(struct ifnet *);
    139 static void ea_chipreset(struct seeq8005_softc *);
    140 static void ea_ramtest(struct seeq8005_softc *);
    141 static int ea_stoptx(struct seeq8005_softc *);
    142 static int ea_stoprx(struct seeq8005_softc *);
    143 static void ea_stop(struct ifnet *, int);
    144 static void ea_await_fifo_empty(struct seeq8005_softc *);
    145 static void ea_await_fifo_full(struct seeq8005_softc *);
    146 static void ea_writebuf(struct seeq8005_softc *, u_char *, int, size_t);
    147 static void ea_readbuf(struct seeq8005_softc *, u_char *, int, size_t);
    148 static void ea_select_buffer(struct seeq8005_softc *, int);
    149 static void ea_set_address(struct seeq8005_softc *, int, const u_int8_t *);
    150 static void ea_read(struct seeq8005_softc *, int, int);
    151 static struct mbuf *ea_get(struct seeq8005_softc *, int, int, struct ifnet *);
    152 static void ea_txint(struct seeq8005_softc *);
    153 static void ea_rxint(struct seeq8005_softc *);
    154 static void eatxpacket(struct seeq8005_softc *);
    155 static int ea_writembuf(struct seeq8005_softc *, struct mbuf *, int);
    156 static void ea_mc_reset(struct seeq8005_softc *);
    157 static void ea_mc_reset_8004(struct seeq8005_softc *);
    158 static void ea_mc_reset_8005(struct seeq8005_softc *);
    159 static int ea_mediachange(struct ifnet *);
    160 static void ea_mediastatus(struct ifnet *, struct ifmediareq *);
    161 
    162 static char* padbuf = NULL;
    163 
    164 
    165 /*
    166  * Attach chip.
    167  */
    168 
    169 void
    170 seeq8005_attach(struct seeq8005_softc *sc, const u_int8_t *myaddr, int *media,
    171     int nmedia, int defmedia)
    172 {
    173 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    174 	bus_space_tag_t iot = sc->sc_iot;
    175 	bus_space_handle_t ioh = sc->sc_ioh;
    176 	u_int id;
    177 
    178 	KASSERT(myaddr != NULL);
    179 	printf(" address %s", ether_sprintf(myaddr));
    180 
    181 	/* Stop the board. */
    182 
    183 	ea_chipreset(sc);
    184 
    185 	/* Work out data bus width. */
    186 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
    187 	if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
    188 		/* Try 8-bit mode */
    189 		sc->sc_flags |= SF_8BIT;
    190 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, 0x1234);
    191 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_RX_PTR) != 0x1234) {
    192 			printf("\n%s: Cannot determine data bus width\n",
    193 			    sc->sc_dev.dv_xname);
    194 			return;
    195 		}
    196 	}
    197 
    198 	printf(", %d-bit", sc->sc_flags & SF_8BIT ? 8 : 16);
    199 
    200 	/* Get the product ID */
    201 
    202 	ea_select_buffer(sc, SEEQ_BUFCODE_PRODUCTID);
    203 	id = SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN);
    204 
    205 	switch (id & SEEQ_PRODUCTID_MASK) {
    206 	case SEEQ_PRODUCTID_8004:
    207 		sc->sc_variant = SEEQ_8004;
    208 		switch (id & SEEQ_PRODUCTID_REV_MASK) {
    209 		case SEEQ_PRODUCTID_REV_80C04:
    210 			printf(", SEEQ 80C04\n");
    211 			break;
    212 		case SEEQ_PRODUCTID_REV_80C04A:
    213 			printf(", SEEQ 80C04A\n");
    214 			break;
    215 		default:
    216 			/* Unknown SEEQ 8004 variants */
    217 			printf(", SEEQ 8004 rev %x\n",
    218 			    id & SEEQ_PRODUCTID_REV_MASK);
    219 			break;
    220 		}
    221 		break;
    222 	default:	/* XXX */
    223 		sc->sc_variant = SEEQ_8005;
    224 		printf(", SEEQ 8005\n");
    225 		break;
    226 	}
    227 
    228 	/* Both the 8004 and 8005 are designed for 64K Buffer memory */
    229 	sc->sc_buffersize = SEEQ_MAX_BUFFER_SIZE;
    230 
    231 	/*
    232 	 * Set up tx and rx buffers.
    233 	 *
    234 	 * We use approximately a quarter of the packet memory for TX
    235 	 * buffers and the rest for RX buffers
    236 	 */
    237 	/* sc->sc_tx_bufs = sc->sc_buffersize / SEEQ_TX_BUFFER_SIZE / 4; */
    238 	sc->sc_tx_bufs = 1;
    239 	sc->sc_tx_bufsize = sc->sc_tx_bufs * SEEQ_TX_BUFFER_SIZE;
    240 	sc->sc_rx_bufsize = sc->sc_buffersize - sc->sc_tx_bufsize;
    241 	sc->sc_enabled = 0;
    242 
    243 	/* Test the RAM */
    244 	ea_ramtest(sc);
    245 
    246 	printf("%s: %dKB packet memory, txbuf=%dKB (%d buffers), rxbuf=%dKB",
    247 	    sc->sc_dev.dv_xname, sc->sc_buffersize >> 10,
    248 	    sc->sc_tx_bufsize >> 10, sc->sc_tx_bufs, sc->sc_rx_bufsize >> 10);
    249 
    250 	if (padbuf == NULL) {
    251 		padbuf = malloc(ETHER_MIN_LEN - ETHER_CRC_LEN, M_DEVBUF,
    252 		    M_ZERO | M_NOWAIT);
    253 		if (padbuf == NULL) {
    254 			printf("%s: can't allocate pad buffer\n",
    255 			    sc->sc_dev.dv_xname);
    256 			return;
    257 		}
    258 	}
    259 
    260 	/* Initialise ifnet structure. */
    261 
    262 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    263 	ifp->if_softc = sc;
    264 	ifp->if_start = ea_start;
    265 	ifp->if_ioctl = ea_ioctl;
    266 	ifp->if_init = ea_init;
    267 	ifp->if_stop = ea_stop;
    268 	ifp->if_watchdog = ea_watchdog;
    269 	ifp->if_flags = IFF_BROADCAST | IFF_MULTICAST | IFF_NOTRAILERS;
    270 	if (sc->sc_variant == SEEQ_8004)
    271 		ifp->if_flags |= IFF_SIMPLEX;
    272 	IFQ_SET_READY(&ifp->if_snd);
    273 
    274 	/* Initialize media goo. */
    275 	ifmedia_init(&sc->sc_media, 0, ea_mediachange, ea_mediastatus);
    276 	if (media != NULL) {
    277 		int i;
    278 
    279 		for (i = 0; i < nmedia; i++)
    280 			ifmedia_add(&sc->sc_media, media[i], 0, NULL);
    281 		ifmedia_set(&sc->sc_media, defmedia);
    282 	} else {
    283 		ifmedia_add(&sc->sc_media, IFM_ETHER|IFM_MANUAL, 0, NULL);
    284 		ifmedia_set(&sc->sc_media, IFM_ETHER|IFM_MANUAL);
    285 	}
    286 
    287 	/* We can support 802.1Q VLAN-sized frames. */
    288 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    289 
    290 	/* Now we can attach the interface. */
    291 
    292 	if_attach(ifp);
    293 	ether_ifattach(ifp, myaddr);
    294 
    295 	printf("\n");
    296 
    297 #if NRND > 0
    298 	/* After \n because it can print a line of its own. */
    299 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    300 	    RND_TYPE_NET, 0);
    301 #endif
    302 }
    303 
    304 /*
    305  * Media change callback.
    306  */
    307 static int
    308 ea_mediachange(struct ifnet *ifp)
    309 {
    310 	struct seeq8005_softc *sc = ifp->if_softc;
    311 
    312 	if (sc->sc_mediachange)
    313 		return ((*sc->sc_mediachange)(sc));
    314 	return (EINVAL);
    315 }
    316 
    317 /*
    318  * Media status callback.
    319  */
    320 static void
    321 ea_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    322 {
    323 	struct seeq8005_softc *sc = ifp->if_softc;
    324 
    325 	if (sc->sc_enabled == 0) {
    326 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    327 		ifmr->ifm_status = 0;
    328 		return;
    329 	}
    330 
    331 	if (sc->sc_mediastatus)
    332 		(*sc->sc_mediastatus)(sc, ifmr);
    333 }
    334 
    335 /*
    336  * Test the RAM on the ethernet card.
    337  */
    338 
    339 void
    340 ea_ramtest(struct seeq8005_softc *sc)
    341 {
    342 	bus_space_tag_t iot = sc->sc_iot;
    343 	bus_space_handle_t ioh = sc->sc_ioh;
    344 	int loop;
    345 	u_int sum = 0;
    346 
    347 	/*
    348 	 * Test the buffer memory on the board.
    349 	 * Write simple pattens to it and read them back.
    350 	 */
    351 
    352 	/* Set up the whole buffer RAM for writing */
    353 
    354 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    355 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (SEEQ_MAX_BUFFER_SIZE >> 8) - 1);
    356 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    357 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, SEEQ_MAX_BUFFER_SIZE - 2);
    358 
    359 #define SEEQ_RAMTEST_LOOP(value)						\
    360 do {									\
    361 	/* Set the write start address and write a pattern */		\
    362 	ea_writebuf(sc, NULL, 0x0000, 0);				\
    363 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    364 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (value));	\
    365 									\
    366 	/* Set the read start address and verify the pattern */		\
    367 	ea_readbuf(sc, NULL, 0x0000, 0);				\
    368 	for (loop = 0; loop < SEEQ_MAX_BUFFER_SIZE; loop += 2)		\
    369 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN) != (value)) \
    370 			++sum;						\
    371 } while (/*CONSTCOND*/0)
    372 
    373 	SEEQ_RAMTEST_LOOP(loop);
    374 	SEEQ_RAMTEST_LOOP(loop ^ (SEEQ_MAX_BUFFER_SIZE - 1));
    375 	SEEQ_RAMTEST_LOOP(0xaa55);
    376 	SEEQ_RAMTEST_LOOP(0x55aa);
    377 
    378 	/* Report */
    379 
    380 	if (sum > 0)
    381 		printf("%s: buffer RAM failed self test, %d faults\n",
    382 		       sc->sc_dev.dv_xname, sum);
    383 }
    384 
    385 
    386 /*
    387  * Stop the tx interface.
    388  *
    389  * Returns 0 if the tx was already stopped or 1 if it was active
    390  */
    391 
    392 static int
    393 ea_stoptx(struct seeq8005_softc *sc)
    394 {
    395 	bus_space_tag_t iot = sc->sc_iot;
    396 	bus_space_handle_t ioh = sc->sc_ioh;
    397 	int timeout;
    398 	int status;
    399 
    400 	DPRINTF(SEEQ_DEBUG_TX, ("ea_stoptx()\n"));
    401 
    402 	sc->sc_enabled = 0;
    403 
    404 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    405 	if (!(status & SEEQ_STATUS_TX_ON))
    406 		return 0;
    407 
    408 	/* Stop any tx and wait for confirmation */
    409 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    410 			  sc->sc_command | SEEQ_CMD_TX_OFF);
    411 
    412 	timeout = 20000;
    413 	do {
    414 		status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    415 		delay(1);
    416 	} while ((status & SEEQ_STATUS_TX_ON) && --timeout > 0);
    417  	if (timeout == 0)
    418 		log(LOG_ERR, "%s: timeout waiting for tx termination\n",
    419 		    sc->sc_dev.dv_xname);
    420 
    421 	/* Clear any pending tx interrupt */
    422 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    423 		   sc->sc_command | SEEQ_CMD_TX_INTACK);
    424 	return 1;
    425 }
    426 
    427 
    428 /*
    429  * Stop the rx interface.
    430  *
    431  * Returns 0 if the tx was already stopped or 1 if it was active
    432  */
    433 
    434 static int
    435 ea_stoprx(struct seeq8005_softc *sc)
    436 {
    437 	bus_space_tag_t iot = sc->sc_iot;
    438 	bus_space_handle_t ioh = sc->sc_ioh;
    439 	int timeout;
    440 	int status;
    441 
    442 	DPRINTF(SEEQ_DEBUG_RX, ("ea_stoprx()\n"));
    443 
    444 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    445 	if (!(status & SEEQ_STATUS_RX_ON))
    446 		return 0;
    447 
    448 	/* Stop any rx and wait for confirmation */
    449 
    450 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    451 			  sc->sc_command | SEEQ_CMD_RX_OFF);
    452 
    453 	timeout = 20000;
    454 	do {
    455 		status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
    456 	} while ((status & SEEQ_STATUS_RX_ON) && --timeout > 0);
    457 	if (timeout == 0)
    458 		log(LOG_ERR, "%s: timeout waiting for rx termination\n",
    459 		    sc->sc_dev.dv_xname);
    460 
    461 	/* Clear any pending rx interrupt */
    462 
    463 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    464 		   sc->sc_command | SEEQ_CMD_RX_INTACK);
    465 	return 1;
    466 }
    467 
    468 
    469 /*
    470  * Stop interface.
    471  * Stop all IO and shut the interface down
    472  */
    473 
    474 static void
    475 ea_stop(struct ifnet *ifp, int disable)
    476 {
    477 	struct seeq8005_softc *sc = ifp->if_softc;
    478 	bus_space_tag_t iot = sc->sc_iot;
    479 	bus_space_handle_t ioh = sc->sc_ioh;
    480 
    481 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_stop()\n"));
    482 
    483 	/* Stop all IO */
    484 	ea_stoptx(sc);
    485 	ea_stoprx(sc);
    486 
    487 	/* Disable rx and tx interrupts */
    488 	sc->sc_command &= (SEEQ_CMD_RX_INTEN | SEEQ_CMD_TX_INTEN);
    489 
    490 	/* Clear any pending interrupts */
    491 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    492 			  sc->sc_command | SEEQ_CMD_RX_INTACK |
    493 			  SEEQ_CMD_TX_INTACK | SEEQ_CMD_DMA_INTACK |
    494 			  SEEQ_CMD_BW_INTACK);
    495 
    496 	if (sc->sc_variant == SEEQ_8004) {
    497 		/* Put the chip to sleep */
    498 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    499 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN,
    500 		    sc->sc_config3 | SEEQ_CFG3_SLEEP);
    501 	}
    502 
    503 	/* Cancel any watchdog timer */
    504        	sc->sc_ethercom.ec_if.if_timer = 0;
    505 }
    506 
    507 
    508 /*
    509  * Reset the chip
    510  * Following this the software registers are reset
    511  */
    512 
    513 static void
    514 ea_chipreset(struct seeq8005_softc *sc)
    515 {
    516 	bus_space_tag_t iot = sc->sc_iot;
    517 	bus_space_handle_t ioh = sc->sc_ioh;
    518 
    519 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_chipreset()\n"));
    520 
    521 	/* Reset the controller. Min of 4us delay here */
    522 
    523 	/*
    524 	 * This can be called before we know whether the chip is in 8- or
    525 	 * 16-bit mode, so we do a reset in both modes.  The 16-bit reset is
    526 	 * harmless in 8-bit mode, so we do that second.
    527 	 */
    528 
    529 	/* In 16-bit mode, this will munge the PreamSelect bit. */
    530 	bus_space_write_1(iot, ioh, SEEQ_CONFIG2 + 1, SEEQ_CFG2_RESET >> 8);
    531 	delay(4);
    532 	/* In 8-bit mode, this will zero the bottom half of config reg 2. */
    533 	bus_space_write_2(iot, ioh, SEEQ_CONFIG2, SEEQ_CFG2_RESET);
    534 	delay(4);
    535 
    536 	sc->sc_command = 0;
    537 	sc->sc_config1 = 0;
    538 	sc->sc_config2 = 0;
    539 	sc->sc_config3 = 0;
    540 }
    541 
    542 
    543 /*
    544  * If the DMA FIFO's in write mode, wait for it to empty.  Needed when
    545  * switching the FIFO from write to read.  We also use it when changing
    546  * the address for writes.
    547  */
    548 static void
    549 ea_await_fifo_empty(struct seeq8005_softc *sc)
    550 {
    551 	bus_space_tag_t iot = sc->sc_iot;
    552 	bus_space_handle_t ioh = sc->sc_ioh;
    553 	int timeout;
    554 
    555 	timeout = 20000;
    556 	if ((SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    557 	     SEEQ_STATUS_FIFO_DIR) != 0)
    558 		return; /* FIFO is reading anyway. */
    559 	while (--timeout > 0)
    560 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    561 		    SEEQ_STATUS_FIFO_EMPTY)
    562 			return;
    563 	log(LOG_ERR, "%s: DMA FIFO failed to empty\n", sc->sc_dev.dv_xname);
    564 }
    565 
    566 /*
    567  * Wait for the DMA FIFO to fill before reading from it.
    568  */
    569 static void
    570 ea_await_fifo_full(struct seeq8005_softc *sc)
    571 {
    572 	bus_space_tag_t iot = sc->sc_iot;
    573 	bus_space_handle_t ioh = sc->sc_ioh;
    574 	int timeout;
    575 
    576 	timeout = 20000;
    577 	while (--timeout > 0)
    578 		if (SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS) &
    579 		    SEEQ_STATUS_FIFO_FULL)
    580 			return;
    581 	log(LOG_ERR, "%s: DMA FIFO failed to fill\n", sc->sc_dev.dv_xname);
    582 }
    583 
    584 /*
    585  * write to the buffer memory on the interface
    586  *
    587  * The buffer address is set to ADDR.
    588  * If len != 0 then data is copied from the address starting at buf
    589  * to the interface buffer.
    590  * BUF must be usable as a u_int16_t *.
    591  * If LEN is odd, it must be safe to overwrite one extra byte.
    592  */
    593 
    594 static void
    595 ea_writebuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    596 {
    597 	bus_space_tag_t iot = sc->sc_iot;
    598 	bus_space_handle_t ioh = sc->sc_ioh;
    599 
    600 	DPRINTF(SEEQ_DEBUG_MISC, ("writebuf: st=%04x\n",
    601 	    SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
    602 
    603 #ifdef DIAGNOSTIC
    604 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    605 		panic("%s: unaligned writebuf", sc->sc_dev.dv_xname);
    606 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    607 		panic("%s: writebuf out of range", sc->sc_dev.dv_xname);
    608 #endif
    609 
    610 	if (addr != -1) {
    611 		ea_await_fifo_empty(sc);
    612 
    613 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    614 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    615 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    616 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr);
    617 	}
    618 
    619 	if (len > 0) {
    620 		if (sc->sc_flags & SF_8BIT)
    621 			bus_space_write_multi_1(iot, ioh, SEEQ_BUFWIN,
    622 			    (u_int8_t *)buf, len);
    623 		else
    624 			bus_space_write_multi_2(iot, ioh, SEEQ_BUFWIN,
    625 			    (u_int16_t *)buf, len / 2);
    626 	}
    627 	if (!(sc->sc_flags & SF_8BIT) && len % 2) {
    628 		/* Write the last byte */
    629 		bus_space_write_2(iot, ioh, SEEQ_BUFWIN, buf[len - 1]);
    630 	}
    631 	/* Leave FIFO to empty in the background */
    632 }
    633 
    634 
    635 /*
    636  * read from the buffer memory on the interface
    637  *
    638  * The buffer address is set to ADDR.
    639  * If len != 0 then data is copied from the interface buffer to the
    640  * address starting at buf.
    641  * BUF must be usable as a u_int16_t *.
    642  * If LEN is odd, it must be safe to overwrite one extra byte.
    643  */
    644 
    645 static void
    646 ea_readbuf(struct seeq8005_softc *sc, u_char *buf, int addr, size_t len)
    647 {
    648 	bus_space_tag_t iot = sc->sc_iot;
    649 	bus_space_handle_t ioh = sc->sc_ioh;
    650 	int runup;
    651 
    652 	DPRINTF(SEEQ_DEBUG_MISC, ("readbuf: st=%04x addr=%04x len=%d\n",
    653 	    SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS), addr, len));
    654 
    655 #ifdef DIAGNOSTIC
    656 	if (__predict_false(!ALIGNED_POINTER(buf, u_int16_t)))
    657 		panic("%s: unaligned readbuf", sc->sc_dev.dv_xname);
    658 	if (__predict_false(addr >= SEEQ_MAX_BUFFER_SIZE))
    659 		panic("%s: readbuf out of range", sc->sc_dev.dv_xname);
    660 #endif
    661 
    662 	if (addr != -1) {
    663 		/*
    664 		 * SEEQ 80C04 bug:
    665 		 * Starting reading from certain addresses seems to cause
    666 		 * us to get bogus results, so we avoid them.
    667 		 */
    668 		runup = 0;
    669 		if (sc->sc_variant == SEEQ_8004 &&
    670 		    ((addr & 0x00ff) == 0x00ea ||
    671 		     (addr & 0x00ff) == 0x00ee ||
    672 		     (addr & 0x00ff) == 0x00f0))
    673 			runup = (addr & 0x00ff) - 0x00e8;
    674 
    675 		ea_await_fifo_empty(sc);
    676 
    677 		ea_select_buffer(sc, SEEQ_BUFCODE_LOCAL_MEM);
    678 
    679 		/*
    680 		 * 80C04 bug workaround.  I found this in the old arm32 "eb"
    681 		 * driver.  I've no idea what it does, but it seems to stop
    682 		 * the chip mangling data so often.
    683 		 */
    684 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    685 		    sc->sc_command | SEEQ_CMD_FIFO_WRITE);
    686 		ea_await_fifo_empty(sc);
    687 
    688 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_DMA_ADDR, addr - runup);
    689 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    690 		    sc->sc_command | SEEQ_CMD_FIFO_READ);
    691 
    692 		ea_await_fifo_full(sc);
    693 		while (runup > 0) {
    694 			(void)SEEQ_READ16(sc, iot, ioh, SEEQ_BUFWIN);
    695 			runup -= 2;
    696 		}
    697 	}
    698 
    699 	if (len > 0) {
    700 		if (sc->sc_flags & SF_8BIT)
    701 			bus_space_read_multi_1(iot, ioh, SEEQ_BUFWIN,
    702 			    (u_int8_t *)buf, len);
    703 		else
    704 			bus_space_read_multi_2(iot, ioh, SEEQ_BUFWIN,
    705 			    (u_int16_t *)buf, len / 2);
    706 	}
    707 	if (!(sc->sc_flags & SF_8BIT) && len % 2) {
    708 		/* Read the last byte */
    709 		buf[len - 1] = bus_space_read_2(iot, ioh, SEEQ_BUFWIN);
    710 	}
    711 }
    712 
    713 static void
    714 ea_select_buffer(struct seeq8005_softc *sc, int bufcode)
    715 {
    716 
    717 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
    718 			  sc->sc_config1 | bufcode);
    719 }
    720 
    721 /* Must be called at splnet */
    722 static void
    723 ea_set_address(struct seeq8005_softc *sc, int which, u_int8_t const *ea)
    724 {
    725 	int i;
    726 
    727 	ea_select_buffer(sc, SEEQ_BUFCODE_STATION_ADDR0 + which);
    728 	for (i = 0; i < ETHER_ADDR_LEN; ++i)
    729 		SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN,
    730 				  ea[i]);
    731 }
    732 
    733 /*
    734  * Initialize interface.
    735  *
    736  * This should leave the interface in a state for packet reception and
    737  * transmission.
    738  */
    739 
    740 static int
    741 ea_init(struct ifnet *ifp)
    742 {
    743 	struct seeq8005_softc *sc = ifp->if_softc;
    744 	bus_space_tag_t iot = sc->sc_iot;
    745 	bus_space_handle_t ioh = sc->sc_ioh;
    746 	int s;
    747 
    748 	DPRINTF(SEEQ_DEBUG_MISC, ("ea_init()\n"));
    749 
    750 	s = splnet();
    751 
    752 	/* First, reset the board. */
    753 
    754 	ea_chipreset(sc);
    755 
    756 	/* Set up defaults for the registers */
    757 
    758 	sc->sc_command = 0;
    759 	sc->sc_config1 = 0;
    760 #if BYTE_ORDER == BIG_ENDIAN
    761 	sc->sc_config2 = SEEQ_CFG2_BYTESWAP;
    762 #else
    763 	sc->sc_config2 = 0;
    764 #endif
    765 	sc->sc_config3 = 0;
    766 
    767 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
    768 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    769 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    770 	if (sc->sc_variant == SEEQ_8004) {
    771 		ea_select_buffer(sc, SEEQ_BUFCODE_CONFIG3);
    772 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, sc->sc_config3);
    773 	}
    774 
    775 	/* Write the station address - the receiver must be off */
    776 	ea_set_address(sc, 0, LLADDR(ifp->if_sadl));
    777 
    778 	/* Split board memory into Rx and Tx. */
    779 	ea_select_buffer(sc, SEEQ_BUFCODE_TX_EAP);
    780 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, (sc->sc_tx_bufsize>> 8) - 1);
    781 
    782 	if (sc->sc_variant == SEEQ_8004) {
    783 		/* Make the interface IFF_SIMPLEX. */
    784 		sc->sc_config2 |= SEEQ_CFG2_RX_TX_DISABLE;
    785 		/* Enable reception of long packets (for vlan(4)). */
    786 		sc->sc_config2 |= SEEQ_CFG2_PASS_LONGSHORT;
    787 	}
    788 
    789 	/* Configure rx. */
    790 	ea_mc_reset(sc);
    791 	if (ifp->if_flags & IFF_PROMISC)
    792 		sc->sc_config1 = SEEQ_CFG1_PROMISCUOUS;
    793 	else if ((ifp->if_flags & IFF_ALLMULTI) || sc->sc_variant == SEEQ_8004)
    794 		sc->sc_config1 = SEEQ_CFG1_MULTICAST;
    795 	else
    796 		sc->sc_config1 = SEEQ_CFG1_BROADCAST;
    797 	sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR0;
    798 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG1, sc->sc_config1);
    799 
    800 	/* Setup the Rx pointers */
    801 	sc->sc_rx_ptr = sc->sc_tx_bufsize;
    802 
    803 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_PTR, sc->sc_rx_ptr);
    804 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
    805 
    806 
    807 	/* Place a NULL header at the beginning of the receive area */
    808 	ea_writebuf(sc, NULL, sc->sc_rx_ptr, 0);
    809 
    810 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    811 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    812 
    813 
    814 	/* Configure TX. */
    815 	DPRINTF(SEEQ_DEBUG_MISC, ("Configuring tx...\n"));
    816 
    817 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    818 
    819 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    820 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    821 
    822 	/* Reset tx buffer pointers */
    823 	sc->sc_tx_cur = 0;
    824 	sc->sc_tx_used = 0;
    825 	sc->sc_tx_next = 0;
    826 
    827 	/* Place a NULL header at the beginning of the transmit area */
    828 	ea_writebuf(sc, NULL, 0x0000, 0);
    829 
    830 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    831 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_BUFWIN, 0x0000);
    832 
    833 	sc->sc_command |= SEEQ_CMD_TX_INTEN;
    834 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND, sc->sc_command);
    835 
    836 	/* Turn on Rx */
    837 	sc->sc_command |= SEEQ_CMD_RX_INTEN;
    838 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    839 			  sc->sc_command | SEEQ_CMD_RX_ON);
    840 
    841 	/* TX_ON gets set by ea_txpacket when there's something to transmit. */
    842 
    843 
    844 	/* Set flags appropriately. */
    845 	ifp->if_flags |= IFF_RUNNING;
    846 	ifp->if_flags &= ~IFF_OACTIVE;
    847 	sc->sc_enabled = 1;
    848 
    849 	/* And start output. */
    850 	ea_start(ifp);
    851 
    852 	splx(s);
    853 	return 0;
    854 }
    855 
    856 /*
    857  * Start output on interface. Get datagrams from the queue and output them,
    858  * giving the receiver a chance between datagrams. Call only from splnet or
    859  * interrupt level!
    860  */
    861 
    862 static void
    863 ea_start(struct ifnet *ifp)
    864 {
    865 	struct seeq8005_softc *sc = ifp->if_softc;
    866 	int s;
    867 
    868 	s = splnet();
    869 	DPRINTF(SEEQ_DEBUG_TX, ("ea_start()...\n"));
    870 
    871 	/*
    872 	 * Don't do anything if output is active.  seeq8005intr() will call
    873 	 * us (actually eatxpacket()) back when the card's ready for more
    874 	 * frames.
    875 	 */
    876 	if (ifp->if_flags & IFF_OACTIVE)
    877 		return;
    878 
    879 	/* Mark interface as output active */
    880 
    881 	ifp->if_flags |= IFF_OACTIVE;
    882 
    883 	/* tx packets */
    884 
    885 	eatxpacket(sc);
    886 	splx(s);
    887 }
    888 
    889 
    890 /*
    891  * Transfer a packet to the interface buffer and start transmission
    892  *
    893  * Called at splnet()
    894  */
    895 
    896 void
    897 eatxpacket(struct seeq8005_softc *sc)
    898 {
    899 	bus_space_tag_t iot = sc->sc_iot;
    900 	bus_space_handle_t ioh = sc->sc_ioh;
    901 	struct mbuf *m0;
    902 	struct ifnet *ifp;
    903 
    904 	ifp = &sc->sc_ethercom.ec_if;
    905 
    906 	/* Dequeue the next packet. */
    907 	IFQ_DEQUEUE(&ifp->if_snd, m0);
    908 
    909 	/* If there's nothing to send, return. */
    910 	if (!m0) {
    911 		ifp->if_flags &= ~IFF_OACTIVE;
    912 		sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
    913 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    914 		DPRINTF(SEEQ_DEBUG_TX, ("tx finished\n"));
    915 		return;
    916 	}
    917 
    918 #if NBPFILTER > 0
    919 	/* Give the packet to the bpf, if any. */
    920 	if (ifp->if_bpf)
    921 		bpf_mtap(ifp->if_bpf, m0);
    922 #endif
    923 
    924 	DPRINTF(SEEQ_DEBUG_TX, ("Tx new packet\n"));
    925 
    926 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
    927 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
    928 
    929 	ea_writembuf(sc, m0, 0x0000);
    930 	m_freem(m0);
    931 
    932 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_TX_PTR, 0x0000);
    933 
    934 	/* Now transmit the datagram. */
    935 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
    936 			  sc->sc_command | SEEQ_CMD_TX_ON);
    937 
    938 	/* Make sure we notice if the chip goes silent on us. */
    939 	ifp->if_timer = 5;
    940 
    941 	DPRINTF(SEEQ_DEBUG_TX,
    942 	    ("st=%04x\n", SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS)));
    943 	DPRINTF(SEEQ_DEBUG_TX, ("tx: queued\n"));
    944 }
    945 
    946 /*
    947  * Copy a packet from an mbuf to the transmit buffer on the card.
    948  *
    949  * Puts a valid Tx header at the start of the packet, and a null header at
    950  * the end.
    951  */
    952 static int
    953 ea_writembuf(struct seeq8005_softc *sc, struct mbuf *m0, int bufstart)
    954 {
    955 	struct mbuf *m;
    956 	int len, nextpacket;
    957 	u_int8_t hdr[4];
    958 
    959 	/*
    960 	 * Copy the datagram to the packet buffer.
    961 	 */
    962 	len = 0;
    963 	for (m = m0; m; m = m->m_next) {
    964 		if (m->m_len == 0)
    965 			continue;
    966 		ea_writebuf(sc, mtod(m, caddr_t), bufstart + 4 + len,
    967 		    m->m_len);
    968 		len += m->m_len;
    969 	}
    970 
    971 	if (len < ETHER_MIN_LEN) {
    972 		ea_writebuf(sc, padbuf, bufstart + 4 + len,
    973 		    ETHER_MIN_LEN - len);
    974 		len = ETHER_MIN_LEN;
    975 	}
    976 
    977 	/* Follow it with a NULL packet header */
    978 	memset(hdr, 0, 4);
    979 	ea_writebuf(sc, hdr, bufstart + 4 + len, 4);
    980 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    981 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_BUFWIN, 0x0000);
    982 
    983 	/* Ok we now have a packet len bytes long in our packet buffer */
    984 	DPRINTF(SEEQ_DEBUG_TX, ("ea_writembuf: length=%d\n", len));
    985 
    986 	/* Write the packet header */
    987 	nextpacket = len + 4;
    988 	hdr[0] = (nextpacket >> 8) & 0xff;
    989 	hdr[1] = nextpacket & 0xff;
    990 	hdr[2] = SEEQ_PKTCMD_TX | SEEQ_PKTCMD_DATA_FOLLOWS |
    991 		SEEQ_TXCMD_XMIT_SUCCESS_INT | SEEQ_TXCMD_COLLISION_INT;
    992 	hdr[3] = 0; /* Status byte -- will be update by hardware. */
    993 	ea_writebuf(sc, hdr, 0x0000, 4);
    994 
    995 	return len;
    996 }
    997 
    998 /*
    999  * Ethernet controller interrupt.
   1000  */
   1001 
   1002 int
   1003 seeq8005intr(void *arg)
   1004 {
   1005 	struct seeq8005_softc *sc = arg;
   1006 	bus_space_tag_t iot = sc->sc_iot;
   1007 	bus_space_handle_t ioh = sc->sc_ioh;
   1008 	int status, handled;
   1009 
   1010 	handled = 0;
   1011 
   1012 	/* Get the controller status */
   1013 	status = SEEQ_READ16(sc, iot, ioh, SEEQ_STATUS);
   1014 
   1015 	/* Tx interrupt ? */
   1016 	if (status & SEEQ_STATUS_TX_INT) {
   1017 		handled = 1;
   1018 
   1019 		/* Acknowledge the interrupt */
   1020 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1021 				  sc->sc_command | SEEQ_CMD_TX_INTACK);
   1022 
   1023 		ea_txint(sc);
   1024 	}
   1025 
   1026 
   1027 	/* Rx interrupt ? */
   1028 	if (status & SEEQ_STATUS_RX_INT) {
   1029 		handled = 1;
   1030 
   1031 		/* Acknowledge the interrupt */
   1032 		SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1033 				  sc->sc_command | SEEQ_CMD_RX_INTACK);
   1034 
   1035 		/* Processes the received packets */
   1036 		ea_rxint(sc);
   1037 	}
   1038 
   1039 #if NRND > 0
   1040 	if (handled)
   1041 		rnd_add_uint32(&sc->rnd_source, status);
   1042 #endif
   1043 	return handled;
   1044 }
   1045 
   1046 static void
   1047 ea_txint(struct seeq8005_softc *sc)
   1048 {
   1049 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1050 	bus_space_tag_t iot = sc->sc_iot;
   1051 	bus_space_handle_t ioh = sc->sc_ioh;
   1052 	u_int8_t txhdr[4];
   1053 	u_int txstatus;
   1054 
   1055 	ea_readbuf(sc, txhdr, 0x0000, 4);
   1056 
   1057 	DPRINTF(SEEQ_DEBUG_TX, ("txstatus=%02x %02x %02x %02x\n",
   1058 	    txhdr[0], txhdr[1], txhdr[2], txhdr[3]));
   1059 	txstatus = txhdr[3];
   1060 
   1061 	/*
   1062 	 * If SEEQ_TXSTAT_COLLISION is set then we received at least
   1063 	 * one collision. On the 8004 we can find out exactly how many
   1064 	 * collisions occurred.
   1065 	 *
   1066 	 * The SEEQ_PKTSTAT_DONE will be set if the transmission has
   1067 	 * completed.
   1068 	 *
   1069 	 * If SEEQ_TXSTAT_COLLISION16 is set then 16 collisions
   1070 	 * occurred and the packet transmission was aborted.
   1071 	 * This situation is untested as present.
   1072 	 *
   1073 	 * The SEEQ_TXSTAT_BABBLE is untested as it should only be set
   1074 	 * when we deliberately transmit oversized packets (e.g. for
   1075 	 * 802.1Q).
   1076 	 */
   1077 	if (txstatus & SEEQ_TXSTAT_COLLISION) {
   1078 		switch (sc->sc_variant) {
   1079 		case SEEQ_8004: {
   1080 			int colls;
   1081 
   1082 			/*
   1083 			 * The 8004 contains a 4 bit collision count
   1084 			 * in the status register.
   1085 			 */
   1086 
   1087 			/* This appears to be broken on 80C04.AE */
   1088 /*			ifp->if_collisions +=
   1089 			    (txstatus >> SEEQ_TXSTAT_COLLISIONS_SHIFT)
   1090 			    & SEEQ_TXSTAT_COLLISION_MASK;*/
   1091 
   1092 			/* Use the TX Collision register */
   1093 			ea_select_buffer(sc, SEEQ_BUFCODE_TX_COLLS);
   1094 			colls = bus_space_read_1(iot, ioh, SEEQ_BUFWIN);
   1095 			ifp->if_collisions += colls;
   1096 			break;
   1097 		}
   1098 		case SEEQ_8005:
   1099 			/* We known there was at least 1 collision */
   1100 			ifp->if_collisions++;
   1101 			break;
   1102 		}
   1103 	} else if (txstatus & SEEQ_TXSTAT_COLLISION16) {
   1104 		printf("seeq_intr: col16 %x\n", txstatus);
   1105 		ifp->if_collisions += 16;
   1106 		ifp->if_oerrors++;
   1107 	}
   1108 
   1109 	/* Have we completed transmission on the packet ? */
   1110 	if (txstatus & SEEQ_PKTSTAT_DONE) {
   1111 		/* Clear watchdog timer. */
   1112 		ifp->if_timer = 0;
   1113 		ifp->if_flags &= ~IFF_OACTIVE;
   1114 
   1115 		/* Update stats */
   1116 		ifp->if_opackets++;
   1117 
   1118 		/* Tx next packet */
   1119 
   1120 		eatxpacket(sc);
   1121 	}
   1122 }
   1123 
   1124 void
   1125 ea_rxint(struct seeq8005_softc *sc)
   1126 {
   1127 	bus_space_tag_t iot = sc->sc_iot;
   1128 	bus_space_handle_t ioh = sc->sc_ioh;
   1129 	u_int addr;
   1130 	int len;
   1131 	int ctrl;
   1132 	int ptr;
   1133 	int pack;
   1134 	int status;
   1135 	u_int8_t rxhdr[4];
   1136 	struct ifnet *ifp;
   1137 
   1138 	ifp = &sc->sc_ethercom.ec_if;
   1139 
   1140 
   1141 	/* We start from the last rx pointer position */
   1142 	addr = sc->sc_rx_ptr;
   1143 	sc->sc_config2 &= ~SEEQ_CFG2_OUTPUT;
   1144 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1145 
   1146 	do {
   1147 		/* Read rx header */
   1148 		ea_readbuf(sc, rxhdr, addr, 4);
   1149 
   1150 		/* Split the packet header */
   1151 		ptr = (rxhdr[0] << 8) | rxhdr[1];
   1152 		ctrl = rxhdr[2];
   1153 		status = rxhdr[3];
   1154 
   1155 		DPRINTF(SEEQ_DEBUG_RX,
   1156 		    ("addr=%04x ptr=%04x ctrl=%02x status=%02x\n",
   1157 			addr, ptr, ctrl, status));
   1158 
   1159 		/* Zero packet ptr ? then must be null header so exit */
   1160 		if (ptr == 0) break;
   1161 
   1162 		/* Sanity-check the next-packet pointer and flags. */
   1163 		if (__predict_false(ptr < sc->sc_tx_bufsize ||
   1164 		    (ctrl & SEEQ_PKTCMD_TX))) {
   1165 			++ifp->if_ierrors;
   1166 			log(LOG_ERR,
   1167 			    "%s: Rx chain corrupt at %04x (ptr = %04x)\n",
   1168 			    sc->sc_dev.dv_xname, addr, ptr);
   1169 			ea_init(ifp);
   1170 			return;
   1171 		}
   1172 
   1173 		/* Get packet length */
   1174        		len = (ptr - addr) - 4;
   1175 
   1176 		if (len < 0)
   1177 			len += sc->sc_rx_bufsize;
   1178 		DPRINTF(SEEQ_DEBUG_RX, ("len=%04x\n", len));
   1179 
   1180 		/* Has the packet rx completed ? if not then exit */
   1181 		if ((status & SEEQ_PKTSTAT_DONE) == 0)
   1182 			break;
   1183 
   1184 		/*
   1185 		 * Did we have any errors? then note error and go to
   1186 		 * next packet
   1187 		 */
   1188 		if (__predict_false(status &
   1189 			(SEEQ_RXSTAT_CRC_ERROR | SEEQ_RXSTAT_DRIBBLE_ERROR |
   1190 			 SEEQ_RXSTAT_SHORT_FRAME))) {
   1191 			++ifp->if_ierrors;
   1192 			log(LOG_WARNING,
   1193 			    "%s: rx packet error at %04x (err=%02x)\n",
   1194 			    sc->sc_dev.dv_xname, addr, status & 0x0f);
   1195 			/* XXX shouldn't need to reset if it's genuine. */
   1196 			ea_init(ifp);
   1197 			return;
   1198 		}
   1199 		/*
   1200 		 * Is the packet too big?  We allow slightly oversize packets
   1201 		 * for vlan(4) and tcpdump purposes, but the rest of the world
   1202 		 * wants incoming packets in a single mbuf cluster.
   1203 		 */
   1204 		if (__predict_false(len > MCLBYTES)) {
   1205 			++ifp->if_ierrors;
   1206 			log(LOG_ERR,
   1207 			    "%s: rx packet size error at %04x (len=%d)\n",
   1208 			    sc->sc_dev.dv_xname, addr, len);
   1209 			sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1210 			SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2,
   1211 					  sc->sc_config2);
   1212 			ea_init(ifp);
   1213 			return;
   1214 		}
   1215 
   1216 		ifp->if_ipackets++;
   1217 		/* Pass data up to upper levels. */
   1218 		ea_read(sc, addr + 4, len);
   1219 
   1220 		addr = ptr;
   1221 		++pack;
   1222 	} while (len != 0);
   1223 
   1224 	sc->sc_config2 |= SEEQ_CFG2_OUTPUT;
   1225 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_CONFIG2, sc->sc_config2);
   1226 
   1227 	DPRINTF(SEEQ_DEBUG_RX, ("new rx ptr=%04x\n", addr));
   1228 
   1229 	/* Store new rx pointer */
   1230 	sc->sc_rx_ptr = addr;
   1231 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_RX_END, sc->sc_rx_ptr >> 8);
   1232 
   1233 	/* Make sure the receiver is on */
   1234 	SEEQ_WRITE16(sc, iot, ioh, SEEQ_COMMAND,
   1235 			  sc->sc_command | SEEQ_CMD_RX_ON);
   1236 }
   1237 
   1238 
   1239 /*
   1240  * Pass a packet up to the higher levels.
   1241  */
   1242 
   1243 static void
   1244 ea_read(struct seeq8005_softc *sc, int addr, int len)
   1245 {
   1246 	struct mbuf *m;
   1247 	struct ifnet *ifp;
   1248 
   1249 	ifp = &sc->sc_ethercom.ec_if;
   1250 
   1251 	/* Pull packet off interface. */
   1252 	m = ea_get(sc, addr, len, ifp);
   1253 	if (m == 0)
   1254 		return;
   1255 
   1256 #if NBPFILTER > 0
   1257 	/*
   1258 	 * Check if there's a BPF listener on this interface.
   1259 	 * If so, hand off the raw packet to bpf.
   1260 	 */
   1261 	if (ifp->if_bpf)
   1262 		bpf_mtap(ifp->if_bpf, m);
   1263 #endif
   1264 
   1265 	(*ifp->if_input)(ifp, m);
   1266 }
   1267 
   1268 /*
   1269  * Pull read data off a interface.  Len is length of data, with local net
   1270  * header stripped.  We copy the data into mbufs.  When full cluster sized
   1271  * units are present we copy into clusters.
   1272  */
   1273 
   1274 struct mbuf *
   1275 ea_get(struct seeq8005_softc *sc, int addr, int totlen, struct ifnet *ifp)
   1276 {
   1277         struct mbuf *top, **mp, *m;
   1278         int len;
   1279         u_int cp, epkt;
   1280 
   1281         cp = addr;
   1282         epkt = cp + totlen;
   1283 
   1284         MGETHDR(m, M_DONTWAIT, MT_DATA);
   1285         if (m == 0)
   1286                 return 0;
   1287         m->m_pkthdr.rcvif = ifp;
   1288         m->m_pkthdr.len = totlen;
   1289         m->m_len = MHLEN;
   1290         top = 0;
   1291         mp = &top;
   1292 
   1293         while (totlen > 0) {
   1294                 if (top) {
   1295                         MGET(m, M_DONTWAIT, MT_DATA);
   1296                         if (m == 0) {
   1297                                 m_freem(top);
   1298                                 return 0;
   1299                         }
   1300                         m->m_len = MLEN;
   1301                 }
   1302                 len = min(totlen, epkt - cp);
   1303                 if (len >= MINCLSIZE) {
   1304                         MCLGET(m, M_DONTWAIT);
   1305                         if (m->m_flags & M_EXT)
   1306                                 m->m_len = len = min(len, MCLBYTES);
   1307                         else
   1308                                 len = m->m_len;
   1309                 } else {
   1310                         /*
   1311                          * Place initial small packet/header at end of mbuf.
   1312                          */
   1313                         if (len < m->m_len) {
   1314                                 if (top == 0 && len + max_linkhdr <= m->m_len)
   1315                                         m->m_data += max_linkhdr;
   1316                                 m->m_len = len;
   1317                         } else
   1318                                 len = m->m_len;
   1319                 }
   1320 		if (top == 0) {
   1321 			/* Make sure the payload is aligned */
   1322 			caddr_t newdata = (caddr_t)
   1323 			    ALIGN(m->m_data + sizeof(struct ether_header)) -
   1324 			    sizeof(struct ether_header);
   1325 			len -= newdata - m->m_data;
   1326 			m->m_len = len;
   1327 			m->m_data = newdata;
   1328 		}
   1329                 ea_readbuf(sc, mtod(m, u_char *),
   1330 		    cp < SEEQ_MAX_BUFFER_SIZE ? cp : cp - sc->sc_rx_bufsize,
   1331 		    len);
   1332                 cp += len;
   1333                 *mp = m;
   1334                 mp = &m->m_next;
   1335                 totlen -= len;
   1336                 if (cp == epkt)
   1337                         cp = addr;
   1338         }
   1339 
   1340         return top;
   1341 }
   1342 
   1343 /*
   1344  * Process an ioctl request.  Mostly boilerplate.
   1345  */
   1346 static int
   1347 ea_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
   1348 {
   1349 	struct seeq8005_softc *sc = ifp->if_softc;
   1350 	int s, error = 0;
   1351 
   1352 	s = splnet();
   1353 	switch (cmd) {
   1354 
   1355 	default:
   1356 		error = ether_ioctl(ifp, cmd, data);
   1357 		if (error == ENETRESET) {
   1358 			/*
   1359 			 * Multicast list has changed; set the hardware filter
   1360 			 * accordingly.
   1361 			 */
   1362 			ea_mc_reset(sc);
   1363 			error = 0;
   1364 		}
   1365 		break;
   1366 	}
   1367 
   1368 	splx(s);
   1369 	return error;
   1370 }
   1371 
   1372 /* Must be called at splnet() */
   1373 
   1374 static void
   1375 ea_mc_reset(struct seeq8005_softc *sc)
   1376 {
   1377 
   1378 	switch (sc->sc_variant) {
   1379 	case SEEQ_8004:
   1380 		ea_mc_reset_8004(sc);
   1381 		return;
   1382 	case SEEQ_8005:
   1383 		ea_mc_reset_8005(sc);
   1384 		return;
   1385 	}
   1386 }
   1387 
   1388 static void
   1389 ea_mc_reset_8004(struct seeq8005_softc *sc)
   1390 {
   1391 	struct ethercom *ec = &sc->sc_ethercom;
   1392 	struct ifnet *ifp = &ec->ec_if;
   1393 	struct ether_multi *enm;
   1394         u_int32_t crc;
   1395         int i;
   1396         struct ether_multistep step;
   1397         u_int8_t af[8];
   1398 
   1399 	/*
   1400 	 * Set up multicast address filter by passing all multicast addresses
   1401 	 * through a crc generator, and then using bits 2 - 7 as an index
   1402 	 * into the 64 bit logical address filter.  The high order bits
   1403 	 * selects the word, while the rest of the bits select the bit within
   1404 	 * the word.
   1405 	 */
   1406 
   1407 	if (ifp->if_flags & IFF_PROMISC) {
   1408 		ifp->if_flags |= IFF_ALLMULTI;
   1409 		for (i = 0; i < 8; i++)
   1410 			af[i] = 0xff;
   1411 		return;
   1412 	}
   1413 	for (i = 0; i < 8; i++)
   1414 		af[i] = 0;
   1415 	ETHER_FIRST_MULTI(step, ec, enm);
   1416 	while (enm != NULL) {
   1417 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1418 		    sizeof(enm->enm_addrlo)) != 0) {
   1419 			/*
   1420 			 * We must listen to a range of multicast addresses.
   1421 			 * For now, just accept all multicasts, rather than
   1422 			 * trying to set only those filter bits needed to match
   1423 			 * the range.  (At this time, the only use of address
   1424 			 * ranges is for IP multicast routing, for which the
   1425 			 * range is big enough to require all bits set.)
   1426 			 */
   1427 			ifp->if_flags |= IFF_ALLMULTI;
   1428 			for (i = 0; i < 8; i++)
   1429 				af[i] = 0xff;
   1430 			break;
   1431 		}
   1432 
   1433 		crc = ether_crc32_be(enm->enm_addrlo, sizeof(enm->enm_addrlo));
   1434 
   1435 		/* Just want the 6 most significant bits. */
   1436 		crc = (crc >> 2) & 0x3f;
   1437 
   1438 		/* Turn on the corresponding bit in the filter. */
   1439 		af[crc >> 3] |= 1 << (crc & 0x7);
   1440 
   1441 		ETHER_NEXT_MULTI(step, enm);
   1442 	}
   1443 	ifp->if_flags &= ~IFF_ALLMULTI;
   1444 
   1445 	ea_select_buffer(sc, SEEQ_BUFCODE_MULTICAST);
   1446 		for (i = 0; i < 8; ++i)
   1447 			bus_space_write_1(sc->sc_iot, sc->sc_ioh,
   1448 			    SEEQ_BUFWIN, af[i]);
   1449 }
   1450 
   1451 static void
   1452 ea_mc_reset_8005(struct seeq8005_softc *sc)
   1453 {
   1454 	struct ether_multi *enm;
   1455 	struct ether_multistep step;
   1456 	int naddr, maxaddrs;
   1457 
   1458 	naddr = 0;
   1459 	maxaddrs = 5;
   1460 	ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
   1461 	while (enm != NULL) {
   1462 		/* Have we got space? */
   1463 		if (naddr >= maxaddrs ||
   1464 		    memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
   1465 			sc->sc_ethercom.ec_if.if_flags |= IFF_ALLMULTI;
   1466 			ea_ioctl(&sc->sc_ethercom.ec_if, SIOCSIFFLAGS, NULL);
   1467 			return;
   1468 		}
   1469 		ea_set_address(sc, 1 + naddr, enm->enm_addrlo);
   1470 		sc->sc_config1 |= SEEQ_CFG1_STATION_ADDR1 << naddr;
   1471 		naddr++;
   1472 		ETHER_NEXT_MULTI(step, enm);
   1473 	}
   1474 	for (; naddr < maxaddrs; naddr++)
   1475 		sc->sc_config1 &= ~(SEEQ_CFG1_STATION_ADDR1 << naddr);
   1476 	SEEQ_WRITE16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_CONFIG1,
   1477 			  sc->sc_config1);
   1478 }
   1479 
   1480 /*
   1481  * Device timeout routine.
   1482  */
   1483 
   1484 static void
   1485 ea_watchdog(struct ifnet *ifp)
   1486 {
   1487 	struct seeq8005_softc *sc = ifp->if_softc;
   1488 
   1489 	log(LOG_ERR, "%s: lost Tx interrupt (status = 0x%04x)\n",
   1490 	    sc->sc_dev.dv_xname,
   1491 	    SEEQ_READ16(sc, sc->sc_iot, sc->sc_ioh, SEEQ_STATUS));
   1492 	ifp->if_oerrors++;
   1493 
   1494 	/* Kick the interface */
   1495 
   1496 	ea_init(ifp);
   1497 
   1498 	ifp->if_timer = 0;
   1499 }
   1500 
   1501 /* End of if_ea.c */
   1502