siisata.c revision 1.30.4.24 1 1.30.4.24 jdolecek /* $NetBSD: siisata.c,v 1.30.4.24 2017/06/27 18:36:04 jdolecek Exp $ */
2 1.1 jnemeth
3 1.1 jnemeth /* from ahcisata_core.c */
4 1.1 jnemeth
5 1.1 jnemeth /*
6 1.1 jnemeth * Copyright (c) 2006 Manuel Bouyer.
7 1.1 jnemeth *
8 1.1 jnemeth * Redistribution and use in source and binary forms, with or without
9 1.1 jnemeth * modification, are permitted provided that the following conditions
10 1.1 jnemeth * are met:
11 1.1 jnemeth * 1. Redistributions of source code must retain the above copyright
12 1.1 jnemeth * notice, this list of conditions and the following disclaimer.
13 1.1 jnemeth * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 jnemeth * notice, this list of conditions and the following disclaimer in the
15 1.1 jnemeth * documentation and/or other materials provided with the distribution.
16 1.1 jnemeth *
17 1.1 jnemeth * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 1.1 jnemeth * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 1.1 jnemeth * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 1.1 jnemeth * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 1.1 jnemeth * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 1.1 jnemeth * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 1.1 jnemeth * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 1.1 jnemeth * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 1.1 jnemeth * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 1.1 jnemeth * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 1.1 jnemeth *
28 1.1 jnemeth */
29 1.1 jnemeth
30 1.1 jnemeth /* from atapi_wdc.c */
31 1.1 jnemeth
32 1.1 jnemeth /*
33 1.1 jnemeth * Copyright (c) 1998, 2001 Manuel Bouyer.
34 1.1 jnemeth *
35 1.1 jnemeth * Redistribution and use in source and binary forms, with or without
36 1.1 jnemeth * modification, are permitted provided that the following conditions
37 1.1 jnemeth * are met:
38 1.1 jnemeth * 1. Redistributions of source code must retain the above copyright
39 1.1 jnemeth * notice, this list of conditions and the following disclaimer.
40 1.1 jnemeth * 2. Redistributions in binary form must reproduce the above copyright
41 1.1 jnemeth * notice, this list of conditions and the following disclaimer in the
42 1.1 jnemeth * documentation and/or other materials provided with the distribution.
43 1.1 jnemeth *
44 1.1 jnemeth * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
45 1.1 jnemeth * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
46 1.1 jnemeth * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
47 1.1 jnemeth * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
48 1.1 jnemeth * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
49 1.1 jnemeth * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 1.1 jnemeth * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 1.1 jnemeth * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 1.1 jnemeth * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
53 1.1 jnemeth * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 1.1 jnemeth */
55 1.1 jnemeth
56 1.9 jakllsch /*
57 1.10 jakllsch * Copyright (c) 2007, 2008, 2009, 2010 Jonathan A. Kollasch.
58 1.1 jnemeth * All rights reserved.
59 1.1 jnemeth *
60 1.1 jnemeth * Redistribution and use in source and binary forms, with or without
61 1.1 jnemeth * modification, are permitted provided that the following conditions
62 1.1 jnemeth * are met:
63 1.1 jnemeth * 1. Redistributions of source code must retain the above copyright
64 1.1 jnemeth * notice, this list of conditions and the following disclaimer.
65 1.1 jnemeth * 2. Redistributions in binary form must reproduce the above copyright
66 1.1 jnemeth * notice, this list of conditions and the following disclaimer in the
67 1.1 jnemeth * documentation and/or other materials provided with the distribution.
68 1.1 jnemeth *
69 1.1 jnemeth * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
70 1.1 jnemeth * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
71 1.1 jnemeth * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
72 1.1 jnemeth * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
73 1.1 jnemeth * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
74 1.1 jnemeth * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
75 1.1 jnemeth * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
76 1.1 jnemeth * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
77 1.1 jnemeth * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
78 1.1 jnemeth * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
79 1.1 jnemeth */
80 1.1 jnemeth
81 1.9 jakllsch #include <sys/cdefs.h>
82 1.30.4.24 jdolecek __KERNEL_RCSID(0, "$NetBSD: siisata.c,v 1.30.4.24 2017/06/27 18:36:04 jdolecek Exp $");
83 1.9 jakllsch
84 1.1 jnemeth #include <sys/types.h>
85 1.1 jnemeth #include <sys/param.h>
86 1.1 jnemeth #include <sys/kernel.h>
87 1.30.4.1 jdolecek #include <sys/malloc.h>
88 1.1 jnemeth #include <sys/systm.h>
89 1.1 jnemeth #include <sys/syslog.h>
90 1.1 jnemeth #include <sys/disklabel.h>
91 1.1 jnemeth #include <sys/buf.h>
92 1.13 uebayasi #include <sys/proc.h>
93 1.1 jnemeth
94 1.1 jnemeth #include <dev/ata/atareg.h>
95 1.1 jnemeth #include <dev/ata/satavar.h>
96 1.1 jnemeth #include <dev/ata/satareg.h>
97 1.3 jakllsch #include <dev/ata/satafisvar.h>
98 1.10 jakllsch #include <dev/ata/satafisreg.h>
99 1.22 bouyer #include <dev/ata/satapmpreg.h>
100 1.1 jnemeth #include <dev/ic/siisatavar.h>
101 1.10 jakllsch #include <dev/ic/siisatareg.h>
102 1.3 jakllsch
103 1.3 jakllsch #include <dev/scsipi/scsi_all.h> /* for SCSI status */
104 1.1 jnemeth
105 1.1 jnemeth #include "atapibus.h"
106 1.1 jnemeth
107 1.1 jnemeth #ifdef SIISATA_DEBUG
108 1.1 jnemeth int siisata_debug_mask = 0;
109 1.1 jnemeth #endif
110 1.1 jnemeth
111 1.1 jnemeth #define ATA_DELAY 10000 /* 10s for a drive I/O */
112 1.1 jnemeth
113 1.23 jakllsch #ifndef __BUS_SPACE_HAS_STREAM_METHODS
114 1.23 jakllsch #if _BYTE_ORDER == _LITTLE_ENDIAN
115 1.23 jakllsch #define bus_space_read_stream_4 bus_space_read_4
116 1.23 jakllsch #define bus_space_read_region_stream_4 bus_space_read_region_4
117 1.23 jakllsch #else
118 1.23 jakllsch static inline uint32_t
119 1.23 jakllsch bus_space_read_stream_4(bus_space_tag_t t, bus_space_handle_t h, bus_size_t o)
120 1.23 jakllsch {
121 1.25 njoly return htole32(bus_space_read_4(t, h, o));
122 1.23 jakllsch }
123 1.23 jakllsch
124 1.23 jakllsch static inline void
125 1.30.4.12 jakllsch bus_space_read_region_stream_4(bus_space_tag_t t, bus_space_handle_t h,
126 1.30.4.12 jakllsch bus_size_t o, uint32_t *p, bus_size_t c)
127 1.23 jakllsch {
128 1.23 jakllsch bus_space_read_region_4(t, h, o, p, c);
129 1.23 jakllsch for (bus_size_t i = 0; i < c; i++) {
130 1.23 jakllsch p[i] = htole32(p[i]);
131 1.23 jakllsch }
132 1.23 jakllsch }
133 1.23 jakllsch #endif
134 1.23 jakllsch #endif
135 1.23 jakllsch
136 1.1 jnemeth static void siisata_attach_port(struct siisata_softc *, int);
137 1.3 jakllsch static void siisata_intr_port(struct siisata_channel *);
138 1.1 jnemeth
139 1.1 jnemeth void siisata_probe_drive(struct ata_channel *);
140 1.1 jnemeth void siisata_setup_channel(struct ata_channel *);
141 1.1 jnemeth
142 1.30.4.3 jdolecek int siisata_ata_bio(struct ata_drive_datas *, struct ata_xfer *);
143 1.22 bouyer void siisata_reset_drive(struct ata_drive_datas *, int, uint32_t *);
144 1.1 jnemeth void siisata_reset_channel(struct ata_channel *, int);
145 1.1 jnemeth int siisata_ata_addref(struct ata_drive_datas *);
146 1.1 jnemeth void siisata_ata_delref(struct ata_drive_datas *);
147 1.1 jnemeth void siisata_killpending(struct ata_drive_datas *);
148 1.1 jnemeth
149 1.1 jnemeth void siisata_cmd_start(struct ata_channel *, struct ata_xfer *);
150 1.1 jnemeth int siisata_cmd_complete(struct ata_channel *, struct ata_xfer *, int);
151 1.30.4.15 jakllsch void siisata_cmd_done(struct ata_channel *, struct ata_xfer *);
152 1.30.4.24 jdolecek static void siisata_cmd_done_end(struct ata_channel *, struct ata_xfer *);
153 1.1 jnemeth void siisata_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
154 1.1 jnemeth
155 1.1 jnemeth void siisata_bio_start(struct ata_channel *, struct ata_xfer *);
156 1.1 jnemeth int siisata_bio_complete(struct ata_channel *, struct ata_xfer *, int);
157 1.1 jnemeth void siisata_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
158 1.30.4.4 jdolecek int siisata_exec_command(struct ata_drive_datas *, struct ata_xfer *);
159 1.1 jnemeth
160 1.1 jnemeth void siisata_timeout(void *);
161 1.1 jnemeth
162 1.2 jakllsch static void siisata_reinit_port(struct ata_channel *);
163 1.2 jakllsch static void siisata_device_reset(struct ata_channel *);
164 1.2 jakllsch static void siisata_activate_prb(struct siisata_channel *, int);
165 1.2 jakllsch static void siisata_deactivate_prb(struct siisata_channel *, int);
166 1.30.4.12 jakllsch static int siisata_dma_setup(struct ata_channel *chp, int, void *,
167 1.30.4.12 jakllsch size_t, int);
168 1.1 jnemeth
169 1.1 jnemeth #if NATAPIBUS > 0
170 1.1 jnemeth void siisata_atapibus_attach(struct atabus_softc *);
171 1.1 jnemeth void siisata_atapi_probe_device(struct atapibus_softc *, int);
172 1.1 jnemeth void siisata_atapi_minphys(struct buf *);
173 1.1 jnemeth void siisata_atapi_start(struct ata_channel *,struct ata_xfer *);
174 1.2 jakllsch int siisata_atapi_complete(struct ata_channel *, struct ata_xfer *, int);
175 1.1 jnemeth void siisata_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
176 1.1 jnemeth void siisata_atapi_scsipi_request(struct scsipi_channel *,
177 1.1 jnemeth scsipi_adapter_req_t, void *);
178 1.1 jnemeth void siisata_atapi_kill_pending(struct scsipi_periph *);
179 1.1 jnemeth #endif /* NATAPIBUS */
180 1.1 jnemeth
181 1.1 jnemeth const struct ata_bustype siisata_ata_bustype = {
182 1.1 jnemeth SCSIPI_BUSTYPE_ATA,
183 1.1 jnemeth siisata_ata_bio,
184 1.1 jnemeth siisata_reset_drive,
185 1.1 jnemeth siisata_reset_channel,
186 1.1 jnemeth siisata_exec_command,
187 1.1 jnemeth ata_get_params,
188 1.1 jnemeth siisata_ata_addref,
189 1.1 jnemeth siisata_ata_delref,
190 1.1 jnemeth siisata_killpending
191 1.1 jnemeth };
192 1.1 jnemeth
193 1.1 jnemeth #if NATAPIBUS > 0
194 1.1 jnemeth static const struct scsipi_bustype siisata_atapi_bustype = {
195 1.1 jnemeth SCSIPI_BUSTYPE_ATAPI,
196 1.1 jnemeth atapi_scsipi_cmd,
197 1.1 jnemeth atapi_interpret_sense,
198 1.1 jnemeth atapi_print_addr,
199 1.16 bouyer siisata_atapi_kill_pending,
200 1.16 bouyer NULL,
201 1.1 jnemeth };
202 1.1 jnemeth #endif /* NATAPIBUS */
203 1.1 jnemeth
204 1.1 jnemeth
205 1.1 jnemeth void
206 1.1 jnemeth siisata_attach(struct siisata_softc *sc)
207 1.1 jnemeth {
208 1.1 jnemeth int i;
209 1.1 jnemeth
210 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: GR_GC: 0x%08x\n",
211 1.1 jnemeth SIISATANAME(sc), __func__, GRREAD(sc, GR_GC)), DEBUG_FUNCS);
212 1.1 jnemeth
213 1.30.4.15 jakllsch sc->sc_atac.atac_cap = ATAC_CAP_DMA | ATAC_CAP_UDMA | ATAC_CAP_NCQ;
214 1.1 jnemeth sc->sc_atac.atac_pio_cap = 4;
215 1.1 jnemeth sc->sc_atac.atac_dma_cap = 2;
216 1.1 jnemeth sc->sc_atac.atac_udma_cap = 6;
217 1.1 jnemeth sc->sc_atac.atac_channels = sc->sc_chanarray;
218 1.1 jnemeth sc->sc_atac.atac_probe = siisata_probe_drive;
219 1.1 jnemeth sc->sc_atac.atac_bustype_ata = &siisata_ata_bustype;
220 1.1 jnemeth sc->sc_atac.atac_set_modes = siisata_setup_channel;
221 1.1 jnemeth #if NATAPIBUS > 0
222 1.1 jnemeth sc->sc_atac.atac_atapibus_attach = siisata_atapibus_attach;
223 1.30.4.12 jakllsch #endif
224 1.2 jakllsch
225 1.2 jakllsch /* come out of reset state */
226 1.2 jakllsch GRWRITE(sc, GR_GC, 0);
227 1.1 jnemeth
228 1.1 jnemeth for (i = 0; i < sc->sc_atac.atac_nchannels; i++) {
229 1.1 jnemeth siisata_attach_port(sc, i);
230 1.1 jnemeth }
231 1.1 jnemeth
232 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: GR_GC: 0x%08x\n", SIISATANAME(sc),
233 1.30.4.12 jakllsch __func__, GRREAD(sc, GR_GC)), DEBUG_FUNCS);
234 1.1 jnemeth return;
235 1.1 jnemeth }
236 1.1 jnemeth
237 1.1 jnemeth static void
238 1.17 bouyer siisata_disable_port_interrupt(struct ata_channel *chp)
239 1.17 bouyer {
240 1.17 bouyer struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
241 1.17 bouyer
242 1.17 bouyer PRWRITE(sc, PRX(chp->ch_channel, PRO_PIEC), 0xffffffff);
243 1.17 bouyer }
244 1.17 bouyer
245 1.17 bouyer static void
246 1.17 bouyer siisata_enable_port_interrupt(struct ata_channel *chp)
247 1.17 bouyer {
248 1.17 bouyer struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
249 1.17 bouyer
250 1.30.4.15 jakllsch /* enable CmdErrr+CmdCmpl interrupting */
251 1.17 bouyer PRWRITE(sc, PRX(chp->ch_channel, PRO_PIES),
252 1.17 bouyer PR_PIS_CMDERRR | PR_PIS_CMDCMPL);
253 1.17 bouyer }
254 1.17 bouyer
255 1.17 bouyer static void
256 1.1 jnemeth siisata_init_port(struct siisata_softc *sc, int port)
257 1.1 jnemeth {
258 1.1 jnemeth struct siisata_channel *schp;
259 1.1 jnemeth struct ata_channel *chp;
260 1.1 jnemeth
261 1.1 jnemeth schp = &sc->sc_channels[port];
262 1.1 jnemeth chp = (struct ata_channel *)schp;
263 1.1 jnemeth
264 1.30.4.15 jakllsch /*
265 1.30.4.15 jakllsch * Come out of reset. Disable no clearing of PR_PIS_CMDCMPL on read
266 1.30.4.15 jakllsch * of PR_PSS. Disable 32-bit PRB activation, we use 64-bit activation.
267 1.30.4.15 jakllsch */
268 1.1 jnemeth PRWRITE(sc, PRX(chp->ch_channel, PRO_PCC),
269 1.30.4.15 jakllsch PR_PC_32BA | PR_PC_INCOR | PR_PC_PORT_RESET);
270 1.1 jnemeth /* initialize port */
271 1.2 jakllsch siisata_reinit_port(chp);
272 1.1 jnemeth /* enable CmdErrr+CmdCmpl interrupting */
273 1.17 bouyer siisata_enable_port_interrupt(chp);
274 1.1 jnemeth /* enable port interrupt */
275 1.1 jnemeth GRWRITE(sc, GR_GC, GRREAD(sc, GR_GC) | GR_GC_PXIE(chp->ch_channel));
276 1.1 jnemeth }
277 1.1 jnemeth
278 1.1 jnemeth static void
279 1.1 jnemeth siisata_attach_port(struct siisata_softc *sc, int port)
280 1.1 jnemeth {
281 1.1 jnemeth int j;
282 1.1 jnemeth int dmasize;
283 1.1 jnemeth int error;
284 1.1 jnemeth void *prbp;
285 1.1 jnemeth struct siisata_channel *schp;
286 1.1 jnemeth struct ata_channel *chp;
287 1.1 jnemeth
288 1.1 jnemeth schp = &sc->sc_channels[port];
289 1.1 jnemeth chp = (struct ata_channel *)schp;
290 1.1 jnemeth sc->sc_chanarray[port] = chp;
291 1.1 jnemeth chp->ch_channel = port;
292 1.1 jnemeth chp->ch_atac = &sc->sc_atac;
293 1.30.4.11 jakllsch chp->ch_queue = ata_queue_alloc(SIISATA_MAX_SLOTS);
294 1.1 jnemeth if (chp->ch_queue == NULL) {
295 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
296 1.1 jnemeth "port %d: can't allocate memory "
297 1.3 jakllsch "for command queue\n", chp->ch_channel);
298 1.2 jakllsch return;
299 1.1 jnemeth }
300 1.1 jnemeth
301 1.1 jnemeth dmasize = SIISATA_CMD_SIZE * SIISATA_MAX_SLOTS;
302 1.1 jnemeth
303 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: dmasize: %d\n", SIISATANAME(sc),
304 1.1 jnemeth __func__, dmasize), DEBUG_FUNCS);
305 1.1 jnemeth
306 1.1 jnemeth error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
307 1.12 jakllsch &schp->sch_prb_seg, 1, &schp->sch_prb_nseg, BUS_DMA_NOWAIT);
308 1.1 jnemeth if (error) {
309 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
310 1.1 jnemeth "unable to allocate PRB table memory, "
311 1.1 jnemeth "error=%d\n", error);
312 1.2 jakllsch return;
313 1.1 jnemeth }
314 1.1 jnemeth
315 1.12 jakllsch error = bus_dmamem_map(sc->sc_dmat,
316 1.12 jakllsch &schp->sch_prb_seg, schp->sch_prb_nseg,
317 1.12 jakllsch dmasize, &prbp, BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
318 1.1 jnemeth if (error) {
319 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
320 1.1 jnemeth "unable to map PRB table memory, "
321 1.1 jnemeth "error=%d\n", error);
322 1.12 jakllsch bus_dmamem_free(sc->sc_dmat,
323 1.12 jakllsch &schp->sch_prb_seg, schp->sch_prb_nseg);
324 1.2 jakllsch return;
325 1.1 jnemeth }
326 1.1 jnemeth
327 1.1 jnemeth error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
328 1.1 jnemeth BUS_DMA_NOWAIT, &schp->sch_prbd);
329 1.1 jnemeth if (error) {
330 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
331 1.1 jnemeth "unable to create PRB table map, "
332 1.1 jnemeth "error=%d\n", error);
333 1.2 jakllsch bus_dmamem_unmap(sc->sc_dmat, prbp, dmasize);
334 1.12 jakllsch bus_dmamem_free(sc->sc_dmat,
335 1.12 jakllsch &schp->sch_prb_seg, schp->sch_prb_nseg);
336 1.2 jakllsch return;
337 1.1 jnemeth }
338 1.1 jnemeth
339 1.1 jnemeth error = bus_dmamap_load(sc->sc_dmat, schp->sch_prbd,
340 1.1 jnemeth prbp, dmasize, NULL, BUS_DMA_NOWAIT);
341 1.1 jnemeth if (error) {
342 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
343 1.1 jnemeth "unable to load PRB table map, "
344 1.1 jnemeth "error=%d\n", error);
345 1.2 jakllsch bus_dmamap_destroy(sc->sc_dmat, schp->sch_prbd);
346 1.2 jakllsch bus_dmamem_unmap(sc->sc_dmat, prbp, dmasize);
347 1.12 jakllsch bus_dmamem_free(sc->sc_dmat,
348 1.12 jakllsch &schp->sch_prb_seg, schp->sch_prb_nseg);
349 1.2 jakllsch return;
350 1.1 jnemeth }
351 1.1 jnemeth
352 1.1 jnemeth for (j = 0; j < SIISATA_MAX_SLOTS; j++) {
353 1.1 jnemeth schp->sch_prb[j] = (struct siisata_prb *)
354 1.1 jnemeth ((char *)prbp + SIISATA_CMD_SIZE * j);
355 1.1 jnemeth schp->sch_bus_prb[j] =
356 1.1 jnemeth schp->sch_prbd->dm_segs[0].ds_addr +
357 1.1 jnemeth SIISATA_CMD_SIZE * j;
358 1.1 jnemeth error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
359 1.1 jnemeth SIISATA_NSGE, MAXPHYS, 0,
360 1.1 jnemeth BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
361 1.1 jnemeth &schp->sch_datad[j]);
362 1.1 jnemeth if (error) {
363 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
364 1.1 jnemeth "couldn't create xfer DMA map, error=%d\n",
365 1.1 jnemeth error);
366 1.2 jakllsch return;
367 1.1 jnemeth }
368 1.1 jnemeth }
369 1.1 jnemeth
370 1.1 jnemeth if (bus_space_subregion(sc->sc_prt, sc->sc_prh,
371 1.1 jnemeth PRX(chp->ch_channel, PRO_SSTATUS), 4, &schp->sch_sstatus) != 0) {
372 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
373 1.1 jnemeth "couldn't map port %d SStatus regs\n",
374 1.1 jnemeth chp->ch_channel);
375 1.2 jakllsch return;
376 1.1 jnemeth }
377 1.1 jnemeth if (bus_space_subregion(sc->sc_prt, sc->sc_prh,
378 1.1 jnemeth PRX(chp->ch_channel, PRO_SCONTROL), 4, &schp->sch_scontrol) != 0) {
379 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
380 1.1 jnemeth "couldn't map port %d SControl regs\n",
381 1.1 jnemeth chp->ch_channel);
382 1.2 jakllsch return;
383 1.1 jnemeth }
384 1.1 jnemeth if (bus_space_subregion(sc->sc_prt, sc->sc_prh,
385 1.1 jnemeth PRX(chp->ch_channel, PRO_SERROR), 4, &schp->sch_serror) != 0) {
386 1.1 jnemeth aprint_error_dev(sc->sc_atac.atac_dev,
387 1.1 jnemeth "couldn't map port %d SError regs\n",
388 1.1 jnemeth chp->ch_channel);
389 1.2 jakllsch return;
390 1.1 jnemeth }
391 1.1 jnemeth
392 1.1 jnemeth siisata_init_port(sc, port);
393 1.1 jnemeth
394 1.1 jnemeth ata_channel_attach(chp);
395 1.2 jakllsch
396 1.1 jnemeth return;
397 1.1 jnemeth }
398 1.1 jnemeth
399 1.3 jakllsch int
400 1.3 jakllsch siisata_detach(struct siisata_softc *sc, int flags)
401 1.3 jakllsch {
402 1.3 jakllsch struct atac_softc *atac = &sc->sc_atac;
403 1.3 jakllsch struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
404 1.3 jakllsch struct siisata_channel *schp;
405 1.3 jakllsch struct ata_channel *chp;
406 1.3 jakllsch int i, j, error;
407 1.3 jakllsch
408 1.3 jakllsch for (i = 0; i < sc->sc_atac.atac_nchannels; i++) {
409 1.3 jakllsch schp = &sc->sc_channels[i];
410 1.3 jakllsch chp = sc->sc_chanarray[i];
411 1.3 jakllsch
412 1.3 jakllsch if (chp->atabus == NULL)
413 1.3 jakllsch continue;
414 1.3 jakllsch if ((error = config_detach(chp->atabus, flags)) != 0)
415 1.3 jakllsch return error;
416 1.3 jakllsch
417 1.3 jakllsch for (j = 0; j < SIISATA_MAX_SLOTS; j++)
418 1.3 jakllsch bus_dmamap_destroy(sc->sc_dmat, schp->sch_datad[j]);
419 1.3 jakllsch
420 1.12 jakllsch bus_dmamap_unload(sc->sc_dmat, schp->sch_prbd);
421 1.12 jakllsch bus_dmamap_destroy(sc->sc_dmat, schp->sch_prbd);
422 1.3 jakllsch bus_dmamem_unmap(sc->sc_dmat, schp->sch_prb[0],
423 1.12 jakllsch SIISATA_CMD_SIZE * SIISATA_MAX_SLOTS);
424 1.12 jakllsch bus_dmamem_free(sc->sc_dmat,
425 1.12 jakllsch &schp->sch_prb_seg, schp->sch_prb_nseg);
426 1.3 jakllsch
427 1.3 jakllsch free(chp->ch_queue, M_DEVBUF);
428 1.3 jakllsch chp->atabus = NULL;
429 1.30.4.17 jdolecek
430 1.30.4.17 jdolecek ata_channel_detach(chp);
431 1.3 jakllsch }
432 1.3 jakllsch
433 1.3 jakllsch if (adapt->adapt_refcnt != 0)
434 1.3 jakllsch return EBUSY;
435 1.3 jakllsch
436 1.3 jakllsch /* leave the chip in reset */
437 1.3 jakllsch GRWRITE(sc, GR_GC, GR_GC_GLBLRST);
438 1.3 jakllsch
439 1.3 jakllsch return 0;
440 1.3 jakllsch }
441 1.3 jakllsch
442 1.1 jnemeth void
443 1.1 jnemeth siisata_resume(struct siisata_softc *sc)
444 1.1 jnemeth {
445 1.1 jnemeth int i;
446 1.1 jnemeth
447 1.1 jnemeth /* come out of reset state */
448 1.1 jnemeth GRWRITE(sc, GR_GC, 0);
449 1.1 jnemeth
450 1.1 jnemeth for (i = 0; i < sc->sc_atac.atac_nchannels; i++) {
451 1.1 jnemeth siisata_init_port(sc, i);
452 1.1 jnemeth }
453 1.30.4.12 jakllsch
454 1.1 jnemeth }
455 1.1 jnemeth
456 1.1 jnemeth int
457 1.1 jnemeth siisata_intr(void *v)
458 1.1 jnemeth {
459 1.1 jnemeth struct siisata_softc *sc = v;
460 1.1 jnemeth uint32_t is;
461 1.1 jnemeth int i, r = 0;
462 1.1 jnemeth while ((is = GRREAD(sc, GR_GIS))) {
463 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: GR_GIS: 0x%08x\n",
464 1.1 jnemeth SIISATANAME(sc), __func__, is), DEBUG_INTR);
465 1.1 jnemeth r = 1;
466 1.1 jnemeth for (i = 0; i < sc->sc_atac.atac_nchannels; i++)
467 1.1 jnemeth if (is & GR_GIS_PXIS(i))
468 1.3 jakllsch siisata_intr_port(&sc->sc_channels[i]);
469 1.1 jnemeth }
470 1.1 jnemeth return r;
471 1.1 jnemeth }
472 1.1 jnemeth
473 1.1 jnemeth static void
474 1.3 jakllsch siisata_intr_port(struct siisata_channel *schp)
475 1.1 jnemeth {
476 1.3 jakllsch struct siisata_softc *sc;
477 1.3 jakllsch struct ata_channel *chp;
478 1.3 jakllsch struct ata_xfer *xfer;
479 1.30.4.15 jakllsch u_int slot;
480 1.3 jakllsch uint32_t pss, pis;
481 1.3 jakllsch uint32_t prbfis;
482 1.3 jakllsch
483 1.3 jakllsch sc = (struct siisata_softc *)schp->ata_channel.ch_atac;
484 1.3 jakllsch chp = &schp->ata_channel;
485 1.30.4.15 jakllsch
486 1.30.4.15 jakllsch /* get slot status, clearing completion interrupt (PR_PIS_CMDCMPL) */
487 1.30.4.15 jakllsch pss = PRREAD(sc, PRX(chp->ch_channel, PRO_PSS));
488 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("%s: %s port %d, pss 0x%x\n",
489 1.30.4.15 jakllsch SIISATANAME(sc), __func__, chp->ch_channel, pss), DEBUG_INTR);
490 1.30.4.15 jakllsch
491 1.30.4.15 jakllsch for (slot = 0; slot < SIISATA_MAX_SLOTS; slot++) {
492 1.30.4.15 jakllsch if (((schp->sch_active_slots >> slot) & 1) == 0)
493 1.30.4.15 jakllsch /* there's nothing executing here, skip */
494 1.30.4.15 jakllsch continue;
495 1.30.4.15 jakllsch if (((pss >> slot) & 1) != 0)
496 1.30.4.15 jakllsch /* execution is incomplete or unsuccessful, skip for now */
497 1.30.4.15 jakllsch continue;
498 1.30.4.19 jdolecek xfer = ata_queue_hwslot_to_xfer(chp, slot);
499 1.30.4.15 jakllsch if (xfer->c_intr == NULL) {
500 1.30.4.15 jakllsch wakeup(schp);
501 1.30.4.15 jakllsch continue;
502 1.30.4.15 jakllsch }
503 1.30.4.15 jakllsch KASSERT(xfer != NULL);
504 1.30.4.15 jakllsch KASSERT(xfer->c_intr != NULL);
505 1.30.4.15 jakllsch xfer->c_intr(chp, xfer, 0);
506 1.30.4.15 jakllsch }
507 1.30.4.15 jakllsch /* if no errors, we're done now */
508 1.30.4.15 jakllsch if ((pss & PR_PSS_ATTENTION) == 0) {
509 1.30.4.15 jakllsch pis = PRREAD(sc, PRX(chp->ch_channel, PRO_PIS));
510 1.30.4.15 jakllsch pis &= 0xffff;
511 1.30.4.15 jakllsch if (pis) {
512 1.30.4.15 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS),
513 1.30.4.15 jakllsch pis & 0xfffcfffc);
514 1.30.4.15 jakllsch }
515 1.30.4.15 jakllsch return;
516 1.30.4.15 jakllsch }
517 1.1 jnemeth
518 1.22 bouyer pis = PRREAD(sc, PRX(chp->ch_channel, PRO_PIS));
519 1.21 jakllsch
520 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s port %d, pis 0x%x ", SIISATANAME(sc),
521 1.30.4.12 jakllsch __func__, chp->ch_channel, pis), DEBUG_INTR);
522 1.1 jnemeth
523 1.30.4.15 jakllsch if (pis & PR_PIS_CMDERRR) {
524 1.3 jakllsch uint32_t ec;
525 1.30.4.15 jakllsch uint32_t ps;
526 1.30.4.15 jakllsch
527 1.30.4.15 jakllsch ps = PRREAD(sc, PRX(chp->ch_channel, PRO_PS));
528 1.30.4.15 jakllsch ec = PRREAD(sc, PRX(chp->ch_channel, PRO_PCE));
529 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("ec %d\n", ec), DEBUG_INTR);
530 1.30.4.15 jakllsch
531 1.30.4.15 jakllsch slot = PR_PS_ACTIVE_SLOT(ps); /* XXX invalid for NCQ? */
532 1.3 jakllsch
533 1.3 jakllsch /* emulate a CRC error by default */
534 1.3 jakllsch chp->ch_status = WDCS_ERR;
535 1.3 jakllsch chp->ch_error = WDCE_CRC;
536 1.3 jakllsch
537 1.3 jakllsch if (ec <= PR_PCE_DATAFISERROR) {
538 1.30.4.15 jakllsch if (ec == PR_PCE_DEVICEERROR) {
539 1.3 jakllsch /* read in specific information about error */
540 1.3 jakllsch prbfis = bus_space_read_stream_4(
541 1.3 jakllsch sc->sc_prt, sc->sc_prh,
542 1.30.4.15 jakllsch PRSX(chp->ch_channel, slot,
543 1.30.4.15 jakllsch PRSO_FIS));
544 1.3 jakllsch /* set ch_status and ch_error */
545 1.7 jakllsch satafis_rdh_parse(chp, (uint8_t *)&prbfis);
546 1.3 jakllsch }
547 1.3 jakllsch siisata_reinit_port(chp);
548 1.3 jakllsch } else {
549 1.22 bouyer aprint_error_dev(sc->sc_atac.atac_dev, "fatal error %d"
550 1.22 bouyer " on channel %d (ctx 0x%x), resetting\n",
551 1.22 bouyer ec, chp->ch_channel,
552 1.22 bouyer PRREAD(sc, PRX(chp->ch_channel, PRO_PCR)));
553 1.3 jakllsch /* okay, we have a "Fatal Error" */
554 1.3 jakllsch siisata_device_reset(chp);
555 1.3 jakllsch }
556 1.30.4.15 jakllsch for (slot = 0; slot < SIISATA_MAX_SLOTS; slot++) {
557 1.30.4.15 jakllsch /* there's nothing executing here, skip */
558 1.30.4.15 jakllsch if (((schp->sch_active_slots >> slot) & 1) == 0)
559 1.30.4.15 jakllsch continue;
560 1.30.4.19 jdolecek xfer = ata_queue_hwslot_to_xfer(chp, slot);
561 1.30.4.15 jakllsch if (xfer == NULL)
562 1.30.4.15 jakllsch continue;
563 1.30.4.15 jakllsch xfer->c_intr(chp, xfer, 0);
564 1.30.4.15 jakllsch }
565 1.3 jakllsch }
566 1.3 jakllsch
567 1.30.4.15 jakllsch /* clear */
568 1.30.4.15 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS), pis);
569 1.1 jnemeth
570 1.1 jnemeth return;
571 1.1 jnemeth }
572 1.1 jnemeth
573 1.1 jnemeth void
574 1.22 bouyer siisata_reset_drive(struct ata_drive_datas *drvp, int flags, uint32_t *sigp)
575 1.1 jnemeth {
576 1.1 jnemeth struct ata_channel *chp = drvp->chnl_softc;
577 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
578 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
579 1.1 jnemeth struct siisata_prb *prb;
580 1.30.4.15 jakllsch struct ata_xfer *xfer;
581 1.30.4.15 jakllsch uint32_t pss, pis;
582 1.3 jakllsch int i;
583 1.1 jnemeth
584 1.1 jnemeth /* wait for ready */
585 1.5 jakllsch while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
586 1.1 jnemeth DELAY(10);
587 1.1 jnemeth
588 1.30.4.17 jdolecek /*
589 1.30.4.17 jdolecek * Try to get available slot. If there is none available, must
590 1.30.4.17 jdolecek * do full channel reset.
591 1.30.4.17 jdolecek */
592 1.30.4.18 jdolecek xfer = ata_get_xfer_ext(chp, false, 0);
593 1.30.4.17 jdolecek if (xfer == NULL) {
594 1.30.4.20 jdolecek printf("%s: no xfer\n", __func__);
595 1.30.4.17 jdolecek siisata_reset_channel(chp, flags);
596 1.30.4.15 jakllsch return;
597 1.30.4.17 jdolecek }
598 1.30.4.15 jakllsch
599 1.30.4.15 jakllsch prb = schp->sch_prb[xfer->c_slot];
600 1.30.4.14 jakllsch memset(prb, 0, SIISATA_CMD_SIZE);
601 1.1 jnemeth prb->prb_control =
602 1.30.4.17 jdolecek htole16(PRB_CF_SOFT_RESET | PRB_CF_INTERRUPT_MASK);
603 1.22 bouyer KASSERT(drvp->drive <= PMP_PORT_CTL);
604 1.22 bouyer prb->prb_fis[rhd_c] = drvp->drive;
605 1.1 jnemeth
606 1.30.4.17 jdolecek siisata_disable_port_interrupt(chp);
607 1.30.4.17 jdolecek
608 1.30.4.15 jakllsch siisata_activate_prb(schp, xfer->c_slot);
609 1.1 jnemeth
610 1.22 bouyer for(i = 0; i < 3100; i++) {
611 1.30.4.17 jdolecek #if 1 /* XXX-jak-jd-ncq this block needs re-work... XXX */
612 1.30.4.15 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_INCOR);
613 1.30.4.15 jakllsch pss = PRREAD(sc, PRX(chp->ch_channel, PRO_PSS));
614 1.30.4.15 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PCC), PR_PC_INCOR);
615 1.30.4.15 jakllsch if ((pss & PR_PXSS(xfer->c_slot)) == 0)
616 1.30.4.15 jakllsch break;
617 1.30.4.15 jakllsch if (pss & PR_PSS_ATTENTION)
618 1.22 bouyer break;
619 1.30.4.15 jakllsch #else
620 1.30.4.15 jakllsch pss = PR_PXSS(xfer->c_slot);
621 1.30.4.15 jakllsch /* XXX DO NOT MERGE UNTIL THIS IS FIXED XXX */
622 1.30.4.15 jakllsch #endif
623 1.30.4.16 jdolecek ata_delay(10, "siiprb", flags);
624 1.3 jakllsch }
625 1.2 jakllsch
626 1.30.4.15 jakllsch siisata_deactivate_prb(schp, xfer->c_slot);
627 1.30.4.15 jakllsch
628 1.30.4.15 jakllsch if ((pss & PR_PSS_ATTENTION) != 0) {
629 1.30.4.15 jakllsch pis = PRREAD(sc, PRX(chp->ch_channel, PRO_PIS));
630 1.30.4.15 jakllsch const uint32_t ps = PRREAD(sc, PRX(chp->ch_channel, PRO_PS));
631 1.30.4.15 jakllsch const u_int slot = PR_PS_ACTIVE_SLOT(ps);
632 1.30.4.15 jakllsch if (slot != xfer->c_slot)
633 1.30.4.15 jakllsch device_printf(sc->sc_atac.atac_dev, "%s port %d "
634 1.30.4.15 jakllsch "drive %d slot %d c_slot %d", __func__,
635 1.30.4.15 jakllsch chp->ch_channel, drvp->drive, slot, xfer->c_slot);
636 1.30.4.15 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS), pis &
637 1.30.4.15 jakllsch PR_PIS_CMDERRR);
638 1.30.4.15 jakllsch }
639 1.30.4.15 jakllsch
640 1.30.4.17 jdolecek siisata_enable_port_interrupt(chp);
641 1.30.4.17 jdolecek
642 1.22 bouyer if (i == 3100) {
643 1.22 bouyer /* timeout */
644 1.30.4.15 jakllsch siisata_device_reset(chp); /* XXX is this right? */
645 1.22 bouyer if (sigp)
646 1.22 bouyer *sigp = 0xffffffff;
647 1.22 bouyer } else {
648 1.22 bouyer /* read the signature out of the FIS */
649 1.22 bouyer if (sigp) {
650 1.22 bouyer *sigp = 0;
651 1.30.4.15 jakllsch *sigp |= (PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot,
652 1.22 bouyer PRSO_FIS+0x4)) & 0x00ffffff) << 8;
653 1.30.4.15 jakllsch *sigp |= PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot,
654 1.22 bouyer PRSO_FIS+0xc)) & 0xff;
655 1.22 bouyer }
656 1.22 bouyer }
657 1.1 jnemeth
658 1.30.4.15 jakllsch ata_free_xfer(chp, xfer);
659 1.30.4.15 jakllsch
660 1.1 jnemeth #if 1
661 1.1 jnemeth /* attempt to downgrade signaling in event of CRC error */
662 1.1 jnemeth /* XXX should be part of the MI (S)ATA subsystem */
663 1.1 jnemeth if (chp->ch_status == 0x51 && chp->ch_error == 0x84) {
664 1.1 jnemeth bus_space_write_4(sc->sc_prt, schp->sch_scontrol, 0,
665 1.1 jnemeth SControl_IPM_NONE | SControl_SPD_G1 | SControl_DET_INIT);
666 1.1 jnemeth DELAY(10);
667 1.1 jnemeth bus_space_write_4(sc->sc_prt, schp->sch_scontrol, 0,
668 1.1 jnemeth SControl_IPM_NONE | SControl_SPD_G1);
669 1.1 jnemeth DELAY(10);
670 1.1 jnemeth for (;;) {
671 1.1 jnemeth if ((bus_space_read_4(sc->sc_prt, schp->sch_sstatus, 0)
672 1.1 jnemeth & SStatus_DET_mask) == SStatus_DET_DEV)
673 1.1 jnemeth break;
674 1.1 jnemeth DELAY(10);
675 1.1 jnemeth }
676 1.1 jnemeth }
677 1.1 jnemeth #endif
678 1.1 jnemeth
679 1.1 jnemeth #if 1
680 1.1 jnemeth chp->ch_status = 0;
681 1.1 jnemeth chp->ch_error = 0;
682 1.1 jnemeth #endif
683 1.1 jnemeth return;
684 1.1 jnemeth }
685 1.1 jnemeth
686 1.1 jnemeth void
687 1.1 jnemeth siisata_reset_channel(struct ata_channel *chp, int flags)
688 1.1 jnemeth {
689 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
690 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
691 1.1 jnemeth
692 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("%s: %s channel %d\n", SIISATANAME(sc), __func__,
693 1.30.4.15 jakllsch chp->ch_channel), DEBUG_FUNCS);
694 1.1 jnemeth
695 1.1 jnemeth if (sata_reset_interface(chp, sc->sc_prt, schp->sch_scontrol,
696 1.24 bouyer schp->sch_sstatus, flags) != SStatus_DET_DEV) {
697 1.17 bouyer aprint_error("%s port %d: reset failed\n",
698 1.1 jnemeth SIISATANAME(sc), chp->ch_channel);
699 1.1 jnemeth /* XXX and then ? */
700 1.1 jnemeth }
701 1.3 jakllsch /* wait for ready */
702 1.5 jakllsch while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
703 1.1 jnemeth DELAY(10);
704 1.1 jnemeth PRWRITE(sc, PRX(chp->ch_channel, PRO_SERROR),
705 1.1 jnemeth PRREAD(sc, PRX(chp->ch_channel, PRO_SERROR)));
706 1.30.4.16 jdolecek ata_kill_active(chp, KILL_RESET, flags);
707 1.1 jnemeth
708 1.1 jnemeth return;
709 1.1 jnemeth }
710 1.1 jnemeth
711 1.1 jnemeth int
712 1.1 jnemeth siisata_ata_addref(struct ata_drive_datas *drvp)
713 1.1 jnemeth {
714 1.1 jnemeth return 0;
715 1.1 jnemeth }
716 1.1 jnemeth
717 1.1 jnemeth void
718 1.1 jnemeth siisata_ata_delref(struct ata_drive_datas *drvp)
719 1.1 jnemeth {
720 1.1 jnemeth return;
721 1.1 jnemeth }
722 1.1 jnemeth
723 1.1 jnemeth void
724 1.1 jnemeth siisata_killpending(struct ata_drive_datas *drvp)
725 1.1 jnemeth {
726 1.1 jnemeth return;
727 1.1 jnemeth }
728 1.1 jnemeth
729 1.1 jnemeth void
730 1.1 jnemeth siisata_probe_drive(struct ata_channel *chp)
731 1.1 jnemeth {
732 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
733 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
734 1.1 jnemeth int i;
735 1.1 jnemeth uint32_t sig;
736 1.1 jnemeth struct siisata_prb *prb;
737 1.17 bouyer bool timed_out;
738 1.30.4.17 jdolecek struct ata_xfer *xfer;
739 1.1 jnemeth
740 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: port %d start\n", SIISATANAME(sc),
741 1.1 jnemeth __func__, chp->ch_channel), DEBUG_FUNCS);
742 1.1 jnemeth
743 1.30.4.18 jdolecek xfer = ata_get_xfer(chp);
744 1.30.4.17 jdolecek if (xfer == NULL) {
745 1.30.4.17 jdolecek aprint_error_dev(sc->sc_atac.atac_dev,
746 1.30.4.17 jdolecek "failed to get xfer port %d\n",
747 1.30.4.17 jdolecek chp->ch_channel);
748 1.30.4.17 jdolecek return;
749 1.30.4.17 jdolecek }
750 1.30.4.17 jdolecek
751 1.17 bouyer /*
752 1.17 bouyer * disable port interrupt as we're polling for PHY up and
753 1.17 bouyer * prb completion
754 1.17 bouyer */
755 1.17 bouyer siisata_disable_port_interrupt(chp);
756 1.17 bouyer
757 1.17 bouyer switch(sata_reset_interface(chp, sc->sc_prt, schp->sch_scontrol,
758 1.24 bouyer schp->sch_sstatus, AT_WAIT)) {
759 1.1 jnemeth case SStatus_DET_DEV:
760 1.30.4.15 jakllsch #if 0 /* XXX Including this seems to cause problems. */
761 1.30.4.15 jakllsch /* XXX DO NOT MERGE UNTIL THIS IS ADDRESSED PROPERLY XXX */
762 1.17 bouyer /* clear any interrupts */
763 1.17 bouyer (void)PRREAD(sc, PRX(chp->ch_channel, PRO_PSS));
764 1.17 bouyer PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS), 0xffffffff);
765 1.30.4.15 jakllsch #endif
766 1.1 jnemeth /* wait for ready */
767 1.5 jakllsch while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS))
768 1.1 jnemeth & PR_PS_PORT_READY))
769 1.1 jnemeth DELAY(10);
770 1.30.4.17 jdolecek prb = schp->sch_prb[xfer->c_slot];
771 1.30.4.14 jakllsch memset(prb, 0, SIISATA_CMD_SIZE);
772 1.17 bouyer prb->prb_control = htole16(PRB_CF_SOFT_RESET);
773 1.22 bouyer prb->prb_fis[rhd_c] = PMP_PORT_CTL;
774 1.1 jnemeth
775 1.30.4.17 jdolecek siisata_activate_prb(schp, xfer->c_slot);
776 1.1 jnemeth
777 1.17 bouyer timed_out = 1;
778 1.17 bouyer for(i = 0; i < 3100; i++) {
779 1.17 bouyer if ((PRREAD(sc, PRX(chp->ch_channel, PRO_PSS)) &
780 1.30.4.17 jdolecek PR_PXSS(xfer->c_slot)) == 0) {
781 1.17 bouyer /* prb completed */
782 1.17 bouyer timed_out = 0;
783 1.3 jakllsch break;
784 1.17 bouyer }
785 1.17 bouyer if (PRREAD(sc, PRX(chp->ch_channel, PRO_PIS)) &
786 1.17 bouyer (PR_PIS_CMDERRR << 16)) {
787 1.17 bouyer /* we got an error; handle as timeout */
788 1.17 bouyer break;
789 1.17 bouyer }
790 1.17 bouyer
791 1.17 bouyer tsleep(schp, PRIBIO, "siiprb", mstohz(10));
792 1.3 jakllsch }
793 1.2 jakllsch
794 1.30.4.17 jdolecek siisata_deactivate_prb(schp, xfer->c_slot);
795 1.30.4.17 jdolecek
796 1.17 bouyer if (timed_out) {
797 1.17 bouyer aprint_error_dev(sc->sc_atac.atac_dev,
798 1.17 bouyer "SOFT_RESET failed on port %d (error %d PSS 0x%x), "
799 1.29 jakllsch "resetting\n", chp->ch_channel,
800 1.17 bouyer PRREAD(sc, PRX(chp->ch_channel, PRO_PCE)),
801 1.17 bouyer PRREAD(sc, PRX(chp->ch_channel, PRO_PSS)));
802 1.29 jakllsch siisata_reinit_port(chp);
803 1.17 bouyer break;
804 1.17 bouyer }
805 1.1 jnemeth
806 1.1 jnemeth /* read the signature out of the FIS */
807 1.1 jnemeth sig = 0;
808 1.30.4.17 jdolecek sig |= (PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot,
809 1.1 jnemeth PRSO_FIS+0x4)) & 0x00ffffff) << 8;
810 1.30.4.17 jdolecek sig |= PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot,
811 1.1 jnemeth PRSO_FIS+0xc)) & 0xff;
812 1.1 jnemeth
813 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: sig=0x%08x\n", SIISATANAME(sc),
814 1.1 jnemeth __func__, sig), DEBUG_PROBE);
815 1.1 jnemeth
816 1.22 bouyer if (sig == 0x96690101)
817 1.22 bouyer PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS),
818 1.22 bouyer PR_PC_PMP_ENABLE);
819 1.22 bouyer sata_interpret_sig(chp, 0, sig);
820 1.1 jnemeth break;
821 1.1 jnemeth default:
822 1.1 jnemeth break;
823 1.1 jnemeth }
824 1.3 jakllsch
825 1.17 bouyer siisata_enable_port_interrupt(chp);
826 1.30.4.18 jdolecek
827 1.30.4.18 jdolecek ata_free_xfer(chp, xfer);
828 1.30.4.18 jdolecek
829 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: port %d done\n", SIISATANAME(sc),
830 1.1 jnemeth __func__, chp->ch_channel), DEBUG_PROBE);
831 1.1 jnemeth return;
832 1.1 jnemeth }
833 1.1 jnemeth
834 1.1 jnemeth void
835 1.1 jnemeth siisata_setup_channel(struct ata_channel *chp)
836 1.1 jnemeth {
837 1.1 jnemeth return;
838 1.1 jnemeth }
839 1.1 jnemeth
840 1.1 jnemeth int
841 1.30.4.4 jdolecek siisata_exec_command(struct ata_drive_datas *drvp, struct ata_xfer *xfer)
842 1.1 jnemeth {
843 1.1 jnemeth struct ata_channel *chp = drvp->chnl_softc;
844 1.30.4.4 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
845 1.1 jnemeth int ret;
846 1.1 jnemeth int s;
847 1.1 jnemeth
848 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s begins\n",
849 1.2 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
850 1.2 jakllsch DEBUG_FUNCS);
851 1.1 jnemeth
852 1.1 jnemeth if (ata_c->flags & AT_POLL)
853 1.1 jnemeth xfer->c_flags |= C_POLL;
854 1.1 jnemeth if (ata_c->flags & AT_WAIT)
855 1.1 jnemeth xfer->c_flags |= C_WAIT;
856 1.1 jnemeth xfer->c_drive = drvp->drive;
857 1.1 jnemeth xfer->c_databuf = ata_c->data;
858 1.1 jnemeth xfer->c_bcount = ata_c->bcount;
859 1.1 jnemeth xfer->c_start = siisata_cmd_start;
860 1.1 jnemeth xfer->c_intr = siisata_cmd_complete;
861 1.1 jnemeth xfer->c_kill_xfer = siisata_cmd_kill_xfer;
862 1.1 jnemeth s = splbio();
863 1.1 jnemeth ata_exec_xfer(chp, xfer);
864 1.1 jnemeth #ifdef DIAGNOSTIC
865 1.1 jnemeth if ((ata_c->flags & AT_POLL) != 0 &&
866 1.1 jnemeth (ata_c->flags & AT_DONE) == 0)
867 1.1 jnemeth panic("%s: polled command not done", __func__);
868 1.1 jnemeth #endif
869 1.1 jnemeth if (ata_c->flags & AT_DONE) {
870 1.1 jnemeth ret = ATACMD_COMPLETE;
871 1.1 jnemeth } else {
872 1.1 jnemeth if (ata_c->flags & AT_WAIT) {
873 1.1 jnemeth while ((ata_c->flags & AT_DONE) == 0) {
874 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s: sleeping\n",
875 1.2 jakllsch SIISATANAME(
876 1.2 jakllsch (struct siisata_softc *)chp->ch_atac),
877 1.2 jakllsch __func__), DEBUG_FUNCS);
878 1.1 jnemeth tsleep(ata_c, PRIBIO, "siicmd", 0);
879 1.1 jnemeth }
880 1.1 jnemeth ret = ATACMD_COMPLETE;
881 1.1 jnemeth } else {
882 1.1 jnemeth ret = ATACMD_QUEUED;
883 1.1 jnemeth }
884 1.1 jnemeth }
885 1.1 jnemeth splx(s);
886 1.2 jakllsch SIISATA_DEBUG_PRINT( ("%s: %s ends\n",
887 1.2 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
888 1.2 jakllsch DEBUG_FUNCS);
889 1.1 jnemeth return ret;
890 1.1 jnemeth }
891 1.1 jnemeth
892 1.1 jnemeth void
893 1.1 jnemeth siisata_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
894 1.1 jnemeth {
895 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
896 1.30.4.4 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
897 1.1 jnemeth struct siisata_prb *prb;
898 1.1 jnemeth int i;
899 1.1 jnemeth
900 1.22 bouyer SIISATA_DEBUG_PRINT(("%s: %s port %d drive %d command 0x%x, slot %d\n",
901 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__,
902 1.30.4.15 jakllsch chp->ch_channel, xfer->c_drive, ata_c->r_command, xfer->c_slot),
903 1.22 bouyer DEBUG_FUNCS|DEBUG_XFERS);
904 1.1 jnemeth
905 1.7 jakllsch chp->ch_status = 0;
906 1.7 jakllsch chp->ch_error = 0;
907 1.7 jakllsch
908 1.30.4.15 jakllsch prb = schp->sch_prb[xfer->c_slot];
909 1.30.4.14 jakllsch memset(prb, 0, SIISATA_CMD_SIZE);
910 1.1 jnemeth
911 1.3 jakllsch satafis_rhd_construct_cmd(ata_c, prb->prb_fis);
912 1.22 bouyer KASSERT(xfer->c_drive <= PMP_PORT_CTL);
913 1.22 bouyer prb->prb_fis[rhd_c] |= xfer->c_drive;
914 1.1 jnemeth
915 1.30 jakllsch if (ata_c->r_command == ATA_DATA_SET_MANAGEMENT) {
916 1.30 jakllsch prb->prb_control |= htole16(PRB_CF_PROTOCOL_OVERRIDE);
917 1.30 jakllsch prb->prb_protocol_override |= htole16(PRB_PO_WRITE);
918 1.30 jakllsch }
919 1.30 jakllsch
920 1.30.4.15 jakllsch if (siisata_dma_setup(chp, xfer->c_slot,
921 1.1 jnemeth (ata_c->flags & (AT_READ | AT_WRITE)) ? ata_c->data : NULL,
922 1.1 jnemeth ata_c->bcount,
923 1.30.4.12 jakllsch (ata_c->flags & AT_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
924 1.1 jnemeth ata_c->flags |= AT_DF;
925 1.30.4.6 jakllsch siisata_cmd_complete(chp, xfer, 0);
926 1.1 jnemeth return;
927 1.1 jnemeth }
928 1.1 jnemeth
929 1.1 jnemeth if (xfer->c_flags & C_POLL) {
930 1.1 jnemeth /* polled command, disable interrupts */
931 1.3 jakllsch prb->prb_control = htole16(PRB_CF_INTERRUPT_MASK);
932 1.17 bouyer siisata_disable_port_interrupt(chp);
933 1.1 jnemeth }
934 1.1 jnemeth
935 1.1 jnemeth /* go for it */
936 1.30.4.15 jakllsch siisata_activate_prb(schp, xfer->c_slot);
937 1.1 jnemeth
938 1.1 jnemeth if ((ata_c->flags & AT_POLL) == 0) {
939 1.1 jnemeth chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
940 1.30.4.5 jdolecek callout_reset(&xfer->c_timo_callout, mstohz(ata_c->timeout),
941 1.30.4.5 jdolecek siisata_timeout, xfer);
942 1.1 jnemeth goto out;
943 1.1 jnemeth }
944 1.1 jnemeth
945 1.3 jakllsch /*
946 1.3 jakllsch * polled command
947 1.3 jakllsch */
948 1.30.4.23 jdolecek for (i = 0; i < ata_c->timeout * 10; i++) {
949 1.1 jnemeth if (ata_c->flags & AT_DONE)
950 1.1 jnemeth break;
951 1.3 jakllsch siisata_intr_port(schp);
952 1.30.4.22 jdolecek DELAY(100);
953 1.1 jnemeth }
954 1.1 jnemeth
955 1.1 jnemeth if ((ata_c->flags & AT_DONE) == 0) {
956 1.30.4.5 jdolecek siisata_timeout(xfer);
957 1.1 jnemeth }
958 1.1 jnemeth
959 1.1 jnemeth /* reenable interrupts */
960 1.17 bouyer siisata_enable_port_interrupt(chp);
961 1.1 jnemeth out:
962 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: done\n",
963 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
964 1.30.4.12 jakllsch DEBUG_FUNCS);
965 1.1 jnemeth return;
966 1.1 jnemeth }
967 1.1 jnemeth
968 1.1 jnemeth void
969 1.1 jnemeth siisata_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
970 1.1 jnemeth int reason)
971 1.1 jnemeth {
972 1.30.4.4 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
973 1.30.4.15 jakllsch struct siisata_channel *schp = (struct siisata_channel *)chp;
974 1.30.4.24 jdolecek bool deactivate = true;
975 1.30.4.15 jakllsch
976 1.1 jnemeth switch (reason) {
977 1.30.4.24 jdolecek case KILL_GONE_INACTIVE:
978 1.30.4.24 jdolecek deactivate = false;
979 1.30.4.24 jdolecek /* FALLTHROUGH */
980 1.1 jnemeth case KILL_GONE:
981 1.1 jnemeth ata_c->flags |= AT_GONE;
982 1.1 jnemeth break;
983 1.1 jnemeth case KILL_RESET:
984 1.1 jnemeth ata_c->flags |= AT_RESET;
985 1.1 jnemeth break;
986 1.1 jnemeth default:
987 1.1 jnemeth panic("%s: port %d: unknown reason %d",
988 1.1 jnemeth __func__, chp->ch_channel, reason);
989 1.1 jnemeth }
990 1.30.4.24 jdolecek
991 1.30.4.24 jdolecek if (deactivate) {
992 1.30.4.24 jdolecek siisata_deactivate_prb(schp, xfer->c_slot);
993 1.30.4.24 jdolecek ata_deactivate_xfer(chp, xfer);
994 1.30.4.24 jdolecek }
995 1.30.4.24 jdolecek
996 1.30.4.24 jdolecek siisata_cmd_done_end(chp, xfer);
997 1.1 jnemeth }
998 1.1 jnemeth
999 1.1 jnemeth int
1000 1.30.4.6 jakllsch siisata_cmd_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
1001 1.1 jnemeth {
1002 1.30.4.15 jakllsch struct siisata_channel *schp = (struct siisata_channel *)chp;
1003 1.30.4.4 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1004 1.4 cegger #ifdef SIISATA_DEBUG
1005 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1006 1.4 cegger #endif
1007 1.10 jakllsch
1008 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: port %d slot %d\n",
1009 1.30.4.15 jakllsch SIISATANAME(sc), __func__,
1010 1.30.4.15 jakllsch chp->ch_channel, xfer->c_slot), DEBUG_FUNCS);
1011 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s\n", SIISATANAME(sc), __func__),
1012 1.30.4.12 jakllsch DEBUG_FUNCS|DEBUG_XFERS);
1013 1.1 jnemeth
1014 1.30.4.24 jdolecek if (ata_waitdrain_xfer_check(chp, xfer))
1015 1.30.4.24 jdolecek return 0;
1016 1.30.4.24 jdolecek
1017 1.30.4.15 jakllsch siisata_deactivate_prb(schp, xfer->c_slot);
1018 1.30.4.24 jdolecek ata_deactivate_xfer(chp, xfer);
1019 1.30.4.24 jdolecek
1020 1.1 jnemeth chp->ch_flags &= ~ATACH_IRQ_WAIT;
1021 1.1 jnemeth if (xfer->c_flags & C_TIMEOU)
1022 1.1 jnemeth ata_c->flags |= AT_TIMEOU;
1023 1.1 jnemeth
1024 1.10 jakllsch if (chp->ch_status & WDCS_BSY) {
1025 1.10 jakllsch ata_c->flags |= AT_TIMEOU;
1026 1.10 jakllsch } else if (chp->ch_status & WDCS_ERR) {
1027 1.10 jakllsch ata_c->r_error = chp->ch_error;
1028 1.10 jakllsch ata_c->flags |= AT_ERROR;
1029 1.10 jakllsch }
1030 1.10 jakllsch
1031 1.30.4.24 jdolecek siisata_cmd_done(chp, xfer);
1032 1.1 jnemeth
1033 1.1 jnemeth return 0;
1034 1.1 jnemeth }
1035 1.1 jnemeth
1036 1.1 jnemeth void
1037 1.30.4.15 jakllsch siisata_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer)
1038 1.1 jnemeth {
1039 1.10 jakllsch uint32_t fis[howmany(RDH_FISLEN,sizeof(uint32_t))];
1040 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1041 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1042 1.30.4.4 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1043 1.10 jakllsch uint16_t *idwordbuf;
1044 1.1 jnemeth int i;
1045 1.1 jnemeth
1046 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s flags 0x%x error 0x%x\n", SIISATANAME(sc),
1047 1.30.4.12 jakllsch __func__, ata_c->flags, ata_c->r_error), DEBUG_FUNCS|DEBUG_XFERS);
1048 1.1 jnemeth
1049 1.1 jnemeth if (ata_c->flags & (AT_READ | AT_WRITE)) {
1050 1.30.4.15 jakllsch bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[xfer->c_slot], 0,
1051 1.30.4.15 jakllsch schp->sch_datad[xfer->c_slot]->dm_mapsize,
1052 1.1 jnemeth (ata_c->flags & AT_READ) ? BUS_DMASYNC_POSTREAD :
1053 1.1 jnemeth BUS_DMASYNC_POSTWRITE);
1054 1.30.4.15 jakllsch bus_dmamap_unload(sc->sc_dmat, schp->sch_datad[xfer->c_slot]);
1055 1.1 jnemeth }
1056 1.1 jnemeth
1057 1.10 jakllsch if (ata_c->flags & AT_READREG) {
1058 1.10 jakllsch bus_space_read_region_stream_4(sc->sc_prt, sc->sc_prh,
1059 1.30.4.15 jakllsch PRSX(chp->ch_channel, xfer->c_slot, PRSO_FIS),
1060 1.10 jakllsch fis, __arraycount(fis));
1061 1.10 jakllsch satafis_rdh_cmd_readreg(ata_c, (uint8_t *)fis);
1062 1.10 jakllsch }
1063 1.1 jnemeth
1064 1.1 jnemeth /* correct the endianess of IDENTIFY data */
1065 1.1 jnemeth if (ata_c->r_command == WDCC_IDENTIFY ||
1066 1.1 jnemeth ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1067 1.10 jakllsch idwordbuf = xfer->c_databuf;
1068 1.1 jnemeth for (i = 0; i < (xfer->c_bcount / sizeof(*idwordbuf)); i++) {
1069 1.1 jnemeth idwordbuf[i] = le16toh(idwordbuf[i]);
1070 1.1 jnemeth }
1071 1.1 jnemeth }
1072 1.1 jnemeth
1073 1.30.4.15 jakllsch if (PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot, PRSO_RTC)))
1074 1.1 jnemeth ata_c->flags |= AT_XFDONE;
1075 1.1 jnemeth
1076 1.30.4.24 jdolecek siisata_cmd_done_end(chp, xfer);
1077 1.30.4.24 jdolecek atastart(chp);
1078 1.30.4.24 jdolecek }
1079 1.30.4.24 jdolecek
1080 1.30.4.24 jdolecek static void
1081 1.30.4.24 jdolecek siisata_cmd_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1082 1.30.4.24 jdolecek {
1083 1.30.4.24 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1084 1.30.4.24 jdolecek
1085 1.30.4.24 jdolecek ata_c->flags |= AT_DONE;
1086 1.30.4.24 jdolecek
1087 1.1 jnemeth if (ata_c->flags & AT_WAIT)
1088 1.1 jnemeth wakeup(ata_c);
1089 1.1 jnemeth return;
1090 1.1 jnemeth }
1091 1.1 jnemeth
1092 1.1 jnemeth int
1093 1.30.4.3 jdolecek siisata_ata_bio(struct ata_drive_datas *drvp, struct ata_xfer *xfer)
1094 1.1 jnemeth {
1095 1.1 jnemeth struct ata_channel *chp = drvp->chnl_softc;
1096 1.30.4.3 jdolecek struct ata_bio *ata_bio = &xfer->c_bio;
1097 1.1 jnemeth
1098 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s.\n",
1099 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
1100 1.30.4.12 jakllsch DEBUG_FUNCS);
1101 1.1 jnemeth
1102 1.1 jnemeth if (xfer == NULL)
1103 1.1 jnemeth return ATACMD_TRY_AGAIN;
1104 1.1 jnemeth if (ata_bio->flags & ATA_POLL)
1105 1.1 jnemeth xfer->c_flags |= C_POLL;
1106 1.1 jnemeth xfer->c_drive = drvp->drive;
1107 1.1 jnemeth xfer->c_databuf = ata_bio->databuf;
1108 1.1 jnemeth xfer->c_bcount = ata_bio->bcount;
1109 1.1 jnemeth xfer->c_start = siisata_bio_start;
1110 1.1 jnemeth xfer->c_intr = siisata_bio_complete;
1111 1.1 jnemeth xfer->c_kill_xfer = siisata_bio_kill_xfer;
1112 1.1 jnemeth ata_exec_xfer(chp, xfer);
1113 1.1 jnemeth return (ata_bio->flags & ATA_ITSDONE) ?
1114 1.1 jnemeth ATACMD_COMPLETE : ATACMD_QUEUED;
1115 1.1 jnemeth }
1116 1.1 jnemeth
1117 1.1 jnemeth void
1118 1.1 jnemeth siisata_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
1119 1.1 jnemeth {
1120 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1121 1.1 jnemeth struct siisata_prb *prb;
1122 1.30.4.4 jdolecek struct ata_bio *ata_bio = &xfer->c_bio;
1123 1.3 jakllsch int i;
1124 1.1 jnemeth
1125 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("%s: %s port %d slot %d drive %d\n",
1126 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__,
1127 1.30.4.15 jakllsch chp->ch_channel, xfer->c_slot, xfer->c_drive), DEBUG_FUNCS);
1128 1.1 jnemeth
1129 1.7 jakllsch chp->ch_status = 0;
1130 1.7 jakllsch chp->ch_error = 0;
1131 1.7 jakllsch
1132 1.30.4.15 jakllsch prb = schp->sch_prb[xfer->c_slot];
1133 1.30.4.14 jakllsch memset(prb, 0, SIISATA_CMD_SIZE);
1134 1.1 jnemeth
1135 1.3 jakllsch satafis_rhd_construct_bio(xfer, prb->prb_fis);
1136 1.22 bouyer KASSERT(xfer->c_drive <= PMP_PORT_CTL);
1137 1.22 bouyer prb->prb_fis[rhd_c] |= xfer->c_drive;
1138 1.1 jnemeth
1139 1.30.4.15 jakllsch if (siisata_dma_setup(chp, xfer->c_slot, ata_bio->databuf, ata_bio->bcount,
1140 1.1 jnemeth (ata_bio->flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
1141 1.1 jnemeth ata_bio->error = ERR_DMA;
1142 1.1 jnemeth ata_bio->r_error = 0;
1143 1.30.4.7 jakllsch siisata_bio_complete(chp, xfer, 0);
1144 1.1 jnemeth return;
1145 1.1 jnemeth }
1146 1.1 jnemeth
1147 1.1 jnemeth if (xfer->c_flags & C_POLL) {
1148 1.1 jnemeth /* polled command, disable interrupts */
1149 1.3 jakllsch prb->prb_control = htole16(PRB_CF_INTERRUPT_MASK);
1150 1.17 bouyer siisata_disable_port_interrupt(chp);
1151 1.1 jnemeth }
1152 1.1 jnemeth
1153 1.30.4.15 jakllsch siisata_activate_prb(schp, xfer->c_slot);
1154 1.1 jnemeth
1155 1.3 jakllsch if ((ata_bio->flags & ATA_POLL) == 0) {
1156 1.1 jnemeth chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1157 1.30.4.5 jdolecek callout_reset(&xfer->c_timo_callout, mstohz(ATA_DELAY),
1158 1.30.4.5 jdolecek siisata_timeout, xfer);
1159 1.1 jnemeth goto out;
1160 1.1 jnemeth }
1161 1.1 jnemeth
1162 1.3 jakllsch /*
1163 1.3 jakllsch * polled command
1164 1.3 jakllsch */
1165 1.30.4.23 jdolecek for (i = 0; i < ATA_DELAY * 10; i++) {
1166 1.1 jnemeth if (ata_bio->flags & ATA_ITSDONE)
1167 1.1 jnemeth break;
1168 1.3 jakllsch siisata_intr_port(schp);
1169 1.30.4.20 jdolecek DELAY(100);
1170 1.1 jnemeth }
1171 1.1 jnemeth
1172 1.17 bouyer siisata_enable_port_interrupt(chp);
1173 1.1 jnemeth out:
1174 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: done\n",
1175 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
1176 1.30.4.12 jakllsch DEBUG_FUNCS);
1177 1.1 jnemeth return;
1178 1.1 jnemeth }
1179 1.1 jnemeth
1180 1.1 jnemeth void
1181 1.1 jnemeth siisata_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1182 1.1 jnemeth int reason)
1183 1.1 jnemeth {
1184 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1185 1.30.4.4 jdolecek struct ata_bio *ata_bio = &xfer->c_bio;
1186 1.1 jnemeth int drive = xfer->c_drive;
1187 1.30.4.24 jdolecek bool deactivate = true;
1188 1.1 jnemeth
1189 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: port %d slot %d\n",
1190 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__,
1191 1.30.4.15 jakllsch chp->ch_channel, xfer->c_slot), DEBUG_FUNCS);
1192 1.1 jnemeth
1193 1.1 jnemeth ata_bio->flags |= ATA_ITSDONE;
1194 1.1 jnemeth switch (reason) {
1195 1.30.4.24 jdolecek case KILL_GONE_INACTIVE:
1196 1.30.4.24 jdolecek deactivate = false;
1197 1.30.4.24 jdolecek /* FALLTHROUGH */
1198 1.1 jnemeth case KILL_GONE:
1199 1.1 jnemeth ata_bio->error = ERR_NODEV;
1200 1.1 jnemeth break;
1201 1.1 jnemeth case KILL_RESET:
1202 1.1 jnemeth ata_bio->error = ERR_RESET;
1203 1.1 jnemeth break;
1204 1.1 jnemeth default:
1205 1.1 jnemeth panic("%s: port %d: unknown reason %d",
1206 1.1 jnemeth __func__, chp->ch_channel, reason);
1207 1.1 jnemeth }
1208 1.1 jnemeth ata_bio->r_error = WDCE_ABRT;
1209 1.30.4.24 jdolecek
1210 1.30.4.24 jdolecek if (deactivate) {
1211 1.30.4.24 jdolecek siisata_deactivate_prb(schp, xfer->c_slot);
1212 1.30.4.24 jdolecek ata_deactivate_xfer(chp, xfer);
1213 1.30.4.24 jdolecek }
1214 1.30.4.24 jdolecek
1215 1.30.4.3 jdolecek (*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc, xfer);
1216 1.1 jnemeth }
1217 1.1 jnemeth
1218 1.1 jnemeth int
1219 1.30.4.6 jakllsch siisata_bio_complete(struct ata_channel *chp, struct ata_xfer *xfer, int is)
1220 1.1 jnemeth {
1221 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1222 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1223 1.30.4.4 jdolecek struct ata_bio *ata_bio = &xfer->c_bio;
1224 1.1 jnemeth int drive = xfer->c_drive;
1225 1.1 jnemeth
1226 1.30.4.15 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: port %d slot %d drive %d\n",
1227 1.30.4.15 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__,
1228 1.30.4.15 jakllsch chp->ch_channel, xfer->c_slot, xfer->c_drive), DEBUG_FUNCS);
1229 1.30.4.15 jakllsch
1230 1.30.4.24 jdolecek if (ata_waitdrain_xfer_check(chp, xfer))
1231 1.30.4.24 jdolecek return 0;
1232 1.30.4.24 jdolecek
1233 1.30.4.15 jakllsch siisata_deactivate_prb(schp, xfer->c_slot);
1234 1.30.4.24 jdolecek ata_deactivate_xfer(chp, xfer);
1235 1.30.4.24 jdolecek
1236 1.1 jnemeth chp->ch_flags &= ~ATACH_IRQ_WAIT;
1237 1.3 jakllsch if (xfer->c_flags & C_TIMEOU) {
1238 1.3 jakllsch ata_bio->error = TIMEOUT;
1239 1.3 jakllsch } else {
1240 1.3 jakllsch ata_bio->error = NOERROR;
1241 1.3 jakllsch }
1242 1.1 jnemeth
1243 1.30.4.15 jakllsch bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[xfer->c_slot], 0,
1244 1.30.4.15 jakllsch schp->sch_datad[xfer->c_slot]->dm_mapsize,
1245 1.1 jnemeth (ata_bio->flags & ATA_READ) ? BUS_DMASYNC_POSTREAD :
1246 1.1 jnemeth BUS_DMASYNC_POSTWRITE);
1247 1.30.4.15 jakllsch bus_dmamap_unload(sc->sc_dmat, schp->sch_datad[xfer->c_slot]);
1248 1.1 jnemeth
1249 1.1 jnemeth ata_bio->flags |= ATA_ITSDONE;
1250 1.1 jnemeth if (chp->ch_status & WDCS_DWF) {
1251 1.1 jnemeth ata_bio->error = ERR_DF;
1252 1.1 jnemeth } else if (chp->ch_status & WDCS_ERR) {
1253 1.1 jnemeth ata_bio->error = ERROR;
1254 1.1 jnemeth ata_bio->r_error = chp->ch_error;
1255 1.1 jnemeth } else if (chp->ch_status & WDCS_CORR)
1256 1.1 jnemeth ata_bio->flags |= ATA_CORR;
1257 1.1 jnemeth
1258 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s bcount: %ld", SIISATANAME(sc), __func__,
1259 1.30.4.12 jakllsch ata_bio->bcount), DEBUG_XFERS);
1260 1.6 jakllsch if (ata_bio->error == NOERROR) {
1261 1.6 jakllsch if (ata_bio->flags & ATA_READ)
1262 1.6 jakllsch ata_bio->bcount -=
1263 1.30.4.15 jakllsch PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot, PRSO_RTC));
1264 1.6 jakllsch else
1265 1.6 jakllsch ata_bio->bcount = 0;
1266 1.6 jakllsch }
1267 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT((" now %ld\n", ata_bio->bcount), DEBUG_XFERS);
1268 1.30.4.3 jdolecek (*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc, xfer);
1269 1.1 jnemeth atastart(chp);
1270 1.1 jnemeth return 0;
1271 1.1 jnemeth }
1272 1.1 jnemeth
1273 1.1 jnemeth void
1274 1.1 jnemeth siisata_timeout(void *v)
1275 1.1 jnemeth {
1276 1.30.4.5 jdolecek struct ata_xfer *xfer = v;
1277 1.30.4.5 jdolecek struct ata_channel *chp = xfer->c_chp;
1278 1.1 jnemeth int s = splbio();
1279 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %p\n", __func__, xfer), DEBUG_INTR);
1280 1.22 bouyer siisata_device_reset(chp);
1281 1.1 jnemeth if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1282 1.1 jnemeth xfer->c_flags |= C_TIMEOU;
1283 1.30.4.6 jakllsch xfer->c_intr(chp, xfer, 0);
1284 1.1 jnemeth }
1285 1.1 jnemeth splx(s);
1286 1.1 jnemeth }
1287 1.1 jnemeth
1288 1.1 jnemeth static int
1289 1.1 jnemeth siisata_dma_setup(struct ata_channel *chp, int slot, void *data,
1290 1.1 jnemeth size_t count, int op)
1291 1.1 jnemeth {
1292 1.1 jnemeth
1293 1.1 jnemeth int error, seg;
1294 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1295 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1296 1.1 jnemeth
1297 1.1 jnemeth struct siisata_prb *prbp;
1298 1.1 jnemeth
1299 1.1 jnemeth prbp = schp->sch_prb[slot];
1300 1.1 jnemeth
1301 1.1 jnemeth if (data == NULL) {
1302 1.1 jnemeth goto end;
1303 1.1 jnemeth }
1304 1.1 jnemeth
1305 1.1 jnemeth error = bus_dmamap_load(sc->sc_dmat, schp->sch_datad[slot],
1306 1.1 jnemeth data, count, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING | op);
1307 1.1 jnemeth if (error) {
1308 1.17 bouyer aprint_error("%s port %d: "
1309 1.1 jnemeth "failed to load xfer in slot %d: error %d\n",
1310 1.1 jnemeth SIISATANAME(sc), chp->ch_channel, slot, error);
1311 1.1 jnemeth return error;
1312 1.1 jnemeth }
1313 1.1 jnemeth
1314 1.1 jnemeth bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[slot], 0,
1315 1.1 jnemeth schp->sch_datad[slot]->dm_mapsize,
1316 1.1 jnemeth (op == BUS_DMA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1317 1.1 jnemeth
1318 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %d segs, %ld count\n", __func__,
1319 1.1 jnemeth schp->sch_datad[slot]->dm_nsegs, (long unsigned int) count),
1320 1.1 jnemeth DEBUG_FUNCS | DEBUG_DEBUG);
1321 1.1 jnemeth
1322 1.1 jnemeth for (seg = 0; seg < schp->sch_datad[slot]->dm_nsegs; seg++) {
1323 1.1 jnemeth prbp->prb_sge[seg].sge_da =
1324 1.1 jnemeth htole64(schp->sch_datad[slot]->dm_segs[seg].ds_addr);
1325 1.1 jnemeth prbp->prb_sge[seg].sge_dc =
1326 1.1 jnemeth htole32(schp->sch_datad[slot]->dm_segs[seg].ds_len);
1327 1.1 jnemeth prbp->prb_sge[seg].sge_flags = htole32(0);
1328 1.1 jnemeth }
1329 1.1 jnemeth prbp->prb_sge[seg - 1].sge_flags |= htole32(SGE_FLAG_TRM);
1330 1.1 jnemeth end:
1331 1.1 jnemeth return 0;
1332 1.1 jnemeth }
1333 1.1 jnemeth
1334 1.2 jakllsch static void
1335 1.2 jakllsch siisata_activate_prb(struct siisata_channel *schp, int slot)
1336 1.1 jnemeth {
1337 1.2 jakllsch struct siisata_softc *sc;
1338 1.2 jakllsch bus_size_t offset;
1339 1.6 jakllsch uint64_t pprb;
1340 1.2 jakllsch
1341 1.2 jakllsch sc = (struct siisata_softc *)schp->ata_channel.ch_atac;
1342 1.2 jakllsch
1343 1.11 rmind KASSERTMSG((schp->sch_active_slots & __BIT(slot)) != __BIT(slot),
1344 1.15 jym "%s: trying to activate active slot %d", SIISATANAME(sc), slot);
1345 1.2 jakllsch
1346 1.2 jakllsch SIISATA_PRB_SYNC(sc, schp, slot, BUS_DMASYNC_PREWRITE);
1347 1.2 jakllsch /* keep track of what's going on */
1348 1.2 jakllsch schp->sch_active_slots |= __BIT(slot);
1349 1.2 jakllsch
1350 1.6 jakllsch offset = PRO_CARX(schp->ata_channel.ch_channel, slot);
1351 1.6 jakllsch
1352 1.6 jakllsch pprb = schp->sch_bus_prb[slot];
1353 1.2 jakllsch
1354 1.6 jakllsch PRWRITE(sc, offset + 0, pprb >> 0);
1355 1.6 jakllsch PRWRITE(sc, offset + 4, pprb >> 32);
1356 1.1 jnemeth }
1357 1.1 jnemeth
1358 1.1 jnemeth static void
1359 1.2 jakllsch siisata_deactivate_prb(struct siisata_channel *schp, int slot)
1360 1.1 jnemeth {
1361 1.2 jakllsch struct siisata_softc *sc;
1362 1.30.4.12 jakllsch
1363 1.2 jakllsch sc = (struct siisata_softc *)schp->ata_channel.ch_atac;
1364 1.2 jakllsch
1365 1.11 rmind KASSERTMSG((schp->sch_active_slots & __BIT(slot)) != 0,
1366 1.15 jym "%s: trying to deactivate inactive slot %d", SIISATANAME(sc),
1367 1.15 jym slot);
1368 1.2 jakllsch
1369 1.2 jakllsch schp->sch_active_slots &= ~__BIT(slot); /* mark free */
1370 1.2 jakllsch SIISATA_PRB_SYNC(sc, schp, slot, BUS_DMASYNC_POSTWRITE);
1371 1.2 jakllsch }
1372 1.2 jakllsch
1373 1.2 jakllsch static void
1374 1.2 jakllsch siisata_reinit_port(struct ata_channel *chp)
1375 1.2 jakllsch {
1376 1.2 jakllsch struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1377 1.2 jakllsch
1378 1.5 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_PORT_INITIALIZE);
1379 1.5 jakllsch while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
1380 1.1 jnemeth DELAY(10);
1381 1.22 bouyer if (chp->ch_ndrives > 1)
1382 1.22 bouyer PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_PMP_ENABLE);
1383 1.1 jnemeth }
1384 1.1 jnemeth
1385 1.1 jnemeth static void
1386 1.2 jakllsch siisata_device_reset(struct ata_channel *chp)
1387 1.1 jnemeth {
1388 1.2 jakllsch struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1389 1.2 jakllsch
1390 1.5 jakllsch PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_DEVICE_RESET);
1391 1.5 jakllsch while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
1392 1.1 jnemeth DELAY(10);
1393 1.1 jnemeth }
1394 1.1 jnemeth
1395 1.1 jnemeth
1396 1.1 jnemeth #if NATAPIBUS > 0
1397 1.1 jnemeth void
1398 1.1 jnemeth siisata_atapibus_attach(struct atabus_softc *ata_sc)
1399 1.1 jnemeth {
1400 1.1 jnemeth struct ata_channel *chp = ata_sc->sc_chan;
1401 1.1 jnemeth struct atac_softc *atac = chp->ch_atac;
1402 1.1 jnemeth struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
1403 1.1 jnemeth struct scsipi_channel *chan = &chp->ch_atapi_channel;
1404 1.1 jnemeth
1405 1.1 jnemeth /*
1406 1.1 jnemeth * Fill in the scsipi_adapter.
1407 1.1 jnemeth */
1408 1.1 jnemeth adapt->adapt_dev = atac->atac_dev;
1409 1.1 jnemeth adapt->adapt_nchannels = atac->atac_nchannels;
1410 1.1 jnemeth adapt->adapt_request = siisata_atapi_scsipi_request;
1411 1.1 jnemeth adapt->adapt_minphys = siisata_atapi_minphys;
1412 1.1 jnemeth atac->atac_atapi_adapter.atapi_probe_device =
1413 1.1 jnemeth siisata_atapi_probe_device;
1414 1.1 jnemeth
1415 1.1 jnemeth /*
1416 1.1 jnemeth * Fill in the scsipi_channel.
1417 1.1 jnemeth */
1418 1.1 jnemeth memset(chan, 0, sizeof(*chan));
1419 1.1 jnemeth chan->chan_adapter = adapt;
1420 1.1 jnemeth chan->chan_bustype = &siisata_atapi_bustype;
1421 1.1 jnemeth chan->chan_channel = chp->ch_channel;
1422 1.1 jnemeth chan->chan_flags = SCSIPI_CHAN_OPENINGS;
1423 1.1 jnemeth chan->chan_openings = 1;
1424 1.1 jnemeth chan->chan_max_periph = 1;
1425 1.1 jnemeth chan->chan_ntargets = 1;
1426 1.1 jnemeth chan->chan_nluns = 1;
1427 1.1 jnemeth
1428 1.1 jnemeth chp->atapibus = config_found_ia(ata_sc->sc_dev, "atapi", chan,
1429 1.1 jnemeth atapiprint);
1430 1.1 jnemeth }
1431 1.1 jnemeth
1432 1.1 jnemeth void
1433 1.1 jnemeth siisata_atapi_minphys(struct buf *bp)
1434 1.1 jnemeth {
1435 1.1 jnemeth if (bp->b_bcount > MAXPHYS)
1436 1.1 jnemeth bp->b_bcount = MAXPHYS;
1437 1.1 jnemeth minphys(bp);
1438 1.1 jnemeth }
1439 1.1 jnemeth
1440 1.1 jnemeth /*
1441 1.1 jnemeth * Kill off all pending xfers for a periph.
1442 1.1 jnemeth *
1443 1.1 jnemeth * Must be called at splbio().
1444 1.1 jnemeth */
1445 1.1 jnemeth void
1446 1.1 jnemeth siisata_atapi_kill_pending(struct scsipi_periph *periph)
1447 1.1 jnemeth {
1448 1.1 jnemeth struct atac_softc *atac =
1449 1.1 jnemeth device_private(periph->periph_channel->chan_adapter->adapt_dev);
1450 1.1 jnemeth struct ata_channel *chp =
1451 1.1 jnemeth atac->atac_channels[periph->periph_channel->chan_channel];
1452 1.1 jnemeth
1453 1.1 jnemeth ata_kill_pending(&chp->ch_drive[periph->periph_target]);
1454 1.1 jnemeth }
1455 1.1 jnemeth
1456 1.1 jnemeth void
1457 1.1 jnemeth siisata_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1458 1.1 jnemeth int reason)
1459 1.1 jnemeth {
1460 1.30.4.4 jdolecek struct scsipi_xfer *sc_xfer = xfer->c_scsipi;
1461 1.30.4.15 jakllsch struct siisata_channel *schp = (struct siisata_channel *)chp;
1462 1.30.4.24 jdolecek bool deactivate = true;
1463 1.1 jnemeth
1464 1.1 jnemeth /* remove this command from xfer queue */
1465 1.1 jnemeth switch (reason) {
1466 1.30.4.24 jdolecek case KILL_GONE_INACTIVE:
1467 1.30.4.24 jdolecek deactivate = false;
1468 1.30.4.24 jdolecek /* FALLTHROUGH */
1469 1.1 jnemeth case KILL_GONE:
1470 1.1 jnemeth sc_xfer->error = XS_DRIVER_STUFFUP;
1471 1.1 jnemeth break;
1472 1.1 jnemeth case KILL_RESET:
1473 1.1 jnemeth sc_xfer->error = XS_RESET;
1474 1.1 jnemeth break;
1475 1.1 jnemeth default:
1476 1.1 jnemeth panic("%s: port %d: unknown reason %d",
1477 1.1 jnemeth __func__, chp->ch_channel, reason);
1478 1.1 jnemeth }
1479 1.30.4.24 jdolecek
1480 1.30.4.24 jdolecek if (deactivate) {
1481 1.30.4.24 jdolecek siisata_deactivate_prb(schp, xfer->c_slot);
1482 1.30.4.24 jdolecek ata_deactivate_xfer(chp, xfer);
1483 1.30.4.24 jdolecek }
1484 1.30.4.24 jdolecek
1485 1.1 jnemeth ata_free_xfer(chp, xfer);
1486 1.1 jnemeth scsipi_done(sc_xfer);
1487 1.1 jnemeth }
1488 1.1 jnemeth
1489 1.1 jnemeth void
1490 1.1 jnemeth siisata_atapi_probe_device(struct atapibus_softc *sc, int target)
1491 1.1 jnemeth {
1492 1.1 jnemeth struct scsipi_channel *chan = sc->sc_channel;
1493 1.1 jnemeth struct scsipi_periph *periph;
1494 1.1 jnemeth struct ataparams ids;
1495 1.1 jnemeth struct ataparams *id = &ids;
1496 1.1 jnemeth struct siisata_softc *siic =
1497 1.1 jnemeth device_private(chan->chan_adapter->adapt_dev);
1498 1.1 jnemeth struct atac_softc *atac = &siic->sc_atac;
1499 1.1 jnemeth struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
1500 1.1 jnemeth struct ata_drive_datas *drvp = &chp->ch_drive[target];
1501 1.1 jnemeth struct scsipibus_attach_args sa;
1502 1.1 jnemeth char serial_number[21], model[41], firmware_revision[9];
1503 1.1 jnemeth int s;
1504 1.1 jnemeth
1505 1.1 jnemeth /* skip if already attached */
1506 1.1 jnemeth if (scsipi_lookup_periph(chan, target, 0) != NULL)
1507 1.1 jnemeth return;
1508 1.1 jnemeth
1509 1.1 jnemeth /* if no ATAPI device detected at attach time, skip */
1510 1.27 bouyer if (drvp->drive_type != ATA_DRIVET_ATAPI) {
1511 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: drive %d not present\n", __func__,
1512 1.30.4.12 jakllsch target), DEBUG_PROBE);
1513 1.1 jnemeth return;
1514 1.1 jnemeth }
1515 1.1 jnemeth
1516 1.1 jnemeth /* Some ATAPI devices need a bit more time after software reset. */
1517 1.6 jakllsch DELAY(5000);
1518 1.1 jnemeth if (ata_get_params(drvp, AT_WAIT, id) == 0) {
1519 1.1 jnemeth #ifdef ATAPI_DEBUG_PROBE
1520 1.1 jnemeth log(LOG_DEBUG, "%s drive %d: cmdsz 0x%x drqtype 0x%x\n",
1521 1.1 jnemeth device_xname(sc->sc_dev), target,
1522 1.1 jnemeth id->atap_config & ATAPI_CFG_CMD_MASK,
1523 1.1 jnemeth id->atap_config & ATAPI_CFG_DRQ_MASK);
1524 1.1 jnemeth #endif
1525 1.1 jnemeth periph = scsipi_alloc_periph(M_NOWAIT);
1526 1.1 jnemeth if (periph == NULL) {
1527 1.1 jnemeth aprint_error_dev(sc->sc_dev,
1528 1.1 jnemeth "%s: unable to allocate periph for "
1529 1.3 jakllsch "channel %d drive %d\n", __func__,
1530 1.1 jnemeth chp->ch_channel, target);
1531 1.1 jnemeth return;
1532 1.1 jnemeth }
1533 1.1 jnemeth periph->periph_dev = NULL;
1534 1.1 jnemeth periph->periph_channel = chan;
1535 1.1 jnemeth periph->periph_switch = &atapi_probe_periphsw;
1536 1.1 jnemeth periph->periph_target = target;
1537 1.1 jnemeth periph->periph_lun = 0;
1538 1.1 jnemeth periph->periph_quirks = PQUIRK_ONLYBIG;
1539 1.1 jnemeth
1540 1.1 jnemeth #ifdef SCSIPI_DEBUG
1541 1.1 jnemeth if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
1542 1.1 jnemeth SCSIPI_DEBUG_TARGET == target)
1543 1.1 jnemeth periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
1544 1.1 jnemeth #endif
1545 1.1 jnemeth periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
1546 1.1 jnemeth if (id->atap_config & ATAPI_CFG_REMOV)
1547 1.1 jnemeth periph->periph_flags |= PERIPH_REMOVABLE;
1548 1.1 jnemeth sa.sa_periph = periph;
1549 1.1 jnemeth sa.sa_inqbuf.type = ATAPI_CFG_TYPE(id->atap_config);
1550 1.1 jnemeth sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
1551 1.1 jnemeth T_REMOV : T_FIXED;
1552 1.28 christos strnvisx(model, sizeof(model), id->atap_model, 40,
1553 1.28 christos VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1554 1.28 christos strnvisx(serial_number, sizeof(serial_number),
1555 1.28 christos id->atap_serial, 20, VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1556 1.28 christos strnvisx(firmware_revision, sizeof(firmware_revision),
1557 1.28 christos id->atap_revision, 8, VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1558 1.1 jnemeth sa.sa_inqbuf.vendor = model;
1559 1.1 jnemeth sa.sa_inqbuf.product = serial_number;
1560 1.1 jnemeth sa.sa_inqbuf.revision = firmware_revision;
1561 1.1 jnemeth
1562 1.1 jnemeth /*
1563 1.1 jnemeth * Determine the operating mode capabilities of the device.
1564 1.1 jnemeth */
1565 1.1 jnemeth if ((id->atap_config & ATAPI_CFG_CMD_MASK)
1566 1.1 jnemeth == ATAPI_CFG_CMD_16) {
1567 1.1 jnemeth periph->periph_cap |= PERIPH_CAP_CMD16;
1568 1.30.4.12 jakllsch
1569 1.1 jnemeth /* configure port for packet length */
1570 1.1 jnemeth PRWRITE(siic, PRX(chp->ch_channel, PRO_PCS),
1571 1.5 jakllsch PR_PC_PACKET_LENGTH);
1572 1.5 jakllsch } else {
1573 1.5 jakllsch PRWRITE(siic, PRX(chp->ch_channel, PRO_PCC),
1574 1.1 jnemeth PR_PC_PACKET_LENGTH);
1575 1.1 jnemeth }
1576 1.5 jakllsch
1577 1.1 jnemeth /* XXX This is gross. */
1578 1.1 jnemeth periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
1579 1.1 jnemeth
1580 1.1 jnemeth drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
1581 1.1 jnemeth
1582 1.1 jnemeth if (drvp->drv_softc)
1583 1.1 jnemeth ata_probe_caps(drvp);
1584 1.1 jnemeth else {
1585 1.1 jnemeth s = splbio();
1586 1.22 bouyer drvp->drive_type &= ATA_DRIVET_NONE;
1587 1.1 jnemeth splx(s);
1588 1.1 jnemeth }
1589 1.1 jnemeth } else {
1590 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: ATAPI_IDENTIFY_DEVICE "
1591 1.1 jnemeth "failed for drive %s:%d:%d: error 0x%x\n",
1592 1.1 jnemeth __func__, SIISATANAME(siic), chp->ch_channel, target,
1593 1.1 jnemeth chp->ch_error), DEBUG_PROBE);
1594 1.1 jnemeth s = splbio();
1595 1.22 bouyer drvp->drive_type &= ATA_DRIVET_NONE;
1596 1.1 jnemeth splx(s);
1597 1.1 jnemeth }
1598 1.1 jnemeth }
1599 1.1 jnemeth
1600 1.1 jnemeth void
1601 1.1 jnemeth siisata_atapi_scsipi_request(struct scsipi_channel *chan,
1602 1.1 jnemeth scsipi_adapter_req_t req, void *arg)
1603 1.1 jnemeth {
1604 1.1 jnemeth struct scsipi_adapter *adapt = chan->chan_adapter;
1605 1.1 jnemeth struct scsipi_periph *periph;
1606 1.1 jnemeth struct scsipi_xfer *sc_xfer;
1607 1.1 jnemeth struct siisata_softc *sc = device_private(adapt->adapt_dev);
1608 1.1 jnemeth struct atac_softc *atac = &sc->sc_atac;
1609 1.1 jnemeth struct ata_xfer *xfer;
1610 1.1 jnemeth int channel = chan->chan_channel;
1611 1.1 jnemeth int drive, s;
1612 1.1 jnemeth
1613 1.1 jnemeth switch (req) {
1614 1.1 jnemeth case ADAPTER_REQ_RUN_XFER:
1615 1.1 jnemeth sc_xfer = arg;
1616 1.1 jnemeth periph = sc_xfer->xs_periph;
1617 1.1 jnemeth drive = periph->periph_target;
1618 1.1 jnemeth
1619 1.1 jnemeth SIISATA_DEBUG_PRINT(("%s: %s:%d:%d\n", __func__,
1620 1.1 jnemeth device_xname(atac->atac_dev), channel, drive),
1621 1.1 jnemeth DEBUG_XFERS);
1622 1.1 jnemeth
1623 1.1 jnemeth if (!device_is_active(atac->atac_dev)) {
1624 1.1 jnemeth sc_xfer->error = XS_DRIVER_STUFFUP;
1625 1.1 jnemeth scsipi_done(sc_xfer);
1626 1.1 jnemeth return;
1627 1.1 jnemeth }
1628 1.30.4.18 jdolecek xfer = ata_get_xfer_ext(atac->atac_channels[channel], false, 0);
1629 1.1 jnemeth if (xfer == NULL) {
1630 1.1 jnemeth sc_xfer->error = XS_RESOURCE_SHORTAGE;
1631 1.1 jnemeth scsipi_done(sc_xfer);
1632 1.1 jnemeth return;
1633 1.1 jnemeth }
1634 1.1 jnemeth
1635 1.1 jnemeth if (sc_xfer->xs_control & XS_CTL_POLL)
1636 1.1 jnemeth xfer->c_flags |= C_POLL;
1637 1.1 jnemeth xfer->c_drive = drive;
1638 1.1 jnemeth xfer->c_flags |= C_ATAPI;
1639 1.30.4.4 jdolecek xfer->c_scsipi = sc_xfer;
1640 1.1 jnemeth xfer->c_databuf = sc_xfer->data;
1641 1.1 jnemeth xfer->c_bcount = sc_xfer->datalen;
1642 1.1 jnemeth xfer->c_start = siisata_atapi_start;
1643 1.1 jnemeth xfer->c_intr = siisata_atapi_complete;
1644 1.1 jnemeth xfer->c_kill_xfer = siisata_atapi_kill_xfer;
1645 1.1 jnemeth xfer->c_dscpoll = 0;
1646 1.1 jnemeth s = splbio();
1647 1.1 jnemeth ata_exec_xfer(atac->atac_channels[channel], xfer);
1648 1.1 jnemeth #ifdef DIAGNOSTIC
1649 1.1 jnemeth if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
1650 1.1 jnemeth (sc_xfer->xs_status & XS_STS_DONE) == 0)
1651 1.1 jnemeth panic("%s: polled command not done", __func__);
1652 1.1 jnemeth #endif
1653 1.1 jnemeth splx(s);
1654 1.1 jnemeth return;
1655 1.1 jnemeth
1656 1.1 jnemeth default:
1657 1.1 jnemeth /* Not supported, nothing to do. */
1658 1.1 jnemeth ;
1659 1.1 jnemeth }
1660 1.1 jnemeth }
1661 1.1 jnemeth
1662 1.1 jnemeth void
1663 1.1 jnemeth siisata_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
1664 1.1 jnemeth {
1665 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1666 1.1 jnemeth struct siisata_prb *prbp;
1667 1.1 jnemeth
1668 1.30.4.4 jdolecek struct scsipi_xfer *sc_xfer = xfer->c_scsipi;
1669 1.1 jnemeth int i;
1670 1.1 jnemeth
1671 1.2 jakllsch SIISATA_DEBUG_PRINT( ("%s: %s:%d:%d, scsi flags 0x%x\n", __func__,
1672 1.22 bouyer SIISATANAME((struct siisata_softc *)chp->ch_atac), chp->ch_channel,
1673 1.2 jakllsch chp->ch_drive[xfer->c_drive].drive, sc_xfer->xs_control),
1674 1.2 jakllsch DEBUG_XFERS);
1675 1.1 jnemeth
1676 1.7 jakllsch chp->ch_status = 0;
1677 1.7 jakllsch chp->ch_error = 0;
1678 1.7 jakllsch
1679 1.30.4.15 jakllsch prbp = schp->sch_prb[xfer->c_slot];
1680 1.30.4.14 jakllsch memset(prbp, 0, SIISATA_CMD_SIZE);
1681 1.1 jnemeth
1682 1.1 jnemeth /* fill in direction for ATAPI command */
1683 1.1 jnemeth if ((sc_xfer->xs_control & XS_CTL_DATA_IN))
1684 1.1 jnemeth prbp->prb_control |= htole16(PRB_CF_PACKET_READ);
1685 1.1 jnemeth if ((sc_xfer->xs_control & XS_CTL_DATA_OUT))
1686 1.1 jnemeth prbp->prb_control |= htole16(PRB_CF_PACKET_WRITE);
1687 1.1 jnemeth
1688 1.3 jakllsch satafis_rhd_construct_atapi(xfer, prbp->prb_fis);
1689 1.22 bouyer KASSERT(xfer->c_drive <= PMP_PORT_CTL);
1690 1.22 bouyer prbp->prb_fis[rhd_c] |= xfer->c_drive;
1691 1.1 jnemeth
1692 1.1 jnemeth /* copy over ATAPI command */
1693 1.1 jnemeth memcpy(prbp->prb_atapi, sc_xfer->cmd, sc_xfer->cmdlen);
1694 1.1 jnemeth
1695 1.30.4.15 jakllsch if (siisata_dma_setup(chp, xfer->c_slot,
1696 1.1 jnemeth (sc_xfer->xs_control & (XS_CTL_DATA_IN | XS_CTL_DATA_OUT)) ?
1697 1.1 jnemeth xfer->c_databuf : NULL,
1698 1.1 jnemeth xfer->c_bcount,
1699 1.1 jnemeth (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
1700 1.1 jnemeth BUS_DMA_READ : BUS_DMA_WRITE)
1701 1.1 jnemeth )
1702 1.1 jnemeth panic("%s", __func__);
1703 1.1 jnemeth
1704 1.1 jnemeth if (xfer->c_flags & C_POLL) {
1705 1.1 jnemeth /* polled command, disable interrupts */
1706 1.3 jakllsch prbp->prb_control = htole16(PRB_CF_INTERRUPT_MASK);
1707 1.17 bouyer siisata_disable_port_interrupt(chp);
1708 1.1 jnemeth }
1709 1.1 jnemeth
1710 1.30.4.15 jakllsch siisata_activate_prb(schp, xfer->c_slot);
1711 1.1 jnemeth
1712 1.1 jnemeth if ((xfer->c_flags & C_POLL) == 0) {
1713 1.1 jnemeth chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1714 1.30.4.5 jdolecek callout_reset(&xfer->c_timo_callout, mstohz(sc_xfer->timeout),
1715 1.30.4.5 jdolecek siisata_timeout, xfer);
1716 1.1 jnemeth goto out;
1717 1.1 jnemeth }
1718 1.3 jakllsch
1719 1.1 jnemeth /*
1720 1.1 jnemeth * polled command
1721 1.1 jnemeth */
1722 1.30.4.23 jdolecek for (i = 0; i < ATA_DELAY * 10; i++) {
1723 1.1 jnemeth if (sc_xfer->xs_status & XS_STS_DONE)
1724 1.1 jnemeth break;
1725 1.3 jakllsch siisata_intr_port(schp);
1726 1.30.4.23 jdolecek DELAY(100);
1727 1.1 jnemeth }
1728 1.1 jnemeth if ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
1729 1.30.4.5 jdolecek siisata_timeout(xfer);
1730 1.1 jnemeth }
1731 1.1 jnemeth /* reenable interrupts */
1732 1.17 bouyer siisata_enable_port_interrupt(chp);
1733 1.1 jnemeth out:
1734 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s: done\n",
1735 1.30.4.12 jakllsch SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
1736 1.30.4.12 jakllsch DEBUG_FUNCS);
1737 1.1 jnemeth return;
1738 1.1 jnemeth }
1739 1.1 jnemeth
1740 1.1 jnemeth int
1741 1.1 jnemeth siisata_atapi_complete(struct ata_channel *chp, struct ata_xfer *xfer,
1742 1.30.4.8 jakllsch int is)
1743 1.1 jnemeth {
1744 1.1 jnemeth struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1745 1.1 jnemeth struct siisata_channel *schp = (struct siisata_channel *)chp;
1746 1.30.4.4 jdolecek struct scsipi_xfer *sc_xfer = xfer->c_scsipi;
1747 1.1 jnemeth
1748 1.30.4.12 jakllsch SIISATA_DEBUG_PRINT(("%s: %s()\n", SIISATANAME(sc), __func__),
1749 1.30.4.12 jakllsch DEBUG_INTR);
1750 1.1 jnemeth
1751 1.30.4.24 jdolecek if (ata_waitdrain_xfer_check(chp, xfer))
1752 1.30.4.24 jdolecek return 0;
1753 1.30.4.24 jdolecek
1754 1.30.4.13 jakllsch /* this command is not active any more */
1755 1.30.4.15 jakllsch siisata_deactivate_prb(schp, xfer->c_slot);
1756 1.30.4.24 jdolecek ata_deactivate_xfer(chp, xfer);
1757 1.30.4.24 jdolecek
1758 1.3 jakllsch chp->ch_flags &= ~ATACH_IRQ_WAIT;
1759 1.3 jakllsch if (xfer->c_flags & C_TIMEOU) {
1760 1.3 jakllsch sc_xfer->error = XS_TIMEOUT;
1761 1.3 jakllsch } else {
1762 1.3 jakllsch sc_xfer->error = XS_NOERROR;
1763 1.1 jnemeth }
1764 1.1 jnemeth
1765 1.30.4.15 jakllsch bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[xfer->c_slot], 0,
1766 1.30.4.15 jakllsch schp->sch_datad[xfer->c_slot]->dm_mapsize,
1767 1.3 jakllsch (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
1768 1.3 jakllsch BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1769 1.30.4.15 jakllsch bus_dmamap_unload(sc->sc_dmat, schp->sch_datad[xfer->c_slot]);
1770 1.1 jnemeth
1771 1.1 jnemeth ata_free_xfer(chp, xfer);
1772 1.3 jakllsch sc_xfer->resid = sc_xfer->datalen;
1773 1.30.4.15 jakllsch sc_xfer->resid -= PRREAD(sc, PRSX(chp->ch_channel, xfer->c_slot,
1774 1.30.4.15 jakllsch PRSO_RTC));
1775 1.3 jakllsch SIISATA_DEBUG_PRINT(("%s: %s datalen %d resid %d\n", SIISATANAME(sc),
1776 1.30.4.12 jakllsch __func__, sc_xfer->datalen, sc_xfer->resid), DEBUG_XFERS);
1777 1.3 jakllsch if ((chp->ch_status & WDCS_ERR) &&
1778 1.3 jakllsch ((sc_xfer->xs_control & XS_CTL_REQSENSE) == 0 ||
1779 1.3 jakllsch sc_xfer->resid == sc_xfer->datalen)) {
1780 1.3 jakllsch sc_xfer->error = XS_SHORTSENSE;
1781 1.3 jakllsch sc_xfer->sense.atapi_sense = chp->ch_error;
1782 1.3 jakllsch if ((sc_xfer->xs_periph->periph_quirks &
1783 1.3 jakllsch PQUIRK_NOSENSE) == 0) {
1784 1.3 jakllsch /* request sense */
1785 1.3 jakllsch sc_xfer->error = XS_BUSY;
1786 1.3 jakllsch sc_xfer->status = SCSI_CHECK;
1787 1.3 jakllsch }
1788 1.3 jakllsch }
1789 1.1 jnemeth scsipi_done(sc_xfer);
1790 1.1 jnemeth atastart(chp);
1791 1.3 jakllsch return 0; /* XXX verify */
1792 1.1 jnemeth }
1793 1.1 jnemeth
1794 1.1 jnemeth #endif /* NATAPIBUS */
1795