siisata.c revision 1.30.4.3 1 /* $NetBSD: siisata.c,v 1.30.4.3 2017/04/15 12:01:23 jdolecek Exp $ */
2
3 /* from ahcisata_core.c */
4
5 /*
6 * Copyright (c) 2006 Manuel Bouyer.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30 /* from atapi_wdc.c */
31
32 /*
33 * Copyright (c) 1998, 2001 Manuel Bouyer.
34 *
35 * Redistribution and use in source and binary forms, with or without
36 * modification, are permitted provided that the following conditions
37 * are met:
38 * 1. Redistributions of source code must retain the above copyright
39 * notice, this list of conditions and the following disclaimer.
40 * 2. Redistributions in binary form must reproduce the above copyright
41 * notice, this list of conditions and the following disclaimer in the
42 * documentation and/or other materials provided with the distribution.
43 *
44 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
45 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
46 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
47 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
48 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
49 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
50 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
51 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
52 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
53 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
55
56 /*
57 * Copyright (c) 2007, 2008, 2009, 2010 Jonathan A. Kollasch.
58 * All rights reserved.
59 *
60 * Redistribution and use in source and binary forms, with or without
61 * modification, are permitted provided that the following conditions
62 * are met:
63 * 1. Redistributions of source code must retain the above copyright
64 * notice, this list of conditions and the following disclaimer.
65 * 2. Redistributions in binary form must reproduce the above copyright
66 * notice, this list of conditions and the following disclaimer in the
67 * documentation and/or other materials provided with the distribution.
68 *
69 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
70 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
71 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
72 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
73 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
74 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
75 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
76 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
77 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
78 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
79 */
80
81 #include <sys/cdefs.h>
82 __KERNEL_RCSID(0, "$NetBSD: siisata.c,v 1.30.4.3 2017/04/15 12:01:23 jdolecek Exp $");
83
84 #include <sys/types.h>
85 #include <sys/param.h>
86 #include <sys/kernel.h>
87 #include <sys/malloc.h>
88 #include <sys/systm.h>
89 #include <sys/syslog.h>
90 #include <sys/disklabel.h>
91 #include <sys/buf.h>
92 #include <sys/proc.h>
93
94 #include <dev/ata/atareg.h>
95 #include <dev/ata/satavar.h>
96 #include <dev/ata/satareg.h>
97 #include <dev/ata/satafisvar.h>
98 #include <dev/ata/satafisreg.h>
99 #include <dev/ata/satapmpreg.h>
100 #include <dev/ic/siisatavar.h>
101 #include <dev/ic/siisatareg.h>
102
103 #include <dev/scsipi/scsi_all.h> /* for SCSI status */
104
105 #include "atapibus.h"
106
107 #ifdef SIISATA_DEBUG
108 int siisata_debug_mask = 0;
109 #endif
110
111 #define ATA_DELAY 10000 /* 10s for a drive I/O */
112
113 #ifndef __BUS_SPACE_HAS_STREAM_METHODS
114 #if _BYTE_ORDER == _LITTLE_ENDIAN
115 #define bus_space_read_stream_4 bus_space_read_4
116 #define bus_space_read_region_stream_4 bus_space_read_region_4
117 #else
118 static inline uint32_t
119 bus_space_read_stream_4(bus_space_tag_t t, bus_space_handle_t h, bus_size_t o)
120 {
121 return htole32(bus_space_read_4(t, h, o));
122 }
123
124 static inline void
125 bus_space_read_region_stream_4(bus_space_tag_t t, bus_space_handle_t h, bus_size_t o, uint32_t *p, bus_size_t c)
126 {
127 bus_space_read_region_4(t, h, o, p, c);
128 for (bus_size_t i = 0; i < c; i++) {
129 p[i] = htole32(p[i]);
130 }
131 }
132 #endif
133 #endif
134
135 static void siisata_attach_port(struct siisata_softc *, int);
136 static void siisata_intr_port(struct siisata_channel *);
137
138 void siisata_probe_drive(struct ata_channel *);
139 void siisata_setup_channel(struct ata_channel *);
140
141 int siisata_ata_bio(struct ata_drive_datas *, struct ata_xfer *);
142 void siisata_reset_drive(struct ata_drive_datas *, int, uint32_t *);
143 void siisata_reset_channel(struct ata_channel *, int);
144 int siisata_ata_addref(struct ata_drive_datas *);
145 void siisata_ata_delref(struct ata_drive_datas *);
146 void siisata_killpending(struct ata_drive_datas *);
147
148 void siisata_cmd_start(struct ata_channel *, struct ata_xfer *);
149 int siisata_cmd_complete(struct ata_channel *, struct ata_xfer *, int);
150 void siisata_cmd_done(struct ata_channel *, struct ata_xfer *, int);
151 void siisata_cmd_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
152
153 void siisata_bio_start(struct ata_channel *, struct ata_xfer *);
154 int siisata_bio_complete(struct ata_channel *, struct ata_xfer *, int);
155 void siisata_bio_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
156 int siisata_exec_command(struct ata_drive_datas *, struct ata_command *);
157
158 void siisata_timeout(void *);
159
160 static void siisata_reinit_port(struct ata_channel *);
161 static void siisata_device_reset(struct ata_channel *);
162 static void siisata_activate_prb(struct siisata_channel *, int);
163 static void siisata_deactivate_prb(struct siisata_channel *, int);
164 static int siisata_dma_setup(struct ata_channel *chp, int slot,
165 void *data, size_t, int);
166
167 #if NATAPIBUS > 0
168 void siisata_atapibus_attach(struct atabus_softc *);
169 void siisata_atapi_probe_device(struct atapibus_softc *, int);
170 void siisata_atapi_minphys(struct buf *);
171 void siisata_atapi_start(struct ata_channel *,struct ata_xfer *);
172 int siisata_atapi_complete(struct ata_channel *, struct ata_xfer *, int);
173 void siisata_atapi_kill_xfer(struct ata_channel *, struct ata_xfer *, int);
174 void siisata_atapi_done(struct ata_channel *, struct ata_xfer *, int);
175 void siisata_atapi_scsipi_request(struct scsipi_channel *,
176 scsipi_adapter_req_t, void *);
177 void siisata_atapi_kill_pending(struct scsipi_periph *);
178 #endif /* NATAPIBUS */
179
180 const struct ata_bustype siisata_ata_bustype = {
181 SCSIPI_BUSTYPE_ATA,
182 siisata_ata_bio,
183 siisata_reset_drive,
184 siisata_reset_channel,
185 siisata_exec_command,
186 ata_get_params,
187 siisata_ata_addref,
188 siisata_ata_delref,
189 siisata_killpending
190 };
191
192 #if NATAPIBUS > 0
193 static const struct scsipi_bustype siisata_atapi_bustype = {
194 SCSIPI_BUSTYPE_ATAPI,
195 atapi_scsipi_cmd,
196 atapi_interpret_sense,
197 atapi_print_addr,
198 siisata_atapi_kill_pending,
199 NULL,
200 };
201 #endif /* NATAPIBUS */
202
203
204 void
205 siisata_attach(struct siisata_softc *sc)
206 {
207 int i;
208
209 SIISATA_DEBUG_PRINT(("%s: %s: GR_GC: 0x%08x\n",
210 SIISATANAME(sc), __func__, GRREAD(sc, GR_GC)), DEBUG_FUNCS);
211
212 sc->sc_atac.atac_cap = ATAC_CAP_DMA | ATAC_CAP_UDMA;
213 sc->sc_atac.atac_pio_cap = 4;
214 sc->sc_atac.atac_dma_cap = 2;
215 sc->sc_atac.atac_udma_cap = 6;
216 sc->sc_atac.atac_channels = sc->sc_chanarray;
217 sc->sc_atac.atac_probe = siisata_probe_drive;
218 sc->sc_atac.atac_bustype_ata = &siisata_ata_bustype;
219 sc->sc_atac.atac_set_modes = siisata_setup_channel;
220 #if NATAPIBUS > 0
221 sc->sc_atac.atac_atapibus_attach = siisata_atapibus_attach;
222 #endif
223
224 /* come out of reset state */
225 GRWRITE(sc, GR_GC, 0);
226
227 for (i = 0; i < sc->sc_atac.atac_nchannels; i++) {
228 siisata_attach_port(sc, i);
229 }
230
231 SIISATA_DEBUG_PRINT(("%s: %s: GR_GC: 0x%08x\n",
232 SIISATANAME(sc), __func__, GRREAD(sc, GR_GC)),
233 DEBUG_FUNCS);
234 return;
235 }
236
237 static void
238 siisata_disable_port_interrupt(struct ata_channel *chp)
239 {
240 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
241
242 PRWRITE(sc, PRX(chp->ch_channel, PRO_PIEC), 0xffffffff);
243 }
244
245 static void
246 siisata_enable_port_interrupt(struct ata_channel *chp)
247 {
248 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
249
250 /* clear any interrupts */
251 (void)PRREAD(sc, PRX(chp->ch_channel, PRO_PSS));
252 PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS), 0xffffffff);
253 /* and enable CmdErrr+CmdCmpl interrupting */
254 PRWRITE(sc, PRX(chp->ch_channel, PRO_PIES),
255 PR_PIS_CMDERRR | PR_PIS_CMDCMPL);
256 }
257
258 static void
259 siisata_init_port(struct siisata_softc *sc, int port)
260 {
261 struct siisata_channel *schp;
262 struct ata_channel *chp;
263
264 schp = &sc->sc_channels[port];
265 chp = (struct ata_channel *)schp;
266
267 /* come out of reset, 64-bit activation */
268 PRWRITE(sc, PRX(chp->ch_channel, PRO_PCC),
269 PR_PC_32BA | PR_PC_PORT_RESET);
270 /* initialize port */
271 siisata_reinit_port(chp);
272 /* enable CmdErrr+CmdCmpl interrupting */
273 siisata_enable_port_interrupt(chp);
274 /* enable port interrupt */
275 GRWRITE(sc, GR_GC, GRREAD(sc, GR_GC) | GR_GC_PXIE(chp->ch_channel));
276 }
277
278 static void
279 siisata_attach_port(struct siisata_softc *sc, int port)
280 {
281 int j;
282 int dmasize;
283 int error;
284 void *prbp;
285 struct siisata_channel *schp;
286 struct ata_channel *chp;
287
288 schp = &sc->sc_channels[port];
289 chp = (struct ata_channel *)schp;
290 sc->sc_chanarray[port] = chp;
291 chp->ch_channel = port;
292 chp->ch_atac = &sc->sc_atac;
293 chp->ch_queue = ata_queue_alloc(1); // XXX
294 if (chp->ch_queue == NULL) {
295 aprint_error_dev(sc->sc_atac.atac_dev,
296 "port %d: can't allocate memory "
297 "for command queue\n", chp->ch_channel);
298 return;
299 }
300
301 dmasize = SIISATA_CMD_SIZE * SIISATA_MAX_SLOTS;
302
303 SIISATA_DEBUG_PRINT(("%s: %s: dmasize: %d\n", SIISATANAME(sc),
304 __func__, dmasize), DEBUG_FUNCS);
305
306 error = bus_dmamem_alloc(sc->sc_dmat, dmasize, PAGE_SIZE, 0,
307 &schp->sch_prb_seg, 1, &schp->sch_prb_nseg, BUS_DMA_NOWAIT);
308 if (error) {
309 aprint_error_dev(sc->sc_atac.atac_dev,
310 "unable to allocate PRB table memory, "
311 "error=%d\n", error);
312 return;
313 }
314
315 error = bus_dmamem_map(sc->sc_dmat,
316 &schp->sch_prb_seg, schp->sch_prb_nseg,
317 dmasize, &prbp, BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
318 if (error) {
319 aprint_error_dev(sc->sc_atac.atac_dev,
320 "unable to map PRB table memory, "
321 "error=%d\n", error);
322 bus_dmamem_free(sc->sc_dmat,
323 &schp->sch_prb_seg, schp->sch_prb_nseg);
324 return;
325 }
326
327 error = bus_dmamap_create(sc->sc_dmat, dmasize, 1, dmasize, 0,
328 BUS_DMA_NOWAIT, &schp->sch_prbd);
329 if (error) {
330 aprint_error_dev(sc->sc_atac.atac_dev,
331 "unable to create PRB table map, "
332 "error=%d\n", error);
333 bus_dmamem_unmap(sc->sc_dmat, prbp, dmasize);
334 bus_dmamem_free(sc->sc_dmat,
335 &schp->sch_prb_seg, schp->sch_prb_nseg);
336 return;
337 }
338
339 error = bus_dmamap_load(sc->sc_dmat, schp->sch_prbd,
340 prbp, dmasize, NULL, BUS_DMA_NOWAIT);
341 if (error) {
342 aprint_error_dev(sc->sc_atac.atac_dev,
343 "unable to load PRB table map, "
344 "error=%d\n", error);
345 bus_dmamap_destroy(sc->sc_dmat, schp->sch_prbd);
346 bus_dmamem_unmap(sc->sc_dmat, prbp, dmasize);
347 bus_dmamem_free(sc->sc_dmat,
348 &schp->sch_prb_seg, schp->sch_prb_nseg);
349 return;
350 }
351
352 for (j = 0; j < SIISATA_MAX_SLOTS; j++) {
353 schp->sch_prb[j] = (struct siisata_prb *)
354 ((char *)prbp + SIISATA_CMD_SIZE * j);
355 schp->sch_bus_prb[j] =
356 schp->sch_prbd->dm_segs[0].ds_addr +
357 SIISATA_CMD_SIZE * j;
358 error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
359 SIISATA_NSGE, MAXPHYS, 0,
360 BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
361 &schp->sch_datad[j]);
362 if (error) {
363 aprint_error_dev(sc->sc_atac.atac_dev,
364 "couldn't create xfer DMA map, error=%d\n",
365 error);
366 return;
367 }
368 }
369
370 if (bus_space_subregion(sc->sc_prt, sc->sc_prh,
371 PRX(chp->ch_channel, PRO_SSTATUS), 4, &schp->sch_sstatus) != 0) {
372 aprint_error_dev(sc->sc_atac.atac_dev,
373 "couldn't map port %d SStatus regs\n",
374 chp->ch_channel);
375 return;
376 }
377 if (bus_space_subregion(sc->sc_prt, sc->sc_prh,
378 PRX(chp->ch_channel, PRO_SCONTROL), 4, &schp->sch_scontrol) != 0) {
379 aprint_error_dev(sc->sc_atac.atac_dev,
380 "couldn't map port %d SControl regs\n",
381 chp->ch_channel);
382 return;
383 }
384 if (bus_space_subregion(sc->sc_prt, sc->sc_prh,
385 PRX(chp->ch_channel, PRO_SERROR), 4, &schp->sch_serror) != 0) {
386 aprint_error_dev(sc->sc_atac.atac_dev,
387 "couldn't map port %d SError regs\n",
388 chp->ch_channel);
389 return;
390 }
391
392 siisata_init_port(sc, port);
393
394 ata_channel_attach(chp);
395
396 return;
397 }
398
399 int
400 siisata_detach(struct siisata_softc *sc, int flags)
401 {
402 struct atac_softc *atac = &sc->sc_atac;
403 struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
404 struct siisata_channel *schp;
405 struct ata_channel *chp;
406 int i, j, error;
407
408 for (i = 0; i < sc->sc_atac.atac_nchannels; i++) {
409 schp = &sc->sc_channels[i];
410 chp = sc->sc_chanarray[i];
411
412 if (chp->atabus == NULL)
413 continue;
414 if ((error = config_detach(chp->atabus, flags)) != 0)
415 return error;
416
417 for (j = 0; j < SIISATA_MAX_SLOTS; j++)
418 bus_dmamap_destroy(sc->sc_dmat, schp->sch_datad[j]);
419
420 bus_dmamap_unload(sc->sc_dmat, schp->sch_prbd);
421 bus_dmamap_destroy(sc->sc_dmat, schp->sch_prbd);
422 bus_dmamem_unmap(sc->sc_dmat, schp->sch_prb[0],
423 SIISATA_CMD_SIZE * SIISATA_MAX_SLOTS);
424 bus_dmamem_free(sc->sc_dmat,
425 &schp->sch_prb_seg, schp->sch_prb_nseg);
426
427 free(chp->ch_queue, M_DEVBUF);
428 chp->atabus = NULL;
429 }
430
431 if (adapt->adapt_refcnt != 0)
432 return EBUSY;
433
434 /* leave the chip in reset */
435 GRWRITE(sc, GR_GC, GR_GC_GLBLRST);
436
437 return 0;
438 }
439
440 void
441 siisata_resume(struct siisata_softc *sc)
442 {
443 int i;
444
445 /* come out of reset state */
446 GRWRITE(sc, GR_GC, 0);
447
448 for (i = 0; i < sc->sc_atac.atac_nchannels; i++) {
449 siisata_init_port(sc, i);
450 }
451
452 }
453
454 int
455 siisata_intr(void *v)
456 {
457 struct siisata_softc *sc = v;
458 uint32_t is;
459 int i, r = 0;
460 while ((is = GRREAD(sc, GR_GIS))) {
461 SIISATA_DEBUG_PRINT(("%s: %s: GR_GIS: 0x%08x\n",
462 SIISATANAME(sc), __func__, is), DEBUG_INTR);
463 r = 1;
464 for (i = 0; i < sc->sc_atac.atac_nchannels; i++)
465 if (is & GR_GIS_PXIS(i))
466 siisata_intr_port(&sc->sc_channels[i]);
467 }
468 return r;
469 }
470
471 static void
472 siisata_intr_port(struct siisata_channel *schp)
473 {
474 struct siisata_softc *sc;
475 struct ata_channel *chp;
476 struct ata_xfer *xfer;
477 int slot;
478 uint32_t pss, pis;
479 uint32_t prbfis;
480
481 sc = (struct siisata_softc *)schp->ata_channel.ch_atac;
482 chp = &schp->ata_channel;
483 xfer = ata_queue_hwslot_to_xfer(chp->ch_queue, 0); /* XXX slot */
484 slot = SIISATA_NON_NCQ_SLOT;
485
486 pis = PRREAD(sc, PRX(chp->ch_channel, PRO_PIS));
487
488 SIISATA_DEBUG_PRINT(("%s: %s port %d, pis 0x%x ",
489 SIISATANAME(sc), __func__, chp->ch_channel, pis), DEBUG_INTR);
490
491 if (pis & PR_PIS_CMDCMPL) {
492 /* get slot status, clearing completion interrupt */
493 pss = PRREAD(sc, PRX(chp->ch_channel, PRO_PSS));
494 SIISATA_DEBUG_PRINT(("pss 0x%x\n", pss), DEBUG_INTR);
495 /* is this expected? */
496 /* XXX improve */
497 if ((schp->sch_active_slots & __BIT(slot)) == 0) {
498 aprint_error( "%s: unexpected command "
499 "completion on port %d\n",
500 SIISATANAME(sc), chp->ch_channel);
501 return;
502 }
503 if ((~pss & __BIT(slot)) == 0) {
504 aprint_error( "%s: unknown slot "
505 "completion on port %d, pss 0x%x\n",
506 SIISATANAME(sc), chp->ch_channel, pss);
507 return;
508 }
509 } else if (pis & PR_PIS_CMDERRR) {
510 uint32_t ec;
511
512 /* emulate a CRC error by default */
513 chp->ch_status = WDCS_ERR;
514 chp->ch_error = WDCE_CRC;
515
516 ec = PRREAD(sc, PRX(chp->ch_channel, PRO_PCE));
517 SIISATA_DEBUG_PRINT(("ec %d\n", ec), DEBUG_INTR);
518 if (ec <= PR_PCE_DATAFISERROR) {
519 if (ec == PR_PCE_DEVICEERROR && xfer != NULL) {
520 /* read in specific information about error */
521 prbfis = bus_space_read_stream_4(
522 sc->sc_prt, sc->sc_prh,
523 PRSX(chp->ch_channel, slot, PRSO_FIS));
524 /* set ch_status and ch_error */
525 satafis_rdh_parse(chp, (uint8_t *)&prbfis);
526 }
527 siisata_reinit_port(chp);
528 } else {
529 aprint_error_dev(sc->sc_atac.atac_dev, "fatal error %d"
530 " on channel %d (ctx 0x%x), resetting\n",
531 ec, chp->ch_channel,
532 PRREAD(sc, PRX(chp->ch_channel, PRO_PCR)));
533 /* okay, we have a "Fatal Error" */
534 siisata_device_reset(chp);
535 }
536 }
537
538 /* clear some (ok, all) ints */
539 PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS), 0xffffffff);
540 if (xfer && xfer->c_intr)
541 xfer->c_intr(chp, xfer, slot);
542
543 return;
544 }
545
546 void
547 siisata_reset_drive(struct ata_drive_datas *drvp, int flags, uint32_t *sigp)
548 {
549 struct ata_channel *chp = drvp->chnl_softc;
550 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
551 struct siisata_channel *schp = (struct siisata_channel *)chp;
552 struct siisata_prb *prb;
553 int slot = SIISATA_NON_NCQ_SLOT;
554 int i;
555
556 /* wait for ready */
557 while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
558 DELAY(10);
559
560 prb = schp->sch_prb[slot];
561 memset(prb, 0, sizeof(struct siisata_prb));
562 prb->prb_control =
563 htole16(PRB_CF_SOFT_RESET | PRB_CF_INTERRUPT_MASK);
564 KASSERT(drvp->drive <= PMP_PORT_CTL);
565 prb->prb_fis[rhd_c] = drvp->drive;
566
567 siisata_activate_prb(schp, slot);
568
569 for(i = 0; i < 3100; i++) {
570 if ((PRREAD(sc, PRX(chp->ch_channel, PRO_PSS)) &
571 PR_PXSS(slot)) == 0)
572 break;
573 if (flags & AT_WAIT)
574 tsleep(schp, PRIBIO, "siiprb", mstohz(10));
575 else
576 DELAY(10000);
577 }
578
579 siisata_deactivate_prb(schp, slot);
580 if (i == 3100) {
581 /* timeout */
582 siisata_device_reset(chp);
583 if (sigp)
584 *sigp = 0xffffffff;
585 } else {
586 /* read the signature out of the FIS */
587 if (sigp) {
588 *sigp = 0;
589 *sigp |= (PRREAD(sc, PRSX(chp->ch_channel, slot,
590 PRSO_FIS+0x4)) & 0x00ffffff) << 8;
591 *sigp |= PRREAD(sc, PRSX(chp->ch_channel, slot,
592 PRSO_FIS+0xc)) & 0xff;
593 }
594 }
595
596 #if 1
597 /* attempt to downgrade signaling in event of CRC error */
598 /* XXX should be part of the MI (S)ATA subsystem */
599 if (chp->ch_status == 0x51 && chp->ch_error == 0x84) {
600 bus_space_write_4(sc->sc_prt, schp->sch_scontrol, 0,
601 SControl_IPM_NONE | SControl_SPD_G1 | SControl_DET_INIT);
602 DELAY(10);
603 bus_space_write_4(sc->sc_prt, schp->sch_scontrol, 0,
604 SControl_IPM_NONE | SControl_SPD_G1);
605 DELAY(10);
606 for (;;) {
607 if ((bus_space_read_4(sc->sc_prt, schp->sch_sstatus, 0)
608 & SStatus_DET_mask) == SStatus_DET_DEV)
609 break;
610 DELAY(10);
611 }
612 }
613 #endif
614
615 #if 1
616 chp->ch_status = 0;
617 chp->ch_error = 0;
618 #endif
619 return;
620 }
621
622 void
623 siisata_reset_channel(struct ata_channel *chp, int flags)
624 {
625 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
626 struct siisata_channel *schp = (struct siisata_channel *)chp;
627 struct ata_xfer *xfer;
628
629 SIISATA_DEBUG_PRINT(("%s: %s\n", SIISATANAME(sc), __func__),
630 DEBUG_FUNCS);
631
632 if (sata_reset_interface(chp, sc->sc_prt, schp->sch_scontrol,
633 schp->sch_sstatus, flags) != SStatus_DET_DEV) {
634 aprint_error("%s port %d: reset failed\n",
635 SIISATANAME(sc), chp->ch_channel);
636 /* XXX and then ? */
637 }
638 /* wait for ready */
639 while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
640 DELAY(10);
641 PRWRITE(sc, PRX(chp->ch_channel, PRO_SERROR),
642 PRREAD(sc, PRX(chp->ch_channel, PRO_SERROR)));
643 if ((xfer = ata_queue_hwslot_to_xfer(chp->ch_queue, 0)) != NULL) { /* XXX slot */
644 (*xfer->c_kill_xfer)(chp, xfer, KILL_RESET);
645 }
646
647 return;
648 }
649
650 int
651 siisata_ata_addref(struct ata_drive_datas *drvp)
652 {
653 return 0;
654 }
655
656 void
657 siisata_ata_delref(struct ata_drive_datas *drvp)
658 {
659 return;
660 }
661
662 void
663 siisata_killpending(struct ata_drive_datas *drvp)
664 {
665 return;
666 }
667
668 void
669 siisata_probe_drive(struct ata_channel *chp)
670 {
671 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
672 struct siisata_channel *schp = (struct siisata_channel *)chp;
673 int i;
674 uint32_t sig;
675 int slot = SIISATA_NON_NCQ_SLOT;
676 struct siisata_prb *prb;
677 bool timed_out;
678
679 SIISATA_DEBUG_PRINT(("%s: %s: port %d start\n", SIISATANAME(sc),
680 __func__, chp->ch_channel), DEBUG_FUNCS);
681
682 /*
683 * disable port interrupt as we're polling for PHY up and
684 * prb completion
685 */
686 siisata_disable_port_interrupt(chp);
687
688 switch(sata_reset_interface(chp, sc->sc_prt, schp->sch_scontrol,
689 schp->sch_sstatus, AT_WAIT)) {
690 case SStatus_DET_DEV:
691 /* clear any interrupts */
692 (void)PRREAD(sc, PRX(chp->ch_channel, PRO_PSS));
693 PRWRITE(sc, PRX(chp->ch_channel, PRO_PIS), 0xffffffff);
694 /* wait for ready */
695 while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS))
696 & PR_PS_PORT_READY))
697 DELAY(10);
698 prb = schp->sch_prb[slot];
699 memset(prb, 0, sizeof(struct siisata_prb));
700 prb->prb_control = htole16(PRB_CF_SOFT_RESET);
701 prb->prb_fis[rhd_c] = PMP_PORT_CTL;
702
703 siisata_activate_prb(schp, slot);
704
705 timed_out = 1;
706 for(i = 0; i < 3100; i++) {
707 if ((PRREAD(sc, PRX(chp->ch_channel, PRO_PSS)) &
708 PR_PXSS(slot)) == 0) {
709 /* prb completed */
710 timed_out = 0;
711 break;
712 }
713 if (PRREAD(sc, PRX(chp->ch_channel, PRO_PIS)) &
714 (PR_PIS_CMDERRR << 16)) {
715 /* we got an error; handle as timeout */
716 break;
717 }
718
719 tsleep(schp, PRIBIO, "siiprb", mstohz(10));
720 }
721
722 siisata_deactivate_prb(schp, slot);
723 if (timed_out) {
724 aprint_error_dev(sc->sc_atac.atac_dev,
725 "SOFT_RESET failed on port %d (error %d PSS 0x%x), "
726 "resetting\n", chp->ch_channel,
727 PRREAD(sc, PRX(chp->ch_channel, PRO_PCE)),
728 PRREAD(sc, PRX(chp->ch_channel, PRO_PSS)));
729 siisata_reinit_port(chp);
730 break;
731 }
732
733 /* read the signature out of the FIS */
734 sig = 0;
735 sig |= (PRREAD(sc, PRSX(chp->ch_channel, slot,
736 PRSO_FIS+0x4)) & 0x00ffffff) << 8;
737 sig |= PRREAD(sc, PRSX(chp->ch_channel, slot,
738 PRSO_FIS+0xc)) & 0xff;
739
740 SIISATA_DEBUG_PRINT(("%s: %s: sig=0x%08x\n", SIISATANAME(sc),
741 __func__, sig), DEBUG_PROBE);
742
743 if (sig == 0x96690101)
744 PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS),
745 PR_PC_PMP_ENABLE);
746 sata_interpret_sig(chp, 0, sig);
747 break;
748 default:
749 break;
750 }
751
752 siisata_enable_port_interrupt(chp);
753 SIISATA_DEBUG_PRINT(("%s: %s: port %d done\n", SIISATANAME(sc),
754 __func__, chp->ch_channel), DEBUG_PROBE);
755 return;
756 }
757
758 void
759 siisata_setup_channel(struct ata_channel *chp)
760 {
761 return;
762 }
763
764 int
765 siisata_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
766 {
767 struct ata_channel *chp = drvp->chnl_softc;
768 struct ata_xfer *xfer;
769 int ret;
770 int s;
771
772 SIISATA_DEBUG_PRINT(("%s: %s begins\n",
773 SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
774 DEBUG_FUNCS);
775
776 xfer = ata_get_xfer(chp);
777 if (xfer == NULL)
778 return ATACMD_TRY_AGAIN;
779 if (ata_c->flags & AT_POLL)
780 xfer->c_flags |= C_POLL;
781 if (ata_c->flags & AT_WAIT)
782 xfer->c_flags |= C_WAIT;
783 xfer->c_drive = drvp->drive;
784 xfer->c_databuf = ata_c->data;
785 xfer->c_bcount = ata_c->bcount;
786 xfer->c_cmd = ata_c;
787 xfer->c_start = siisata_cmd_start;
788 xfer->c_intr = siisata_cmd_complete;
789 xfer->c_kill_xfer = siisata_cmd_kill_xfer;
790 s = splbio();
791 ata_exec_xfer(chp, xfer);
792 #ifdef DIAGNOSTIC
793 if ((ata_c->flags & AT_POLL) != 0 &&
794 (ata_c->flags & AT_DONE) == 0)
795 panic("%s: polled command not done", __func__);
796 #endif
797 if (ata_c->flags & AT_DONE) {
798 ret = ATACMD_COMPLETE;
799 } else {
800 if (ata_c->flags & AT_WAIT) {
801 while ((ata_c->flags & AT_DONE) == 0) {
802 SIISATA_DEBUG_PRINT(("%s: %s: sleeping\n",
803 SIISATANAME(
804 (struct siisata_softc *)chp->ch_atac),
805 __func__), DEBUG_FUNCS);
806 tsleep(ata_c, PRIBIO, "siicmd", 0);
807 }
808 ret = ATACMD_COMPLETE;
809 } else {
810 ret = ATACMD_QUEUED;
811 }
812 }
813 splx(s);
814 SIISATA_DEBUG_PRINT( ("%s: %s ends\n",
815 SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__),
816 DEBUG_FUNCS);
817 return ret;
818 }
819
820 void
821 siisata_cmd_start(struct ata_channel *chp, struct ata_xfer *xfer)
822 {
823 struct siisata_channel *schp = (struct siisata_channel *)chp;
824 struct ata_command *ata_c = xfer->c_cmd;
825 int slot = SIISATA_NON_NCQ_SLOT;
826 struct siisata_prb *prb;
827 int i;
828
829 SIISATA_DEBUG_PRINT(("%s: %s port %d drive %d command 0x%x, slot %d\n",
830 SIISATANAME((struct siisata_softc *)chp->ch_atac),
831 __func__, chp->ch_channel, xfer->c_drive,
832 ata_c->r_command, slot),
833 DEBUG_FUNCS|DEBUG_XFERS);
834
835 chp->ch_status = 0;
836 chp->ch_error = 0;
837
838 prb = schp->sch_prb[slot];
839 memset(prb, 0, sizeof(struct siisata_prb));
840
841 satafis_rhd_construct_cmd(ata_c, prb->prb_fis);
842 KASSERT(xfer->c_drive <= PMP_PORT_CTL);
843 prb->prb_fis[rhd_c] |= xfer->c_drive;
844
845 memset(prb->prb_atapi, 0, sizeof(prb->prb_atapi));
846
847 if (ata_c->r_command == ATA_DATA_SET_MANAGEMENT) {
848 prb->prb_control |= htole16(PRB_CF_PROTOCOL_OVERRIDE);
849 prb->prb_protocol_override |= htole16(PRB_PO_WRITE);
850 }
851
852 if (siisata_dma_setup(chp, slot,
853 (ata_c->flags & (AT_READ | AT_WRITE)) ? ata_c->data : NULL,
854 ata_c->bcount,
855 (ata_c->flags & AT_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
856 ata_c->flags |= AT_DF;
857 siisata_cmd_complete(chp, xfer, slot);
858 return;
859 }
860
861 if (xfer->c_flags & C_POLL) {
862 /* polled command, disable interrupts */
863 prb->prb_control = htole16(PRB_CF_INTERRUPT_MASK);
864 siisata_disable_port_interrupt(chp);
865 }
866
867 /* go for it */
868 siisata_activate_prb(schp, slot);
869
870 if ((ata_c->flags & AT_POLL) == 0) {
871 chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
872 callout_reset(&chp->ch_callout, mstohz(ata_c->timeout),
873 siisata_timeout, chp);
874 goto out;
875 }
876
877 /*
878 * polled command
879 */
880 for (i = 0; i < ata_c->timeout / 10; i++) {
881 if (ata_c->flags & AT_DONE)
882 break;
883 siisata_intr_port(schp);
884 DELAY(1000);
885 }
886
887 if ((ata_c->flags & AT_DONE) == 0) {
888 siisata_timeout(chp);
889 }
890
891 /* reenable interrupts */
892 siisata_enable_port_interrupt(chp);
893 out:
894 SIISATA_DEBUG_PRINT(
895 ("%s: %s: done\n", SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__), DEBUG_FUNCS);
896 return;
897 }
898
899 void
900 siisata_cmd_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
901 int reason)
902 {
903 int slot = SIISATA_NON_NCQ_SLOT;
904
905 struct ata_command *ata_c = xfer->c_cmd;
906 switch (reason) {
907 case KILL_GONE:
908 ata_c->flags |= AT_GONE;
909 break;
910 case KILL_RESET:
911 ata_c->flags |= AT_RESET;
912 break;
913 default:
914 panic("%s: port %d: unknown reason %d",
915 __func__, chp->ch_channel, reason);
916 }
917 siisata_cmd_done(chp, xfer, slot);
918 }
919
920 int
921 siisata_cmd_complete(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
922 {
923 struct ata_command *ata_c = xfer->c_cmd;
924 #ifdef SIISATA_DEBUG
925 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
926 #endif
927
928 SIISATA_DEBUG_PRINT(
929 ("%s: %s\n", SIISATANAME(sc), __func__), DEBUG_FUNCS|DEBUG_XFERS);
930
931 chp->ch_flags &= ~ATACH_IRQ_WAIT;
932 if (xfer->c_flags & C_TIMEOU)
933 ata_c->flags |= AT_TIMEOU;
934 else
935 callout_stop(&chp->ch_callout);
936
937 if (chp->ch_status & WDCS_BSY) {
938 ata_c->flags |= AT_TIMEOU;
939 } else if (chp->ch_status & WDCS_ERR) {
940 ata_c->r_error = chp->ch_error;
941 ata_c->flags |= AT_ERROR;
942 }
943
944 ata_deactivate_xfer(chp, xfer);
945
946 if (!ata_waitdrain_xfer_check(chp, xfer)) {
947 siisata_cmd_done(chp, xfer, slot);
948 }
949
950 return 0;
951 }
952
953 void
954 siisata_cmd_done(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
955 {
956 uint32_t fis[howmany(RDH_FISLEN,sizeof(uint32_t))];
957 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
958 struct siisata_channel *schp = (struct siisata_channel *)chp;
959 struct ata_command *ata_c = xfer->c_cmd;
960 uint16_t *idwordbuf;
961 int i;
962
963 SIISATA_DEBUG_PRINT(
964 ("%s: %s flags 0x%x error 0x%x\n", SIISATANAME(sc), __func__,
965 ata_c->flags, ata_c->r_error), DEBUG_FUNCS|DEBUG_XFERS);
966
967 siisata_deactivate_prb(schp, slot);
968
969 if (ata_c->flags & (AT_READ | AT_WRITE)) {
970 bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[slot], 0,
971 schp->sch_datad[slot]->dm_mapsize,
972 (ata_c->flags & AT_READ) ? BUS_DMASYNC_POSTREAD :
973 BUS_DMASYNC_POSTWRITE);
974 bus_dmamap_unload(sc->sc_dmat, schp->sch_datad[slot]);
975 }
976
977 if (ata_c->flags & AT_READREG) {
978 bus_space_read_region_stream_4(sc->sc_prt, sc->sc_prh,
979 PRSX(chp->ch_channel, slot, PRSO_FIS),
980 fis, __arraycount(fis));
981 satafis_rdh_cmd_readreg(ata_c, (uint8_t *)fis);
982 }
983
984 /* correct the endianess of IDENTIFY data */
985 if (ata_c->r_command == WDCC_IDENTIFY ||
986 ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
987 idwordbuf = xfer->c_databuf;
988 for (i = 0; i < (xfer->c_bcount / sizeof(*idwordbuf)); i++) {
989 idwordbuf[i] = le16toh(idwordbuf[i]);
990 }
991 }
992
993 ata_c->flags |= AT_DONE;
994 if (PRREAD(sc, PRSX(chp->ch_channel, slot, PRSO_RTC)))
995 ata_c->flags |= AT_XFDONE;
996
997 ata_free_xfer(chp, xfer);
998
999 if (ata_c->flags & AT_WAIT)
1000 wakeup(ata_c);
1001 else if (ata_c->callback)
1002 ata_c->callback(ata_c->callback_arg);
1003 atastart(chp);
1004 return;
1005 }
1006
1007 int
1008 siisata_ata_bio(struct ata_drive_datas *drvp, struct ata_xfer *xfer)
1009 {
1010 struct ata_channel *chp = drvp->chnl_softc;
1011 struct ata_bio *ata_bio = &xfer->c_bio;
1012
1013 SIISATA_DEBUG_PRINT( ("%s: %s.\n",
1014 SIISATANAME((struct siisata_softc *)chp->ch_atac),
1015 __func__), DEBUG_FUNCS);
1016
1017 if (xfer == NULL)
1018 return ATACMD_TRY_AGAIN;
1019 if (ata_bio->flags & ATA_POLL)
1020 xfer->c_flags |= C_POLL;
1021 xfer->c_drive = drvp->drive;
1022 xfer->c_cmd = ata_bio;
1023 xfer->c_databuf = ata_bio->databuf;
1024 xfer->c_bcount = ata_bio->bcount;
1025 xfer->c_start = siisata_bio_start;
1026 xfer->c_intr = siisata_bio_complete;
1027 xfer->c_kill_xfer = siisata_bio_kill_xfer;
1028 ata_exec_xfer(chp, xfer);
1029 return (ata_bio->flags & ATA_ITSDONE) ?
1030 ATACMD_COMPLETE : ATACMD_QUEUED;
1031 }
1032
1033 void
1034 siisata_bio_start(struct ata_channel *chp, struct ata_xfer *xfer)
1035 {
1036 struct siisata_channel *schp = (struct siisata_channel *)chp;
1037 struct siisata_prb *prb;
1038 struct ata_bio *ata_bio = xfer->c_cmd;
1039 int slot = SIISATA_NON_NCQ_SLOT;
1040 int i;
1041
1042 SIISATA_DEBUG_PRINT(
1043 ("%s: %s port %d, slot %d\n",
1044 SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__, chp->ch_channel, slot),
1045 DEBUG_FUNCS);
1046
1047 chp->ch_status = 0;
1048 chp->ch_error = 0;
1049
1050 prb = schp->sch_prb[slot];
1051 memset(prb, 0, sizeof(struct siisata_prb));
1052
1053 satafis_rhd_construct_bio(xfer, prb->prb_fis);
1054 KASSERT(xfer->c_drive <= PMP_PORT_CTL);
1055 prb->prb_fis[rhd_c] |= xfer->c_drive;
1056
1057 memset(prb->prb_atapi, 0, sizeof(prb->prb_atapi));
1058
1059 if (siisata_dma_setup(chp, slot, ata_bio->databuf, ata_bio->bcount,
1060 (ata_bio->flags & ATA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE)) {
1061 ata_bio->error = ERR_DMA;
1062 ata_bio->r_error = 0;
1063 siisata_bio_complete(chp, xfer, slot);
1064 return;
1065 }
1066
1067 if (xfer->c_flags & C_POLL) {
1068 /* polled command, disable interrupts */
1069 prb->prb_control = htole16(PRB_CF_INTERRUPT_MASK);
1070 siisata_disable_port_interrupt(chp);
1071 }
1072
1073 siisata_activate_prb(schp, slot);
1074
1075 if ((ata_bio->flags & ATA_POLL) == 0) {
1076 chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1077 callout_reset(&chp->ch_callout, mstohz(ATA_DELAY),
1078 siisata_timeout, chp);
1079 goto out;
1080 }
1081
1082 /*
1083 * polled command
1084 */
1085 for (i = 0; i < ATA_DELAY / 10; i++) {
1086 if (ata_bio->flags & ATA_ITSDONE)
1087 break;
1088 siisata_intr_port(schp);
1089 DELAY(1000);
1090 }
1091
1092 siisata_enable_port_interrupt(chp);
1093 out:
1094 SIISATA_DEBUG_PRINT(
1095 ("%s: %s: done\n", SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__), DEBUG_FUNCS);
1096 return;
1097 }
1098
1099 void
1100 siisata_bio_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1101 int reason)
1102 {
1103 struct siisata_channel *schp = (struct siisata_channel *)chp;
1104 struct ata_bio *ata_bio = xfer->c_cmd;
1105 int drive = xfer->c_drive;
1106 int slot = SIISATA_NON_NCQ_SLOT;
1107
1108 SIISATA_DEBUG_PRINT(("%s: %s: port %d\n",
1109 SIISATANAME((struct siisata_softc *)chp->ch_atac),
1110 __func__, chp->ch_channel), DEBUG_FUNCS);
1111
1112 siisata_deactivate_prb(schp, slot);
1113
1114 ata_bio->flags |= ATA_ITSDONE;
1115 switch (reason) {
1116 case KILL_GONE:
1117 ata_bio->error = ERR_NODEV;
1118 break;
1119 case KILL_RESET:
1120 ata_bio->error = ERR_RESET;
1121 break;
1122 default:
1123 panic("%s: port %d: unknown reason %d",
1124 __func__, chp->ch_channel, reason);
1125 }
1126 ata_bio->r_error = WDCE_ABRT;
1127 (*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc, xfer);
1128 }
1129
1130 int
1131 siisata_bio_complete(struct ata_channel *chp, struct ata_xfer *xfer, int slot)
1132 {
1133 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1134 struct siisata_channel *schp = (struct siisata_channel *)chp;
1135 struct ata_bio *ata_bio = xfer->c_cmd;
1136 int drive = xfer->c_drive;
1137
1138 schp->sch_active_slots &= ~__BIT(slot);
1139 chp->ch_flags &= ~ATACH_IRQ_WAIT;
1140 if (xfer->c_flags & C_TIMEOU) {
1141 ata_bio->error = TIMEOUT;
1142 } else {
1143 callout_stop(&chp->ch_callout);
1144 ata_bio->error = NOERROR;
1145 }
1146
1147 bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[slot], 0,
1148 schp->sch_datad[slot]->dm_mapsize,
1149 (ata_bio->flags & ATA_READ) ? BUS_DMASYNC_POSTREAD :
1150 BUS_DMASYNC_POSTWRITE);
1151 bus_dmamap_unload(sc->sc_dmat, schp->sch_datad[slot]);
1152
1153 ata_deactivate_xfer(chp, xfer);
1154
1155 if (ata_waitdrain_xfer_check(chp, xfer)) {
1156 return 0;
1157 }
1158
1159 ata_bio->flags |= ATA_ITSDONE;
1160 if (chp->ch_status & WDCS_DWF) {
1161 ata_bio->error = ERR_DF;
1162 } else if (chp->ch_status & WDCS_ERR) {
1163 ata_bio->error = ERROR;
1164 ata_bio->r_error = chp->ch_error;
1165 } else if (chp->ch_status & WDCS_CORR)
1166 ata_bio->flags |= ATA_CORR;
1167
1168 SIISATA_DEBUG_PRINT(("%s: %s bcount: %ld", SIISATANAME(sc),
1169 __func__, ata_bio->bcount), DEBUG_XFERS);
1170 if (ata_bio->error == NOERROR) {
1171 if (ata_bio->flags & ATA_READ)
1172 ata_bio->bcount -=
1173 PRREAD(sc, PRSX(chp->ch_channel, slot, PRSO_RTC));
1174 else
1175 ata_bio->bcount = 0;
1176 }
1177 SIISATA_DEBUG_PRINT((" now %ld\n", ata_bio->bcount), DEBUG_XFERS);
1178 if (ata_bio->flags & ATA_POLL)
1179 return 1;
1180 (*chp->ch_drive[drive].drv_done)(chp->ch_drive[drive].drv_softc, xfer);
1181 atastart(chp);
1182 return 0;
1183 }
1184
1185 void
1186 siisata_timeout(void *v)
1187 {
1188 struct ata_channel *chp = (struct ata_channel *)v;
1189 struct ata_xfer *xfer = ata_queue_hwslot_to_xfer(chp->ch_queue, 0); /* XXX slot */
1190 int slot = SIISATA_NON_NCQ_SLOT;
1191 int s = splbio();
1192 SIISATA_DEBUG_PRINT(("%s: %p\n", __func__, xfer), DEBUG_INTR);
1193 siisata_device_reset(chp);
1194 if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1195 xfer->c_flags |= C_TIMEOU;
1196 xfer->c_intr(chp, xfer, slot);
1197 }
1198 splx(s);
1199 }
1200
1201 static int
1202 siisata_dma_setup(struct ata_channel *chp, int slot, void *data,
1203 size_t count, int op)
1204 {
1205
1206 int error, seg;
1207 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1208 struct siisata_channel *schp = (struct siisata_channel *)chp;
1209
1210 struct siisata_prb *prbp;
1211
1212 prbp = schp->sch_prb[slot];
1213
1214 if (data == NULL) {
1215 goto end;
1216 }
1217
1218 error = bus_dmamap_load(sc->sc_dmat, schp->sch_datad[slot],
1219 data, count, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING | op);
1220 if (error) {
1221 aprint_error("%s port %d: "
1222 "failed to load xfer in slot %d: error %d\n",
1223 SIISATANAME(sc), chp->ch_channel, slot, error);
1224 return error;
1225 }
1226
1227 bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[slot], 0,
1228 schp->sch_datad[slot]->dm_mapsize,
1229 (op == BUS_DMA_READ) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
1230
1231 /* make sure it's clean */
1232 memset(prbp->prb_sge, 0, SIISATA_NSGE * sizeof(struct siisata_prb));
1233
1234 SIISATA_DEBUG_PRINT(("%s: %d segs, %ld count\n", __func__,
1235 schp->sch_datad[slot]->dm_nsegs, (long unsigned int) count),
1236 DEBUG_FUNCS | DEBUG_DEBUG);
1237
1238 for (seg = 0; seg < schp->sch_datad[slot]->dm_nsegs; seg++) {
1239 prbp->prb_sge[seg].sge_da =
1240 htole64(schp->sch_datad[slot]->dm_segs[seg].ds_addr);
1241 prbp->prb_sge[seg].sge_dc =
1242 htole32(schp->sch_datad[slot]->dm_segs[seg].ds_len);
1243 prbp->prb_sge[seg].sge_flags = htole32(0);
1244 }
1245 prbp->prb_sge[seg - 1].sge_flags |= htole32(SGE_FLAG_TRM);
1246 end:
1247 return 0;
1248 }
1249
1250 static void
1251 siisata_activate_prb(struct siisata_channel *schp, int slot)
1252 {
1253 struct siisata_softc *sc;
1254 bus_size_t offset;
1255 uint64_t pprb;
1256
1257 sc = (struct siisata_softc *)schp->ata_channel.ch_atac;
1258
1259 KASSERTMSG((schp->sch_active_slots & __BIT(slot)) != __BIT(slot),
1260 "%s: trying to activate active slot %d", SIISATANAME(sc), slot);
1261
1262 SIISATA_PRB_SYNC(sc, schp, slot, BUS_DMASYNC_PREWRITE);
1263 /* keep track of what's going on */
1264 schp->sch_active_slots |= __BIT(slot);
1265
1266 offset = PRO_CARX(schp->ata_channel.ch_channel, slot);
1267
1268 pprb = schp->sch_bus_prb[slot];
1269
1270 PRWRITE(sc, offset + 0, pprb >> 0);
1271 PRWRITE(sc, offset + 4, pprb >> 32);
1272 }
1273
1274 static void
1275 siisata_deactivate_prb(struct siisata_channel *schp, int slot)
1276 {
1277 struct siisata_softc *sc;
1278
1279 sc = (struct siisata_softc *)schp->ata_channel.ch_atac;
1280
1281 KASSERTMSG((schp->sch_active_slots & __BIT(slot)) != 0,
1282 "%s: trying to deactivate inactive slot %d", SIISATANAME(sc),
1283 slot);
1284
1285 schp->sch_active_slots &= ~__BIT(slot); /* mark free */
1286 SIISATA_PRB_SYNC(sc, schp, slot, BUS_DMASYNC_POSTWRITE);
1287 }
1288
1289 static void
1290 siisata_reinit_port(struct ata_channel *chp)
1291 {
1292 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1293
1294 PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_PORT_INITIALIZE);
1295 while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
1296 DELAY(10);
1297 if (chp->ch_ndrives > 1)
1298 PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_PMP_ENABLE);
1299 }
1300
1301 static void
1302 siisata_device_reset(struct ata_channel *chp)
1303 {
1304 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1305
1306 PRWRITE(sc, PRX(chp->ch_channel, PRO_PCS), PR_PC_DEVICE_RESET);
1307 while (!(PRREAD(sc, PRX(chp->ch_channel, PRO_PS)) & PR_PS_PORT_READY))
1308 DELAY(10);
1309 }
1310
1311
1312 #if NATAPIBUS > 0
1313 void
1314 siisata_atapibus_attach(struct atabus_softc *ata_sc)
1315 {
1316 struct ata_channel *chp = ata_sc->sc_chan;
1317 struct atac_softc *atac = chp->ch_atac;
1318 struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
1319 struct scsipi_channel *chan = &chp->ch_atapi_channel;
1320
1321 /*
1322 * Fill in the scsipi_adapter.
1323 */
1324 adapt->adapt_dev = atac->atac_dev;
1325 adapt->adapt_nchannels = atac->atac_nchannels;
1326 adapt->adapt_request = siisata_atapi_scsipi_request;
1327 adapt->adapt_minphys = siisata_atapi_minphys;
1328 atac->atac_atapi_adapter.atapi_probe_device =
1329 siisata_atapi_probe_device;
1330
1331 /*
1332 * Fill in the scsipi_channel.
1333 */
1334 memset(chan, 0, sizeof(*chan));
1335 chan->chan_adapter = adapt;
1336 chan->chan_bustype = &siisata_atapi_bustype;
1337 chan->chan_channel = chp->ch_channel;
1338 chan->chan_flags = SCSIPI_CHAN_OPENINGS;
1339 chan->chan_openings = 1;
1340 chan->chan_max_periph = 1;
1341 chan->chan_ntargets = 1;
1342 chan->chan_nluns = 1;
1343
1344 chp->atapibus = config_found_ia(ata_sc->sc_dev, "atapi", chan,
1345 atapiprint);
1346 }
1347
1348 void
1349 siisata_atapi_minphys(struct buf *bp)
1350 {
1351 if (bp->b_bcount > MAXPHYS)
1352 bp->b_bcount = MAXPHYS;
1353 minphys(bp);
1354 }
1355
1356 /*
1357 * Kill off all pending xfers for a periph.
1358 *
1359 * Must be called at splbio().
1360 */
1361 void
1362 siisata_atapi_kill_pending(struct scsipi_periph *periph)
1363 {
1364 struct atac_softc *atac =
1365 device_private(periph->periph_channel->chan_adapter->adapt_dev);
1366 struct ata_channel *chp =
1367 atac->atac_channels[periph->periph_channel->chan_channel];
1368
1369 ata_kill_pending(&chp->ch_drive[periph->periph_target]);
1370 }
1371
1372 void
1373 siisata_atapi_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1374 int reason)
1375 {
1376 struct scsipi_xfer *sc_xfer = xfer->c_cmd;
1377
1378 /* remove this command from xfer queue */
1379 switch (reason) {
1380 case KILL_GONE:
1381 sc_xfer->error = XS_DRIVER_STUFFUP;
1382 break;
1383 case KILL_RESET:
1384 sc_xfer->error = XS_RESET;
1385 break;
1386 default:
1387 panic("%s: port %d: unknown reason %d",
1388 __func__, chp->ch_channel, reason);
1389 }
1390 ata_free_xfer(chp, xfer);
1391 scsipi_done(sc_xfer);
1392 }
1393
1394 void
1395 siisata_atapi_probe_device(struct atapibus_softc *sc, int target)
1396 {
1397 struct scsipi_channel *chan = sc->sc_channel;
1398 struct scsipi_periph *periph;
1399 struct ataparams ids;
1400 struct ataparams *id = &ids;
1401 struct siisata_softc *siic =
1402 device_private(chan->chan_adapter->adapt_dev);
1403 struct atac_softc *atac = &siic->sc_atac;
1404 struct ata_channel *chp = atac->atac_channels[chan->chan_channel];
1405 struct ata_drive_datas *drvp = &chp->ch_drive[target];
1406 struct scsipibus_attach_args sa;
1407 char serial_number[21], model[41], firmware_revision[9];
1408 int s;
1409
1410 /* skip if already attached */
1411 if (scsipi_lookup_periph(chan, target, 0) != NULL)
1412 return;
1413
1414 /* if no ATAPI device detected at attach time, skip */
1415 if (drvp->drive_type != ATA_DRIVET_ATAPI) {
1416 SIISATA_DEBUG_PRINT(("%s: drive %d "
1417 "not present\n", __func__, target), DEBUG_PROBE);
1418 return;
1419 }
1420
1421 /* Some ATAPI devices need a bit more time after software reset. */
1422 DELAY(5000);
1423 if (ata_get_params(drvp, AT_WAIT, id) == 0) {
1424 #ifdef ATAPI_DEBUG_PROBE
1425 log(LOG_DEBUG, "%s drive %d: cmdsz 0x%x drqtype 0x%x\n",
1426 device_xname(sc->sc_dev), target,
1427 id->atap_config & ATAPI_CFG_CMD_MASK,
1428 id->atap_config & ATAPI_CFG_DRQ_MASK);
1429 #endif
1430 periph = scsipi_alloc_periph(M_NOWAIT);
1431 if (periph == NULL) {
1432 aprint_error_dev(sc->sc_dev,
1433 "%s: unable to allocate periph for "
1434 "channel %d drive %d\n", __func__,
1435 chp->ch_channel, target);
1436 return;
1437 }
1438 periph->periph_dev = NULL;
1439 periph->periph_channel = chan;
1440 periph->periph_switch = &atapi_probe_periphsw;
1441 periph->periph_target = target;
1442 periph->periph_lun = 0;
1443 periph->periph_quirks = PQUIRK_ONLYBIG;
1444
1445 #ifdef SCSIPI_DEBUG
1446 if (SCSIPI_DEBUG_TYPE == SCSIPI_BUSTYPE_ATAPI &&
1447 SCSIPI_DEBUG_TARGET == target)
1448 periph->periph_dbflags |= SCSIPI_DEBUG_FLAGS;
1449 #endif
1450 periph->periph_type = ATAPI_CFG_TYPE(id->atap_config);
1451 if (id->atap_config & ATAPI_CFG_REMOV)
1452 periph->periph_flags |= PERIPH_REMOVABLE;
1453 sa.sa_periph = periph;
1454 sa.sa_inqbuf.type = ATAPI_CFG_TYPE(id->atap_config);
1455 sa.sa_inqbuf.removable = id->atap_config & ATAPI_CFG_REMOV ?
1456 T_REMOV : T_FIXED;
1457 strnvisx(model, sizeof(model), id->atap_model, 40,
1458 VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1459 strnvisx(serial_number, sizeof(serial_number),
1460 id->atap_serial, 20, VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1461 strnvisx(firmware_revision, sizeof(firmware_revision),
1462 id->atap_revision, 8, VIS_TRIM|VIS_SAFE|VIS_OCTAL);
1463 sa.sa_inqbuf.vendor = model;
1464 sa.sa_inqbuf.product = serial_number;
1465 sa.sa_inqbuf.revision = firmware_revision;
1466
1467 /*
1468 * Determine the operating mode capabilities of the device.
1469 */
1470 if ((id->atap_config & ATAPI_CFG_CMD_MASK)
1471 == ATAPI_CFG_CMD_16) {
1472 periph->periph_cap |= PERIPH_CAP_CMD16;
1473
1474 /* configure port for packet length */
1475 PRWRITE(siic, PRX(chp->ch_channel, PRO_PCS),
1476 PR_PC_PACKET_LENGTH);
1477 } else {
1478 PRWRITE(siic, PRX(chp->ch_channel, PRO_PCC),
1479 PR_PC_PACKET_LENGTH);
1480 }
1481
1482 /* XXX This is gross. */
1483 periph->periph_cap |= (id->atap_config & ATAPI_CFG_DRQ_MASK);
1484
1485 drvp->drv_softc = atapi_probe_device(sc, target, periph, &sa);
1486
1487 if (drvp->drv_softc)
1488 ata_probe_caps(drvp);
1489 else {
1490 s = splbio();
1491 drvp->drive_type &= ATA_DRIVET_NONE;
1492 splx(s);
1493 }
1494 } else {
1495 SIISATA_DEBUG_PRINT(("%s: ATAPI_IDENTIFY_DEVICE "
1496 "failed for drive %s:%d:%d: error 0x%x\n",
1497 __func__, SIISATANAME(siic), chp->ch_channel, target,
1498 chp->ch_error), DEBUG_PROBE);
1499 s = splbio();
1500 drvp->drive_type &= ATA_DRIVET_NONE;
1501 splx(s);
1502 }
1503 }
1504
1505 void
1506 siisata_atapi_scsipi_request(struct scsipi_channel *chan,
1507 scsipi_adapter_req_t req, void *arg)
1508 {
1509 struct scsipi_adapter *adapt = chan->chan_adapter;
1510 struct scsipi_periph *periph;
1511 struct scsipi_xfer *sc_xfer;
1512 struct siisata_softc *sc = device_private(adapt->adapt_dev);
1513 struct atac_softc *atac = &sc->sc_atac;
1514 struct ata_xfer *xfer;
1515 int channel = chan->chan_channel;
1516 int drive, s;
1517
1518 switch (req) {
1519 case ADAPTER_REQ_RUN_XFER:
1520 sc_xfer = arg;
1521 periph = sc_xfer->xs_periph;
1522 drive = periph->periph_target;
1523
1524 SIISATA_DEBUG_PRINT(("%s: %s:%d:%d\n", __func__,
1525 device_xname(atac->atac_dev), channel, drive),
1526 DEBUG_XFERS);
1527
1528 if (!device_is_active(atac->atac_dev)) {
1529 sc_xfer->error = XS_DRIVER_STUFFUP;
1530 scsipi_done(sc_xfer);
1531 return;
1532 }
1533 xfer = ata_get_xfer(atac->atac_channels[channel]);
1534 if (xfer == NULL) {
1535 sc_xfer->error = XS_RESOURCE_SHORTAGE;
1536 scsipi_done(sc_xfer);
1537 return;
1538 }
1539
1540 if (sc_xfer->xs_control & XS_CTL_POLL)
1541 xfer->c_flags |= C_POLL;
1542 xfer->c_drive = drive;
1543 xfer->c_flags |= C_ATAPI;
1544 xfer->c_cmd = sc_xfer;
1545 xfer->c_databuf = sc_xfer->data;
1546 xfer->c_bcount = sc_xfer->datalen;
1547 xfer->c_start = siisata_atapi_start;
1548 xfer->c_intr = siisata_atapi_complete;
1549 xfer->c_kill_xfer = siisata_atapi_kill_xfer;
1550 xfer->c_dscpoll = 0;
1551 s = splbio();
1552 ata_exec_xfer(atac->atac_channels[channel], xfer);
1553 #ifdef DIAGNOSTIC
1554 if ((sc_xfer->xs_control & XS_CTL_POLL) != 0 &&
1555 (sc_xfer->xs_status & XS_STS_DONE) == 0)
1556 panic("%s: polled command not done", __func__);
1557 #endif
1558 splx(s);
1559 return;
1560
1561 default:
1562 /* Not supported, nothing to do. */
1563 ;
1564 }
1565 }
1566
1567 void
1568 siisata_atapi_start(struct ata_channel *chp, struct ata_xfer *xfer)
1569 {
1570 struct siisata_channel *schp = (struct siisata_channel *)chp;
1571 struct siisata_prb *prbp;
1572
1573 struct scsipi_xfer *sc_xfer = xfer->c_cmd;
1574
1575 int slot = SIISATA_NON_NCQ_SLOT;
1576 int i;
1577
1578 SIISATA_DEBUG_PRINT( ("%s: %s:%d:%d, scsi flags 0x%x\n", __func__,
1579 SIISATANAME((struct siisata_softc *)chp->ch_atac), chp->ch_channel,
1580 chp->ch_drive[xfer->c_drive].drive, sc_xfer->xs_control),
1581 DEBUG_XFERS);
1582
1583 chp->ch_status = 0;
1584 chp->ch_error = 0;
1585
1586 prbp = schp->sch_prb[slot];
1587 memset(prbp, 0, sizeof(struct siisata_prb));
1588
1589
1590 /* fill in direction for ATAPI command */
1591 if ((sc_xfer->xs_control & XS_CTL_DATA_IN))
1592 prbp->prb_control |= htole16(PRB_CF_PACKET_READ);
1593 if ((sc_xfer->xs_control & XS_CTL_DATA_OUT))
1594 prbp->prb_control |= htole16(PRB_CF_PACKET_WRITE);
1595
1596 satafis_rhd_construct_atapi(xfer, prbp->prb_fis);
1597 KASSERT(xfer->c_drive <= PMP_PORT_CTL);
1598 prbp->prb_fis[rhd_c] |= xfer->c_drive;
1599
1600 /* copy over ATAPI command */
1601 memcpy(prbp->prb_atapi, sc_xfer->cmd, sc_xfer->cmdlen);
1602
1603 if (siisata_dma_setup(chp, slot,
1604 (sc_xfer->xs_control & (XS_CTL_DATA_IN | XS_CTL_DATA_OUT)) ?
1605 xfer->c_databuf : NULL,
1606 xfer->c_bcount,
1607 (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
1608 BUS_DMA_READ : BUS_DMA_WRITE)
1609 )
1610 panic("%s", __func__);
1611
1612 if (xfer->c_flags & C_POLL) {
1613 /* polled command, disable interrupts */
1614 prbp->prb_control = htole16(PRB_CF_INTERRUPT_MASK);
1615 siisata_disable_port_interrupt(chp);
1616 }
1617
1618 siisata_activate_prb(schp, slot);
1619
1620 if ((xfer->c_flags & C_POLL) == 0) {
1621 chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1622 callout_reset(&chp->ch_callout, mstohz(sc_xfer->timeout),
1623 siisata_timeout, chp);
1624 goto out;
1625 }
1626
1627 /*
1628 * polled command
1629 */
1630 for (i = 0; i < ATA_DELAY / 10; i++) {
1631 if (sc_xfer->xs_status & XS_STS_DONE)
1632 break;
1633 siisata_intr_port(schp);
1634 DELAY(1000);
1635 }
1636 if ((sc_xfer->xs_status & XS_STS_DONE) == 0) {
1637 siisata_timeout(chp);
1638 }
1639 /* reenable interrupts */
1640 siisata_enable_port_interrupt(chp);
1641 out:
1642 SIISATA_DEBUG_PRINT(
1643 ("%s: %s: done\n", SIISATANAME((struct siisata_softc *)chp->ch_atac), __func__), DEBUG_FUNCS);
1644 return;
1645 }
1646
1647 int
1648 siisata_atapi_complete(struct ata_channel *chp, struct ata_xfer *xfer,
1649 int slot)
1650 {
1651 struct siisata_softc *sc = (struct siisata_softc *)chp->ch_atac;
1652 struct siisata_channel *schp = (struct siisata_channel *)chp;
1653 struct scsipi_xfer *sc_xfer = xfer->c_cmd;
1654
1655 SIISATA_DEBUG_PRINT(
1656 ("%s: %s()\n", SIISATANAME(sc), __func__), DEBUG_INTR);
1657
1658 /* this comamnd is not active any more */
1659 schp->sch_active_slots &= ~__BIT(slot);
1660 chp->ch_flags &= ~ATACH_IRQ_WAIT;
1661 if (xfer->c_flags & C_TIMEOU) {
1662 sc_xfer->error = XS_TIMEOUT;
1663 } else {
1664 callout_stop(&chp->ch_callout);
1665 sc_xfer->error = XS_NOERROR;
1666 }
1667
1668 bus_dmamap_sync(sc->sc_dmat, schp->sch_datad[slot], 0,
1669 schp->sch_datad[slot]->dm_mapsize,
1670 (sc_xfer->xs_control & XS_CTL_DATA_IN) ?
1671 BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
1672 bus_dmamap_unload(sc->sc_dmat, schp->sch_datad[slot]);
1673
1674 ata_deactivate_xfer(chp, xfer);
1675
1676 if (!ata_waitdrain_xfer_check(chp, xfer)) {
1677 sc_xfer->error = XS_DRIVER_STUFFUP;
1678 return 0; /* XXX verify */
1679 }
1680
1681 ata_free_xfer(chp, xfer);
1682 sc_xfer->resid = sc_xfer->datalen;
1683 sc_xfer->resid -= PRREAD(sc, PRSX(chp->ch_channel, slot, PRSO_RTC));
1684 SIISATA_DEBUG_PRINT(("%s: %s datalen %d resid %d\n", SIISATANAME(sc),
1685 __func__, sc_xfer->datalen, sc_xfer->resid), DEBUG_XFERS);
1686 if ((chp->ch_status & WDCS_ERR) &&
1687 ((sc_xfer->xs_control & XS_CTL_REQSENSE) == 0 ||
1688 sc_xfer->resid == sc_xfer->datalen)) {
1689 sc_xfer->error = XS_SHORTSENSE;
1690 sc_xfer->sense.atapi_sense = chp->ch_error;
1691 if ((sc_xfer->xs_periph->periph_quirks &
1692 PQUIRK_NOSENSE) == 0) {
1693 /* request sense */
1694 sc_xfer->error = XS_BUSY;
1695 sc_xfer->status = SCSI_CHECK;
1696 }
1697 }
1698 scsipi_done(sc_xfer);
1699 atastart(chp);
1700 return 0; /* XXX verify */
1701 }
1702
1703 #endif /* NATAPIBUS */
1704