siop_common.c revision 1.25 1 1.25 bouyer /* $NetBSD: siop_common.c,v 1.25 2002/04/29 15:45:05 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.22 bouyer * Copyright (c) 2000, 2002 Manuel Bouyer.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.23 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer *
31 1.1 bouyer */
32 1.1 bouyer
33 1.1 bouyer /* SYM53c7/8xx PCI-SCSI I/O Processors driver */
34 1.15 lukem
35 1.15 lukem #include <sys/cdefs.h>
36 1.25 bouyer __KERNEL_RCSID(0, "$NetBSD: siop_common.c,v 1.25 2002/04/29 15:45:05 bouyer Exp $");
37 1.1 bouyer
38 1.1 bouyer #include <sys/param.h>
39 1.1 bouyer #include <sys/systm.h>
40 1.1 bouyer #include <sys/device.h>
41 1.1 bouyer #include <sys/malloc.h>
42 1.1 bouyer #include <sys/buf.h>
43 1.1 bouyer #include <sys/kernel.h>
44 1.1 bouyer #include <sys/scsiio.h>
45 1.1 bouyer
46 1.22 bouyer #include <uvm/uvm_extern.h>
47 1.22 bouyer
48 1.1 bouyer #include <machine/endian.h>
49 1.1 bouyer #include <machine/bus.h>
50 1.1 bouyer
51 1.1 bouyer #include <dev/scsipi/scsi_all.h>
52 1.1 bouyer #include <dev/scsipi/scsi_message.h>
53 1.1 bouyer #include <dev/scsipi/scsipi_all.h>
54 1.1 bouyer
55 1.1 bouyer #include <dev/scsipi/scsiconf.h>
56 1.1 bouyer
57 1.1 bouyer #include <dev/ic/siopreg.h>
58 1.1 bouyer #include <dev/ic/siopvar_common.h>
59 1.1 bouyer
60 1.16 bouyer #include "opt_siop.h"
61 1.16 bouyer
62 1.2 bouyer #undef DEBUG
63 1.2 bouyer #undef DEBUG_DR
64 1.22 bouyer #undef DEBUG_NEG
65 1.22 bouyer
66 1.22 bouyer int
67 1.22 bouyer siop_common_attach(sc)
68 1.22 bouyer struct siop_common_softc *sc;
69 1.22 bouyer {
70 1.22 bouyer int error, i;
71 1.22 bouyer bus_dma_segment_t seg;
72 1.22 bouyer int rseg;
73 1.22 bouyer
74 1.22 bouyer /*
75 1.22 bouyer * Allocate DMA-safe memory for the script and map it.
76 1.22 bouyer */
77 1.22 bouyer if ((sc->features & SF_CHIP_RAM) == 0) {
78 1.22 bouyer error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE,
79 1.22 bouyer PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT);
80 1.22 bouyer if (error) {
81 1.22 bouyer printf("%s: unable to allocate script DMA memory, "
82 1.22 bouyer "error = %d\n", sc->sc_dev.dv_xname, error);
83 1.22 bouyer return error;
84 1.22 bouyer }
85 1.22 bouyer error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, PAGE_SIZE,
86 1.22 bouyer (caddr_t *)&sc->sc_script,
87 1.22 bouyer BUS_DMA_NOWAIT|BUS_DMA_COHERENT);
88 1.22 bouyer if (error) {
89 1.22 bouyer printf("%s: unable to map script DMA memory, "
90 1.22 bouyer "error = %d\n", sc->sc_dev.dv_xname, error);
91 1.22 bouyer return error;
92 1.22 bouyer }
93 1.22 bouyer error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, 1,
94 1.22 bouyer PAGE_SIZE, 0, BUS_DMA_NOWAIT, &sc->sc_scriptdma);
95 1.22 bouyer if (error) {
96 1.22 bouyer printf("%s: unable to create script DMA map, "
97 1.22 bouyer "error = %d\n", sc->sc_dev.dv_xname, error);
98 1.22 bouyer return error;
99 1.22 bouyer }
100 1.22 bouyer error = bus_dmamap_load(sc->sc_dmat, sc->sc_scriptdma,
101 1.22 bouyer sc->sc_script, PAGE_SIZE, NULL, BUS_DMA_NOWAIT);
102 1.22 bouyer if (error) {
103 1.22 bouyer printf("%s: unable to load script DMA map, "
104 1.22 bouyer "error = %d\n", sc->sc_dev.dv_xname, error);
105 1.22 bouyer return error;
106 1.22 bouyer }
107 1.22 bouyer sc->sc_scriptaddr =
108 1.22 bouyer sc->sc_scriptdma->dm_segs[0].ds_addr;
109 1.22 bouyer sc->ram_size = PAGE_SIZE;
110 1.22 bouyer }
111 1.22 bouyer
112 1.22 bouyer sc->sc_adapt.adapt_dev = &sc->sc_dev;
113 1.22 bouyer sc->sc_adapt.adapt_nchannels = 1;
114 1.22 bouyer sc->sc_adapt.adapt_openings = 0;
115 1.22 bouyer sc->sc_adapt.adapt_ioctl = siop_ioctl;
116 1.22 bouyer sc->sc_adapt.adapt_minphys = minphys;
117 1.22 bouyer
118 1.22 bouyer memset(&sc->sc_chan, 0, sizeof(sc->sc_chan));
119 1.22 bouyer sc->sc_chan.chan_adapter = &sc->sc_adapt;
120 1.22 bouyer sc->sc_chan.chan_bustype = &scsi_bustype;
121 1.22 bouyer sc->sc_chan.chan_channel = 0;
122 1.22 bouyer sc->sc_chan.chan_flags = SCSIPI_CHAN_CANGROW;
123 1.22 bouyer sc->sc_chan.chan_ntargets =
124 1.22 bouyer (sc->features & SF_BUS_WIDE) ? 16 : 8;
125 1.22 bouyer sc->sc_chan.chan_nluns = 8;
126 1.22 bouyer sc->sc_chan.chan_id =
127 1.22 bouyer bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_SCID);
128 1.22 bouyer if (sc->sc_chan.chan_id == 0 ||
129 1.22 bouyer sc->sc_chan.chan_id >= sc->sc_chan.chan_ntargets)
130 1.22 bouyer sc->sc_chan.chan_id = SIOP_DEFAULT_TARGET;
131 1.22 bouyer
132 1.22 bouyer for (i = 0; i < 16; i++)
133 1.22 bouyer sc->targets[i] = NULL;
134 1.22 bouyer
135 1.22 bouyer /* find min/max sync period for this chip */
136 1.22 bouyer sc->st_maxsync = 0;
137 1.22 bouyer sc->dt_maxsync = 0;
138 1.22 bouyer sc->st_minsync = 255;
139 1.22 bouyer sc->dt_minsync = 255;
140 1.22 bouyer for (i = 0; i < sizeof(scf_period) / sizeof(scf_period[0]); i++) {
141 1.22 bouyer if (sc->clock_period != scf_period[i].clock)
142 1.22 bouyer continue;
143 1.22 bouyer if (sc->st_maxsync < scf_period[i].period)
144 1.22 bouyer sc->st_maxsync = scf_period[i].period;
145 1.22 bouyer if (sc->st_minsync > scf_period[i].period)
146 1.22 bouyer sc->st_minsync = scf_period[i].period;
147 1.22 bouyer }
148 1.22 bouyer if (sc->st_maxsync == 255 || sc->st_minsync == 0)
149 1.22 bouyer panic("siop: can't find my sync parameters\n");
150 1.22 bouyer for (i = 0; i < sizeof(dt_scf_period) / sizeof(dt_scf_period[0]); i++) {
151 1.22 bouyer if (sc->clock_period != dt_scf_period[i].clock)
152 1.22 bouyer continue;
153 1.22 bouyer if (sc->dt_maxsync < dt_scf_period[i].period)
154 1.22 bouyer sc->dt_maxsync = dt_scf_period[i].period;
155 1.22 bouyer if (sc->dt_minsync > dt_scf_period[i].period)
156 1.22 bouyer sc->dt_minsync = dt_scf_period[i].period;
157 1.22 bouyer }
158 1.22 bouyer if (sc->dt_maxsync == 255 || sc->dt_minsync == 0)
159 1.22 bouyer panic("siop: can't find my sync parameters\n");
160 1.22 bouyer return 0;
161 1.22 bouyer }
162 1.1 bouyer
163 1.1 bouyer void
164 1.1 bouyer siop_common_reset(sc)
165 1.17 bouyer struct siop_common_softc *sc;
166 1.1 bouyer {
167 1.1 bouyer u_int32_t stest3;
168 1.1 bouyer
169 1.1 bouyer /* reset the chip */
170 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_ISTAT, ISTAT_SRST);
171 1.1 bouyer delay(1000);
172 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_ISTAT, 0);
173 1.1 bouyer
174 1.1 bouyer /* init registers */
175 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL0,
176 1.1 bouyer SCNTL0_ARB_MASK | SCNTL0_EPC | SCNTL0_AAP);
177 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL1, 0);
178 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL3, sc->clock_div);
179 1.7 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SXFER, 0);
180 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DIEN, 0xff);
181 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SIEN0,
182 1.1 bouyer 0xff & ~(SIEN0_CMP | SIEN0_SEL | SIEN0_RSL));
183 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SIEN1,
184 1.1 bouyer 0xff & ~(SIEN1_HTH | SIEN1_GEN));
185 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST2, 0);
186 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST3, STEST3_TE);
187 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STIME0,
188 1.1 bouyer (0xb << STIME0_SEL_SHIFT));
189 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCID,
190 1.14 bouyer sc->sc_chan.chan_id | SCID_RRE);
191 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_RESPID0,
192 1.14 bouyer 1 << sc->sc_chan.chan_id);
193 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL,
194 1.1 bouyer (sc->features & SF_CHIP_PF) ? DCNTL_COM | DCNTL_PFEN : DCNTL_COM);
195 1.1 bouyer
196 1.1 bouyer /* enable clock doubler or quadruler if appropriate */
197 1.1 bouyer if (sc->features & (SF_CHIP_DBLR | SF_CHIP_QUAD)) {
198 1.1 bouyer stest3 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_STEST3);
199 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST1,
200 1.1 bouyer STEST1_DBLEN);
201 1.1 bouyer if (sc->features & SF_CHIP_QUAD) {
202 1.1 bouyer /* wait for PPL to lock */
203 1.1 bouyer while ((bus_space_read_1(sc->sc_rt, sc->sc_rh,
204 1.1 bouyer SIOP_STEST4) & STEST4_LOCK) == 0)
205 1.1 bouyer delay(10);
206 1.1 bouyer } else {
207 1.1 bouyer /* data sheet says 20us - more won't hurt */
208 1.1 bouyer delay(100);
209 1.1 bouyer }
210 1.1 bouyer /* halt scsi clock, select doubler/quad, restart clock */
211 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST3,
212 1.1 bouyer stest3 | STEST3_HSC);
213 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST1,
214 1.1 bouyer STEST1_DBLEN | STEST1_DBLSEL);
215 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST3, stest3);
216 1.1 bouyer } else {
217 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST1, 0);
218 1.1 bouyer }
219 1.1 bouyer if (sc->features & SF_CHIP_FIFO)
220 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST5,
221 1.1 bouyer bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST5) |
222 1.1 bouyer CTEST5_DFS);
223 1.21 bouyer if (sc->features & SF_CHIP_LED0) {
224 1.21 bouyer /* Set GPIO0 as output if software LED control is required */
225 1.21 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_GPCNTL,
226 1.21 bouyer bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_GPCNTL) & 0xfe);
227 1.21 bouyer }
228 1.22 bouyer if (sc->features & SF_BUS_ULTRA3) {
229 1.22 bouyer /* reset SCNTL4 */
230 1.22 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL4, 0);
231 1.22 bouyer }
232 1.1 bouyer
233 1.1 bouyer sc->sc_reset(sc);
234 1.1 bouyer }
235 1.1 bouyer
236 1.10 bouyer /* prepare tables before sending a cmd */
237 1.10 bouyer void
238 1.10 bouyer siop_setuptables(siop_cmd)
239 1.17 bouyer struct siop_common_cmd *siop_cmd;
240 1.10 bouyer {
241 1.10 bouyer int i;
242 1.17 bouyer struct siop_common_softc *sc = siop_cmd->siop_sc;
243 1.10 bouyer struct scsipi_xfer *xs = siop_cmd->xs;
244 1.14 bouyer int target = xs->xs_periph->periph_target;
245 1.14 bouyer int lun = xs->xs_periph->periph_lun;
246 1.14 bouyer int msgoffset = 1;
247 1.10 bouyer
248 1.17 bouyer siop_cmd->siop_tables->id = htole32(sc->targets[target]->id);
249 1.22 bouyer memset(siop_cmd->siop_tables->msg_out, 0,
250 1.22 bouyer sizeof(siop_cmd->siop_tables->msg_out));
251 1.14 bouyer /* request sense doesn't disconnect */
252 1.14 bouyer if (xs->xs_control & XS_CTL_REQSENSE)
253 1.17 bouyer siop_cmd->siop_tables->msg_out[0] = MSG_IDENTIFY(lun, 0);
254 1.14 bouyer else
255 1.17 bouyer siop_cmd->siop_tables->msg_out[0] = MSG_IDENTIFY(lun, 1);
256 1.14 bouyer if (xs->xs_tag_type != 0) {
257 1.14 bouyer if ((sc->targets[target]->flags & TARF_TAG) == 0) {
258 1.14 bouyer scsipi_printaddr(xs->xs_periph);
259 1.14 bouyer printf(": tagged command type %d id %d\n",
260 1.14 bouyer siop_cmd->xs->xs_tag_type, siop_cmd->xs->xs_tag_id);
261 1.14 bouyer panic("tagged command for non-tagging device\n");
262 1.14 bouyer }
263 1.14 bouyer siop_cmd->flags |= CMDFL_TAG;
264 1.17 bouyer siop_cmd->siop_tables->msg_out[1] = siop_cmd->xs->xs_tag_type;
265 1.19 bouyer /*
266 1.19 bouyer * use siop_cmd->tag not xs->xs_tag_id, caller may want a
267 1.19 bouyer * different one
268 1.19 bouyer */
269 1.19 bouyer siop_cmd->siop_tables->msg_out[2] = siop_cmd->tag;
270 1.14 bouyer msgoffset = 3;
271 1.20 bouyer }
272 1.25 bouyer siop_cmd->siop_tables->t_msgout.count= htole32(msgoffset);
273 1.10 bouyer if (sc->targets[target]->status == TARST_ASYNC) {
274 1.22 bouyer if (sc->targets[target]->flags & TARF_DT) {
275 1.22 bouyer sc->targets[target]->status = TARST_PPR_NEG;
276 1.22 bouyer siop_ppr_msg(siop_cmd, msgoffset, sc->dt_minsync,
277 1.22 bouyer sc->maxoff);
278 1.22 bouyer } else if (sc->targets[target]->flags & TARF_WIDE) {
279 1.10 bouyer sc->targets[target]->status = TARST_WIDE_NEG;
280 1.14 bouyer siop_wdtr_msg(siop_cmd, msgoffset,
281 1.14 bouyer MSG_EXT_WDTR_BUS_16_BIT);
282 1.10 bouyer } else if (sc->targets[target]->flags & TARF_SYNC) {
283 1.10 bouyer sc->targets[target]->status = TARST_SYNC_NEG;
284 1.22 bouyer siop_sdtr_msg(siop_cmd, msgoffset, sc->st_minsync,
285 1.22 bouyer (sc->maxoff > 31) ? 31 : sc->maxoff);
286 1.10 bouyer } else {
287 1.10 bouyer sc->targets[target]->status = TARST_OK;
288 1.14 bouyer siop_update_xfer_mode(sc, target);
289 1.10 bouyer }
290 1.10 bouyer }
291 1.17 bouyer siop_cmd->siop_tables->status =
292 1.11 bouyer htole32(SCSI_SIOP_NOSTATUS); /* set invalid status */
293 1.10 bouyer
294 1.17 bouyer siop_cmd->siop_tables->cmd.count =
295 1.10 bouyer htole32(siop_cmd->dmamap_cmd->dm_segs[0].ds_len);
296 1.17 bouyer siop_cmd->siop_tables->cmd.addr =
297 1.10 bouyer htole32(siop_cmd->dmamap_cmd->dm_segs[0].ds_addr);
298 1.14 bouyer if (xs->xs_control & (XS_CTL_DATA_IN | XS_CTL_DATA_OUT)) {
299 1.10 bouyer for (i = 0; i < siop_cmd->dmamap_data->dm_nsegs; i++) {
300 1.17 bouyer siop_cmd->siop_tables->data[i].count =
301 1.10 bouyer htole32(siop_cmd->dmamap_data->dm_segs[i].ds_len);
302 1.17 bouyer siop_cmd->siop_tables->data[i].addr =
303 1.10 bouyer htole32(siop_cmd->dmamap_data->dm_segs[i].ds_addr);
304 1.10 bouyer }
305 1.10 bouyer }
306 1.10 bouyer }
307 1.10 bouyer
308 1.1 bouyer int
309 1.1 bouyer siop_wdtr_neg(siop_cmd)
310 1.17 bouyer struct siop_common_cmd *siop_cmd;
311 1.1 bouyer {
312 1.17 bouyer struct siop_common_softc *sc = siop_cmd->siop_sc;
313 1.17 bouyer struct siop_common_target *siop_target = siop_cmd->siop_target;
314 1.14 bouyer int target = siop_cmd->xs->xs_periph->periph_target;
315 1.17 bouyer struct siop_common_xfer *tables = siop_cmd->siop_tables;
316 1.1 bouyer
317 1.1 bouyer if (siop_target->status == TARST_WIDE_NEG) {
318 1.1 bouyer /* we initiated wide negotiation */
319 1.9 bouyer switch (tables->msg_in[3]) {
320 1.1 bouyer case MSG_EXT_WDTR_BUS_8_BIT:
321 1.9 bouyer siop_target->flags &= ~TARF_ISWIDE;
322 1.1 bouyer sc->targets[target]->id &= ~(SCNTL3_EWS << 24);
323 1.1 bouyer break;
324 1.1 bouyer case MSG_EXT_WDTR_BUS_16_BIT:
325 1.9 bouyer if (siop_target->flags & TARF_WIDE) {
326 1.9 bouyer siop_target->flags |= TARF_ISWIDE;
327 1.1 bouyer sc->targets[target]->id |= (SCNTL3_EWS << 24);
328 1.1 bouyer break;
329 1.1 bouyer }
330 1.1 bouyer /* FALLTHROUH */
331 1.1 bouyer default:
332 1.1 bouyer /*
333 1.1 bouyer * hum, we got more than what we can handle, shoudn't
334 1.1 bouyer * happen. Reject, and stay async
335 1.1 bouyer */
336 1.9 bouyer siop_target->flags &= ~TARF_ISWIDE;
337 1.1 bouyer siop_target->status = TARST_OK;
338 1.14 bouyer siop_target->offset = siop_target->period = 0;
339 1.14 bouyer siop_update_xfer_mode(sc, target);
340 1.1 bouyer printf("%s: rejecting invalid wide negotiation from "
341 1.1 bouyer "target %d (%d)\n", sc->sc_dev.dv_xname, target,
342 1.9 bouyer tables->msg_in[3]);
343 1.9 bouyer tables->t_msgout.count= htole32(1);
344 1.9 bouyer tables->msg_out[0] = MSG_MESSAGE_REJECT;
345 1.1 bouyer return SIOP_NEG_MSGOUT;
346 1.1 bouyer }
347 1.9 bouyer tables->id = htole32(sc->targets[target]->id);
348 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh,
349 1.1 bouyer SIOP_SCNTL3,
350 1.1 bouyer (sc->targets[target]->id >> 24) & 0xff);
351 1.1 bouyer /* we now need to do sync */
352 1.9 bouyer if (siop_target->flags & TARF_SYNC) {
353 1.6 bouyer siop_target->status = TARST_SYNC_NEG;
354 1.22 bouyer siop_sdtr_msg(siop_cmd, 0, sc->st_minsync,
355 1.22 bouyer (sc->maxoff > 31) ? 31 : sc->maxoff);
356 1.6 bouyer return SIOP_NEG_MSGOUT;
357 1.6 bouyer } else {
358 1.6 bouyer siop_target->status = TARST_OK;
359 1.14 bouyer siop_update_xfer_mode(sc, target);
360 1.6 bouyer return SIOP_NEG_ACK;
361 1.6 bouyer }
362 1.1 bouyer } else {
363 1.1 bouyer /* target initiated wide negotiation */
364 1.9 bouyer if (tables->msg_in[3] >= MSG_EXT_WDTR_BUS_16_BIT
365 1.9 bouyer && (siop_target->flags & TARF_WIDE)) {
366 1.9 bouyer siop_target->flags |= TARF_ISWIDE;
367 1.1 bouyer sc->targets[target]->id |= SCNTL3_EWS << 24;
368 1.1 bouyer } else {
369 1.9 bouyer siop_target->flags &= ~TARF_ISWIDE;
370 1.1 bouyer sc->targets[target]->id &= ~(SCNTL3_EWS << 24);
371 1.1 bouyer }
372 1.9 bouyer tables->id = htole32(sc->targets[target]->id);
373 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL3,
374 1.1 bouyer (sc->targets[target]->id >> 24) & 0xff);
375 1.1 bouyer /*
376 1.1 bouyer * we did reset wide parameters, so fall back to async,
377 1.8 bouyer * but don't schedule a sync neg, target should initiate it
378 1.1 bouyer */
379 1.1 bouyer siop_target->status = TARST_OK;
380 1.14 bouyer siop_target->offset = siop_target->period = 0;
381 1.14 bouyer siop_update_xfer_mode(sc, target);
382 1.10 bouyer siop_wdtr_msg(siop_cmd, 0, (siop_target->flags & TARF_ISWIDE) ?
383 1.10 bouyer MSG_EXT_WDTR_BUS_16_BIT : MSG_EXT_WDTR_BUS_8_BIT);
384 1.1 bouyer return SIOP_NEG_MSGOUT;
385 1.1 bouyer }
386 1.1 bouyer }
387 1.1 bouyer
388 1.1 bouyer int
389 1.22 bouyer siop_ppr_neg(siop_cmd)
390 1.22 bouyer struct siop_common_cmd *siop_cmd;
391 1.22 bouyer {
392 1.22 bouyer struct siop_common_softc *sc = siop_cmd->siop_sc;
393 1.22 bouyer struct siop_common_target *siop_target = siop_cmd->siop_target;
394 1.22 bouyer int target = siop_cmd->xs->xs_periph->periph_target;
395 1.22 bouyer struct siop_common_xfer *tables = siop_cmd->siop_tables;
396 1.22 bouyer int sync, offset, options, scf = 0;
397 1.22 bouyer int i;
398 1.22 bouyer
399 1.22 bouyer #ifdef DEBUG_NEG
400 1.22 bouyer printf("%s: anserw on ppr negotiation:", sc->sc_dev.dv_xname);
401 1.22 bouyer for (i = 0; i < 8; i++)
402 1.22 bouyer printf(" 0x%x", tables->msg_in[i]);
403 1.22 bouyer printf("\n");
404 1.22 bouyer #endif
405 1.22 bouyer
406 1.22 bouyer if (siop_target->status == TARST_PPR_NEG) {
407 1.22 bouyer /* we initiated PPR negotiation */
408 1.22 bouyer sync = tables->msg_in[3];
409 1.22 bouyer offset = tables->msg_in[5];
410 1.22 bouyer options = tables->msg_in[7];
411 1.22 bouyer if (options != MSG_EXT_PPR_DT) {
412 1.22 bouyer /* should't happen */
413 1.22 bouyer printf("%s: ppr negotiation for target %d: "
414 1.22 bouyer "no DT option\n", sc->sc_dev.dv_xname, target);
415 1.22 bouyer siop_target->status = TARST_ASYNC;
416 1.22 bouyer siop_target->flags &= ~(TARF_DT | TARF_ISDT);
417 1.22 bouyer siop_target->offset = 0;
418 1.22 bouyer siop_target->period = 0;
419 1.22 bouyer goto reject;
420 1.22 bouyer }
421 1.22 bouyer
422 1.22 bouyer if (offset > sc->maxoff || sync < sc->dt_minsync ||
423 1.22 bouyer sync > sc->dt_maxsync) {
424 1.22 bouyer printf("%s: ppr negotiation for target %d: "
425 1.22 bouyer "offset (%d) or sync (%d) out of range\n",
426 1.22 bouyer sc->sc_dev.dv_xname, target, offset, sync);
427 1.22 bouyer /* should not happen */
428 1.22 bouyer siop_target->offset = 0;
429 1.22 bouyer siop_target->period = 0;
430 1.22 bouyer goto reject;
431 1.22 bouyer } else {
432 1.22 bouyer for (i = 0; i <
433 1.22 bouyer sizeof(dt_scf_period) / sizeof(dt_scf_period[0]);
434 1.22 bouyer i++) {
435 1.22 bouyer if (sc->clock_period != dt_scf_period[i].clock)
436 1.22 bouyer continue;
437 1.22 bouyer if (dt_scf_period[i].period == sync) {
438 1.22 bouyer /* ok, found it. we now are sync. */
439 1.22 bouyer siop_target->offset = offset;
440 1.22 bouyer siop_target->period = sync;
441 1.22 bouyer scf = dt_scf_period[i].scf;
442 1.22 bouyer siop_target->flags |= TARF_ISDT;
443 1.22 bouyer }
444 1.22 bouyer }
445 1.22 bouyer if ((siop_target->flags & TARF_ISDT) == 0) {
446 1.22 bouyer printf("%s: ppr negotiation for target %d: "
447 1.22 bouyer "sync (%d) incompatible with adapter\n",
448 1.22 bouyer sc->sc_dev.dv_xname, target, sync);
449 1.22 bouyer /*
450 1.22 bouyer * we didn't find it in our table, do async
451 1.22 bouyer * send reject msg, start SDTR/WDTR neg
452 1.22 bouyer */
453 1.22 bouyer siop_target->status = TARST_ASYNC;
454 1.22 bouyer siop_target->flags &= ~(TARF_DT | TARF_ISDT);
455 1.22 bouyer siop_target->offset = 0;
456 1.22 bouyer siop_target->period = 0;
457 1.22 bouyer goto reject;
458 1.22 bouyer }
459 1.22 bouyer }
460 1.22 bouyer if (tables->msg_in[6] != 1) {
461 1.22 bouyer printf("%s: ppr negotiation for target %d: "
462 1.22 bouyer "transfer width (%d) incompatible with dt\n",
463 1.22 bouyer sc->sc_dev.dv_xname, target, tables->msg_in[6]);
464 1.22 bouyer /* DT mode can only be done with wide transfers */
465 1.22 bouyer siop_target->status = TARST_ASYNC;
466 1.22 bouyer goto reject;
467 1.22 bouyer }
468 1.22 bouyer siop_target->flags |= TARF_ISWIDE;
469 1.22 bouyer sc->targets[target]->id |= (SCNTL3_EWS << 24);
470 1.22 bouyer sc->targets[target]->id &= ~(SCNTL3_SCF_MASK << 24);
471 1.22 bouyer sc->targets[target]->id |= scf << (24 + SCNTL3_SCF_SHIFT);
472 1.22 bouyer sc->targets[target]->id &= ~(SXFER_MO_MASK << 8);
473 1.22 bouyer sc->targets[target]->id |=
474 1.22 bouyer (siop_target->offset & SXFER_MO_MASK) << 8;
475 1.22 bouyer sc->targets[target]->id &= ~0xff;
476 1.22 bouyer sc->targets[target]->id |= SCNTL4_U3EN;
477 1.22 bouyer siop_target->status = TARST_OK;
478 1.22 bouyer siop_update_xfer_mode(sc, target);
479 1.22 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL3,
480 1.22 bouyer (sc->targets[target]->id >> 24) & 0xff);
481 1.22 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SXFER,
482 1.22 bouyer (sc->targets[target]->id >> 8) & 0xff);
483 1.22 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL4,
484 1.22 bouyer sc->targets[target]->id & 0xff);
485 1.22 bouyer return SIOP_NEG_ACK;
486 1.22 bouyer } else {
487 1.22 bouyer /* target initiated PPR negotiation, shouldn't happen */
488 1.22 bouyer printf("%s: rejecting invalid PPR negotiation from "
489 1.22 bouyer "target %d\n", sc->sc_dev.dv_xname, target);
490 1.22 bouyer reject:
491 1.22 bouyer tables->t_msgout.count= htole32(1);
492 1.22 bouyer tables->msg_out[0] = MSG_MESSAGE_REJECT;
493 1.22 bouyer return SIOP_NEG_MSGOUT;
494 1.22 bouyer }
495 1.22 bouyer }
496 1.22 bouyer
497 1.22 bouyer int
498 1.1 bouyer siop_sdtr_neg(siop_cmd)
499 1.17 bouyer struct siop_common_cmd *siop_cmd;
500 1.1 bouyer {
501 1.17 bouyer struct siop_common_softc *sc = siop_cmd->siop_sc;
502 1.17 bouyer struct siop_common_target *siop_target = siop_cmd->siop_target;
503 1.14 bouyer int target = siop_cmd->xs->xs_periph->periph_target;
504 1.22 bouyer int sync, maxoffset, offset, i;
505 1.1 bouyer int send_msgout = 0;
506 1.17 bouyer struct siop_common_xfer *tables = siop_cmd->siop_tables;
507 1.1 bouyer
508 1.22 bouyer /* limit to Ultra/2 parameters, need PPR for Ultra/3 */
509 1.22 bouyer maxoffset = (sc->maxoff > 31) ? 31 : sc->maxoff;
510 1.22 bouyer
511 1.9 bouyer sync = tables->msg_in[3];
512 1.9 bouyer offset = tables->msg_in[4];
513 1.1 bouyer
514 1.1 bouyer if (siop_target->status == TARST_SYNC_NEG) {
515 1.1 bouyer /* we initiated sync negotiation */
516 1.1 bouyer siop_target->status = TARST_OK;
517 1.1 bouyer #ifdef DEBUG
518 1.1 bouyer printf("sdtr: sync %d offset %d\n", sync, offset);
519 1.1 bouyer #endif
520 1.22 bouyer if (offset > maxoffset || sync < sc->st_minsync ||
521 1.22 bouyer sync > sc->st_maxsync)
522 1.1 bouyer goto reject;
523 1.1 bouyer for (i = 0; i < sizeof(scf_period) / sizeof(scf_period[0]);
524 1.1 bouyer i++) {
525 1.1 bouyer if (sc->clock_period != scf_period[i].clock)
526 1.1 bouyer continue;
527 1.1 bouyer if (scf_period[i].period == sync) {
528 1.1 bouyer /* ok, found it. we now are sync. */
529 1.14 bouyer siop_target->offset = offset;
530 1.14 bouyer siop_target->period = sync;
531 1.1 bouyer sc->targets[target]->id &=
532 1.1 bouyer ~(SCNTL3_SCF_MASK << 24);
533 1.1 bouyer sc->targets[target]->id |= scf_period[i].scf
534 1.1 bouyer << (24 + SCNTL3_SCF_SHIFT);
535 1.22 bouyer if (sync < 25 && /* Ultra */
536 1.22 bouyer (sc->features & SF_BUS_ULTRA3) == 0)
537 1.1 bouyer sc->targets[target]->id |=
538 1.1 bouyer SCNTL3_ULTRA << 24;
539 1.1 bouyer else
540 1.1 bouyer sc->targets[target]->id &=
541 1.1 bouyer ~(SCNTL3_ULTRA << 24);
542 1.1 bouyer sc->targets[target]->id &=
543 1.7 bouyer ~(SXFER_MO_MASK << 8);
544 1.1 bouyer sc->targets[target]->id |=
545 1.7 bouyer (offset & SXFER_MO_MASK) << 8;
546 1.25 bouyer sc->targets[target]->id &= ~0xff; /* scntl4 */
547 1.1 bouyer goto end;
548 1.1 bouyer }
549 1.1 bouyer }
550 1.1 bouyer /*
551 1.1 bouyer * we didn't find it in our table, do async and send reject
552 1.1 bouyer * msg
553 1.1 bouyer */
554 1.1 bouyer reject:
555 1.1 bouyer send_msgout = 1;
556 1.9 bouyer tables->t_msgout.count= htole32(1);
557 1.9 bouyer tables->msg_out[0] = MSG_MESSAGE_REJECT;
558 1.1 bouyer sc->targets[target]->id &= ~(SCNTL3_SCF_MASK << 24);
559 1.1 bouyer sc->targets[target]->id &= ~(SCNTL3_ULTRA << 24);
560 1.7 bouyer sc->targets[target]->id &= ~(SXFER_MO_MASK << 8);
561 1.25 bouyer sc->targets[target]->id &= ~0xff; /* scntl4 */
562 1.14 bouyer siop_target->offset = siop_target->period = 0;
563 1.1 bouyer } else { /* target initiated sync neg */
564 1.1 bouyer #ifdef DEBUG
565 1.1 bouyer printf("sdtr (target): sync %d offset %d\n", sync, offset);
566 1.1 bouyer #endif
567 1.22 bouyer if (offset == 0 || sync > sc->st_maxsync) { /* async */
568 1.1 bouyer goto async;
569 1.1 bouyer }
570 1.22 bouyer if (offset > maxoffset)
571 1.22 bouyer offset = maxoffset;
572 1.22 bouyer if (sync < sc->st_minsync)
573 1.22 bouyer sync = sc->st_minsync;
574 1.1 bouyer /* look for sync period */
575 1.1 bouyer for (i = 0; i < sizeof(scf_period) / sizeof(scf_period[0]);
576 1.1 bouyer i++) {
577 1.1 bouyer if (sc->clock_period != scf_period[i].clock)
578 1.1 bouyer continue;
579 1.1 bouyer if (scf_period[i].period == sync) {
580 1.1 bouyer /* ok, found it. we now are sync. */
581 1.14 bouyer siop_target->offset = offset;
582 1.14 bouyer siop_target->period = sync;
583 1.1 bouyer sc->targets[target]->id &=
584 1.1 bouyer ~(SCNTL3_SCF_MASK << 24);
585 1.1 bouyer sc->targets[target]->id |= scf_period[i].scf
586 1.1 bouyer << (24 + SCNTL3_SCF_SHIFT);
587 1.22 bouyer if (sync < 25 && /* Ultra */
588 1.22 bouyer (sc->features & SF_BUS_ULTRA3) == 0)
589 1.1 bouyer sc->targets[target]->id |=
590 1.1 bouyer SCNTL3_ULTRA << 24;
591 1.1 bouyer else
592 1.1 bouyer sc->targets[target]->id &=
593 1.1 bouyer ~(SCNTL3_ULTRA << 24);
594 1.1 bouyer sc->targets[target]->id &=
595 1.7 bouyer ~(SXFER_MO_MASK << 8);
596 1.1 bouyer sc->targets[target]->id |=
597 1.7 bouyer (offset & SXFER_MO_MASK) << 8;
598 1.25 bouyer sc->targets[target]->id &= ~0xff; /* scntl4 */
599 1.10 bouyer siop_sdtr_msg(siop_cmd, 0, sync, offset);
600 1.1 bouyer send_msgout = 1;
601 1.1 bouyer goto end;
602 1.1 bouyer }
603 1.1 bouyer }
604 1.1 bouyer async:
605 1.14 bouyer siop_target->offset = siop_target->period = 0;
606 1.1 bouyer sc->targets[target]->id &= ~(SCNTL3_SCF_MASK << 24);
607 1.1 bouyer sc->targets[target]->id &= ~(SCNTL3_ULTRA << 24);
608 1.7 bouyer sc->targets[target]->id &= ~(SXFER_MO_MASK << 8);
609 1.25 bouyer sc->targets[target]->id &= ~0xff; /* scntl4 */
610 1.10 bouyer siop_sdtr_msg(siop_cmd, 0, 0, 0);
611 1.1 bouyer send_msgout = 1;
612 1.1 bouyer }
613 1.1 bouyer end:
614 1.14 bouyer if (siop_target->status == TARST_OK)
615 1.14 bouyer siop_update_xfer_mode(sc, target);
616 1.1 bouyer #ifdef DEBUG
617 1.1 bouyer printf("id now 0x%x\n", sc->targets[target]->id);
618 1.1 bouyer #endif
619 1.9 bouyer tables->id = htole32(sc->targets[target]->id);
620 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL3,
621 1.1 bouyer (sc->targets[target]->id >> 24) & 0xff);
622 1.7 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SXFER,
623 1.1 bouyer (sc->targets[target]->id >> 8) & 0xff);
624 1.1 bouyer if (send_msgout) {
625 1.1 bouyer return SIOP_NEG_MSGOUT;
626 1.1 bouyer } else {
627 1.1 bouyer return SIOP_NEG_ACK;
628 1.1 bouyer }
629 1.1 bouyer }
630 1.1 bouyer
631 1.1 bouyer void
632 1.10 bouyer siop_sdtr_msg(siop_cmd, offset, ssync, soff)
633 1.17 bouyer struct siop_common_cmd *siop_cmd;
634 1.10 bouyer int offset;
635 1.10 bouyer int ssync, soff;
636 1.10 bouyer {
637 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 0] = MSG_EXTENDED;
638 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 1] = MSG_EXT_SDTR_LEN;
639 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 2] = MSG_EXT_SDTR;
640 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 3] = ssync;
641 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 4] = soff;
642 1.17 bouyer siop_cmd->siop_tables->t_msgout.count =
643 1.10 bouyer htole32(offset + MSG_EXT_SDTR_LEN + 2);
644 1.10 bouyer }
645 1.10 bouyer
646 1.10 bouyer void
647 1.10 bouyer siop_wdtr_msg(siop_cmd, offset, wide)
648 1.17 bouyer struct siop_common_cmd *siop_cmd;
649 1.10 bouyer int offset;
650 1.10 bouyer {
651 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 0] = MSG_EXTENDED;
652 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 1] = MSG_EXT_WDTR_LEN;
653 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 2] = MSG_EXT_WDTR;
654 1.17 bouyer siop_cmd->siop_tables->msg_out[offset + 3] = wide;
655 1.17 bouyer siop_cmd->siop_tables->t_msgout.count =
656 1.10 bouyer htole32(offset + MSG_EXT_WDTR_LEN + 2);
657 1.22 bouyer }
658 1.22 bouyer
659 1.22 bouyer void
660 1.22 bouyer siop_ppr_msg(siop_cmd, offset, ssync, soff)
661 1.22 bouyer struct siop_common_cmd *siop_cmd;
662 1.22 bouyer int offset;
663 1.22 bouyer int ssync, soff;
664 1.22 bouyer {
665 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 0] = MSG_EXTENDED;
666 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 1] = MSG_EXT_PPR_LEN;
667 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 2] = MSG_EXT_PPR;
668 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 3] = ssync;
669 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 4] = 0; /* reserved */
670 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 5] = soff;
671 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 6] = 1; /* wide */
672 1.22 bouyer siop_cmd->siop_tables->msg_out[offset + 7] = MSG_EXT_PPR_DT;
673 1.22 bouyer siop_cmd->siop_tables->t_msgout.count =
674 1.22 bouyer htole32(offset + MSG_EXT_PPR_LEN + 2);
675 1.10 bouyer }
676 1.10 bouyer
677 1.10 bouyer void
678 1.1 bouyer siop_minphys(bp)
679 1.1 bouyer struct buf *bp;
680 1.1 bouyer {
681 1.1 bouyer minphys(bp);
682 1.1 bouyer }
683 1.1 bouyer
684 1.1 bouyer int
685 1.14 bouyer siop_ioctl(chan, cmd, arg, flag, p)
686 1.14 bouyer struct scsipi_channel *chan;
687 1.1 bouyer u_long cmd;
688 1.1 bouyer caddr_t arg;
689 1.1 bouyer int flag;
690 1.1 bouyer struct proc *p;
691 1.1 bouyer {
692 1.17 bouyer struct siop_common_softc *sc = (void *)chan->chan_adapter->adapt_dev;
693 1.1 bouyer
694 1.1 bouyer switch (cmd) {
695 1.1 bouyer case SCBUSIORESET:
696 1.24 bouyer /*
697 1.24 bouyer * abort the script. This will trigger an interrupt, which will
698 1.24 bouyer * trigger a bus reset.
699 1.24 bouyer * We can't safely trigger the reset here as we can't access
700 1.24 bouyer * the required register while the script is running.
701 1.24 bouyer */
702 1.24 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_ISTAT, ISTAT_ABRT);
703 1.1 bouyer return (0);
704 1.1 bouyer default:
705 1.1 bouyer return (ENOTTY);
706 1.1 bouyer }
707 1.1 bouyer }
708 1.1 bouyer
709 1.1 bouyer void
710 1.1 bouyer siop_sdp(siop_cmd)
711 1.17 bouyer struct siop_common_cmd *siop_cmd;
712 1.1 bouyer {
713 1.1 bouyer /* save data pointer. Handle async only for now */
714 1.1 bouyer int offset, dbc, sstat;
715 1.17 bouyer struct siop_common_softc *sc = siop_cmd->siop_sc;
716 1.1 bouyer scr_table_t *table; /* table to patch */
717 1.1 bouyer
718 1.1 bouyer if ((siop_cmd->xs->xs_control & (XS_CTL_DATA_OUT | XS_CTL_DATA_IN))
719 1.1 bouyer == 0)
720 1.1 bouyer return; /* no data pointers to save */
721 1.1 bouyer offset = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_SCRATCHA + 1);
722 1.1 bouyer if (offset >= SIOP_NSG) {
723 1.1 bouyer printf("%s: bad offset in siop_sdp (%d)\n",
724 1.1 bouyer sc->sc_dev.dv_xname, offset);
725 1.1 bouyer return;
726 1.1 bouyer }
727 1.17 bouyer table = &siop_cmd->siop_tables->data[offset];
728 1.1 bouyer #ifdef DEBUG_DR
729 1.1 bouyer printf("sdp: offset %d count=%d addr=0x%x ", offset,
730 1.1 bouyer table->count, table->addr);
731 1.1 bouyer #endif
732 1.1 bouyer dbc = bus_space_read_4(sc->sc_rt, sc->sc_rh, SIOP_DBC) & 0x00ffffff;
733 1.1 bouyer if (siop_cmd->xs->xs_control & XS_CTL_DATA_OUT) {
734 1.13 bouyer if (sc->features & SF_CHIP_DFBC) {
735 1.13 bouyer dbc +=
736 1.13 bouyer bus_space_read_2(sc->sc_rt, sc->sc_rh, SIOP_DFBC);
737 1.1 bouyer } else {
738 1.13 bouyer /* need to account stale data in FIFO */
739 1.13 bouyer int dfifo =
740 1.13 bouyer bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DFIFO);
741 1.13 bouyer if (sc->features & SF_CHIP_FIFO) {
742 1.13 bouyer dfifo |= (bus_space_read_1(sc->sc_rt, sc->sc_rh,
743 1.13 bouyer SIOP_CTEST5) & CTEST5_BOMASK) << 8;
744 1.13 bouyer dbc += (dfifo - (dbc & 0x3ff)) & 0x3ff;
745 1.13 bouyer } else {
746 1.13 bouyer dbc += (dfifo - (dbc & 0x7f)) & 0x7f;
747 1.13 bouyer }
748 1.1 bouyer }
749 1.1 bouyer sstat = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_SSTAT0);
750 1.1 bouyer if (sstat & SSTAT0_OLF)
751 1.1 bouyer dbc++;
752 1.13 bouyer if ((sstat & SSTAT0_ORF) && (sc->features & SF_CHIP_DFBC) == 0)
753 1.1 bouyer dbc++;
754 1.9 bouyer if (siop_cmd->siop_target->flags & TARF_ISWIDE) {
755 1.1 bouyer sstat = bus_space_read_1(sc->sc_rt, sc->sc_rh,
756 1.1 bouyer SIOP_SSTAT2);
757 1.1 bouyer if (sstat & SSTAT2_OLF1)
758 1.1 bouyer dbc++;
759 1.13 bouyer if ((sstat & SSTAT2_ORF1) &&
760 1.13 bouyer (sc->features & SF_CHIP_DFBC) == 0)
761 1.1 bouyer dbc++;
762 1.1 bouyer }
763 1.1 bouyer /* clear the FIFO */
764 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
765 1.1 bouyer bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3) |
766 1.1 bouyer CTEST3_CLF);
767 1.1 bouyer }
768 1.1 bouyer table->addr =
769 1.1 bouyer htole32(le32toh(table->addr) + le32toh(table->count) - dbc);
770 1.1 bouyer table->count = htole32(dbc);
771 1.1 bouyer #ifdef DEBUG_DR
772 1.1 bouyer printf("now count=%d addr=0x%x\n", table->count, table->addr);
773 1.1 bouyer #endif
774 1.1 bouyer }
775 1.1 bouyer
776 1.1 bouyer void
777 1.1 bouyer siop_clearfifo(sc)
778 1.17 bouyer struct siop_common_softc *sc;
779 1.1 bouyer {
780 1.1 bouyer int timeout = 0;
781 1.1 bouyer int ctest3 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3);
782 1.1 bouyer
783 1.1 bouyer #ifdef DEBUG_INTR
784 1.1 bouyer printf("DMA fifo not empty !\n");
785 1.1 bouyer #endif
786 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
787 1.1 bouyer ctest3 | CTEST3_CLF);
788 1.1 bouyer while ((bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3) &
789 1.1 bouyer CTEST3_CLF) != 0) {
790 1.1 bouyer delay(1);
791 1.1 bouyer if (++timeout > 1000) {
792 1.1 bouyer printf("clear fifo failed\n");
793 1.1 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
794 1.1 bouyer bus_space_read_1(sc->sc_rt, sc->sc_rh,
795 1.1 bouyer SIOP_CTEST3) & ~CTEST3_CLF);
796 1.1 bouyer return;
797 1.1 bouyer }
798 1.1 bouyer }
799 1.3 bouyer }
800 1.3 bouyer
801 1.3 bouyer int
802 1.3 bouyer siop_modechange(sc)
803 1.17 bouyer struct siop_common_softc *sc;
804 1.3 bouyer {
805 1.3 bouyer int retry;
806 1.3 bouyer int sist0, sist1, stest2, stest4;
807 1.3 bouyer for (retry = 0; retry < 5; retry++) {
808 1.3 bouyer /*
809 1.3 bouyer * datasheet says to wait 100ms and re-read SIST1,
810 1.14 bouyer * to check that DIFFSENSE is stable.
811 1.3 bouyer * We may delay() 5 times for 100ms at interrupt time;
812 1.3 bouyer * hopefully this will not happen often.
813 1.3 bouyer */
814 1.3 bouyer delay(100000);
815 1.3 bouyer sist0 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_SIST0);
816 1.3 bouyer sist1 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_SIST1);
817 1.3 bouyer if (sist1 & SIEN1_SBMC)
818 1.3 bouyer continue; /* we got an irq again */
819 1.3 bouyer stest4 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_STEST4) &
820 1.3 bouyer STEST4_MODE_MASK;
821 1.3 bouyer stest2 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_STEST2);
822 1.3 bouyer switch(stest4) {
823 1.3 bouyer case STEST4_MODE_DIF:
824 1.3 bouyer printf("%s: switching to differential mode\n",
825 1.3 bouyer sc->sc_dev.dv_xname);
826 1.3 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST2,
827 1.3 bouyer stest2 | STEST2_DIF);
828 1.3 bouyer break;
829 1.3 bouyer case STEST4_MODE_SE:
830 1.3 bouyer printf("%s: switching to single-ended mode\n",
831 1.3 bouyer sc->sc_dev.dv_xname);
832 1.3 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST2,
833 1.3 bouyer stest2 & ~STEST2_DIF);
834 1.3 bouyer break;
835 1.3 bouyer case STEST4_MODE_LVD:
836 1.3 bouyer printf("%s: switching to LVD mode\n",
837 1.3 bouyer sc->sc_dev.dv_xname);
838 1.3 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST2,
839 1.3 bouyer stest2 & ~STEST2_DIF);
840 1.3 bouyer break;
841 1.3 bouyer default:
842 1.3 bouyer printf("%s: invalid SCSI mode 0x%x\n",
843 1.3 bouyer sc->sc_dev.dv_xname, stest4);
844 1.3 bouyer return 0;
845 1.3 bouyer }
846 1.3 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_STEST0,
847 1.3 bouyer stest4 >> 2);
848 1.3 bouyer return 1;
849 1.3 bouyer }
850 1.3 bouyer printf("%s: timeout waiting for DIFFSENSE to stabilise\n",
851 1.3 bouyer sc->sc_dev.dv_xname);
852 1.3 bouyer return 0;
853 1.6 bouyer }
854 1.6 bouyer
855 1.6 bouyer void
856 1.6 bouyer siop_resetbus(sc)
857 1.17 bouyer struct siop_common_softc *sc;
858 1.6 bouyer {
859 1.6 bouyer int scntl1;
860 1.6 bouyer scntl1 = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL1);
861 1.6 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL1,
862 1.6 bouyer scntl1 | SCNTL1_RST);
863 1.6 bouyer /* minimum 25 us, more time won't hurt */
864 1.6 bouyer delay(100);
865 1.6 bouyer bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_SCNTL1, scntl1);
866 1.17 bouyer }
867 1.17 bouyer
868 1.17 bouyer void
869 1.17 bouyer siop_update_xfer_mode(sc, target)
870 1.17 bouyer struct siop_common_softc *sc;
871 1.17 bouyer int target;
872 1.17 bouyer {
873 1.17 bouyer struct siop_common_target *siop_target = sc->targets[target];
874 1.17 bouyer struct scsipi_xfer_mode xm;
875 1.17 bouyer
876 1.17 bouyer xm.xm_target = target;
877 1.17 bouyer xm.xm_mode = 0;
878 1.17 bouyer xm.xm_period = 0;
879 1.17 bouyer xm.xm_offset = 0;
880 1.17 bouyer
881 1.17 bouyer if (siop_target->flags & TARF_ISWIDE)
882 1.17 bouyer xm.xm_mode |= PERIPH_CAP_WIDE16;
883 1.17 bouyer if (siop_target->period) {
884 1.17 bouyer xm.xm_period = siop_target->period;
885 1.17 bouyer xm.xm_offset = siop_target->offset;
886 1.17 bouyer xm.xm_mode |= PERIPH_CAP_SYNC;
887 1.17 bouyer }
888 1.17 bouyer if (siop_target->flags & TARF_TAG)
889 1.17 bouyer xm.xm_mode |= PERIPH_CAP_TQING;
890 1.17 bouyer scsipi_async_event(&sc->sc_chan, ASYNC_EVENT_XFER_MODE, &xm);
891 1.1 bouyer }
892