Home | History | Annotate | Line # | Download | only in ic
siopreg.h revision 1.1
      1 
      2 /*	$NetBSD: siopreg.h,v 1.1 2000/04/21 17:56:59 bouyer Exp $	*/
      3 
      4 /*
      5  * Copyright (c) 2000 Manuel Bouyer.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. All advertising materials mentioning features or use of this software
     16  *    must display the following acknowledgement:
     17  *	This product includes software developed by the University of
     18  *	California, Berkeley and its contributors.
     19  * 4. Neither the name of the University nor the names of its contributors
     20  *    may be used to endorse or promote products derived from this software
     21  *    without specific prior written permission.
     22  *
     23  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  * SUCH DAMAGE.
     34  *
     35  */
     36 
     37 /*
     38  * Devices definitions for Symbios/NCR M53c8xx PCI-SCSI I/O Processors
     39  * Docs available from http://www.symbios.com/
     40  */
     41 
     42 #define SIOP_SCNTL0 	0x00 /* SCSI control 0, R/W */
     43 #define SCNTL0_ARB_MASK	0xc0
     44 #define SCNTL0_SARB	0x00
     45 #define SCNTL0_FARB	0xc0
     46 #define SCNTL0_START	0x20
     47 #define SCNTL0_WATM	0x10
     48 #define SCNTL0_EPC	0x08
     49 #define SCNTL0_AAP	0x02
     50 #define SCNTL0_TRG	0x01
     51 
     52 #define SIOP_SCNTL1 	0x01 /* SCSI control 1, R/W */
     53 #define SCNTL1_EXC	0x80
     54 #define SCNTL1_ADB	0x40
     55 #define SCNTL1_DHP	0x20
     56 #define SCNTL1_CON	0x10
     57 #define SCNTL1_RST	0x08
     58 #define SCNTL1_AESP	0x04
     59 #define SCNTL1_IARB	0x02
     60 #define SCNTL1_SST	0x01
     61 
     62 #define SIOP_SCNTL2 	0x02 /* SCSI control 2, R/W */
     63 #define SCNTL2_SDU	0x80
     64 #define SCNTL2_CHM	0x40	/* 875 only */
     65 #define SCNTL2_SLPMD	0x20	/* 875 only */
     66 #define SCNTL2_SLPHBEN	0x10	/* 875 only */
     67 #define SCNTL2_WSS	0x08	/* 875 only */
     68 #define SCNTL2_VUE0	0x04	/* 875 only */
     69 #define SCNTL2_VUE1	0x02	/* 875 only */
     70 #define SCNTL2_WSR	0x01	/* 875 only */
     71 
     72 #define SIOP_SCNTL3 	0x03 /* SCSI control 3, R/W */
     73 #define SCNTL3_ULTRA	0x80	/* 875 only */
     74 #define SCNTL3_SCF_SHIFT 4
     75 #define SCNTL3_SCF_MASK	0x70
     76 #define SCNTL3_EWS	0x04	/* 875 only */
     77 #define SCNTL3_CCF_SHIFT 0
     78 #define SCNTL3_MASK	0x07
     79 
     80 #define SIOP_SCID	0x04 /* SCSI chip ID R/W */
     81 #define SCID_RRE	0x40
     82 #define SCID_SRE	0x20
     83 #define SCID_ENCID_SHIFT 0
     84 #define SCID_ENCID_MASK	0x07
     85 
     86 #define SIOP_SCXFER	0x05 /* SCSI transfer, R/W */
     87 #define SCXFER_TP_SHIFT	 5
     88 #define SCXFER_TP_MASK	0xe0
     89 #define SCXFER_MO_SHIFT  0
     90 #define SCXFER_MO_MASK  0x0f
     91 
     92 #define SIOP_SDID	0x06 /* SCSI destiation ID, R/W */
     93 #define SDID_ENCID_SHIFT 0
     94 #define SDID_ENCID_MASK	0x07
     95 
     96 #define SIOP_GPREG	0x07 /* General purpose, R/W */
     97 #define GPREG_GPIO4	0x10	/* 875 only */
     98 #define GPREG_GPIO3	0x08	/* 875 only */
     99 #define GPREG_GPIO2	0x04	/* 875 only */
    100 #define GPREG_GPIO1	0x02
    101 #define GPREG_GPIO0	0x01
    102 
    103 #define SIOP_SFBR	0x08 /* SCSI first byte received, R/W */
    104 
    105 #define SIOP_SOCL	0x09 /* SCSI output control latch, RW */
    106 
    107 #define SIOP_SSID	0x0A /* SCSI selector ID, RO */
    108 #define SSID_VAL	0x80
    109 #define SSID_ENCID_SHIFT 0
    110 #define SSID_ENCID_MASK 0x0f
    111 
    112 #define SIOP_SBCL	0x0B /* SCSI control line, RO */
    113 
    114 #define SIOP_DSTAT	0x0C /* DMA status, RO */
    115 #define DSTAT_DFE	0x80
    116 #define DSTAT_MDPE	0x40
    117 #define DSTAT_BF	0x20
    118 #define DSTAT_ABRT	0x10
    119 #define DSTAT_SSI	0x08
    120 #define DSTAT_SIR	0x04
    121 #define DSTAT_IID	0x01
    122 
    123 #define SIOP_SSTAT0	0x0D /* STSI status 0, RO */
    124 #define SSTAT0_ILF	0x80
    125 #define SSTAT0_ORF	0x40
    126 #define SSTAT0_OLF	0x20
    127 #define SSTAT0_AIP	0x10
    128 #define SSTAT0_LOA	0x08
    129 #define SSTAT0_WOA	0x04
    130 #define SSTAT0_RST	0x02
    131 #define SSTAT0_SDP	0x01
    132 
    133 #define SIOP_SSTAT1	0x0E /* STSI status 1, RO */
    134 #define SSTAT1_FFO_SHIFT 4
    135 #define SSTAT1_FFO_MASK 0x80
    136 #define SSTAT1_SDPL	0x08
    137 #define SSTAT1_MSG	0x04
    138 #define SSTAT1_CD	0x02
    139 #define SSTAT1_IO	0x01
    140 #define SSTAT1_PHASE_MASK (SSTAT1_IO | SSTAT1_CD | SSTAT1_MSG)
    141 #define SSTAT1_PHASE_DATAOUT	0
    142 #define SSTAT1_PHASE_DATAIN	SSTAT1_IO
    143 #define SSTAT1_PHASE_CMD	SSTAT1_CD
    144 #define SSTAT1_PHASE_STATUS	(SSTAT1_CD | SSTAT1_IO)
    145 #define SSTAT1_PHASE_MSGOUT	(SSTAT1_MSG | SSTAT1_CD)
    146 #define SSTAT1_PHASE_MSGIN	(SSTAT1_MSG | SSTAT1_CD | SSTAT1_IO)
    147 
    148 #define SIOP_SSTAT2	0x0F /* STSI status 2, RO */
    149 #define SSTAT2_ILF1	0x80	/* 875 only */
    150 #define SSTAT2_ORF1	0x40	/* 875 only */
    151 #define SSTAT2_OLF1	0x20	/* 875 only */
    152 #define SSTAT2_FF4	0x10	/* 875 only */
    153 #define SSTAT2_SPL1	0x08	/* 875 only */
    154 #define SSTAT2_DF	0x04	/* 875 only */
    155 #define SSTAT2_LDSC	0x02
    156 #define SSTAT2_SDP1	0x01	/* 875 only */
    157 
    158 #define SIOP_DSA	0x10 /* data struct addr, R/W */
    159 
    160 #define SIOP_ISTAT	0x14 /* IRQ status, R/W */
    161 #define ISTAT_ABRT	0x80
    162 #define ISTAT_SRST	0x40
    163 #define ISTAT_SIGP	0x20
    164 #define ISTAT_SEM	0x10
    165 #define ISTAT_CON	0x08
    166 #define ISTAT_INTF	0x04
    167 #define ISTAT_SIP	0x02
    168 #define ISTAT_DIP	0x01
    169 
    170 #define SIOP_CTEST0	0x18 /* Chip test 0, R/W */
    171 
    172 #define SIOP_CTEST1	0x19 /* Chip test 1, R/W */
    173 
    174 #define SIOP_CTEST2	0x1A /* Chip test 2, R/W */
    175 #define CTEST2_SRTCH	0x04	/* 875 only */
    176 
    177 #define SIOP_CTEST3	0x1B /* Chip test 3, R/W */
    178 #define CTEST3_FLF	0x08
    179 #define CTEST3_CLF	0x04
    180 #define CTEST3_FM	0x02
    181 #define CTEST3_WRIE	0x01
    182 
    183 #define SIOP_TEMP	0x1C /* Temp register (used by CALL/RET), R/W */
    184 
    185 #define SIOP_DFIFO	0x20 /* DMA FIFO */
    186 
    187 #define SIOP_CTEST4	0x21 /* Chip test 4, R/W */
    188 #define CTEST4_BDIS	0x80
    189 #define CTEST_ZMOD	0x40
    190 #define CTEST_ZSD	0x20
    191 #define CTEST_SRTM	0x10
    192 #define CTEST_MPEE	0x08
    193 
    194 #define SIOP_CTEST5	0x22 /* Chip test 5, R/W */
    195 #define CTEST5_ADCK	0x80
    196 #define CTEST5_BBCK	0x40
    197 #define CTEST5_MASR	0x10
    198 #define CTEST5_DDIR	0x08
    199 
    200 #define SIOP_CTEST6	0x23 /* Chip test 6, R/W */
    201 
    202 #define SIOP_DBC	0x24 /* DMA byte counter, R/W */
    203 
    204 #define SIOP_DCMD	0x27 /* DMA command, R/W */
    205 
    206 #define SIOP_DNAD	0x28 /* DMA next addr, R/W */
    207 
    208 #define SIOP_DSP	0x2C /* DMA scripts pointer, R/W */
    209 
    210 #define SIOP_DSPS	0x30 /* DMA scripts pointer save, R/W */
    211 
    212 #define SIOP_SCRATCHA	0x34 /* scratch register A. R/W */
    213 
    214 #define SIOP_DMODE	0x38 /* DMA mode, R/W */
    215 #define DMODE_BL_SHIFT   6
    216 #define DMODE_BL_MASK	0xC0
    217 #define DMODE_SIOM	0x20
    218 #define DMODE_DIOM	0x10
    219 #define DMODE_ERL	0x08
    220 #define DMODE_ERMP	0x04
    221 #define DMODE_BOF	0x02
    222 #define DMODE_MAN	0x01
    223 
    224 #define SIOP_DIEN	0x39 /* DMA interrupt enable, R/W */
    225 #define DIEN_MDPE	0x40
    226 #define DIEN_BF		0x20
    227 #define DIEN_AVRT	0x10
    228 #define DIEN_SSI	0x08
    229 #define DIEN_SIR	0x04
    230 #define DIEN_IID	0x01
    231 
    232 #define SIOP_SBR	0x3A /* scratch byte register, R/W */
    233 
    234 #define SIOP_DCNTL	0x3B /* DMA control, R/W */
    235 #define DCNTL_CLSE	0x80
    236 #define DCNTL_PFF	0x40
    237 #define DCNTL_PFEN	0x20
    238 #define DCNTL_SSM	0x10
    239 #define DCNTL_IRQM	0x08
    240 #define DCNTL_STD	0x04
    241 #define DCNTL_IRQD	0x02
    242 #define DCNTL_COM	0x01
    243 
    244 #define SIOP_ADDER	0x3C /* adder output sum, RO */
    245 
    246 #define SIOP_SIEN0	0x40 /* SCSI interrupt enable 0, R/W */
    247 #define SIEN0_MA	0x80
    248 #define SIEN0_CMP	0x40
    249 #define SIEN0_SEL	0x20
    250 #define SIEN0_RSL	0x10
    251 #define SIEN0_SGE	0x08
    252 #define SIEN0_UDC	0x04
    253 #define SIEN0_SRT	0x02
    254 #define SIEN0_PAR	0x01
    255 
    256 #define SIOP_SIEN1	0x41 /* SCSI interrupt enable 1, R/W */
    257 #define SIEN1_STO	0x04
    258 #define SIEN1_GEN	0x02
    259 #define SIEN1_HTH	0x01
    260 
    261 #define SIOP_SIST0	0x42 /* SCSI interrupt status 0, RO */
    262 #define SIST0_MA	0x80
    263 #define SIST0_CMP	0x40
    264 #define SIST0_SEL	0x20
    265 #define SIST0_RSL	0x10
    266 #define SIST0_SGE	0x08
    267 #define SIST0_UDC	0x04
    268 #define SIST0_RST	0x02
    269 #define SIST0_PAR	0x01
    270 
    271 #define SIOP_SIST1	0x43 /* SCSI interrut status 1, RO */
    272 #define SIST1_STO	0x04
    273 #define SIST1_GEN	0x02
    274 #define SIST1_HTH	0x01
    275 
    276 #define SIOP_SLPAR	0x44 /* scsi longitudinal parity, R/W */
    277 
    278 #define SIOP_SWIDE	0x45 /* scsi wide residue, RW, 875 only */
    279 
    280 #define SIOP_MACNTL	0x46 /* memory access control, R/W */
    281 
    282 #define SIOP_GPCNTL	0x47 /* General Purpose Pin control, R/W */
    283 #define GPCNTL_ME	0x80	/* 875 only */
    284 #define GPCNTL_FE	0x40	/* 875 only */
    285 #define GPCNTL_IN4	0x10	/* 875 only */
    286 #define GPCNTL_IN3	0x08	/* 875 only */
    287 #define GPCNTL_IN2	0x04	/* 875 only */
    288 #define GPCNTL_IN1	0x02
    289 #define GPCNTL_IN0	0x01
    290 
    291 #define SIOP_STIME0	0x48 /* SCSI timer 0, R/W */
    292 #define STIME0_HTH_SHIFT 4
    293 #define STIME0_HTH_MASK	0xf0
    294 #define STIME0_SEL_SHIFT 0
    295 #define STIME0_SEL_MASK	0x0f
    296 
    297 #define SIOP_STIME1	0x49 /* SCSI timer 1, R/W */
    298 #define STIME1_HTHBA	0x40	/* 875 only */
    299 #define STIME1_GENSF	0x20	/* 875 only */
    300 #define STIME1_HTHSF	0x10	/* 875 only */
    301 #define STIME1_GEN_SHIFT 0
    302 #define STIME1_GEN_MASK	0x0f
    303 
    304 #define SIOP_RESPID0	0x4A /* response ID, R/W */
    305 
    306 #define SIOP_RESPID1	0x4B /* response ID, R/W, 875-only */
    307 
    308 #define SIOP_STEST0	0x4C /* SCSI test 0, RO */
    309 
    310 #define SIOP_STEST1	0x4D /* SCSI test 1, RO, RW on 875 */
    311 #define STEST1_DBLEN	0x08	/* 875-only */
    312 #define STEST1_DBLSEL	0x04	/* 875-only */
    313 
    314 #define SIOP_STEST2	0x4E /* SCSI test 2, RO, R/W on 875 */
    315 #define STEST2_DIF	0x20	/* 875 only */
    316 #define STEST2_EXT	0x02
    317 
    318 #define SIOP_STEST3	0x4F /* SCSI test 3, RO, RW on 875 */
    319 #define STEST3_TE	0x80
    320 
    321 #define SIOP_SIDL	0x50 /* SCSI input data latch, RO */
    322 
    323 #define SIOP_SODL	0x54 /* SCSI output data latch, R/W */
    324 
    325 #define SIOP_SBDL	0x58 /* SCSI bus data lines, RO */
    326 
    327 #define SIOP_SCRATCHB	0x5C /* Scratch register B, R/W */
    328 
    329 #define SIOP_SCRATCHC	0x60 /* Scratch register C, R/W, 875 only */
    330 
    331 #define SIOP_SCRATCHD	0x64 /* Scratch register D, R/W, 875-only */
    332 
    333 #define SIOP_SCRATCHE	0x68 /* Scratch register E, R/W, 875-only */
    334 
    335 #define SIOP_SCRATCHF	0x6c /* Scratch register F, R/W, 875-only */
    336 
    337 #define SIOP_SCRATCHG	0x70 /* Scratch register G, R/W, 875-only */
    338 
    339 #define SIOP_SCRATCHH	0x74 /* Scratch register H, R/W, 875-only */
    340 
    341 #define SIOP_SCRATCHI	0x78 /* Scratch register I, R/W, 875-only */
    342 
    343 #define SIOP_SCRATCHJ	0x7c /* Scratch register J, R/W, 875-only */
    344