smc83c170.c revision 1.18 1 1.18 thorpej /* $NetBSD: smc83c170.c,v 1.18 1999/07/27 00:55:34 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.10 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Device driver for the Standard Microsystems Corp. 83C170
42 1.1 thorpej * Ethernet PCI Integrated Controller (EPIC/100).
43 1.1 thorpej */
44 1.1 thorpej
45 1.2 jonathan #include "opt_inet.h"
46 1.3 jonathan #include "opt_ns.h"
47 1.1 thorpej #include "bpfilter.h"
48 1.1 thorpej
49 1.1 thorpej #include <sys/param.h>
50 1.1 thorpej #include <sys/systm.h>
51 1.1 thorpej #include <sys/mbuf.h>
52 1.1 thorpej #include <sys/malloc.h>
53 1.1 thorpej #include <sys/kernel.h>
54 1.1 thorpej #include <sys/socket.h>
55 1.1 thorpej #include <sys/ioctl.h>
56 1.1 thorpej #include <sys/errno.h>
57 1.1 thorpej #include <sys/device.h>
58 1.1 thorpej
59 1.1 thorpej #include <net/if.h>
60 1.1 thorpej #include <net/if_dl.h>
61 1.1 thorpej #include <net/if_media.h>
62 1.1 thorpej #include <net/if_ether.h>
63 1.1 thorpej
64 1.1 thorpej #if NBPFILTER > 0
65 1.1 thorpej #include <net/bpf.h>
66 1.1 thorpej #endif
67 1.1 thorpej
68 1.1 thorpej #ifdef INET
69 1.1 thorpej #include <netinet/in.h>
70 1.1 thorpej #include <netinet/if_inarp.h>
71 1.1 thorpej #endif
72 1.1 thorpej
73 1.1 thorpej #ifdef NS
74 1.1 thorpej #include <netns/ns.h>
75 1.1 thorpej #include <netns/ns_if.h>
76 1.1 thorpej #endif
77 1.1 thorpej
78 1.1 thorpej #include <machine/bus.h>
79 1.1 thorpej #include <machine/intr.h>
80 1.1 thorpej
81 1.8 thorpej #include <dev/mii/miivar.h>
82 1.8 thorpej
83 1.1 thorpej #include <dev/ic/smc83c170reg.h>
84 1.1 thorpej #include <dev/ic/smc83c170var.h>
85 1.1 thorpej
86 1.1 thorpej void epic_start __P((struct ifnet *));
87 1.1 thorpej void epic_watchdog __P((struct ifnet *));
88 1.1 thorpej int epic_ioctl __P((struct ifnet *, u_long, caddr_t));
89 1.1 thorpej
90 1.1 thorpej void epic_shutdown __P((void *));
91 1.1 thorpej
92 1.1 thorpej void epic_reset __P((struct epic_softc *));
93 1.1 thorpej void epic_init __P((struct epic_softc *));
94 1.1 thorpej void epic_stop __P((struct epic_softc *));
95 1.1 thorpej int epic_add_rxbuf __P((struct epic_softc *, int));
96 1.1 thorpej void epic_read_eeprom __P((struct epic_softc *, int, int, u_int16_t *));
97 1.1 thorpej void epic_set_mchash __P((struct epic_softc *));
98 1.6 thorpej void epic_fixup_clock_source __P((struct epic_softc *));
99 1.8 thorpej int epic_mii_read __P((struct device *, int, int));
100 1.8 thorpej void epic_mii_write __P((struct device *, int, int, int));
101 1.8 thorpej int epic_mii_wait __P((struct epic_softc *, u_int32_t));
102 1.8 thorpej void epic_tick __P((void *));
103 1.8 thorpej
104 1.8 thorpej void epic_statchg __P((struct device *));
105 1.8 thorpej int epic_mediachange __P((struct ifnet *));
106 1.8 thorpej void epic_mediastatus __P((struct ifnet *, struct ifmediareq *));
107 1.1 thorpej
108 1.1 thorpej #define INTMASK (INTSTAT_FATAL_INT | INTSTAT_TXU | \
109 1.1 thorpej INTSTAT_TXC | INTSTAT_RQE | INTSTAT_RCC)
110 1.1 thorpej
111 1.1 thorpej /*
112 1.1 thorpej * Attach an EPIC interface to the system.
113 1.1 thorpej */
114 1.1 thorpej void
115 1.1 thorpej epic_attach(sc)
116 1.1 thorpej struct epic_softc *sc;
117 1.1 thorpej {
118 1.1 thorpej bus_space_tag_t st = sc->sc_st;
119 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
120 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
121 1.14 thorpej int i, rseg, error;
122 1.1 thorpej bus_dma_segment_t seg;
123 1.1 thorpej u_int8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
124 1.1 thorpej u_int16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
125 1.1 thorpej
126 1.1 thorpej /*
127 1.1 thorpej * Allocate the control data structures, and create and load the
128 1.1 thorpej * DMA map for it.
129 1.1 thorpej */
130 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
131 1.1 thorpej sizeof(struct epic_control_data), NBPG, 0, &seg, 1, &rseg,
132 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
133 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
134 1.1 thorpej sc->sc_dev.dv_xname, error);
135 1.14 thorpej goto fail_0;
136 1.1 thorpej }
137 1.1 thorpej
138 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
139 1.1 thorpej sizeof(struct epic_control_data), (caddr_t *)&sc->sc_control_data,
140 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
141 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
142 1.1 thorpej sc->sc_dev.dv_xname, error);
143 1.14 thorpej goto fail_1;
144 1.1 thorpej }
145 1.1 thorpej
146 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
147 1.1 thorpej sizeof(struct epic_control_data), 1,
148 1.1 thorpej sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
149 1.1 thorpej &sc->sc_cddmamap)) != 0) {
150 1.1 thorpej printf("%s: unable to create control data DMA map, "
151 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
152 1.14 thorpej goto fail_2;
153 1.1 thorpej }
154 1.1 thorpej
155 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
156 1.1 thorpej sc->sc_control_data, sizeof(struct epic_control_data), NULL,
157 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
158 1.1 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
159 1.1 thorpej sc->sc_dev.dv_xname, error);
160 1.14 thorpej goto fail_3;
161 1.1 thorpej }
162 1.1 thorpej
163 1.1 thorpej /*
164 1.1 thorpej * Create the transmit buffer DMA maps.
165 1.1 thorpej */
166 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
167 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
168 1.1 thorpej EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
169 1.10 thorpej &EPIC_DSTX(sc, i)->ds_dmamap)) != 0) {
170 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
171 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
172 1.14 thorpej goto fail_4;
173 1.1 thorpej }
174 1.1 thorpej }
175 1.1 thorpej
176 1.1 thorpej /*
177 1.1 thorpej * Create the recieve buffer DMA maps.
178 1.1 thorpej */
179 1.1 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
180 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
181 1.1 thorpej MCLBYTES, 0, BUS_DMA_NOWAIT,
182 1.10 thorpej &EPIC_DSRX(sc, i)->ds_dmamap)) != 0) {
183 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
184 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
185 1.14 thorpej goto fail_5;
186 1.1 thorpej }
187 1.1 thorpej }
188 1.1 thorpej
189 1.1 thorpej /*
190 1.1 thorpej * Pre-allocate the receive buffers.
191 1.1 thorpej */
192 1.1 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
193 1.1 thorpej if ((error = epic_add_rxbuf(sc, i)) != 0) {
194 1.1 thorpej printf("%s: unable to allocate or map rx buffer %d\n,"
195 1.1 thorpej " error = %d\n", sc->sc_dev.dv_xname, i, error);
196 1.14 thorpej goto fail_6;
197 1.1 thorpej }
198 1.1 thorpej }
199 1.1 thorpej
200 1.1 thorpej /*
201 1.1 thorpej * Bring the chip out of low-power mode and reset it to a known state.
202 1.1 thorpej */
203 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, 0);
204 1.1 thorpej epic_reset(sc);
205 1.1 thorpej
206 1.1 thorpej /*
207 1.1 thorpej * Read the Ethernet address from the EEPROM.
208 1.1 thorpej */
209 1.1 thorpej epic_read_eeprom(sc, 0, (sizeof(myea) / sizeof(myea[0])), myea);
210 1.1 thorpej bcopy(myea, enaddr, sizeof(myea));
211 1.1 thorpej
212 1.1 thorpej /*
213 1.1 thorpej * ...and the device name.
214 1.1 thorpej */
215 1.1 thorpej epic_read_eeprom(sc, 0x2c, (sizeof(mydevname) / sizeof(mydevname[0])),
216 1.1 thorpej mydevname);
217 1.1 thorpej bcopy(mydevname, devname, sizeof(mydevname));
218 1.1 thorpej devname[sizeof(mydevname)] = '\0';
219 1.1 thorpej for (i = sizeof(mydevname) - 1; i >= 0; i--) {
220 1.1 thorpej if (devname[i] == ' ')
221 1.1 thorpej devname[i] = '\0';
222 1.1 thorpej else
223 1.1 thorpej break;
224 1.1 thorpej }
225 1.1 thorpej
226 1.1 thorpej printf("%s: %s, Ethernet address %s\n", sc->sc_dev.dv_xname,
227 1.1 thorpej devname, ether_sprintf(enaddr));
228 1.1 thorpej
229 1.8 thorpej /*
230 1.8 thorpej * Initialize our media structures and probe the MII.
231 1.8 thorpej */
232 1.8 thorpej sc->sc_mii.mii_ifp = ifp;
233 1.8 thorpej sc->sc_mii.mii_readreg = epic_mii_read;
234 1.8 thorpej sc->sc_mii.mii_writereg = epic_mii_write;
235 1.8 thorpej sc->sc_mii.mii_statchg = epic_statchg;
236 1.8 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, epic_mediachange,
237 1.8 thorpej epic_mediastatus);
238 1.8 thorpej mii_phy_probe(&sc->sc_dev, &sc->sc_mii, 0xffffffff);
239 1.8 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
240 1.8 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
241 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
242 1.8 thorpej } else
243 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
244 1.8 thorpej
245 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
246 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
247 1.1 thorpej ifp->if_softc = sc;
248 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
249 1.1 thorpej ifp->if_ioctl = epic_ioctl;
250 1.1 thorpej ifp->if_start = epic_start;
251 1.1 thorpej ifp->if_watchdog = epic_watchdog;
252 1.1 thorpej
253 1.1 thorpej /*
254 1.1 thorpej * Attach the interface.
255 1.1 thorpej */
256 1.1 thorpej if_attach(ifp);
257 1.1 thorpej ether_ifattach(ifp, enaddr);
258 1.1 thorpej #if NBPFILTER > 0
259 1.1 thorpej bpfattach(&sc->sc_ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
260 1.1 thorpej sizeof(struct ether_header));
261 1.1 thorpej #endif
262 1.1 thorpej
263 1.1 thorpej /*
264 1.1 thorpej * Make sure the interface is shutdown during reboot.
265 1.1 thorpej */
266 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
267 1.1 thorpej if (sc->sc_sdhook == NULL)
268 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
269 1.1 thorpej sc->sc_dev.dv_xname);
270 1.1 thorpej return;
271 1.1 thorpej
272 1.1 thorpej /*
273 1.1 thorpej * Free any resources we've allocated during the failed attach
274 1.1 thorpej * attempt. Do this in reverse order and fall through.
275 1.1 thorpej */
276 1.14 thorpej fail_6:
277 1.14 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
278 1.14 thorpej if (EPIC_DSRX(sc, i)->ds_mbuf != NULL) {
279 1.14 thorpej bus_dmamap_unload(sc->sc_dmat,
280 1.14 thorpej EPIC_DSRX(sc, i)->ds_dmamap);
281 1.14 thorpej m_freem(EPIC_DSRX(sc, i)->ds_mbuf);
282 1.1 thorpej }
283 1.14 thorpej }
284 1.14 thorpej fail_5:
285 1.14 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
286 1.14 thorpej if (EPIC_DSRX(sc, i)->ds_dmamap != NULL)
287 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
288 1.10 thorpej EPIC_DSRX(sc, i)->ds_dmamap);
289 1.14 thorpej }
290 1.14 thorpej fail_4:
291 1.14 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
292 1.14 thorpej if (EPIC_DSTX(sc, i)->ds_dmamap != NULL)
293 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
294 1.10 thorpej EPIC_DSTX(sc, i)->ds_dmamap);
295 1.1 thorpej }
296 1.14 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
297 1.14 thorpej fail_3:
298 1.14 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
299 1.14 thorpej fail_2:
300 1.14 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
301 1.14 thorpej sizeof(struct epic_control_data));
302 1.14 thorpej fail_1:
303 1.14 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
304 1.14 thorpej fail_0:
305 1.14 thorpej return;
306 1.1 thorpej }
307 1.1 thorpej
308 1.1 thorpej /*
309 1.1 thorpej * Shutdown hook. Make sure the interface is stopped at reboot.
310 1.1 thorpej */
311 1.1 thorpej void
312 1.1 thorpej epic_shutdown(arg)
313 1.1 thorpej void *arg;
314 1.1 thorpej {
315 1.1 thorpej struct epic_softc *sc = arg;
316 1.1 thorpej
317 1.1 thorpej epic_stop(sc);
318 1.1 thorpej }
319 1.1 thorpej
320 1.1 thorpej /*
321 1.1 thorpej * Start packet transmission on the interface.
322 1.1 thorpej * [ifnet interface function]
323 1.1 thorpej */
324 1.1 thorpej void
325 1.1 thorpej epic_start(ifp)
326 1.1 thorpej struct ifnet *ifp;
327 1.1 thorpej {
328 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
329 1.10 thorpej struct mbuf *m0, *m;
330 1.1 thorpej struct epic_txdesc *txd;
331 1.1 thorpej struct epic_descsoft *ds;
332 1.1 thorpej struct epic_fraglist *fr;
333 1.1 thorpej bus_dmamap_t dmamap;
334 1.10 thorpej int error, firsttx, nexttx, opending, seg;
335 1.1 thorpej
336 1.10 thorpej /*
337 1.10 thorpej * Remember the previous txpending and the first transmit
338 1.10 thorpej * descriptor we use.
339 1.10 thorpej */
340 1.10 thorpej opending = sc->sc_txpending;
341 1.10 thorpej firsttx = EPIC_NEXTTX(sc->sc_txlast);
342 1.1 thorpej
343 1.1 thorpej /*
344 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
345 1.1 thorpej * until we drain the queue, or use up all available transmit
346 1.1 thorpej * descriptors.
347 1.1 thorpej */
348 1.10 thorpej while (sc->sc_txpending < EPIC_NTXDESC) {
349 1.1 thorpej /*
350 1.1 thorpej * Grab a packet off the queue.
351 1.1 thorpej */
352 1.1 thorpej IF_DEQUEUE(&ifp->if_snd, m0);
353 1.10 thorpej if (m0 == NULL)
354 1.10 thorpej break;
355 1.1 thorpej
356 1.1 thorpej /*
357 1.1 thorpej * Get the last and next available transmit descriptor.
358 1.1 thorpej */
359 1.1 thorpej nexttx = EPIC_NEXTTX(sc->sc_txlast);
360 1.10 thorpej txd = EPIC_CDTX(sc, nexttx);
361 1.10 thorpej fr = EPIC_CDFL(sc, nexttx);
362 1.10 thorpej ds = EPIC_DSTX(sc, nexttx);
363 1.1 thorpej dmamap = ds->ds_dmamap;
364 1.1 thorpej
365 1.1 thorpej /*
366 1.10 thorpej * Load the DMA map. If this fails, the packet either
367 1.10 thorpej * didn't fit in the alloted number of frags, or we were
368 1.10 thorpej * short on resources. In this case, we'll copy and try
369 1.10 thorpej * again.
370 1.1 thorpej */
371 1.10 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
372 1.10 thorpej BUS_DMA_NOWAIT) != 0) {
373 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
374 1.10 thorpej if (m == NULL) {
375 1.10 thorpej printf("%s: unable to allocate Tx mbuf\n",
376 1.10 thorpej sc->sc_dev.dv_xname);
377 1.10 thorpej IF_PREPEND(&ifp->if_snd, m0);
378 1.10 thorpej break;
379 1.1 thorpej }
380 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
381 1.10 thorpej MCLGET(m, M_DONTWAIT);
382 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
383 1.10 thorpej printf("%s: unable to allocate Tx "
384 1.10 thorpej "cluster\n", sc->sc_dev.dv_xname);
385 1.10 thorpej m_freem(m);
386 1.10 thorpej IF_PREPEND(&ifp->if_snd, m0);
387 1.10 thorpej break;
388 1.1 thorpej }
389 1.1 thorpej }
390 1.10 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
391 1.10 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
392 1.1 thorpej m_freem(m0);
393 1.10 thorpej m0 = m;
394 1.10 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
395 1.10 thorpej m0, BUS_DMA_NOWAIT);
396 1.10 thorpej if (error) {
397 1.10 thorpej printf("%s: unable to load Tx buffer, "
398 1.10 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
399 1.10 thorpej IF_PREPEND(&ifp->if_snd, m0);
400 1.10 thorpej break;
401 1.10 thorpej }
402 1.1 thorpej }
403 1.1 thorpej
404 1.10 thorpej /* Initialize the fraglist. */
405 1.1 thorpej fr->ef_nfrags = dmamap->dm_nsegs;
406 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
407 1.1 thorpej fr->ef_frags[seg].ef_addr =
408 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
409 1.1 thorpej fr->ef_frags[seg].ef_length =
410 1.1 thorpej dmamap->dm_segs[seg].ds_len;
411 1.1 thorpej }
412 1.1 thorpej
413 1.10 thorpej EPIC_CDFLSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
414 1.10 thorpej
415 1.10 thorpej /* Sync the DMA map. */
416 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
417 1.1 thorpej BUS_DMASYNC_PREWRITE);
418 1.1 thorpej
419 1.1 thorpej /*
420 1.1 thorpej * Store a pointer to the packet so we can free it later.
421 1.1 thorpej */
422 1.1 thorpej ds->ds_mbuf = m0;
423 1.1 thorpej
424 1.1 thorpej /*
425 1.10 thorpej * Fill in the transmit descriptor. The EPIC doesn't
426 1.10 thorpej * auto-pad, so we have to do this ourselves.
427 1.1 thorpej */
428 1.10 thorpej txd->et_control = ET_TXCTL_LASTDESC | ET_TXCTL_FRAGLIST;
429 1.1 thorpej txd->et_txlength = max(m0->m_pkthdr.len, ETHER_MIN_LEN);
430 1.1 thorpej
431 1.1 thorpej /*
432 1.10 thorpej * If this is the first descriptor we're enqueueing,
433 1.10 thorpej * don't give it to the EPIC yet. That could cause
434 1.10 thorpej * a race condition. We'll do it below.
435 1.1 thorpej */
436 1.10 thorpej if (nexttx == firsttx)
437 1.10 thorpej txd->et_txstatus = 0;
438 1.10 thorpej else
439 1.10 thorpej txd->et_txstatus = ET_TXSTAT_OWNER;
440 1.10 thorpej
441 1.10 thorpej EPIC_CDTXSYNC(sc, nexttx,
442 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
443 1.1 thorpej
444 1.10 thorpej /* Advance the tx pointer. */
445 1.1 thorpej sc->sc_txpending++;
446 1.10 thorpej sc->sc_txlast = nexttx;
447 1.1 thorpej
448 1.1 thorpej #if NBPFILTER > 0
449 1.1 thorpej /*
450 1.1 thorpej * Pass the packet to any BPF listeners.
451 1.1 thorpej */
452 1.1 thorpej if (ifp->if_bpf)
453 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
454 1.1 thorpej #endif
455 1.1 thorpej }
456 1.1 thorpej
457 1.10 thorpej if (sc->sc_txpending == EPIC_NTXDESC) {
458 1.10 thorpej /* No more slots left; notify upper layer. */
459 1.10 thorpej ifp->if_flags |= IFF_OACTIVE;
460 1.10 thorpej }
461 1.10 thorpej
462 1.10 thorpej if (sc->sc_txpending != opending) {
463 1.10 thorpej /*
464 1.10 thorpej * We enqueued packets. If the transmitter was idle,
465 1.10 thorpej * reset the txdirty pointer.
466 1.10 thorpej */
467 1.10 thorpej if (opending == 0)
468 1.10 thorpej sc->sc_txdirty = firsttx;
469 1.10 thorpej
470 1.10 thorpej /*
471 1.10 thorpej * Cause a transmit interrupt to happen on the
472 1.10 thorpej * last packet we enqueued.
473 1.10 thorpej */
474 1.10 thorpej EPIC_CDTX(sc, sc->sc_txlast)->et_control |= ET_TXCTL_IAF;
475 1.10 thorpej EPIC_CDTXSYNC(sc, sc->sc_txlast,
476 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
477 1.10 thorpej
478 1.10 thorpej /*
479 1.10 thorpej * The entire packet chain is set up. Give the
480 1.10 thorpej * first descriptor to the EPIC now.
481 1.10 thorpej */
482 1.10 thorpej EPIC_CDTX(sc, firsttx)->et_txstatus = ET_TXSTAT_OWNER;
483 1.10 thorpej EPIC_CDTXSYNC(sc, firsttx,
484 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
485 1.10 thorpej
486 1.10 thorpej /* Start the transmitter. */
487 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
488 1.1 thorpej COMMAND_TXQUEUED);
489 1.1 thorpej
490 1.10 thorpej /* Set a watchdog timer in case the chip flakes out. */
491 1.1 thorpej ifp->if_timer = 5;
492 1.1 thorpej }
493 1.1 thorpej }
494 1.1 thorpej
495 1.1 thorpej /*
496 1.1 thorpej * Watchdog timer handler.
497 1.1 thorpej * [ifnet interface function]
498 1.1 thorpej */
499 1.1 thorpej void
500 1.1 thorpej epic_watchdog(ifp)
501 1.1 thorpej struct ifnet *ifp;
502 1.1 thorpej {
503 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
504 1.1 thorpej
505 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
506 1.1 thorpej ifp->if_oerrors++;
507 1.1 thorpej
508 1.1 thorpej epic_init(sc);
509 1.1 thorpej }
510 1.1 thorpej
511 1.1 thorpej /*
512 1.1 thorpej * Handle control requests from the operator.
513 1.1 thorpej * [ifnet interface function]
514 1.1 thorpej */
515 1.1 thorpej int
516 1.1 thorpej epic_ioctl(ifp, cmd, data)
517 1.1 thorpej struct ifnet *ifp;
518 1.1 thorpej u_long cmd;
519 1.1 thorpej caddr_t data;
520 1.1 thorpej {
521 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
522 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
523 1.1 thorpej struct ifaddr *ifa = (struct ifaddr *)data;
524 1.1 thorpej int s, error = 0;
525 1.1 thorpej
526 1.7 mycroft s = splnet();
527 1.1 thorpej
528 1.1 thorpej switch (cmd) {
529 1.1 thorpej case SIOCSIFADDR:
530 1.1 thorpej ifp->if_flags |= IFF_UP;
531 1.1 thorpej
532 1.1 thorpej switch (ifa->ifa_addr->sa_family) {
533 1.1 thorpej #ifdef INET
534 1.1 thorpej case AF_INET:
535 1.1 thorpej epic_init(sc);
536 1.1 thorpej arp_ifinit(ifp, ifa);
537 1.1 thorpej break;
538 1.1 thorpej #endif /* INET */
539 1.1 thorpej #ifdef NS
540 1.1 thorpej case AF_NS:
541 1.1 thorpej {
542 1.1 thorpej struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
543 1.1 thorpej
544 1.1 thorpej if (ns_nullhost(*ina))
545 1.1 thorpej ina->x_host = *(union ns_host *)
546 1.1 thorpej LLADDR(ifp->if_sadl);
547 1.1 thorpej else
548 1.1 thorpej bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
549 1.1 thorpej ifp->if_addrlen);
550 1.1 thorpej /* Set new address. */
551 1.1 thorpej epic_init(sc);
552 1.1 thorpej break;
553 1.1 thorpej }
554 1.1 thorpej #endif /* NS */
555 1.1 thorpej default:
556 1.1 thorpej epic_init(sc);
557 1.1 thorpej break;
558 1.1 thorpej }
559 1.1 thorpej break;
560 1.1 thorpej
561 1.1 thorpej case SIOCSIFMTU:
562 1.1 thorpej if (ifr->ifr_mtu > ETHERMTU)
563 1.1 thorpej error = EINVAL;
564 1.1 thorpej else
565 1.1 thorpej ifp->if_mtu = ifr->ifr_mtu;
566 1.1 thorpej break;
567 1.1 thorpej
568 1.1 thorpej case SIOCSIFFLAGS:
569 1.1 thorpej if ((ifp->if_flags & IFF_UP) == 0 &&
570 1.1 thorpej (ifp->if_flags & IFF_RUNNING) != 0) {
571 1.1 thorpej /*
572 1.1 thorpej * If interface is marked down and it is running, then
573 1.1 thorpej * stop it.
574 1.1 thorpej */
575 1.1 thorpej epic_stop(sc);
576 1.1 thorpej } else if ((ifp->if_flags & IFF_UP) != 0 &&
577 1.1 thorpej (ifp->if_flags & IFF_RUNNING) == 0) {
578 1.1 thorpej /*
579 1.1 thorpej * If interfase it marked up and it is stopped, then
580 1.1 thorpej * start it.
581 1.1 thorpej */
582 1.1 thorpej epic_init(sc);
583 1.10 thorpej } else if ((ifp->if_flags & IFF_UP) != 0) {
584 1.1 thorpej /*
585 1.1 thorpej * Reset the interface to pick up changes in any other
586 1.1 thorpej * flags that affect the hardware state.
587 1.1 thorpej */
588 1.1 thorpej epic_init(sc);
589 1.1 thorpej }
590 1.1 thorpej break;
591 1.1 thorpej
592 1.1 thorpej case SIOCADDMULTI:
593 1.1 thorpej case SIOCDELMULTI:
594 1.1 thorpej error = (cmd == SIOCADDMULTI) ?
595 1.1 thorpej ether_addmulti(ifr, &sc->sc_ethercom) :
596 1.1 thorpej ether_delmulti(ifr, &sc->sc_ethercom);
597 1.1 thorpej
598 1.1 thorpej if (error == ENETRESET) {
599 1.1 thorpej /*
600 1.1 thorpej * Multicast list has changed; set the hardware filter
601 1.13 thorpej * accordingly. Update our idea of the current media;
602 1.13 thorpej * epic_set_mchash() needs to know what it is.
603 1.1 thorpej */
604 1.13 thorpej mii_pollstat(&sc->sc_mii);
605 1.13 thorpej epic_set_mchash(sc);
606 1.1 thorpej error = 0;
607 1.1 thorpej }
608 1.1 thorpej break;
609 1.1 thorpej
610 1.8 thorpej case SIOCSIFMEDIA:
611 1.8 thorpej case SIOCGIFMEDIA:
612 1.8 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
613 1.8 thorpej break;
614 1.8 thorpej
615 1.1 thorpej default:
616 1.1 thorpej error = EINVAL;
617 1.1 thorpej break;
618 1.1 thorpej }
619 1.1 thorpej
620 1.1 thorpej splx(s);
621 1.1 thorpej return (error);
622 1.1 thorpej }
623 1.1 thorpej
624 1.1 thorpej /*
625 1.1 thorpej * Interrupt handler.
626 1.1 thorpej */
627 1.1 thorpej int
628 1.1 thorpej epic_intr(arg)
629 1.1 thorpej void *arg;
630 1.1 thorpej {
631 1.1 thorpej struct epic_softc *sc = arg;
632 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
633 1.1 thorpej struct ether_header *eh;
634 1.1 thorpej struct epic_rxdesc *rxd;
635 1.1 thorpej struct epic_txdesc *txd;
636 1.1 thorpej struct epic_descsoft *ds;
637 1.1 thorpej struct mbuf *m;
638 1.1 thorpej u_int32_t intstat;
639 1.10 thorpej int i, len, claimed = 0;
640 1.1 thorpej
641 1.1 thorpej top:
642 1.1 thorpej /*
643 1.1 thorpej * Get the interrupt status from the EPIC.
644 1.1 thorpej */
645 1.1 thorpej intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
646 1.1 thorpej if ((intstat & INTSTAT_INT_ACTV) == 0)
647 1.1 thorpej return (claimed);
648 1.1 thorpej
649 1.1 thorpej claimed = 1;
650 1.1 thorpej
651 1.1 thorpej /*
652 1.1 thorpej * Acknowledge the interrupt.
653 1.1 thorpej */
654 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
655 1.1 thorpej intstat & INTMASK);
656 1.1 thorpej
657 1.1 thorpej /*
658 1.1 thorpej * Check for receive interrupts.
659 1.1 thorpej */
660 1.1 thorpej if (intstat & (INTSTAT_RCC | INTSTAT_RQE)) {
661 1.1 thorpej for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
662 1.10 thorpej rxd = EPIC_CDRX(sc, i);
663 1.10 thorpej ds = EPIC_DSRX(sc, i);
664 1.10 thorpej
665 1.10 thorpej EPIC_CDRXSYNC(sc, i,
666 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
667 1.1 thorpej
668 1.1 thorpej if (rxd->er_rxstatus & ER_RXSTAT_OWNER) {
669 1.1 thorpej /*
670 1.1 thorpej * We have processed all of the
671 1.1 thorpej * receive buffers.
672 1.1 thorpej */
673 1.1 thorpej break;
674 1.1 thorpej }
675 1.1 thorpej
676 1.1 thorpej /*
677 1.10 thorpej * Make sure the packet arrived intact. If an error
678 1.10 thorpej * occurred, update stats and reset the descriptor.
679 1.10 thorpej * The buffer will be reused the next time the
680 1.10 thorpej * descriptor comes up in the ring.
681 1.1 thorpej */
682 1.1 thorpej if ((rxd->er_rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
683 1.1 thorpej if (rxd->er_rxstatus & ER_RXSTAT_CRCERROR)
684 1.1 thorpej printf("%s: CRC error\n",
685 1.1 thorpej sc->sc_dev.dv_xname);
686 1.1 thorpej if (rxd->er_rxstatus & ER_RXSTAT_ALIGNERROR)
687 1.1 thorpej printf("%s: alignment error\n",
688 1.1 thorpej sc->sc_dev.dv_xname);
689 1.1 thorpej ifp->if_ierrors++;
690 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
691 1.10 thorpej continue;
692 1.1 thorpej }
693 1.1 thorpej
694 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
695 1.10 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
696 1.10 thorpej
697 1.1 thorpej /*
698 1.1 thorpej * Add a new buffer to the receive chain. If this
699 1.1 thorpej * fails, the old buffer is recycled.
700 1.1 thorpej */
701 1.10 thorpej m = ds->ds_mbuf;
702 1.10 thorpej if (epic_add_rxbuf(sc, i) != 0) {
703 1.10 thorpej ifp->if_ierrors++;
704 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
705 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
706 1.10 thorpej ds->ds_dmamap->dm_mapsize,
707 1.10 thorpej BUS_DMASYNC_PREREAD);
708 1.10 thorpej continue;
709 1.10 thorpej }
710 1.10 thorpej
711 1.17 thorpej len = rxd->er_rxlength;
712 1.10 thorpej if (len < sizeof(struct ether_header)) {
713 1.10 thorpej m_freem(m);
714 1.10 thorpej continue;
715 1.10 thorpej }
716 1.10 thorpej
717 1.10 thorpej m->m_pkthdr.rcvif = ifp;
718 1.10 thorpej m->m_pkthdr.len = m->m_len = len;
719 1.10 thorpej eh = mtod(m, struct ether_header *);
720 1.1 thorpej
721 1.10 thorpej #if NBPFILTER > 0
722 1.10 thorpej /*
723 1.10 thorpej * Pass this up to any BPF listeners, but only
724 1.10 thorpej * pass it up the stack if its for us.
725 1.10 thorpej */
726 1.10 thorpej if (ifp->if_bpf) {
727 1.10 thorpej bpf_mtap(ifp->if_bpf, m);
728 1.10 thorpej if ((ifp->if_flags & IFF_PROMISC) != 0 &&
729 1.10 thorpej bcmp(LLADDR(ifp->if_sadl), eh->ether_dhost,
730 1.10 thorpej ETHER_ADDR_LEN) != 0 &&
731 1.10 thorpej (rxd->er_rxstatus &
732 1.10 thorpej (ER_RXSTAT_BCAST|ER_RXSTAT_MCAST)) == 0) {
733 1.1 thorpej m_freem(m);
734 1.1 thorpej continue;
735 1.1 thorpej }
736 1.10 thorpej }
737 1.1 thorpej #endif /* NPBFILTER > 0 */
738 1.10 thorpej
739 1.16 thorpej /* Pass it on. */
740 1.16 thorpej (*ifp->if_input)(ifp, m);
741 1.17 thorpej ifp->if_ipackets++;
742 1.1 thorpej }
743 1.10 thorpej
744 1.10 thorpej /* Update the recieve pointer. */
745 1.1 thorpej sc->sc_rxptr = i;
746 1.1 thorpej
747 1.1 thorpej /*
748 1.1 thorpej * Check for receive queue underflow.
749 1.1 thorpej */
750 1.1 thorpej if (intstat & INTSTAT_RQE) {
751 1.1 thorpej printf("%s: receiver queue empty\n",
752 1.1 thorpej sc->sc_dev.dv_xname);
753 1.1 thorpej /*
754 1.1 thorpej * Ring is already built; just restart the
755 1.1 thorpej * receiver.
756 1.1 thorpej */
757 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
758 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
759 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
760 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
761 1.1 thorpej }
762 1.1 thorpej }
763 1.1 thorpej
764 1.1 thorpej /*
765 1.1 thorpej * Check for transmission complete interrupts.
766 1.1 thorpej */
767 1.1 thorpej if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
768 1.10 thorpej ifp->if_flags &= ~IFF_OACTIVE;
769 1.10 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
770 1.10 thorpej i = EPIC_NEXTTX(i), sc->sc_txpending--) {
771 1.10 thorpej txd = EPIC_CDTX(sc, i);
772 1.10 thorpej ds = EPIC_DSTX(sc, i);
773 1.1 thorpej
774 1.10 thorpej EPIC_CDTXSYNC(sc, i,
775 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
776 1.10 thorpej
777 1.10 thorpej if (txd->et_txstatus & ET_TXSTAT_OWNER)
778 1.1 thorpej break;
779 1.1 thorpej
780 1.10 thorpej EPIC_CDFLSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
781 1.10 thorpej
782 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
783 1.10 thorpej 0, ds->ds_dmamap->dm_mapsize,
784 1.10 thorpej BUS_DMASYNC_POSTWRITE);
785 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
786 1.10 thorpej m_freem(ds->ds_mbuf);
787 1.10 thorpej ds->ds_mbuf = NULL;
788 1.1 thorpej
789 1.1 thorpej /*
790 1.1 thorpej * Check for errors and collisions.
791 1.1 thorpej */
792 1.1 thorpej if ((txd->et_txstatus & ET_TXSTAT_PACKETTX) == 0)
793 1.1 thorpej ifp->if_oerrors++;
794 1.10 thorpej else
795 1.10 thorpej ifp->if_opackets++;
796 1.1 thorpej ifp->if_collisions +=
797 1.1 thorpej TXSTAT_COLLISIONS(txd->et_txstatus);
798 1.10 thorpej if (txd->et_txstatus & ET_TXSTAT_CARSENSELOST)
799 1.1 thorpej printf("%s: lost carrier\n",
800 1.1 thorpej sc->sc_dev.dv_xname);
801 1.1 thorpej }
802 1.1 thorpej
803 1.10 thorpej /* Update the dirty transmit buffer pointer. */
804 1.1 thorpej sc->sc_txdirty = i;
805 1.1 thorpej
806 1.1 thorpej /*
807 1.1 thorpej * Cancel the watchdog timer if there are no pending
808 1.1 thorpej * transmissions.
809 1.1 thorpej */
810 1.1 thorpej if (sc->sc_txpending == 0)
811 1.1 thorpej ifp->if_timer = 0;
812 1.1 thorpej
813 1.1 thorpej /*
814 1.1 thorpej * Kick the transmitter after a DMA underrun.
815 1.1 thorpej */
816 1.1 thorpej if (intstat & INTSTAT_TXU) {
817 1.1 thorpej printf("%s: transmit underrun\n", sc->sc_dev.dv_xname);
818 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
819 1.1 thorpej EPIC_COMMAND, COMMAND_TXUGO);
820 1.1 thorpej if (sc->sc_txpending)
821 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
822 1.1 thorpej EPIC_COMMAND, COMMAND_TXQUEUED);
823 1.1 thorpej }
824 1.1 thorpej
825 1.1 thorpej /*
826 1.1 thorpej * Try to get more packets going.
827 1.1 thorpej */
828 1.1 thorpej epic_start(ifp);
829 1.1 thorpej }
830 1.1 thorpej
831 1.1 thorpej /*
832 1.1 thorpej * Check for fatal interrupts.
833 1.1 thorpej */
834 1.1 thorpej if (intstat & INTSTAT_FATAL_INT) {
835 1.1 thorpej printf("%s: fatal error, resetting\n", sc->sc_dev.dv_xname);
836 1.1 thorpej epic_init(sc);
837 1.1 thorpej }
838 1.1 thorpej
839 1.1 thorpej /*
840 1.1 thorpej * Check for more interrupts.
841 1.1 thorpej */
842 1.1 thorpej goto top;
843 1.1 thorpej }
844 1.1 thorpej
845 1.1 thorpej /*
846 1.8 thorpej * One second timer, used to tick the MII.
847 1.8 thorpej */
848 1.8 thorpej void
849 1.8 thorpej epic_tick(arg)
850 1.8 thorpej void *arg;
851 1.8 thorpej {
852 1.8 thorpej struct epic_softc *sc = arg;
853 1.8 thorpej int s;
854 1.8 thorpej
855 1.12 thorpej s = splnet();
856 1.8 thorpej mii_tick(&sc->sc_mii);
857 1.8 thorpej splx(s);
858 1.8 thorpej
859 1.8 thorpej timeout(epic_tick, sc, hz);
860 1.8 thorpej }
861 1.8 thorpej
862 1.8 thorpej /*
863 1.6 thorpej * Fixup the clock source on the EPIC.
864 1.6 thorpej */
865 1.6 thorpej void
866 1.6 thorpej epic_fixup_clock_source(sc)
867 1.6 thorpej struct epic_softc *sc;
868 1.6 thorpej {
869 1.6 thorpej int i;
870 1.6 thorpej
871 1.6 thorpej /*
872 1.6 thorpej * According to SMC Application Note 7-15, the EPIC's clock
873 1.6 thorpej * source is incorrect following a reset. This manifests itself
874 1.6 thorpej * as failure to recognize when host software has written to
875 1.6 thorpej * a register on the EPIC. The appnote recommends issuing at
876 1.6 thorpej * least 16 consecutive writes to the CLOCK TEST bit to correctly
877 1.6 thorpej * configure the clock source.
878 1.6 thorpej */
879 1.6 thorpej for (i = 0; i < 16; i++)
880 1.6 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
881 1.6 thorpej TEST_CLOCKTEST);
882 1.6 thorpej }
883 1.6 thorpej
884 1.6 thorpej /*
885 1.1 thorpej * Perform a soft reset on the EPIC.
886 1.1 thorpej */
887 1.1 thorpej void
888 1.1 thorpej epic_reset(sc)
889 1.1 thorpej struct epic_softc *sc;
890 1.1 thorpej {
891 1.1 thorpej
892 1.6 thorpej epic_fixup_clock_source(sc);
893 1.6 thorpej
894 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
895 1.1 thorpej delay(100);
896 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
897 1.1 thorpej delay(100);
898 1.6 thorpej
899 1.6 thorpej epic_fixup_clock_source(sc);
900 1.1 thorpej }
901 1.1 thorpej
902 1.1 thorpej /*
903 1.7 mycroft * Initialize the interface. Must be called at splnet().
904 1.1 thorpej */
905 1.1 thorpej void
906 1.1 thorpej epic_init(sc)
907 1.1 thorpej struct epic_softc *sc;
908 1.1 thorpej {
909 1.1 thorpej bus_space_tag_t st = sc->sc_st;
910 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
911 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
912 1.1 thorpej u_int8_t *enaddr = LLADDR(ifp->if_sadl);
913 1.1 thorpej struct epic_txdesc *txd;
914 1.1 thorpej u_int32_t genctl, reg0;
915 1.1 thorpej int i;
916 1.1 thorpej
917 1.1 thorpej /*
918 1.1 thorpej * Cancel any pending I/O.
919 1.1 thorpej */
920 1.1 thorpej epic_stop(sc);
921 1.1 thorpej
922 1.1 thorpej /*
923 1.1 thorpej * Reset the EPIC to a known state.
924 1.1 thorpej */
925 1.1 thorpej epic_reset(sc);
926 1.1 thorpej
927 1.1 thorpej /*
928 1.1 thorpej * Magical mystery initialization.
929 1.1 thorpej */
930 1.1 thorpej bus_space_write_4(st, sh, EPIC_TXTEST, 0);
931 1.1 thorpej
932 1.1 thorpej /*
933 1.1 thorpej * Initialize the EPIC genctl register:
934 1.1 thorpej *
935 1.1 thorpej * - 64 byte receive FIFO threshold
936 1.1 thorpej * - automatic advance to next receive frame
937 1.1 thorpej */
938 1.1 thorpej genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
939 1.18 thorpej #if BYTE_ORDER == BIG_ENDIAN
940 1.18 thorpej genctl |= GENCTL_BIG_ENDIAN;
941 1.18 thorpej #endif
942 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
943 1.1 thorpej
944 1.1 thorpej /*
945 1.1 thorpej * Reset the MII bus and PHY.
946 1.1 thorpej */
947 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
948 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
949 1.1 thorpej bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
950 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
951 1.1 thorpej delay(100);
952 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
953 1.1 thorpej delay(100);
954 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
955 1.1 thorpej
956 1.1 thorpej /*
957 1.1 thorpej * Initialize Ethernet address.
958 1.1 thorpej */
959 1.1 thorpej reg0 = enaddr[1] << 8 | enaddr[0];
960 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN0, reg0);
961 1.1 thorpej reg0 = enaddr[3] << 8 | enaddr[2];
962 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN1, reg0);
963 1.1 thorpej reg0 = enaddr[5] << 8 | enaddr[4];
964 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN2, reg0);
965 1.1 thorpej
966 1.1 thorpej /*
967 1.1 thorpej * Initialize receive control. Remember the external buffer
968 1.1 thorpej * size setting.
969 1.1 thorpej */
970 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
971 1.1 thorpej (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
972 1.1 thorpej reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
973 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
974 1.1 thorpej reg0 |= RXCON_PROMISCMODE;
975 1.1 thorpej bus_space_write_4(st, sh, EPIC_RXCON, reg0);
976 1.1 thorpej
977 1.13 thorpej /* Set the current media. */
978 1.8 thorpej mii_mediachg(&sc->sc_mii);
979 1.1 thorpej
980 1.13 thorpej /* Set up the multicast hash table. */
981 1.13 thorpej epic_set_mchash(sc);
982 1.13 thorpej
983 1.1 thorpej /*
984 1.10 thorpej * Initialize the transmit descriptor ring. txlast is initialized
985 1.10 thorpej * to the end of the list so that it will wrap around to the first
986 1.10 thorpej * descriptor when the first packet is transmitted.
987 1.1 thorpej */
988 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
989 1.10 thorpej txd = EPIC_CDTX(sc, i);
990 1.10 thorpej memset(txd, 0, sizeof(struct epic_txdesc));
991 1.10 thorpej txd->et_bufaddr = EPIC_CDFLADDR(sc, i);
992 1.10 thorpej txd->et_nextdesc = EPIC_CDTXADDR(sc, EPIC_NEXTTX(i));
993 1.10 thorpej EPIC_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
994 1.1 thorpej }
995 1.10 thorpej sc->sc_txpending = 0;
996 1.10 thorpej sc->sc_txdirty = 0;
997 1.10 thorpej sc->sc_txlast = EPIC_NTXDESC - 1;
998 1.1 thorpej
999 1.1 thorpej /*
1000 1.10 thorpej * Initialize the receive descriptor ring. The buffers are
1001 1.10 thorpej * already allocated.
1002 1.1 thorpej */
1003 1.10 thorpej for (i = 0; i < EPIC_NRXDESC; i++)
1004 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
1005 1.10 thorpej sc->sc_rxptr = 0;
1006 1.1 thorpej
1007 1.1 thorpej /*
1008 1.1 thorpej * Initialize the interrupt mask and enable interrupts.
1009 1.1 thorpej */
1010 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
1011 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
1012 1.1 thorpej
1013 1.1 thorpej /*
1014 1.1 thorpej * Give the transmit and receive rings to the EPIC.
1015 1.1 thorpej */
1016 1.1 thorpej bus_space_write_4(st, sh, EPIC_PTCDAR,
1017 1.10 thorpej EPIC_CDTXADDR(sc, EPIC_NEXTTX(sc->sc_txlast)));
1018 1.1 thorpej bus_space_write_4(st, sh, EPIC_PRCDAR,
1019 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
1020 1.1 thorpej
1021 1.1 thorpej /*
1022 1.1 thorpej * Set the EPIC in motion.
1023 1.1 thorpej */
1024 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND,
1025 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
1026 1.1 thorpej
1027 1.1 thorpej /*
1028 1.1 thorpej * ...all done!
1029 1.1 thorpej */
1030 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1031 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1032 1.8 thorpej
1033 1.8 thorpej /*
1034 1.8 thorpej * Start the one second clock.
1035 1.8 thorpej */
1036 1.8 thorpej timeout(epic_tick, sc, hz);
1037 1.9 thorpej
1038 1.9 thorpej /*
1039 1.9 thorpej * Attempt to start output on the interface.
1040 1.9 thorpej */
1041 1.9 thorpej epic_start(ifp);
1042 1.1 thorpej }
1043 1.1 thorpej
1044 1.1 thorpej /*
1045 1.1 thorpej * Stop transmission on the interface.
1046 1.1 thorpej */
1047 1.1 thorpej void
1048 1.1 thorpej epic_stop(sc)
1049 1.1 thorpej struct epic_softc *sc;
1050 1.1 thorpej {
1051 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1052 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1053 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1054 1.1 thorpej struct epic_descsoft *ds;
1055 1.1 thorpej u_int32_t reg;
1056 1.1 thorpej int i;
1057 1.6 thorpej
1058 1.8 thorpej /*
1059 1.8 thorpej * Stop the one second clock.
1060 1.8 thorpej */
1061 1.8 thorpej untimeout(epic_tick, sc);
1062 1.8 thorpej
1063 1.6 thorpej /* Paranoia... */
1064 1.6 thorpej epic_fixup_clock_source(sc);
1065 1.1 thorpej
1066 1.1 thorpej /*
1067 1.1 thorpej * Disable interrupts.
1068 1.1 thorpej */
1069 1.1 thorpej reg = bus_space_read_4(st, sh, EPIC_GENCTL);
1070 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
1071 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, 0);
1072 1.1 thorpej
1073 1.1 thorpej /*
1074 1.1 thorpej * Stop the DMA engine and take the receiver off-line.
1075 1.1 thorpej */
1076 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
1077 1.1 thorpej COMMAND_STOP_TDMA | COMMAND_STOP_RX);
1078 1.1 thorpej
1079 1.1 thorpej /*
1080 1.1 thorpej * Release any queued transmit buffers.
1081 1.1 thorpej */
1082 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
1083 1.10 thorpej ds = EPIC_DSTX(sc, i);
1084 1.1 thorpej if (ds->ds_mbuf != NULL) {
1085 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1086 1.1 thorpej m_freem(ds->ds_mbuf);
1087 1.1 thorpej ds->ds_mbuf = NULL;
1088 1.1 thorpej }
1089 1.1 thorpej }
1090 1.1 thorpej
1091 1.1 thorpej /*
1092 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
1093 1.1 thorpej */
1094 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1095 1.1 thorpej ifp->if_timer = 0;
1096 1.1 thorpej }
1097 1.1 thorpej
1098 1.1 thorpej /*
1099 1.1 thorpej * Read the EPIC Serial EEPROM.
1100 1.1 thorpej */
1101 1.1 thorpej void
1102 1.1 thorpej epic_read_eeprom(sc, word, wordcnt, data)
1103 1.1 thorpej struct epic_softc *sc;
1104 1.1 thorpej int word, wordcnt;
1105 1.1 thorpej u_int16_t *data;
1106 1.1 thorpej {
1107 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1108 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1109 1.1 thorpej u_int16_t reg;
1110 1.1 thorpej int i, x;
1111 1.1 thorpej
1112 1.1 thorpej #define EEPROM_WAIT_READY(st, sh) \
1113 1.1 thorpej while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
1114 1.1 thorpej /* nothing */
1115 1.1 thorpej
1116 1.1 thorpej /*
1117 1.1 thorpej * Enable the EEPROM.
1118 1.1 thorpej */
1119 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1120 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1121 1.1 thorpej
1122 1.1 thorpej for (i = 0; i < wordcnt; i++) {
1123 1.1 thorpej /* Send CHIP SELECT for one clock tick. */
1124 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
1125 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1126 1.1 thorpej
1127 1.1 thorpej /* Shift in the READ opcode. */
1128 1.1 thorpej for (x = 3; x > 0; x--) {
1129 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1130 1.1 thorpej if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
1131 1.1 thorpej reg |= EECTL_EEDI;
1132 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1133 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1134 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1135 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1136 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1137 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1138 1.1 thorpej }
1139 1.1 thorpej
1140 1.1 thorpej /* Shift in address. */
1141 1.1 thorpej for (x = 6; x > 0; x--) {
1142 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1143 1.1 thorpej if ((word + i) & (1 << (x - 1)))
1144 1.1 thorpej reg |= EECTL_EEDI;
1145 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1146 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1147 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1148 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1149 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1150 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1151 1.1 thorpej }
1152 1.1 thorpej
1153 1.1 thorpej /* Shift out data. */
1154 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1155 1.1 thorpej data[i] = 0;
1156 1.1 thorpej for (x = 16; x > 0; x--) {
1157 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1158 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1159 1.1 thorpej if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
1160 1.1 thorpej data[i] |= (1 << (x - 1));
1161 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1162 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1163 1.1 thorpej }
1164 1.1 thorpej
1165 1.1 thorpej /* Clear CHIP SELECT. */
1166 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1167 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1168 1.1 thorpej }
1169 1.1 thorpej
1170 1.1 thorpej /*
1171 1.1 thorpej * Disable the EEPROM.
1172 1.1 thorpej */
1173 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, 0);
1174 1.1 thorpej
1175 1.1 thorpej #undef EEPROM_WAIT_READY
1176 1.1 thorpej }
1177 1.1 thorpej
1178 1.1 thorpej /*
1179 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1180 1.1 thorpej */
1181 1.1 thorpej int
1182 1.1 thorpej epic_add_rxbuf(sc, idx)
1183 1.1 thorpej struct epic_softc *sc;
1184 1.1 thorpej int idx;
1185 1.1 thorpej {
1186 1.10 thorpej struct epic_descsoft *ds = EPIC_DSRX(sc, idx);
1187 1.10 thorpej struct mbuf *m;
1188 1.10 thorpej int error;
1189 1.1 thorpej
1190 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1191 1.10 thorpej if (m == NULL)
1192 1.10 thorpej return (ENOBUFS);
1193 1.1 thorpej
1194 1.10 thorpej MCLGET(m, M_DONTWAIT);
1195 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
1196 1.10 thorpej m_freem(m);
1197 1.10 thorpej return (ENOBUFS);
1198 1.1 thorpej }
1199 1.1 thorpej
1200 1.10 thorpej if (ds->ds_mbuf != NULL)
1201 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1202 1.10 thorpej
1203 1.1 thorpej ds->ds_mbuf = m;
1204 1.1 thorpej
1205 1.10 thorpej error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1206 1.10 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1207 1.10 thorpej if (error) {
1208 1.10 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1209 1.10 thorpej sc->sc_dev.dv_xname, idx, error);
1210 1.10 thorpej panic("epic_add_rxbuf"); /* XXX */
1211 1.1 thorpej }
1212 1.1 thorpej
1213 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1214 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1215 1.1 thorpej
1216 1.10 thorpej EPIC_INIT_RXDESC(sc, idx);
1217 1.1 thorpej
1218 1.10 thorpej return (0);
1219 1.1 thorpej }
1220 1.1 thorpej
1221 1.1 thorpej /*
1222 1.1 thorpej * Set the EPIC multicast hash table.
1223 1.13 thorpej *
1224 1.13 thorpej * NOTE: We rely on a recently-updated mii_media_active here!
1225 1.1 thorpej */
1226 1.1 thorpej void
1227 1.1 thorpej epic_set_mchash(sc)
1228 1.1 thorpej struct epic_softc *sc;
1229 1.1 thorpej {
1230 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1231 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1232 1.1 thorpej struct ether_multi *enm;
1233 1.1 thorpej struct ether_multistep step;
1234 1.1 thorpej u_int8_t *cp;
1235 1.1 thorpej u_int32_t crc, mchash[4];
1236 1.1 thorpej int len;
1237 1.1 thorpej static const u_int32_t crctab[] = {
1238 1.1 thorpej 0x00000000, 0x1db71064, 0x3b6e20c8, 0x26d930ac,
1239 1.1 thorpej 0x76dc4190, 0x6b6b51f4, 0x4db26158, 0x5005713c,
1240 1.1 thorpej 0xedb88320, 0xf00f9344, 0xd6d6a3e8, 0xcb61b38c,
1241 1.1 thorpej 0x9b64c2b0, 0x86d3d2d4, 0xa00ae278, 0xbdbdf21c
1242 1.1 thorpej };
1243 1.1 thorpej
1244 1.1 thorpej /*
1245 1.1 thorpej * Set up the multicast address filter by passing all multicast
1246 1.1 thorpej * addresses through a CRC generator, and then using the high-order
1247 1.1 thorpej * 6 bits as an index into the 64 bit multicast hash table (only
1248 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
1249 1.1 thorpej * valid). The high order bit selects the register, while the
1250 1.1 thorpej * rest of the bits select the bit within the register.
1251 1.1 thorpej */
1252 1.1 thorpej
1253 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
1254 1.1 thorpej goto allmulti;
1255 1.1 thorpej
1256 1.13 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_10_T) {
1257 1.13 thorpej /* XXX hardware bug in 10Mbps mode. */
1258 1.13 thorpej goto allmulti;
1259 1.13 thorpej }
1260 1.1 thorpej
1261 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
1262 1.1 thorpej
1263 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1264 1.1 thorpej while (enm != NULL) {
1265 1.1 thorpej if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1266 1.1 thorpej /*
1267 1.1 thorpej * We must listen to a range of multicast addresses.
1268 1.1 thorpej * For now, just accept all multicasts, rather than
1269 1.1 thorpej * trying to set only those filter bits needed to match
1270 1.1 thorpej * the range. (At this time, the only use of address
1271 1.1 thorpej * ranges is for IP multicast routing, for which the
1272 1.1 thorpej * range is big enough to require all bits set.)
1273 1.1 thorpej */
1274 1.1 thorpej goto allmulti;
1275 1.1 thorpej }
1276 1.1 thorpej
1277 1.1 thorpej cp = enm->enm_addrlo;
1278 1.1 thorpej crc = 0xffffffff;
1279 1.1 thorpej for (len = sizeof(enm->enm_addrlo); --len >= 0;) {
1280 1.1 thorpej crc ^= *cp++;
1281 1.1 thorpej crc = (crc >> 4) ^ crctab[crc & 0xf];
1282 1.1 thorpej crc = (crc >> 4) ^ crctab[crc & 0xf];
1283 1.1 thorpej }
1284 1.1 thorpej /* Just want the 6 most significant bits. */
1285 1.1 thorpej crc >>= 26;
1286 1.1 thorpej
1287 1.1 thorpej /* Set the corresponding bit in the hash table. */
1288 1.1 thorpej mchash[crc >> 4] |= 1 << (crc & 0xf);
1289 1.1 thorpej
1290 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1291 1.1 thorpej }
1292 1.1 thorpej
1293 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1294 1.1 thorpej goto sethash;
1295 1.1 thorpej
1296 1.1 thorpej allmulti:
1297 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1298 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
1299 1.1 thorpej
1300 1.1 thorpej sethash:
1301 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
1302 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
1303 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
1304 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
1305 1.8 thorpej }
1306 1.8 thorpej
1307 1.8 thorpej /*
1308 1.8 thorpej * Wait for the MII to become ready.
1309 1.8 thorpej */
1310 1.8 thorpej int
1311 1.8 thorpej epic_mii_wait(sc, rw)
1312 1.8 thorpej struct epic_softc *sc;
1313 1.8 thorpej u_int32_t rw;
1314 1.8 thorpej {
1315 1.8 thorpej int i;
1316 1.8 thorpej
1317 1.8 thorpej for (i = 0; i < 50; i++) {
1318 1.8 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
1319 1.8 thorpej == 0)
1320 1.8 thorpej break;
1321 1.8 thorpej delay(2);
1322 1.8 thorpej }
1323 1.8 thorpej if (i == 50) {
1324 1.8 thorpej printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
1325 1.8 thorpej return (1);
1326 1.8 thorpej }
1327 1.8 thorpej
1328 1.8 thorpej return (0);
1329 1.8 thorpej }
1330 1.8 thorpej
1331 1.8 thorpej /*
1332 1.8 thorpej * Read from the MII.
1333 1.8 thorpej */
1334 1.8 thorpej int
1335 1.8 thorpej epic_mii_read(self, phy, reg)
1336 1.8 thorpej struct device *self;
1337 1.8 thorpej int phy, reg;
1338 1.8 thorpej {
1339 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1340 1.8 thorpej
1341 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1342 1.8 thorpej return (0);
1343 1.8 thorpej
1344 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1345 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_READ));
1346 1.8 thorpej
1347 1.8 thorpej if (epic_mii_wait(sc, MMCTL_READ))
1348 1.8 thorpej return (0);
1349 1.8 thorpej
1350 1.8 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
1351 1.8 thorpej MMDATA_MASK);
1352 1.8 thorpej }
1353 1.8 thorpej
1354 1.8 thorpej /*
1355 1.8 thorpej * Write to the MII.
1356 1.8 thorpej */
1357 1.8 thorpej void
1358 1.8 thorpej epic_mii_write(self, phy, reg, val)
1359 1.8 thorpej struct device *self;
1360 1.8 thorpej int phy, reg, val;
1361 1.8 thorpej {
1362 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1363 1.8 thorpej
1364 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1365 1.8 thorpej return;
1366 1.8 thorpej
1367 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
1368 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1369 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_WRITE));
1370 1.8 thorpej }
1371 1.8 thorpej
1372 1.8 thorpej /*
1373 1.8 thorpej * Callback from PHY when media changes.
1374 1.8 thorpej */
1375 1.8 thorpej void
1376 1.8 thorpej epic_statchg(self)
1377 1.8 thorpej struct device *self;
1378 1.8 thorpej {
1379 1.11 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1380 1.11 thorpej u_int32_t txcon;
1381 1.11 thorpej
1382 1.11 thorpej /*
1383 1.11 thorpej * Update loopback bits in TXCON to reflect duplex mode.
1384 1.11 thorpej */
1385 1.11 thorpej txcon = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_TXCON);
1386 1.11 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX)
1387 1.11 thorpej txcon |= (TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1388 1.11 thorpej else
1389 1.11 thorpej txcon &= ~(TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1390 1.11 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TXCON, txcon);
1391 1.13 thorpej
1392 1.13 thorpej /*
1393 1.13 thorpej * There is a multicast filter bug in 10Mbps mode. Kick the
1394 1.13 thorpej * multicast filter in case the speed changed.
1395 1.13 thorpej */
1396 1.13 thorpej epic_set_mchash(sc);
1397 1.8 thorpej
1398 1.8 thorpej /* XXX Update ifp->if_baudrate */
1399 1.8 thorpej }
1400 1.8 thorpej
1401 1.8 thorpej /*
1402 1.8 thorpej * Callback from ifmedia to request current media status.
1403 1.8 thorpej */
1404 1.8 thorpej void
1405 1.8 thorpej epic_mediastatus(ifp, ifmr)
1406 1.8 thorpej struct ifnet *ifp;
1407 1.8 thorpej struct ifmediareq *ifmr;
1408 1.8 thorpej {
1409 1.8 thorpej struct epic_softc *sc = ifp->if_softc;
1410 1.8 thorpej
1411 1.8 thorpej mii_pollstat(&sc->sc_mii);
1412 1.8 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
1413 1.8 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
1414 1.8 thorpej }
1415 1.8 thorpej
1416 1.8 thorpej /*
1417 1.8 thorpej * Callback from ifmedia to request new media setting.
1418 1.8 thorpej */
1419 1.8 thorpej int
1420 1.8 thorpej epic_mediachange(ifp)
1421 1.8 thorpej struct ifnet *ifp;
1422 1.8 thorpej {
1423 1.11 thorpej struct epic_softc *sc = ifp->if_softc;
1424 1.8 thorpej
1425 1.8 thorpej if (ifp->if_flags & IFF_UP)
1426 1.11 thorpej mii_mediachg(&sc->sc_mii);
1427 1.8 thorpej return (0);
1428 1.1 thorpej }
1429