Home | History | Annotate | Line # | Download | only in ic
smc83c170.c revision 1.44
      1  1.44  drochner /*	$NetBSD: smc83c170.c,v 1.44 2001/05/17 19:00:18 drochner Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*-
      4  1.10   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1   thorpej  * NASA Ames Research Center.
     10   1.1   thorpej  *
     11   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.1   thorpej  * modification, are permitted provided that the following conditions
     13   1.1   thorpej  * are met:
     14   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20   1.1   thorpej  *    must display the following acknowledgement:
     21   1.1   thorpej  *	This product includes software developed by the NetBSD
     22   1.1   thorpej  *	Foundation, Inc. and its contributors.
     23   1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25   1.1   thorpej  *    from this software without specific prior written permission.
     26   1.1   thorpej  *
     27   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1   thorpej  */
     39   1.1   thorpej 
     40   1.1   thorpej /*
     41   1.1   thorpej  * Device driver for the Standard Microsystems Corp. 83C170
     42   1.1   thorpej  * Ethernet PCI Integrated Controller (EPIC/100).
     43   1.1   thorpej  */
     44   1.1   thorpej 
     45   1.2  jonathan #include "opt_inet.h"
     46   1.3  jonathan #include "opt_ns.h"
     47   1.1   thorpej #include "bpfilter.h"
     48   1.1   thorpej 
     49   1.1   thorpej #include <sys/param.h>
     50   1.1   thorpej #include <sys/systm.h>
     51  1.29   thorpej #include <sys/callout.h>
     52   1.1   thorpej #include <sys/mbuf.h>
     53   1.1   thorpej #include <sys/malloc.h>
     54   1.1   thorpej #include <sys/kernel.h>
     55   1.1   thorpej #include <sys/socket.h>
     56   1.1   thorpej #include <sys/ioctl.h>
     57   1.1   thorpej #include <sys/errno.h>
     58   1.1   thorpej #include <sys/device.h>
     59  1.38   thorpej 
     60  1.38   thorpej #include <uvm/uvm_extern.h>
     61  1.38   thorpej 
     62   1.1   thorpej #include <net/if.h>
     63   1.1   thorpej #include <net/if_dl.h>
     64   1.1   thorpej #include <net/if_media.h>
     65   1.1   thorpej #include <net/if_ether.h>
     66   1.1   thorpej 
     67   1.1   thorpej #if NBPFILTER > 0
     68   1.1   thorpej #include <net/bpf.h>
     69   1.1   thorpej #endif
     70   1.1   thorpej 
     71   1.1   thorpej #ifdef INET
     72   1.1   thorpej #include <netinet/in.h>
     73   1.1   thorpej #include <netinet/if_inarp.h>
     74   1.1   thorpej #endif
     75   1.1   thorpej 
     76   1.1   thorpej #ifdef NS
     77   1.1   thorpej #include <netns/ns.h>
     78   1.1   thorpej #include <netns/ns_if.h>
     79   1.1   thorpej #endif
     80   1.1   thorpej 
     81   1.1   thorpej #include <machine/bus.h>
     82   1.1   thorpej #include <machine/intr.h>
     83   1.1   thorpej 
     84   1.8   thorpej #include <dev/mii/miivar.h>
     85  1.43  drochner #include <dev/mii/lxtphyreg.h>
     86   1.8   thorpej 
     87   1.1   thorpej #include <dev/ic/smc83c170reg.h>
     88   1.1   thorpej #include <dev/ic/smc83c170var.h>
     89   1.1   thorpej 
     90   1.1   thorpej void	epic_start __P((struct ifnet *));
     91   1.1   thorpej void	epic_watchdog __P((struct ifnet *));
     92   1.1   thorpej int	epic_ioctl __P((struct ifnet *, u_long, caddr_t));
     93  1.34   thorpej int	epic_init __P((struct ifnet *));
     94  1.34   thorpej void	epic_stop __P((struct ifnet *, int));
     95   1.1   thorpej 
     96   1.1   thorpej void	epic_shutdown __P((void *));
     97   1.1   thorpej 
     98   1.1   thorpej void	epic_reset __P((struct epic_softc *));
     99  1.19   thorpej void	epic_rxdrain __P((struct epic_softc *));
    100   1.1   thorpej int	epic_add_rxbuf __P((struct epic_softc *, int));
    101   1.1   thorpej void	epic_read_eeprom __P((struct epic_softc *, int, int, u_int16_t *));
    102   1.1   thorpej void	epic_set_mchash __P((struct epic_softc *));
    103   1.6   thorpej void	epic_fixup_clock_source __P((struct epic_softc *));
    104   1.8   thorpej int	epic_mii_read __P((struct device *, int, int));
    105   1.8   thorpej void	epic_mii_write __P((struct device *, int, int, int));
    106   1.8   thorpej int	epic_mii_wait __P((struct epic_softc *, u_int32_t));
    107   1.8   thorpej void	epic_tick __P((void *));
    108   1.8   thorpej 
    109   1.8   thorpej void	epic_statchg __P((struct device *));
    110   1.8   thorpej int	epic_mediachange __P((struct ifnet *));
    111   1.8   thorpej void	epic_mediastatus __P((struct ifnet *, struct ifmediareq *));
    112   1.1   thorpej 
    113   1.1   thorpej #define	INTMASK	(INTSTAT_FATAL_INT | INTSTAT_TXU | \
    114  1.21   thorpej 	    INTSTAT_TXC | INTSTAT_RXE | INTSTAT_RQE | INTSTAT_RCC)
    115   1.1   thorpej 
    116  1.19   thorpej int	epic_copy_small = 0;
    117  1.19   thorpej 
    118   1.1   thorpej /*
    119   1.1   thorpej  * Attach an EPIC interface to the system.
    120   1.1   thorpej  */
    121   1.1   thorpej void
    122   1.1   thorpej epic_attach(sc)
    123   1.1   thorpej 	struct epic_softc *sc;
    124   1.1   thorpej {
    125   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
    126   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
    127   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    128  1.43  drochner 	int i, rseg, error, miiflags;
    129   1.1   thorpej 	bus_dma_segment_t seg;
    130   1.1   thorpej 	u_int8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
    131   1.1   thorpej 	u_int16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
    132   1.1   thorpej 
    133  1.29   thorpej 	callout_init(&sc->sc_mii_callout);
    134  1.29   thorpej 
    135   1.1   thorpej 	/*
    136   1.1   thorpej 	 * Allocate the control data structures, and create and load the
    137   1.1   thorpej 	 * DMA map for it.
    138   1.1   thorpej 	 */
    139   1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    140  1.38   thorpej 	    sizeof(struct epic_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    141   1.1   thorpej 	    BUS_DMA_NOWAIT)) != 0) {
    142   1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    143   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    144  1.14   thorpej 		goto fail_0;
    145   1.1   thorpej 	}
    146   1.1   thorpej 
    147   1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    148   1.1   thorpej 	    sizeof(struct epic_control_data), (caddr_t *)&sc->sc_control_data,
    149   1.1   thorpej 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    150   1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    151   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    152  1.14   thorpej 		goto fail_1;
    153   1.1   thorpej 	}
    154   1.1   thorpej 
    155   1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    156   1.1   thorpej 	    sizeof(struct epic_control_data), 1,
    157   1.1   thorpej 	    sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
    158   1.1   thorpej 	    &sc->sc_cddmamap)) != 0) {
    159   1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    160   1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    161  1.14   thorpej 		goto fail_2;
    162   1.1   thorpej 	}
    163   1.1   thorpej 
    164   1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    165   1.1   thorpej 	    sc->sc_control_data, sizeof(struct epic_control_data), NULL,
    166   1.1   thorpej 	    BUS_DMA_NOWAIT)) != 0) {
    167   1.1   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
    168   1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    169  1.14   thorpej 		goto fail_3;
    170   1.1   thorpej 	}
    171   1.1   thorpej 
    172   1.1   thorpej 	/*
    173   1.1   thorpej 	 * Create the transmit buffer DMA maps.
    174   1.1   thorpej 	 */
    175   1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    176   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    177   1.1   thorpej 		    EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
    178  1.10   thorpej 		    &EPIC_DSTX(sc, i)->ds_dmamap)) != 0) {
    179   1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    180   1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    181  1.14   thorpej 			goto fail_4;
    182   1.1   thorpej 		}
    183   1.1   thorpej 	}
    184   1.1   thorpej 
    185   1.1   thorpej 	/*
    186  1.42   tsutsui 	 * Create the receive buffer DMA maps.
    187   1.1   thorpej 	 */
    188   1.1   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    189   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    190   1.1   thorpej 		    MCLBYTES, 0, BUS_DMA_NOWAIT,
    191  1.10   thorpej 		    &EPIC_DSRX(sc, i)->ds_dmamap)) != 0) {
    192   1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    193   1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    194  1.14   thorpej 			goto fail_5;
    195   1.1   thorpej 		}
    196  1.19   thorpej 		EPIC_DSRX(sc, i)->ds_mbuf = NULL;
    197   1.1   thorpej 	}
    198   1.1   thorpej 
    199   1.1   thorpej 
    200   1.1   thorpej 	/*
    201   1.1   thorpej 	 * Bring the chip out of low-power mode and reset it to a known state.
    202   1.1   thorpej 	 */
    203   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, 0);
    204   1.1   thorpej 	epic_reset(sc);
    205   1.1   thorpej 
    206   1.1   thorpej 	/*
    207   1.1   thorpej 	 * Read the Ethernet address from the EEPROM.
    208   1.1   thorpej 	 */
    209   1.1   thorpej 	epic_read_eeprom(sc, 0, (sizeof(myea) / sizeof(myea[0])), myea);
    210  1.32   tsutsui 	for (i = 0; i < sizeof(myea)/ sizeof(myea[0]); i++) {
    211  1.32   tsutsui 		enaddr[i * 2]     = myea[i] & 0xff;
    212  1.32   tsutsui 		enaddr[i * 2 + 1] = myea[i] >> 8;
    213  1.32   tsutsui 	}
    214   1.1   thorpej 
    215   1.1   thorpej 	/*
    216   1.1   thorpej 	 * ...and the device name.
    217   1.1   thorpej 	 */
    218   1.1   thorpej 	epic_read_eeprom(sc, 0x2c, (sizeof(mydevname) / sizeof(mydevname[0])),
    219   1.1   thorpej 	    mydevname);
    220  1.32   tsutsui 	for (i = 0; i < sizeof(mydevname) / sizeof(mydevname[0]); i++) {
    221  1.32   tsutsui 		devname[i * 2]     = mydevname[i] & 0xff;
    222  1.32   tsutsui 		devname[i * 2 + 1] = mydevname[i] >> 8;
    223  1.32   tsutsui 	}
    224  1.32   tsutsui 
    225   1.1   thorpej 	devname[sizeof(mydevname)] = '\0';
    226   1.1   thorpej 	for (i = sizeof(mydevname) - 1; i >= 0; i--) {
    227   1.1   thorpej 		if (devname[i] == ' ')
    228   1.1   thorpej 			devname[i] = '\0';
    229   1.1   thorpej 		else
    230   1.1   thorpej 			break;
    231   1.1   thorpej 	}
    232   1.1   thorpej 
    233   1.1   thorpej 	printf("%s: %s, Ethernet address %s\n", sc->sc_dev.dv_xname,
    234   1.1   thorpej 	    devname, ether_sprintf(enaddr));
    235   1.1   thorpej 
    236  1.43  drochner 	miiflags = 0;
    237  1.43  drochner 	if (sc->sc_hwflags & EPIC_HAS_MII_FIBER)
    238  1.43  drochner 		miiflags |= MIIF_HAVEFIBER;
    239  1.43  drochner 
    240   1.8   thorpej 	/*
    241   1.8   thorpej 	 * Initialize our media structures and probe the MII.
    242   1.8   thorpej 	 */
    243   1.8   thorpej 	sc->sc_mii.mii_ifp = ifp;
    244   1.8   thorpej 	sc->sc_mii.mii_readreg = epic_mii_read;
    245   1.8   thorpej 	sc->sc_mii.mii_writereg = epic_mii_write;
    246   1.8   thorpej 	sc->sc_mii.mii_statchg = epic_statchg;
    247   1.8   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, epic_mediachange,
    248   1.8   thorpej 	    epic_mediastatus);
    249  1.24   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    250  1.43  drochner 	    MII_OFFSET_ANY, miiflags);
    251   1.8   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    252   1.8   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    253   1.8   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    254   1.8   thorpej 	} else
    255   1.8   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    256   1.8   thorpej 
    257  1.43  drochner 	if (sc->sc_hwflags & EPIC_HAS_BNC) {
    258  1.43  drochner 		/* use the next free media instance */
    259  1.43  drochner 		sc->sc_serinst = sc->sc_mii.mii_instance++;
    260  1.43  drochner 		ifmedia_add(&sc->sc_mii.mii_media,
    261  1.43  drochner 			    IFM_MAKEWORD(IFM_ETHER, IFM_10_2, 0,
    262  1.43  drochner 					 sc->sc_serinst),
    263  1.43  drochner 			    0, NULL);
    264  1.43  drochner 		printf("%s: 10base2/BNC\n", sc->sc_dev.dv_xname);
    265  1.43  drochner 	} else
    266  1.43  drochner 		sc->sc_serinst = -1;
    267  1.43  drochner 
    268   1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    269   1.1   thorpej 	ifp->if_softc = sc;
    270   1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    271   1.1   thorpej 	ifp->if_ioctl = epic_ioctl;
    272   1.1   thorpej 	ifp->if_start = epic_start;
    273   1.1   thorpej 	ifp->if_watchdog = epic_watchdog;
    274  1.34   thorpej 	ifp->if_init = epic_init;
    275  1.34   thorpej 	ifp->if_stop = epic_stop;
    276  1.40   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    277  1.36    bouyer 
    278  1.36    bouyer 	/*
    279  1.36    bouyer 	 * We can support 802.1Q VLAN-sized frames.
    280  1.36    bouyer 	 */
    281  1.36    bouyer 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    282   1.1   thorpej 
    283   1.1   thorpej 	/*
    284   1.1   thorpej 	 * Attach the interface.
    285   1.1   thorpej 	 */
    286   1.1   thorpej 	if_attach(ifp);
    287   1.1   thorpej 	ether_ifattach(ifp, enaddr);
    288   1.1   thorpej 
    289   1.1   thorpej 	/*
    290   1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
    291   1.1   thorpej 	 */
    292   1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
    293   1.1   thorpej 	if (sc->sc_sdhook == NULL)
    294   1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    295   1.1   thorpej 		    sc->sc_dev.dv_xname);
    296   1.1   thorpej 	return;
    297   1.1   thorpej 
    298   1.1   thorpej 	/*
    299   1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    300   1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
    301   1.1   thorpej 	 */
    302  1.14   thorpej  fail_5:
    303  1.14   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    304  1.14   thorpej 		if (EPIC_DSRX(sc, i)->ds_dmamap != NULL)
    305   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    306  1.10   thorpej 			    EPIC_DSRX(sc, i)->ds_dmamap);
    307  1.14   thorpej 	}
    308  1.14   thorpej  fail_4:
    309  1.14   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    310  1.14   thorpej 		if (EPIC_DSTX(sc, i)->ds_dmamap != NULL)
    311   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    312  1.10   thorpej 			    EPIC_DSTX(sc, i)->ds_dmamap);
    313   1.1   thorpej 	}
    314  1.14   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    315  1.14   thorpej  fail_3:
    316  1.14   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    317  1.14   thorpej  fail_2:
    318  1.14   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    319  1.14   thorpej 	    sizeof(struct epic_control_data));
    320  1.14   thorpej  fail_1:
    321  1.14   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    322  1.14   thorpej  fail_0:
    323  1.14   thorpej 	return;
    324   1.1   thorpej }
    325   1.1   thorpej 
    326   1.1   thorpej /*
    327   1.1   thorpej  * Shutdown hook.  Make sure the interface is stopped at reboot.
    328   1.1   thorpej  */
    329   1.1   thorpej void
    330   1.1   thorpej epic_shutdown(arg)
    331   1.1   thorpej 	void *arg;
    332   1.1   thorpej {
    333   1.1   thorpej 	struct epic_softc *sc = arg;
    334   1.1   thorpej 
    335  1.34   thorpej 	epic_stop(&sc->sc_ethercom.ec_if, 1);
    336   1.1   thorpej }
    337   1.1   thorpej 
    338   1.1   thorpej /*
    339   1.1   thorpej  * Start packet transmission on the interface.
    340   1.1   thorpej  * [ifnet interface function]
    341   1.1   thorpej  */
    342   1.1   thorpej void
    343   1.1   thorpej epic_start(ifp)
    344   1.1   thorpej 	struct ifnet *ifp;
    345   1.1   thorpej {
    346   1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    347  1.10   thorpej 	struct mbuf *m0, *m;
    348   1.1   thorpej 	struct epic_txdesc *txd;
    349   1.1   thorpej 	struct epic_descsoft *ds;
    350   1.1   thorpej 	struct epic_fraglist *fr;
    351   1.1   thorpej 	bus_dmamap_t dmamap;
    352  1.10   thorpej 	int error, firsttx, nexttx, opending, seg;
    353   1.1   thorpej 
    354  1.10   thorpej 	/*
    355  1.10   thorpej 	 * Remember the previous txpending and the first transmit
    356  1.10   thorpej 	 * descriptor we use.
    357  1.10   thorpej 	 */
    358  1.10   thorpej 	opending = sc->sc_txpending;
    359  1.10   thorpej 	firsttx = EPIC_NEXTTX(sc->sc_txlast);
    360   1.1   thorpej 
    361   1.1   thorpej 	/*
    362   1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    363   1.1   thorpej 	 * until we drain the queue, or use up all available transmit
    364   1.1   thorpej 	 * descriptors.
    365   1.1   thorpej 	 */
    366  1.10   thorpej 	while (sc->sc_txpending < EPIC_NTXDESC) {
    367   1.1   thorpej 		/*
    368   1.1   thorpej 		 * Grab a packet off the queue.
    369   1.1   thorpej 		 */
    370  1.40   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    371  1.10   thorpej 		if (m0 == NULL)
    372  1.10   thorpej 			break;
    373  1.41   thorpej 		m = NULL;
    374   1.1   thorpej 
    375   1.1   thorpej 		/*
    376   1.1   thorpej 		 * Get the last and next available transmit descriptor.
    377   1.1   thorpej 		 */
    378   1.1   thorpej 		nexttx = EPIC_NEXTTX(sc->sc_txlast);
    379  1.10   thorpej 		txd = EPIC_CDTX(sc, nexttx);
    380  1.10   thorpej 		fr = EPIC_CDFL(sc, nexttx);
    381  1.10   thorpej 		ds = EPIC_DSTX(sc, nexttx);
    382   1.1   thorpej 		dmamap = ds->ds_dmamap;
    383   1.1   thorpej 
    384   1.1   thorpej 		/*
    385  1.10   thorpej 		 * Load the DMA map.  If this fails, the packet either
    386  1.10   thorpej 		 * didn't fit in the alloted number of frags, or we were
    387  1.10   thorpej 		 * short on resources.  In this case, we'll copy and try
    388  1.10   thorpej 		 * again.
    389   1.1   thorpej 		 */
    390  1.10   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    391  1.10   thorpej 		    BUS_DMA_NOWAIT) != 0) {
    392  1.10   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    393  1.10   thorpej 			if (m == NULL) {
    394  1.10   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    395  1.10   thorpej 				    sc->sc_dev.dv_xname);
    396  1.10   thorpej 				break;
    397   1.1   thorpej 			}
    398   1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    399  1.10   thorpej 				MCLGET(m, M_DONTWAIT);
    400  1.10   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    401  1.10   thorpej 					printf("%s: unable to allocate Tx "
    402  1.10   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
    403  1.10   thorpej 					m_freem(m);
    404  1.10   thorpej 					break;
    405   1.1   thorpej 				}
    406   1.1   thorpej 			}
    407  1.10   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    408  1.10   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    409  1.10   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    410  1.41   thorpej 			    m, BUS_DMA_NOWAIT);
    411  1.10   thorpej 			if (error) {
    412  1.10   thorpej 				printf("%s: unable to load Tx buffer, "
    413  1.10   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
    414  1.10   thorpej 				break;
    415  1.10   thorpej 			}
    416   1.1   thorpej 		}
    417  1.40   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    418  1.41   thorpej 		if (m != NULL) {
    419  1.41   thorpej 			m_freem(m0);
    420  1.41   thorpej 			m0 = m;
    421  1.41   thorpej 		}
    422   1.1   thorpej 
    423  1.10   thorpej 		/* Initialize the fraglist. */
    424   1.1   thorpej 		fr->ef_nfrags = dmamap->dm_nsegs;
    425   1.1   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    426   1.1   thorpej 			fr->ef_frags[seg].ef_addr =
    427   1.1   thorpej 			    dmamap->dm_segs[seg].ds_addr;
    428   1.1   thorpej 			fr->ef_frags[seg].ef_length =
    429   1.1   thorpej 			    dmamap->dm_segs[seg].ds_len;
    430   1.1   thorpej 		}
    431   1.1   thorpej 
    432  1.10   thorpej 		EPIC_CDFLSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
    433  1.10   thorpej 
    434  1.10   thorpej 		/* Sync the DMA map. */
    435   1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    436   1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    437   1.1   thorpej 
    438   1.1   thorpej 		/*
    439   1.1   thorpej 		 * Store a pointer to the packet so we can free it later.
    440   1.1   thorpej 		 */
    441   1.1   thorpej 		ds->ds_mbuf = m0;
    442   1.1   thorpej 
    443   1.1   thorpej 		/*
    444  1.10   thorpej 		 * Fill in the transmit descriptor.  The EPIC doesn't
    445  1.10   thorpej 		 * auto-pad, so we have to do this ourselves.
    446   1.1   thorpej 		 */
    447  1.10   thorpej 		txd->et_control = ET_TXCTL_LASTDESC | ET_TXCTL_FRAGLIST;
    448  1.20   thorpej 		txd->et_txlength = max(m0->m_pkthdr.len,
    449  1.20   thorpej 		    ETHER_MIN_LEN - ETHER_CRC_LEN);
    450   1.1   thorpej 
    451   1.1   thorpej 		/*
    452  1.10   thorpej 		 * If this is the first descriptor we're enqueueing,
    453  1.10   thorpej 		 * don't give it to the EPIC yet.  That could cause
    454  1.10   thorpej 		 * a race condition.  We'll do it below.
    455   1.1   thorpej 		 */
    456  1.10   thorpej 		if (nexttx == firsttx)
    457  1.10   thorpej 			txd->et_txstatus = 0;
    458  1.10   thorpej 		else
    459  1.10   thorpej 			txd->et_txstatus = ET_TXSTAT_OWNER;
    460  1.10   thorpej 
    461  1.10   thorpej 		EPIC_CDTXSYNC(sc, nexttx,
    462  1.10   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    463   1.1   thorpej 
    464  1.10   thorpej 		/* Advance the tx pointer. */
    465   1.1   thorpej 		sc->sc_txpending++;
    466  1.10   thorpej 		sc->sc_txlast = nexttx;
    467   1.1   thorpej 
    468   1.1   thorpej #if NBPFILTER > 0
    469   1.1   thorpej 		/*
    470   1.1   thorpej 		 * Pass the packet to any BPF listeners.
    471   1.1   thorpej 		 */
    472   1.1   thorpej 		if (ifp->if_bpf)
    473   1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    474   1.1   thorpej #endif
    475   1.1   thorpej 	}
    476   1.1   thorpej 
    477  1.10   thorpej 	if (sc->sc_txpending == EPIC_NTXDESC) {
    478  1.10   thorpej 		/* No more slots left; notify upper layer. */
    479  1.10   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    480  1.10   thorpej 	}
    481  1.10   thorpej 
    482  1.10   thorpej 	if (sc->sc_txpending != opending) {
    483  1.10   thorpej 		/*
    484  1.10   thorpej 		 * We enqueued packets.  If the transmitter was idle,
    485  1.10   thorpej 		 * reset the txdirty pointer.
    486  1.10   thorpej 		 */
    487  1.10   thorpej 		if (opending == 0)
    488  1.10   thorpej 			sc->sc_txdirty = firsttx;
    489  1.10   thorpej 
    490  1.10   thorpej 		/*
    491  1.10   thorpej 		 * Cause a transmit interrupt to happen on the
    492  1.10   thorpej 		 * last packet we enqueued.
    493  1.10   thorpej 		 */
    494  1.10   thorpej 		EPIC_CDTX(sc, sc->sc_txlast)->et_control |= ET_TXCTL_IAF;
    495  1.10   thorpej 		EPIC_CDTXSYNC(sc, sc->sc_txlast,
    496  1.10   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    497  1.10   thorpej 
    498  1.10   thorpej 		/*
    499  1.10   thorpej 		 * The entire packet chain is set up.  Give the
    500  1.10   thorpej 		 * first descriptor to the EPIC now.
    501  1.10   thorpej 		 */
    502  1.10   thorpej 		EPIC_CDTX(sc, firsttx)->et_txstatus = ET_TXSTAT_OWNER;
    503  1.10   thorpej 		EPIC_CDTXSYNC(sc, firsttx,
    504  1.10   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    505  1.10   thorpej 
    506  1.10   thorpej 		/* Start the transmitter. */
    507   1.1   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
    508   1.1   thorpej 		    COMMAND_TXQUEUED);
    509   1.1   thorpej 
    510  1.10   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    511   1.1   thorpej 		ifp->if_timer = 5;
    512   1.1   thorpej 	}
    513   1.1   thorpej }
    514   1.1   thorpej 
    515   1.1   thorpej /*
    516   1.1   thorpej  * Watchdog timer handler.
    517   1.1   thorpej  * [ifnet interface function]
    518   1.1   thorpej  */
    519   1.1   thorpej void
    520   1.1   thorpej epic_watchdog(ifp)
    521   1.1   thorpej 	struct ifnet *ifp;
    522   1.1   thorpej {
    523   1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    524   1.1   thorpej 
    525   1.1   thorpej 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
    526   1.1   thorpej 	ifp->if_oerrors++;
    527   1.1   thorpej 
    528  1.34   thorpej 	(void) epic_init(ifp);
    529   1.1   thorpej }
    530   1.1   thorpej 
    531   1.1   thorpej /*
    532   1.1   thorpej  * Handle control requests from the operator.
    533   1.1   thorpej  * [ifnet interface function]
    534   1.1   thorpej  */
    535   1.1   thorpej int
    536   1.1   thorpej epic_ioctl(ifp, cmd, data)
    537   1.1   thorpej 	struct ifnet *ifp;
    538   1.1   thorpej 	u_long cmd;
    539   1.1   thorpej 	caddr_t data;
    540   1.1   thorpej {
    541   1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    542   1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
    543  1.34   thorpej 	int s, error;
    544   1.1   thorpej 
    545   1.7   mycroft 	s = splnet();
    546   1.1   thorpej 
    547   1.1   thorpej 	switch (cmd) {
    548  1.34   thorpej 	case SIOCSIFMEDIA:
    549  1.34   thorpej 	case SIOCGIFMEDIA:
    550  1.34   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    551   1.1   thorpej 		break;
    552   1.1   thorpej 
    553  1.34   thorpej 	default:
    554  1.34   thorpej 		error = ether_ioctl(ifp, cmd, data);
    555   1.1   thorpej 		if (error == ENETRESET) {
    556   1.1   thorpej 			/*
    557   1.1   thorpej 			 * Multicast list has changed; set the hardware filter
    558  1.13   thorpej 			 * accordingly.  Update our idea of the current media;
    559  1.13   thorpej 			 * epic_set_mchash() needs to know what it is.
    560   1.1   thorpej 			 */
    561  1.13   thorpej 			mii_pollstat(&sc->sc_mii);
    562  1.13   thorpej 			epic_set_mchash(sc);
    563   1.1   thorpej 			error = 0;
    564   1.1   thorpej 		}
    565   1.1   thorpej 		break;
    566   1.1   thorpej 	}
    567   1.1   thorpej 
    568   1.1   thorpej 	splx(s);
    569   1.1   thorpej 	return (error);
    570   1.1   thorpej }
    571   1.1   thorpej 
    572   1.1   thorpej /*
    573   1.1   thorpej  * Interrupt handler.
    574   1.1   thorpej  */
    575   1.1   thorpej int
    576   1.1   thorpej epic_intr(arg)
    577   1.1   thorpej 	void *arg;
    578   1.1   thorpej {
    579   1.1   thorpej 	struct epic_softc *sc = arg;
    580   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    581   1.1   thorpej 	struct epic_rxdesc *rxd;
    582   1.1   thorpej 	struct epic_txdesc *txd;
    583   1.1   thorpej 	struct epic_descsoft *ds;
    584   1.1   thorpej 	struct mbuf *m;
    585   1.1   thorpej 	u_int32_t intstat;
    586  1.10   thorpej 	int i, len, claimed = 0;
    587   1.1   thorpej 
    588   1.1   thorpej  top:
    589   1.1   thorpej 	/*
    590   1.1   thorpej 	 * Get the interrupt status from the EPIC.
    591   1.1   thorpej 	 */
    592   1.1   thorpej 	intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
    593   1.1   thorpej 	if ((intstat & INTSTAT_INT_ACTV) == 0)
    594   1.1   thorpej 		return (claimed);
    595   1.1   thorpej 
    596   1.1   thorpej 	claimed = 1;
    597   1.1   thorpej 
    598   1.1   thorpej 	/*
    599   1.1   thorpej 	 * Acknowledge the interrupt.
    600   1.1   thorpej 	 */
    601   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
    602   1.1   thorpej 	    intstat & INTMASK);
    603   1.1   thorpej 
    604   1.1   thorpej 	/*
    605   1.1   thorpej 	 * Check for receive interrupts.
    606   1.1   thorpej 	 */
    607  1.21   thorpej 	if (intstat & (INTSTAT_RCC | INTSTAT_RXE | INTSTAT_RQE)) {
    608   1.1   thorpej 		for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
    609  1.10   thorpej 			rxd = EPIC_CDRX(sc, i);
    610  1.10   thorpej 			ds = EPIC_DSRX(sc, i);
    611  1.10   thorpej 
    612  1.10   thorpej 			EPIC_CDRXSYNC(sc, i,
    613  1.10   thorpej 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    614   1.1   thorpej 
    615   1.1   thorpej 			if (rxd->er_rxstatus & ER_RXSTAT_OWNER) {
    616   1.1   thorpej 				/*
    617   1.1   thorpej 				 * We have processed all of the
    618   1.1   thorpej 				 * receive buffers.
    619   1.1   thorpej 				 */
    620   1.1   thorpej 				break;
    621   1.1   thorpej 			}
    622   1.1   thorpej 
    623   1.1   thorpej 			/*
    624  1.10   thorpej 			 * Make sure the packet arrived intact.  If an error
    625  1.10   thorpej 			 * occurred, update stats and reset the descriptor.
    626  1.10   thorpej 			 * The buffer will be reused the next time the
    627  1.10   thorpej 			 * descriptor comes up in the ring.
    628   1.1   thorpej 			 */
    629   1.1   thorpej 			if ((rxd->er_rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
    630   1.1   thorpej 				if (rxd->er_rxstatus & ER_RXSTAT_CRCERROR)
    631   1.1   thorpej 					printf("%s: CRC error\n",
    632   1.1   thorpej 					    sc->sc_dev.dv_xname);
    633   1.1   thorpej 				if (rxd->er_rxstatus & ER_RXSTAT_ALIGNERROR)
    634   1.1   thorpej 					printf("%s: alignment error\n",
    635   1.1   thorpej 					    sc->sc_dev.dv_xname);
    636   1.1   thorpej 				ifp->if_ierrors++;
    637  1.10   thorpej 				EPIC_INIT_RXDESC(sc, i);
    638  1.10   thorpej 				continue;
    639   1.1   thorpej 			}
    640   1.1   thorpej 
    641  1.10   thorpej 			bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    642  1.10   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    643  1.10   thorpej 
    644  1.21   thorpej 			/*
    645  1.35   thorpej 			 * The EPIC includes the CRC with every packet.
    646  1.21   thorpej 			 */
    647  1.35   thorpej 			len = rxd->er_rxlength;
    648  1.21   thorpej 
    649  1.19   thorpej 			if (len < sizeof(struct ether_header)) {
    650  1.19   thorpej 				/*
    651  1.19   thorpej 				 * Runt packet; drop it now.
    652  1.19   thorpej 				 */
    653  1.10   thorpej 				ifp->if_ierrors++;
    654  1.10   thorpej 				EPIC_INIT_RXDESC(sc, i);
    655  1.10   thorpej 				bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    656  1.10   thorpej 				    ds->ds_dmamap->dm_mapsize,
    657  1.10   thorpej 				    BUS_DMASYNC_PREREAD);
    658  1.10   thorpej 				continue;
    659  1.10   thorpej 			}
    660  1.10   thorpej 
    661  1.19   thorpej 			/*
    662  1.19   thorpej 			 * If the packet is small enough to fit in a
    663  1.19   thorpej 			 * single header mbuf, allocate one and copy
    664  1.19   thorpej 			 * the data into it.  This greatly reduces
    665  1.19   thorpej 			 * memory consumption when we receive lots
    666  1.19   thorpej 			 * of small packets.
    667  1.19   thorpej 			 *
    668  1.19   thorpej 			 * Otherwise, we add a new buffer to the receive
    669  1.19   thorpej 			 * chain.  If this fails, we drop the packet and
    670  1.19   thorpej 			 * recycle the old buffer.
    671  1.19   thorpej 			 */
    672  1.19   thorpej 			if (epic_copy_small != 0 && len <= MHLEN) {
    673  1.19   thorpej 				MGETHDR(m, M_DONTWAIT, MT_DATA);
    674  1.19   thorpej 				if (m == NULL)
    675  1.19   thorpej 					goto dropit;
    676  1.19   thorpej 				memcpy(mtod(m, caddr_t),
    677  1.19   thorpej 				    mtod(ds->ds_mbuf, caddr_t), len);
    678  1.19   thorpej 				EPIC_INIT_RXDESC(sc, i);
    679  1.19   thorpej 				bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    680  1.19   thorpej 				    ds->ds_dmamap->dm_mapsize,
    681  1.19   thorpej 				    BUS_DMASYNC_PREREAD);
    682  1.19   thorpej 			} else {
    683  1.19   thorpej 				m = ds->ds_mbuf;
    684  1.19   thorpej 				if (epic_add_rxbuf(sc, i) != 0) {
    685  1.19   thorpej  dropit:
    686  1.19   thorpej 					ifp->if_ierrors++;
    687  1.19   thorpej 					EPIC_INIT_RXDESC(sc, i);
    688  1.19   thorpej 					bus_dmamap_sync(sc->sc_dmat,
    689  1.19   thorpej 					    ds->ds_dmamap, 0,
    690  1.19   thorpej 					    ds->ds_dmamap->dm_mapsize,
    691  1.19   thorpej 					    BUS_DMASYNC_PREREAD);
    692  1.19   thorpej 					continue;
    693  1.19   thorpej 				}
    694  1.10   thorpej 			}
    695  1.10   thorpej 
    696  1.35   thorpej 			m->m_flags |= M_HASFCS;
    697  1.10   thorpej 			m->m_pkthdr.rcvif = ifp;
    698  1.10   thorpej 			m->m_pkthdr.len = m->m_len = len;
    699   1.1   thorpej 
    700  1.10   thorpej #if NBPFILTER > 0
    701  1.10   thorpej 			/*
    702  1.10   thorpej 			 * Pass this up to any BPF listeners, but only
    703  1.10   thorpej 			 * pass it up the stack if its for us.
    704  1.10   thorpej 			 */
    705  1.33   thorpej 			if (ifp->if_bpf)
    706  1.10   thorpej 				bpf_mtap(ifp->if_bpf, m);
    707  1.33   thorpej #endif
    708  1.33   thorpej 
    709  1.16   thorpej 			/* Pass it on. */
    710  1.16   thorpej 			(*ifp->if_input)(ifp, m);
    711  1.17   thorpej 			ifp->if_ipackets++;
    712   1.1   thorpej 		}
    713  1.10   thorpej 
    714  1.42   tsutsui 		/* Update the receive pointer. */
    715   1.1   thorpej 		sc->sc_rxptr = i;
    716   1.1   thorpej 
    717   1.1   thorpej 		/*
    718   1.1   thorpej 		 * Check for receive queue underflow.
    719   1.1   thorpej 		 */
    720   1.1   thorpej 		if (intstat & INTSTAT_RQE) {
    721   1.1   thorpej 			printf("%s: receiver queue empty\n",
    722   1.1   thorpej 			    sc->sc_dev.dv_xname);
    723   1.1   thorpej 			/*
    724   1.1   thorpej 			 * Ring is already built; just restart the
    725   1.1   thorpej 			 * receiver.
    726   1.1   thorpej 			 */
    727   1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
    728  1.10   thorpej 			    EPIC_CDRXADDR(sc, sc->sc_rxptr));
    729   1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
    730   1.1   thorpej 			    COMMAND_RXQUEUED | COMMAND_START_RX);
    731   1.1   thorpej 		}
    732   1.1   thorpej 	}
    733   1.1   thorpej 
    734   1.1   thorpej 	/*
    735   1.1   thorpej 	 * Check for transmission complete interrupts.
    736   1.1   thorpej 	 */
    737   1.1   thorpej 	if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
    738  1.10   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
    739  1.10   thorpej 		for (i = sc->sc_txdirty; sc->sc_txpending != 0;
    740  1.10   thorpej 		     i = EPIC_NEXTTX(i), sc->sc_txpending--) {
    741  1.10   thorpej 			txd = EPIC_CDTX(sc, i);
    742  1.10   thorpej 			ds = EPIC_DSTX(sc, i);
    743   1.1   thorpej 
    744  1.10   thorpej 			EPIC_CDTXSYNC(sc, i,
    745  1.10   thorpej 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    746  1.10   thorpej 
    747  1.10   thorpej 			if (txd->et_txstatus & ET_TXSTAT_OWNER)
    748   1.1   thorpej 				break;
    749   1.1   thorpej 
    750  1.10   thorpej 			EPIC_CDFLSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
    751  1.10   thorpej 
    752  1.10   thorpej 			bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
    753  1.10   thorpej 			    0, ds->ds_dmamap->dm_mapsize,
    754  1.10   thorpej 			    BUS_DMASYNC_POSTWRITE);
    755  1.10   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
    756  1.10   thorpej 			m_freem(ds->ds_mbuf);
    757  1.10   thorpej 			ds->ds_mbuf = NULL;
    758   1.1   thorpej 
    759   1.1   thorpej 			/*
    760   1.1   thorpej 			 * Check for errors and collisions.
    761   1.1   thorpej 			 */
    762   1.1   thorpej 			if ((txd->et_txstatus & ET_TXSTAT_PACKETTX) == 0)
    763   1.1   thorpej 				ifp->if_oerrors++;
    764  1.10   thorpej 			else
    765  1.10   thorpej 				ifp->if_opackets++;
    766   1.1   thorpej 			ifp->if_collisions +=
    767   1.1   thorpej 			    TXSTAT_COLLISIONS(txd->et_txstatus);
    768  1.10   thorpej 			if (txd->et_txstatus & ET_TXSTAT_CARSENSELOST)
    769   1.1   thorpej 				printf("%s: lost carrier\n",
    770   1.1   thorpej 				    sc->sc_dev.dv_xname);
    771   1.1   thorpej 		}
    772   1.1   thorpej 
    773  1.10   thorpej 		/* Update the dirty transmit buffer pointer. */
    774   1.1   thorpej 		sc->sc_txdirty = i;
    775   1.1   thorpej 
    776   1.1   thorpej 		/*
    777   1.1   thorpej 		 * Cancel the watchdog timer if there are no pending
    778   1.1   thorpej 		 * transmissions.
    779   1.1   thorpej 		 */
    780   1.1   thorpej 		if (sc->sc_txpending == 0)
    781   1.1   thorpej 			ifp->if_timer = 0;
    782   1.1   thorpej 
    783   1.1   thorpej 		/*
    784   1.1   thorpej 		 * Kick the transmitter after a DMA underrun.
    785   1.1   thorpej 		 */
    786   1.1   thorpej 		if (intstat & INTSTAT_TXU) {
    787   1.1   thorpej 			printf("%s: transmit underrun\n", sc->sc_dev.dv_xname);
    788   1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh,
    789   1.1   thorpej 			    EPIC_COMMAND, COMMAND_TXUGO);
    790   1.1   thorpej 			if (sc->sc_txpending)
    791   1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
    792   1.1   thorpej 				    EPIC_COMMAND, COMMAND_TXQUEUED);
    793   1.1   thorpej 		}
    794   1.1   thorpej 
    795   1.1   thorpej 		/*
    796   1.1   thorpej 		 * Try to get more packets going.
    797   1.1   thorpej 		 */
    798   1.1   thorpej 		epic_start(ifp);
    799   1.1   thorpej 	}
    800   1.1   thorpej 
    801   1.1   thorpej 	/*
    802   1.1   thorpej 	 * Check for fatal interrupts.
    803   1.1   thorpej 	 */
    804   1.1   thorpej 	if (intstat & INTSTAT_FATAL_INT) {
    805  1.21   thorpej 		if (intstat & INTSTAT_PTA)
    806  1.21   thorpej 			printf("%s: PCI target abort error\n",
    807  1.21   thorpej 			    sc->sc_dev.dv_xname);
    808  1.21   thorpej 		else if (intstat & INTSTAT_PMA)
    809  1.21   thorpej 			printf("%s: PCI master abort error\n",
    810  1.21   thorpej 			    sc->sc_dev.dv_xname);
    811  1.21   thorpej 		else if (intstat & INTSTAT_APE)
    812  1.21   thorpej 			printf("%s: PCI address parity error\n",
    813  1.21   thorpej 			    sc->sc_dev.dv_xname);
    814  1.21   thorpej 		else if (intstat & INTSTAT_DPE)
    815  1.21   thorpej 			printf("%s: PCI data parity error\n",
    816  1.21   thorpej 			    sc->sc_dev.dv_xname);
    817  1.21   thorpej 		else
    818  1.21   thorpej 			printf("%s: unknown fatal error\n",
    819  1.21   thorpej 			    sc->sc_dev.dv_xname);
    820  1.34   thorpej 		(void) epic_init(ifp);
    821   1.1   thorpej 	}
    822   1.1   thorpej 
    823   1.1   thorpej 	/*
    824   1.1   thorpej 	 * Check for more interrupts.
    825   1.1   thorpej 	 */
    826   1.1   thorpej 	goto top;
    827   1.1   thorpej }
    828   1.1   thorpej 
    829   1.1   thorpej /*
    830   1.8   thorpej  * One second timer, used to tick the MII.
    831   1.8   thorpej  */
    832   1.8   thorpej void
    833   1.8   thorpej epic_tick(arg)
    834   1.8   thorpej 	void *arg;
    835   1.8   thorpej {
    836   1.8   thorpej 	struct epic_softc *sc = arg;
    837   1.8   thorpej 	int s;
    838   1.8   thorpej 
    839  1.12   thorpej 	s = splnet();
    840   1.8   thorpej 	mii_tick(&sc->sc_mii);
    841   1.8   thorpej 	splx(s);
    842   1.8   thorpej 
    843  1.29   thorpej 	callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
    844   1.8   thorpej }
    845   1.8   thorpej 
    846   1.8   thorpej /*
    847   1.6   thorpej  * Fixup the clock source on the EPIC.
    848   1.6   thorpej  */
    849   1.6   thorpej void
    850   1.6   thorpej epic_fixup_clock_source(sc)
    851   1.6   thorpej 	struct epic_softc *sc;
    852   1.6   thorpej {
    853   1.6   thorpej 	int i;
    854   1.6   thorpej 
    855   1.6   thorpej 	/*
    856   1.6   thorpej 	 * According to SMC Application Note 7-15, the EPIC's clock
    857   1.6   thorpej 	 * source is incorrect following a reset.  This manifests itself
    858   1.6   thorpej 	 * as failure to recognize when host software has written to
    859   1.6   thorpej 	 * a register on the EPIC.  The appnote recommends issuing at
    860   1.6   thorpej 	 * least 16 consecutive writes to the CLOCK TEST bit to correctly
    861   1.6   thorpej 	 * configure the clock source.
    862   1.6   thorpej 	 */
    863   1.6   thorpej 	for (i = 0; i < 16; i++)
    864   1.6   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
    865   1.6   thorpej 		    TEST_CLOCKTEST);
    866   1.6   thorpej }
    867   1.6   thorpej 
    868   1.6   thorpej /*
    869   1.1   thorpej  * Perform a soft reset on the EPIC.
    870   1.1   thorpej  */
    871   1.1   thorpej void
    872   1.1   thorpej epic_reset(sc)
    873   1.1   thorpej 	struct epic_softc *sc;
    874   1.1   thorpej {
    875   1.1   thorpej 
    876   1.6   thorpej 	epic_fixup_clock_source(sc);
    877   1.6   thorpej 
    878   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
    879   1.1   thorpej 	delay(100);
    880   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
    881   1.1   thorpej 	delay(100);
    882   1.6   thorpej 
    883   1.6   thorpej 	epic_fixup_clock_source(sc);
    884   1.1   thorpej }
    885   1.1   thorpej 
    886   1.1   thorpej /*
    887   1.7   mycroft  * Initialize the interface.  Must be called at splnet().
    888   1.1   thorpej  */
    889  1.19   thorpej int
    890  1.34   thorpej epic_init(ifp)
    891  1.34   thorpej 	struct ifnet *ifp;
    892   1.1   thorpej {
    893  1.34   thorpej 	struct epic_softc *sc = ifp->if_softc;
    894   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
    895   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
    896   1.1   thorpej 	u_int8_t *enaddr = LLADDR(ifp->if_sadl);
    897   1.1   thorpej 	struct epic_txdesc *txd;
    898  1.19   thorpej 	struct epic_descsoft *ds;
    899   1.1   thorpej 	u_int32_t genctl, reg0;
    900  1.19   thorpej 	int i, error = 0;
    901   1.1   thorpej 
    902   1.1   thorpej 	/*
    903   1.1   thorpej 	 * Cancel any pending I/O.
    904   1.1   thorpej 	 */
    905  1.34   thorpej 	epic_stop(ifp, 0);
    906   1.1   thorpej 
    907   1.1   thorpej 	/*
    908   1.1   thorpej 	 * Reset the EPIC to a known state.
    909   1.1   thorpej 	 */
    910   1.1   thorpej 	epic_reset(sc);
    911   1.1   thorpej 
    912   1.1   thorpej 	/*
    913   1.1   thorpej 	 * Magical mystery initialization.
    914   1.1   thorpej 	 */
    915   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_TXTEST, 0);
    916   1.1   thorpej 
    917   1.1   thorpej 	/*
    918   1.1   thorpej 	 * Initialize the EPIC genctl register:
    919   1.1   thorpej 	 *
    920   1.1   thorpej 	 *	- 64 byte receive FIFO threshold
    921   1.1   thorpej 	 *	- automatic advance to next receive frame
    922   1.1   thorpej 	 */
    923   1.1   thorpej 	genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
    924  1.18   thorpej #if BYTE_ORDER == BIG_ENDIAN
    925  1.18   thorpej 	genctl |= GENCTL_BIG_ENDIAN;
    926  1.18   thorpej #endif
    927   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
    928   1.1   thorpej 
    929   1.1   thorpej 	/*
    930   1.1   thorpej 	 * Reset the MII bus and PHY.
    931   1.1   thorpej 	 */
    932   1.1   thorpej 	reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
    933   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
    934   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
    935   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
    936   1.1   thorpej 	delay(100);
    937   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
    938  1.44  drochner 	delay(1000);
    939   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
    940   1.1   thorpej 
    941   1.1   thorpej 	/*
    942   1.1   thorpej 	 * Initialize Ethernet address.
    943   1.1   thorpej 	 */
    944   1.1   thorpej 	reg0 = enaddr[1] << 8 | enaddr[0];
    945   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN0, reg0);
    946   1.1   thorpej 	reg0 = enaddr[3] << 8 | enaddr[2];
    947   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN1, reg0);
    948   1.1   thorpej 	reg0 = enaddr[5] << 8 | enaddr[4];
    949   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN2, reg0);
    950   1.1   thorpej 
    951   1.1   thorpej 	/*
    952   1.1   thorpej 	 * Initialize receive control.  Remember the external buffer
    953   1.1   thorpej 	 * size setting.
    954   1.1   thorpej 	 */
    955   1.1   thorpej 	reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
    956   1.1   thorpej 	    (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
    957   1.1   thorpej 	reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
    958   1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC)
    959   1.1   thorpej 		reg0 |= RXCON_PROMISCMODE;
    960   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_RXCON, reg0);
    961   1.1   thorpej 
    962  1.13   thorpej 	/* Set the current media. */
    963  1.43  drochner 	epic_mediachange(ifp);
    964   1.1   thorpej 
    965  1.13   thorpej 	/* Set up the multicast hash table. */
    966  1.13   thorpej 	epic_set_mchash(sc);
    967  1.13   thorpej 
    968   1.1   thorpej 	/*
    969  1.10   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
    970  1.10   thorpej 	 * to the end of the list so that it will wrap around to the first
    971  1.10   thorpej 	 * descriptor when the first packet is transmitted.
    972   1.1   thorpej 	 */
    973   1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    974  1.10   thorpej 		txd = EPIC_CDTX(sc, i);
    975  1.10   thorpej 		memset(txd, 0, sizeof(struct epic_txdesc));
    976  1.10   thorpej 		txd->et_bufaddr = EPIC_CDFLADDR(sc, i);
    977  1.10   thorpej 		txd->et_nextdesc = EPIC_CDTXADDR(sc, EPIC_NEXTTX(i));
    978  1.10   thorpej 		EPIC_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    979   1.1   thorpej 	}
    980  1.10   thorpej 	sc->sc_txpending = 0;
    981  1.10   thorpej 	sc->sc_txdirty = 0;
    982  1.10   thorpej 	sc->sc_txlast = EPIC_NTXDESC - 1;
    983   1.1   thorpej 
    984   1.1   thorpej 	/*
    985  1.19   thorpej 	 * Initialize the receive descriptor ring.
    986   1.1   thorpej 	 */
    987  1.19   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    988  1.19   thorpej 		ds = EPIC_DSRX(sc, i);
    989  1.19   thorpej 		if (ds->ds_mbuf == NULL) {
    990  1.19   thorpej 			if ((error = epic_add_rxbuf(sc, i)) != 0) {
    991  1.19   thorpej 				printf("%s: unable to allocate or map rx "
    992  1.19   thorpej 				    "buffer %d error = %d\n",
    993  1.19   thorpej 				    sc->sc_dev.dv_xname, i, error);
    994  1.19   thorpej 				/*
    995  1.19   thorpej 				 * XXX Should attempt to run with fewer receive
    996  1.19   thorpej 				 * XXX buffers instead of just failing.
    997  1.19   thorpej 				 */
    998  1.19   thorpej 				epic_rxdrain(sc);
    999  1.19   thorpej 				goto out;
   1000  1.19   thorpej 			}
   1001  1.19   thorpej 		}
   1002  1.19   thorpej 	}
   1003  1.10   thorpej 	sc->sc_rxptr = 0;
   1004   1.1   thorpej 
   1005   1.1   thorpej 	/*
   1006   1.1   thorpej 	 * Initialize the interrupt mask and enable interrupts.
   1007   1.1   thorpej 	 */
   1008   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
   1009   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
   1010   1.1   thorpej 
   1011   1.1   thorpej 	/*
   1012   1.1   thorpej 	 * Give the transmit and receive rings to the EPIC.
   1013   1.1   thorpej 	 */
   1014   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_PTCDAR,
   1015  1.10   thorpej 	    EPIC_CDTXADDR(sc, EPIC_NEXTTX(sc->sc_txlast)));
   1016   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_PRCDAR,
   1017  1.10   thorpej 	    EPIC_CDRXADDR(sc, sc->sc_rxptr));
   1018   1.1   thorpej 
   1019   1.1   thorpej 	/*
   1020   1.1   thorpej 	 * Set the EPIC in motion.
   1021   1.1   thorpej 	 */
   1022   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_COMMAND,
   1023   1.1   thorpej 	    COMMAND_RXQUEUED | COMMAND_START_RX);
   1024   1.1   thorpej 
   1025   1.1   thorpej 	/*
   1026   1.1   thorpej 	 * ...all done!
   1027   1.1   thorpej 	 */
   1028   1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1029   1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1030   1.8   thorpej 
   1031   1.8   thorpej 	/*
   1032   1.8   thorpej 	 * Start the one second clock.
   1033   1.8   thorpej 	 */
   1034  1.29   thorpej 	callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
   1035   1.9   thorpej 
   1036   1.9   thorpej 	/*
   1037   1.9   thorpej 	 * Attempt to start output on the interface.
   1038   1.9   thorpej 	 */
   1039   1.9   thorpej 	epic_start(ifp);
   1040  1.19   thorpej 
   1041  1.19   thorpej  out:
   1042  1.19   thorpej 	if (error)
   1043  1.19   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   1044  1.19   thorpej 	return (error);
   1045  1.19   thorpej }
   1046  1.19   thorpej 
   1047  1.19   thorpej /*
   1048  1.19   thorpej  * Drain the receive queue.
   1049  1.19   thorpej  */
   1050  1.19   thorpej void
   1051  1.19   thorpej epic_rxdrain(sc)
   1052  1.19   thorpej 	struct epic_softc *sc;
   1053  1.19   thorpej {
   1054  1.19   thorpej 	struct epic_descsoft *ds;
   1055  1.19   thorpej 	int i;
   1056  1.19   thorpej 
   1057  1.19   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
   1058  1.19   thorpej 		ds = EPIC_DSRX(sc, i);
   1059  1.19   thorpej 		if (ds->ds_mbuf != NULL) {
   1060  1.19   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1061  1.19   thorpej 			m_freem(ds->ds_mbuf);
   1062  1.19   thorpej 			ds->ds_mbuf = NULL;
   1063  1.19   thorpej 		}
   1064  1.19   thorpej 	}
   1065   1.1   thorpej }
   1066   1.1   thorpej 
   1067   1.1   thorpej /*
   1068   1.1   thorpej  * Stop transmission on the interface.
   1069   1.1   thorpej  */
   1070   1.1   thorpej void
   1071  1.34   thorpej epic_stop(ifp, disable)
   1072  1.34   thorpej 	struct ifnet *ifp;
   1073  1.34   thorpej 	int disable;
   1074   1.1   thorpej {
   1075  1.34   thorpej 	struct epic_softc *sc = ifp->if_softc;
   1076   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1077   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1078   1.1   thorpej 	struct epic_descsoft *ds;
   1079   1.1   thorpej 	u_int32_t reg;
   1080   1.1   thorpej 	int i;
   1081   1.6   thorpej 
   1082   1.8   thorpej 	/*
   1083   1.8   thorpej 	 * Stop the one second clock.
   1084   1.8   thorpej 	 */
   1085  1.29   thorpej 	callout_stop(&sc->sc_mii_callout);
   1086  1.23   thorpej 
   1087  1.23   thorpej 	/* Down the MII. */
   1088  1.23   thorpej 	mii_down(&sc->sc_mii);
   1089   1.8   thorpej 
   1090   1.6   thorpej 	/* Paranoia... */
   1091   1.6   thorpej 	epic_fixup_clock_source(sc);
   1092   1.1   thorpej 
   1093   1.1   thorpej 	/*
   1094   1.1   thorpej 	 * Disable interrupts.
   1095   1.1   thorpej 	 */
   1096   1.1   thorpej 	reg = bus_space_read_4(st, sh, EPIC_GENCTL);
   1097   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
   1098   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_INTMASK, 0);
   1099   1.1   thorpej 
   1100   1.1   thorpej 	/*
   1101   1.1   thorpej 	 * Stop the DMA engine and take the receiver off-line.
   1102   1.1   thorpej 	 */
   1103   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
   1104   1.1   thorpej 	    COMMAND_STOP_TDMA | COMMAND_STOP_RX);
   1105   1.1   thorpej 
   1106   1.1   thorpej 	/*
   1107   1.1   thorpej 	 * Release any queued transmit buffers.
   1108   1.1   thorpej 	 */
   1109   1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
   1110  1.10   thorpej 		ds = EPIC_DSTX(sc, i);
   1111   1.1   thorpej 		if (ds->ds_mbuf != NULL) {
   1112   1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1113   1.1   thorpej 			m_freem(ds->ds_mbuf);
   1114   1.1   thorpej 			ds->ds_mbuf = NULL;
   1115   1.1   thorpej 		}
   1116  1.19   thorpej 	}
   1117  1.19   thorpej 
   1118  1.34   thorpej 	if (disable)
   1119  1.19   thorpej 		epic_rxdrain(sc);
   1120   1.1   thorpej 
   1121   1.1   thorpej 	/*
   1122   1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1123   1.1   thorpej 	 */
   1124   1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1125   1.1   thorpej 	ifp->if_timer = 0;
   1126   1.1   thorpej }
   1127   1.1   thorpej 
   1128   1.1   thorpej /*
   1129   1.1   thorpej  * Read the EPIC Serial EEPROM.
   1130   1.1   thorpej  */
   1131   1.1   thorpej void
   1132   1.1   thorpej epic_read_eeprom(sc, word, wordcnt, data)
   1133   1.1   thorpej 	struct epic_softc *sc;
   1134   1.1   thorpej 	int word, wordcnt;
   1135   1.1   thorpej 	u_int16_t *data;
   1136   1.1   thorpej {
   1137   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1138   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1139   1.1   thorpej 	u_int16_t reg;
   1140   1.1   thorpej 	int i, x;
   1141   1.1   thorpej 
   1142   1.1   thorpej #define	EEPROM_WAIT_READY(st, sh) \
   1143   1.1   thorpej 	while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
   1144   1.1   thorpej 		/* nothing */
   1145   1.1   thorpej 
   1146   1.1   thorpej 	/*
   1147   1.1   thorpej 	 * Enable the EEPROM.
   1148   1.1   thorpej 	 */
   1149   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
   1150   1.1   thorpej 	EEPROM_WAIT_READY(st, sh);
   1151   1.1   thorpej 
   1152   1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   1153   1.1   thorpej 		/* Send CHIP SELECT for one clock tick. */
   1154   1.1   thorpej 		bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
   1155   1.1   thorpej 		EEPROM_WAIT_READY(st, sh);
   1156   1.1   thorpej 
   1157   1.1   thorpej 		/* Shift in the READ opcode. */
   1158   1.1   thorpej 		for (x = 3; x > 0; x--) {
   1159   1.1   thorpej 			reg = EECTL_ENABLE|EECTL_EECS;
   1160   1.1   thorpej 			if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
   1161   1.1   thorpej 				reg |= EECTL_EEDI;
   1162   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1163   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1164   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1165   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1166   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1167   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1168   1.1   thorpej 		}
   1169   1.1   thorpej 
   1170   1.1   thorpej 		/* Shift in address. */
   1171   1.1   thorpej 		for (x = 6; x > 0; x--) {
   1172   1.1   thorpej 			reg = EECTL_ENABLE|EECTL_EECS;
   1173   1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   1174   1.1   thorpej 				reg |= EECTL_EEDI;
   1175   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1176   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1177   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1178   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1179   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1180   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1181   1.1   thorpej 		}
   1182   1.1   thorpej 
   1183   1.1   thorpej 		/* Shift out data. */
   1184   1.1   thorpej 		reg = EECTL_ENABLE|EECTL_EECS;
   1185   1.1   thorpej 		data[i] = 0;
   1186   1.1   thorpej 		for (x = 16; x > 0; x--) {
   1187   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1188   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1189   1.1   thorpej 			if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
   1190   1.1   thorpej 				data[i] |= (1 << (x - 1));
   1191   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1192   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1193   1.1   thorpej 		}
   1194   1.1   thorpej 
   1195   1.1   thorpej 		/* Clear CHIP SELECT. */
   1196   1.1   thorpej 		bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
   1197   1.1   thorpej 		EEPROM_WAIT_READY(st, sh);
   1198   1.1   thorpej 	}
   1199   1.1   thorpej 
   1200   1.1   thorpej 	/*
   1201   1.1   thorpej 	 * Disable the EEPROM.
   1202   1.1   thorpej 	 */
   1203   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_EECTL, 0);
   1204   1.1   thorpej 
   1205   1.1   thorpej #undef EEPROM_WAIT_READY
   1206   1.1   thorpej }
   1207   1.1   thorpej 
   1208   1.1   thorpej /*
   1209   1.1   thorpej  * Add a receive buffer to the indicated descriptor.
   1210   1.1   thorpej  */
   1211   1.1   thorpej int
   1212   1.1   thorpej epic_add_rxbuf(sc, idx)
   1213   1.1   thorpej 	struct epic_softc *sc;
   1214   1.1   thorpej 	int idx;
   1215   1.1   thorpej {
   1216  1.10   thorpej 	struct epic_descsoft *ds = EPIC_DSRX(sc, idx);
   1217  1.10   thorpej 	struct mbuf *m;
   1218  1.10   thorpej 	int error;
   1219   1.1   thorpej 
   1220  1.10   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1221  1.10   thorpej 	if (m == NULL)
   1222  1.10   thorpej 		return (ENOBUFS);
   1223   1.1   thorpej 
   1224  1.10   thorpej 	MCLGET(m, M_DONTWAIT);
   1225  1.10   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1226  1.10   thorpej 		m_freem(m);
   1227  1.10   thorpej 		return (ENOBUFS);
   1228   1.1   thorpej 	}
   1229   1.1   thorpej 
   1230  1.10   thorpej 	if (ds->ds_mbuf != NULL)
   1231  1.10   thorpej 		bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1232  1.10   thorpej 
   1233   1.1   thorpej 	ds->ds_mbuf = m;
   1234   1.1   thorpej 
   1235  1.10   thorpej 	error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
   1236  1.10   thorpej 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1237  1.10   thorpej 	if (error) {
   1238  1.10   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   1239  1.10   thorpej 		    sc->sc_dev.dv_xname, idx, error);
   1240  1.10   thorpej 		panic("epic_add_rxbuf");	/* XXX */
   1241   1.1   thorpej 	}
   1242   1.1   thorpej 
   1243   1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
   1244   1.1   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1245   1.1   thorpej 
   1246  1.10   thorpej 	EPIC_INIT_RXDESC(sc, idx);
   1247   1.1   thorpej 
   1248  1.10   thorpej 	return (0);
   1249   1.1   thorpej }
   1250   1.1   thorpej 
   1251   1.1   thorpej /*
   1252   1.1   thorpej  * Set the EPIC multicast hash table.
   1253  1.13   thorpej  *
   1254  1.13   thorpej  * NOTE: We rely on a recently-updated mii_media_active here!
   1255   1.1   thorpej  */
   1256   1.1   thorpej void
   1257   1.1   thorpej epic_set_mchash(sc)
   1258   1.1   thorpej 	struct epic_softc *sc;
   1259   1.1   thorpej {
   1260   1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1261   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1262   1.1   thorpej 	struct ether_multi *enm;
   1263   1.1   thorpej 	struct ether_multistep step;
   1264  1.31   thorpej 	u_int32_t hash, mchash[4];
   1265   1.1   thorpej 
   1266   1.1   thorpej 	/*
   1267   1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   1268  1.31   thorpej 	 * addresses through a CRC generator, and then using the low-order
   1269   1.1   thorpej 	 * 6 bits as an index into the 64 bit multicast hash table (only
   1270   1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   1271  1.31   thorpej 	 * valid).  The high order bits select the register, while the
   1272   1.1   thorpej 	 * rest of the bits select the bit within the register.
   1273   1.1   thorpej 	 */
   1274   1.1   thorpej 
   1275   1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC)
   1276   1.1   thorpej 		goto allmulti;
   1277   1.1   thorpej 
   1278  1.13   thorpej 	if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_10_T) {
   1279  1.13   thorpej 		/* XXX hardware bug in 10Mbps mode. */
   1280  1.13   thorpej 		goto allmulti;
   1281  1.13   thorpej 	}
   1282   1.1   thorpej 
   1283   1.1   thorpej 	mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
   1284   1.1   thorpej 
   1285   1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1286   1.1   thorpej 	while (enm != NULL) {
   1287   1.1   thorpej 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1288   1.1   thorpej 			/*
   1289   1.1   thorpej 			 * We must listen to a range of multicast addresses.
   1290   1.1   thorpej 			 * For now, just accept all multicasts, rather than
   1291   1.1   thorpej 			 * trying to set only those filter bits needed to match
   1292   1.1   thorpej 			 * the range.  (At this time, the only use of address
   1293   1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   1294   1.1   thorpej 			 * range is big enough to require all bits set.)
   1295   1.1   thorpej 			 */
   1296   1.1   thorpej 			goto allmulti;
   1297   1.1   thorpej 		}
   1298   1.1   thorpej 
   1299  1.37   thorpej 		hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   1300  1.37   thorpej 		hash >>= 26;
   1301   1.1   thorpej 
   1302   1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   1303  1.31   thorpej 		mchash[hash >> 4] |= 1 << (hash & 0xf);
   1304   1.1   thorpej 
   1305   1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   1306   1.1   thorpej 	}
   1307   1.1   thorpej 
   1308   1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1309   1.1   thorpej 	goto sethash;
   1310   1.1   thorpej 
   1311   1.1   thorpej  allmulti:
   1312   1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   1313   1.1   thorpej 	mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
   1314   1.1   thorpej 
   1315   1.1   thorpej  sethash:
   1316   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
   1317   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
   1318   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
   1319   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
   1320   1.8   thorpej }
   1321   1.8   thorpej 
   1322   1.8   thorpej /*
   1323   1.8   thorpej  * Wait for the MII to become ready.
   1324   1.8   thorpej  */
   1325   1.8   thorpej int
   1326   1.8   thorpej epic_mii_wait(sc, rw)
   1327   1.8   thorpej 	struct epic_softc *sc;
   1328   1.8   thorpej 	u_int32_t rw;
   1329   1.8   thorpej {
   1330   1.8   thorpej 	int i;
   1331   1.8   thorpej 
   1332   1.8   thorpej 	for (i = 0; i < 50; i++) {
   1333   1.8   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
   1334   1.8   thorpej 		    == 0)
   1335   1.8   thorpej 			break;
   1336   1.8   thorpej 		delay(2);
   1337   1.8   thorpej 	}
   1338   1.8   thorpej 	if (i == 50) {
   1339   1.8   thorpej 		printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
   1340   1.8   thorpej 		return (1);
   1341   1.8   thorpej 	}
   1342   1.8   thorpej 
   1343   1.8   thorpej 	return (0);
   1344   1.8   thorpej }
   1345   1.8   thorpej 
   1346   1.8   thorpej /*
   1347   1.8   thorpej  * Read from the MII.
   1348   1.8   thorpej  */
   1349   1.8   thorpej int
   1350   1.8   thorpej epic_mii_read(self, phy, reg)
   1351   1.8   thorpej 	struct device *self;
   1352   1.8   thorpej 	int phy, reg;
   1353   1.8   thorpej {
   1354   1.8   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1355   1.8   thorpej 
   1356   1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_WRITE))
   1357   1.8   thorpej 		return (0);
   1358   1.8   thorpej 
   1359   1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
   1360   1.8   thorpej 	    MMCTL_ARG(phy, reg, MMCTL_READ));
   1361   1.8   thorpej 
   1362   1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_READ))
   1363   1.8   thorpej 		return (0);
   1364   1.8   thorpej 
   1365   1.8   thorpej 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
   1366   1.8   thorpej 	    MMDATA_MASK);
   1367   1.8   thorpej }
   1368   1.8   thorpej 
   1369   1.8   thorpej /*
   1370   1.8   thorpej  * Write to the MII.
   1371   1.8   thorpej  */
   1372   1.8   thorpej void
   1373   1.8   thorpej epic_mii_write(self, phy, reg, val)
   1374   1.8   thorpej 	struct device *self;
   1375   1.8   thorpej 	int phy, reg, val;
   1376   1.8   thorpej {
   1377   1.8   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1378   1.8   thorpej 
   1379   1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_WRITE))
   1380   1.8   thorpej 		return;
   1381   1.8   thorpej 
   1382   1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
   1383   1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
   1384   1.8   thorpej 	    MMCTL_ARG(phy, reg, MMCTL_WRITE));
   1385   1.8   thorpej }
   1386   1.8   thorpej 
   1387   1.8   thorpej /*
   1388   1.8   thorpej  * Callback from PHY when media changes.
   1389   1.8   thorpej  */
   1390   1.8   thorpej void
   1391   1.8   thorpej epic_statchg(self)
   1392   1.8   thorpej 	struct device *self;
   1393   1.8   thorpej {
   1394  1.11   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1395  1.43  drochner 	u_int32_t txcon, miicfg;
   1396  1.11   thorpej 
   1397  1.11   thorpej 	/*
   1398  1.11   thorpej 	 * Update loopback bits in TXCON to reflect duplex mode.
   1399  1.11   thorpej 	 */
   1400  1.11   thorpej 	txcon = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_TXCON);
   1401  1.11   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX)
   1402  1.11   thorpej 		txcon |= (TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
   1403  1.11   thorpej 	else
   1404  1.11   thorpej 		txcon &= ~(TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
   1405  1.11   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TXCON, txcon);
   1406  1.13   thorpej 
   1407  1.43  drochner 	/* On some cards we need manualy set fullduplex led */
   1408  1.43  drochner 	if (sc->sc_hwflags & EPIC_DUPLEXLED_ON_694) {
   1409  1.43  drochner 		miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
   1410  1.43  drochner 		if (IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX)
   1411  1.43  drochner 			miicfg |= MIICFG_ENABLE;
   1412  1.43  drochner 		else
   1413  1.43  drochner 			miicfg &= ~MIICFG_ENABLE;
   1414  1.43  drochner 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
   1415  1.43  drochner 	}
   1416  1.43  drochner 
   1417  1.13   thorpej 	/*
   1418  1.13   thorpej 	 * There is a multicast filter bug in 10Mbps mode.  Kick the
   1419  1.13   thorpej 	 * multicast filter in case the speed changed.
   1420  1.13   thorpej 	 */
   1421  1.13   thorpej 	epic_set_mchash(sc);
   1422   1.8   thorpej }
   1423   1.8   thorpej 
   1424   1.8   thorpej /*
   1425   1.8   thorpej  * Callback from ifmedia to request current media status.
   1426   1.8   thorpej  */
   1427   1.8   thorpej void
   1428   1.8   thorpej epic_mediastatus(ifp, ifmr)
   1429   1.8   thorpej 	struct ifnet *ifp;
   1430   1.8   thorpej 	struct ifmediareq *ifmr;
   1431   1.8   thorpej {
   1432   1.8   thorpej 	struct epic_softc *sc = ifp->if_softc;
   1433   1.8   thorpej 
   1434   1.8   thorpej 	mii_pollstat(&sc->sc_mii);
   1435   1.8   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1436   1.8   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1437   1.8   thorpej }
   1438   1.8   thorpej 
   1439   1.8   thorpej /*
   1440   1.8   thorpej  * Callback from ifmedia to request new media setting.
   1441   1.8   thorpej  */
   1442   1.8   thorpej int
   1443   1.8   thorpej epic_mediachange(ifp)
   1444   1.8   thorpej 	struct ifnet *ifp;
   1445   1.8   thorpej {
   1446  1.11   thorpej 	struct epic_softc *sc = ifp->if_softc;
   1447  1.43  drochner 	struct mii_data *mii = &sc->sc_mii;
   1448  1.43  drochner 	struct ifmedia *ifm = &mii->mii_media;
   1449  1.43  drochner 	int media = ifm->ifm_cur->ifm_media;
   1450  1.43  drochner 	u_int32_t miicfg;
   1451  1.43  drochner 	struct mii_softc *miisc;
   1452  1.43  drochner 	int cfg;
   1453  1.43  drochner 
   1454  1.43  drochner 	if (!(ifp->if_flags & IFF_UP))
   1455  1.43  drochner 		return (0);
   1456  1.43  drochner 
   1457  1.43  drochner 	if (IFM_INST(media) != sc->sc_serinst) {
   1458  1.43  drochner 		/* If we're not selecting serial interface, select MII mode */
   1459  1.43  drochner #ifdef EPICMEDIADEBUG
   1460  1.43  drochner 		printf("%s: parallel mode\n", ifp->if_xname);
   1461  1.43  drochner #endif
   1462  1.43  drochner 		miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
   1463  1.43  drochner 		miicfg &= ~MIICFG_SERMODEENA;
   1464  1.43  drochner 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
   1465  1.43  drochner 	}
   1466  1.43  drochner 
   1467  1.43  drochner 	mii_mediachg(mii);
   1468  1.43  drochner 
   1469  1.43  drochner 	if (IFM_INST(media) == sc->sc_serinst) {
   1470  1.43  drochner 		/* select serial interface */
   1471  1.43  drochner #ifdef EPICMEDIADEBUG
   1472  1.43  drochner 		printf("%s: serial mode\n", ifp->if_xname);
   1473  1.43  drochner #endif
   1474  1.43  drochner 		miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
   1475  1.43  drochner 		miicfg |= (MIICFG_SERMODEENA | MIICFG_ENABLE);
   1476  1.43  drochner 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
   1477  1.43  drochner 
   1478  1.43  drochner 		/* There is no driver to fill this */
   1479  1.43  drochner 		mii->mii_media_active = media;
   1480  1.43  drochner 		mii->mii_media_status = 0;
   1481  1.43  drochner 
   1482  1.43  drochner 		epic_statchg(&sc->sc_dev);
   1483  1.43  drochner 		return (0);
   1484  1.43  drochner 	}
   1485  1.43  drochner 
   1486  1.43  drochner 	/* Lookup selected PHY */
   1487  1.43  drochner 	for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
   1488  1.43  drochner 	     miisc = LIST_NEXT(miisc, mii_list)) {
   1489  1.43  drochner 		if (IFM_INST(media) == miisc->mii_inst)
   1490  1.43  drochner 			break;
   1491  1.43  drochner 	}
   1492  1.43  drochner 	if (!miisc) {
   1493  1.43  drochner 		printf("epic_mediachange: can't happen\n"); /* ??? panic */
   1494  1.43  drochner 		return (0);
   1495  1.43  drochner 	}
   1496  1.43  drochner #ifdef EPICMEDIADEBUG
   1497  1.43  drochner 	printf("%s: using phy %s\n", ifp->if_xname,
   1498  1.43  drochner 	       miisc->mii_dev.dv_xname);
   1499  1.43  drochner #endif
   1500  1.43  drochner 
   1501  1.43  drochner 	if (miisc->mii_flags & MIIF_HAVEFIBER) {
   1502  1.43  drochner 		/* XXX XXX assume it's a Level1 - should check */
   1503  1.43  drochner 
   1504  1.43  drochner 		/* We have to powerup fiber tranceivers */
   1505  1.43  drochner 		cfg = PHY_READ(miisc, MII_LXTPHY_CONFIG);
   1506  1.43  drochner 		if (IFM_SUBTYPE(media) == IFM_100_FX) {
   1507  1.43  drochner #ifdef EPICMEDIADEBUG
   1508  1.43  drochner 			printf("%s: power up fiber\n", ifp->if_xname);
   1509  1.43  drochner #endif
   1510  1.43  drochner 			cfg |= (CONFIG_LEDC1 | CONFIG_LEDC0);
   1511  1.43  drochner 		} else {
   1512  1.43  drochner #ifdef EPICMEDIADEBUG
   1513  1.43  drochner 			printf("%s: power down fiber\n", ifp->if_xname);
   1514  1.43  drochner #endif
   1515  1.43  drochner 			cfg &= ~(CONFIG_LEDC1 | CONFIG_LEDC0);
   1516  1.43  drochner 		}
   1517  1.43  drochner 		PHY_WRITE(miisc, MII_LXTPHY_CONFIG, cfg);
   1518  1.43  drochner 	}
   1519   1.8   thorpej 
   1520   1.8   thorpej 	return (0);
   1521   1.1   thorpej }
   1522