smc83c170.c revision 1.46 1 1.46 thorpej /* $NetBSD: smc83c170.c,v 1.46 2001/07/07 05:35:42 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.10 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Device driver for the Standard Microsystems Corp. 83C170
42 1.1 thorpej * Ethernet PCI Integrated Controller (EPIC/100).
43 1.1 thorpej */
44 1.1 thorpej
45 1.1 thorpej #include "bpfilter.h"
46 1.1 thorpej
47 1.1 thorpej #include <sys/param.h>
48 1.1 thorpej #include <sys/systm.h>
49 1.29 thorpej #include <sys/callout.h>
50 1.1 thorpej #include <sys/mbuf.h>
51 1.1 thorpej #include <sys/malloc.h>
52 1.1 thorpej #include <sys/kernel.h>
53 1.1 thorpej #include <sys/socket.h>
54 1.1 thorpej #include <sys/ioctl.h>
55 1.1 thorpej #include <sys/errno.h>
56 1.1 thorpej #include <sys/device.h>
57 1.38 thorpej
58 1.38 thorpej #include <uvm/uvm_extern.h>
59 1.38 thorpej
60 1.1 thorpej #include <net/if.h>
61 1.1 thorpej #include <net/if_dl.h>
62 1.1 thorpej #include <net/if_media.h>
63 1.1 thorpej #include <net/if_ether.h>
64 1.1 thorpej
65 1.1 thorpej #if NBPFILTER > 0
66 1.1 thorpej #include <net/bpf.h>
67 1.1 thorpej #endif
68 1.1 thorpej
69 1.1 thorpej #include <machine/bus.h>
70 1.1 thorpej #include <machine/intr.h>
71 1.1 thorpej
72 1.8 thorpej #include <dev/mii/miivar.h>
73 1.43 drochner #include <dev/mii/lxtphyreg.h>
74 1.8 thorpej
75 1.1 thorpej #include <dev/ic/smc83c170reg.h>
76 1.1 thorpej #include <dev/ic/smc83c170var.h>
77 1.1 thorpej
78 1.1 thorpej void epic_start __P((struct ifnet *));
79 1.1 thorpej void epic_watchdog __P((struct ifnet *));
80 1.1 thorpej int epic_ioctl __P((struct ifnet *, u_long, caddr_t));
81 1.34 thorpej int epic_init __P((struct ifnet *));
82 1.34 thorpej void epic_stop __P((struct ifnet *, int));
83 1.1 thorpej
84 1.1 thorpej void epic_shutdown __P((void *));
85 1.1 thorpej
86 1.1 thorpej void epic_reset __P((struct epic_softc *));
87 1.19 thorpej void epic_rxdrain __P((struct epic_softc *));
88 1.1 thorpej int epic_add_rxbuf __P((struct epic_softc *, int));
89 1.1 thorpej void epic_read_eeprom __P((struct epic_softc *, int, int, u_int16_t *));
90 1.1 thorpej void epic_set_mchash __P((struct epic_softc *));
91 1.6 thorpej void epic_fixup_clock_source __P((struct epic_softc *));
92 1.8 thorpej int epic_mii_read __P((struct device *, int, int));
93 1.8 thorpej void epic_mii_write __P((struct device *, int, int, int));
94 1.8 thorpej int epic_mii_wait __P((struct epic_softc *, u_int32_t));
95 1.8 thorpej void epic_tick __P((void *));
96 1.8 thorpej
97 1.8 thorpej void epic_statchg __P((struct device *));
98 1.8 thorpej int epic_mediachange __P((struct ifnet *));
99 1.8 thorpej void epic_mediastatus __P((struct ifnet *, struct ifmediareq *));
100 1.1 thorpej
101 1.1 thorpej #define INTMASK (INTSTAT_FATAL_INT | INTSTAT_TXU | \
102 1.21 thorpej INTSTAT_TXC | INTSTAT_RXE | INTSTAT_RQE | INTSTAT_RCC)
103 1.1 thorpej
104 1.19 thorpej int epic_copy_small = 0;
105 1.19 thorpej
106 1.1 thorpej /*
107 1.1 thorpej * Attach an EPIC interface to the system.
108 1.1 thorpej */
109 1.1 thorpej void
110 1.1 thorpej epic_attach(sc)
111 1.1 thorpej struct epic_softc *sc;
112 1.1 thorpej {
113 1.1 thorpej bus_space_tag_t st = sc->sc_st;
114 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
115 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
116 1.43 drochner int i, rseg, error, miiflags;
117 1.1 thorpej bus_dma_segment_t seg;
118 1.1 thorpej u_int8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
119 1.1 thorpej u_int16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
120 1.1 thorpej
121 1.29 thorpej callout_init(&sc->sc_mii_callout);
122 1.29 thorpej
123 1.1 thorpej /*
124 1.1 thorpej * Allocate the control data structures, and create and load the
125 1.1 thorpej * DMA map for it.
126 1.1 thorpej */
127 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
128 1.38 thorpej sizeof(struct epic_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
129 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
130 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
131 1.1 thorpej sc->sc_dev.dv_xname, error);
132 1.14 thorpej goto fail_0;
133 1.1 thorpej }
134 1.1 thorpej
135 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
136 1.1 thorpej sizeof(struct epic_control_data), (caddr_t *)&sc->sc_control_data,
137 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
138 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
139 1.1 thorpej sc->sc_dev.dv_xname, error);
140 1.14 thorpej goto fail_1;
141 1.1 thorpej }
142 1.1 thorpej
143 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
144 1.1 thorpej sizeof(struct epic_control_data), 1,
145 1.1 thorpej sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
146 1.1 thorpej &sc->sc_cddmamap)) != 0) {
147 1.1 thorpej printf("%s: unable to create control data DMA map, "
148 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
149 1.14 thorpej goto fail_2;
150 1.1 thorpej }
151 1.1 thorpej
152 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
153 1.1 thorpej sc->sc_control_data, sizeof(struct epic_control_data), NULL,
154 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
155 1.1 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
156 1.1 thorpej sc->sc_dev.dv_xname, error);
157 1.14 thorpej goto fail_3;
158 1.1 thorpej }
159 1.1 thorpej
160 1.1 thorpej /*
161 1.1 thorpej * Create the transmit buffer DMA maps.
162 1.1 thorpej */
163 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
164 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
165 1.1 thorpej EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
166 1.10 thorpej &EPIC_DSTX(sc, i)->ds_dmamap)) != 0) {
167 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
168 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
169 1.14 thorpej goto fail_4;
170 1.1 thorpej }
171 1.1 thorpej }
172 1.1 thorpej
173 1.1 thorpej /*
174 1.42 tsutsui * Create the receive buffer DMA maps.
175 1.1 thorpej */
176 1.1 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
177 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
178 1.1 thorpej MCLBYTES, 0, BUS_DMA_NOWAIT,
179 1.10 thorpej &EPIC_DSRX(sc, i)->ds_dmamap)) != 0) {
180 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
181 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
182 1.14 thorpej goto fail_5;
183 1.1 thorpej }
184 1.19 thorpej EPIC_DSRX(sc, i)->ds_mbuf = NULL;
185 1.1 thorpej }
186 1.1 thorpej
187 1.1 thorpej
188 1.1 thorpej /*
189 1.1 thorpej * Bring the chip out of low-power mode and reset it to a known state.
190 1.1 thorpej */
191 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, 0);
192 1.1 thorpej epic_reset(sc);
193 1.1 thorpej
194 1.1 thorpej /*
195 1.1 thorpej * Read the Ethernet address from the EEPROM.
196 1.1 thorpej */
197 1.1 thorpej epic_read_eeprom(sc, 0, (sizeof(myea) / sizeof(myea[0])), myea);
198 1.32 tsutsui for (i = 0; i < sizeof(myea)/ sizeof(myea[0]); i++) {
199 1.32 tsutsui enaddr[i * 2] = myea[i] & 0xff;
200 1.32 tsutsui enaddr[i * 2 + 1] = myea[i] >> 8;
201 1.32 tsutsui }
202 1.1 thorpej
203 1.1 thorpej /*
204 1.1 thorpej * ...and the device name.
205 1.1 thorpej */
206 1.1 thorpej epic_read_eeprom(sc, 0x2c, (sizeof(mydevname) / sizeof(mydevname[0])),
207 1.1 thorpej mydevname);
208 1.32 tsutsui for (i = 0; i < sizeof(mydevname) / sizeof(mydevname[0]); i++) {
209 1.32 tsutsui devname[i * 2] = mydevname[i] & 0xff;
210 1.32 tsutsui devname[i * 2 + 1] = mydevname[i] >> 8;
211 1.32 tsutsui }
212 1.32 tsutsui
213 1.1 thorpej devname[sizeof(mydevname)] = '\0';
214 1.1 thorpej for (i = sizeof(mydevname) - 1; i >= 0; i--) {
215 1.1 thorpej if (devname[i] == ' ')
216 1.1 thorpej devname[i] = '\0';
217 1.1 thorpej else
218 1.1 thorpej break;
219 1.1 thorpej }
220 1.1 thorpej
221 1.1 thorpej printf("%s: %s, Ethernet address %s\n", sc->sc_dev.dv_xname,
222 1.1 thorpej devname, ether_sprintf(enaddr));
223 1.1 thorpej
224 1.43 drochner miiflags = 0;
225 1.43 drochner if (sc->sc_hwflags & EPIC_HAS_MII_FIBER)
226 1.43 drochner miiflags |= MIIF_HAVEFIBER;
227 1.43 drochner
228 1.8 thorpej /*
229 1.8 thorpej * Initialize our media structures and probe the MII.
230 1.8 thorpej */
231 1.8 thorpej sc->sc_mii.mii_ifp = ifp;
232 1.8 thorpej sc->sc_mii.mii_readreg = epic_mii_read;
233 1.8 thorpej sc->sc_mii.mii_writereg = epic_mii_write;
234 1.8 thorpej sc->sc_mii.mii_statchg = epic_statchg;
235 1.8 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, epic_mediachange,
236 1.8 thorpej epic_mediastatus);
237 1.24 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
238 1.43 drochner MII_OFFSET_ANY, miiflags);
239 1.8 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
240 1.8 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
241 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
242 1.8 thorpej } else
243 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
244 1.8 thorpej
245 1.43 drochner if (sc->sc_hwflags & EPIC_HAS_BNC) {
246 1.43 drochner /* use the next free media instance */
247 1.43 drochner sc->sc_serinst = sc->sc_mii.mii_instance++;
248 1.43 drochner ifmedia_add(&sc->sc_mii.mii_media,
249 1.43 drochner IFM_MAKEWORD(IFM_ETHER, IFM_10_2, 0,
250 1.43 drochner sc->sc_serinst),
251 1.43 drochner 0, NULL);
252 1.43 drochner printf("%s: 10base2/BNC\n", sc->sc_dev.dv_xname);
253 1.43 drochner } else
254 1.43 drochner sc->sc_serinst = -1;
255 1.43 drochner
256 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
257 1.1 thorpej ifp->if_softc = sc;
258 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
259 1.1 thorpej ifp->if_ioctl = epic_ioctl;
260 1.1 thorpej ifp->if_start = epic_start;
261 1.1 thorpej ifp->if_watchdog = epic_watchdog;
262 1.34 thorpej ifp->if_init = epic_init;
263 1.34 thorpej ifp->if_stop = epic_stop;
264 1.40 thorpej IFQ_SET_READY(&ifp->if_snd);
265 1.36 bouyer
266 1.36 bouyer /*
267 1.36 bouyer * We can support 802.1Q VLAN-sized frames.
268 1.36 bouyer */
269 1.36 bouyer sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
270 1.1 thorpej
271 1.1 thorpej /*
272 1.1 thorpej * Attach the interface.
273 1.1 thorpej */
274 1.1 thorpej if_attach(ifp);
275 1.1 thorpej ether_ifattach(ifp, enaddr);
276 1.1 thorpej
277 1.1 thorpej /*
278 1.1 thorpej * Make sure the interface is shutdown during reboot.
279 1.1 thorpej */
280 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
281 1.1 thorpej if (sc->sc_sdhook == NULL)
282 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
283 1.1 thorpej sc->sc_dev.dv_xname);
284 1.1 thorpej return;
285 1.1 thorpej
286 1.1 thorpej /*
287 1.1 thorpej * Free any resources we've allocated during the failed attach
288 1.1 thorpej * attempt. Do this in reverse order and fall through.
289 1.1 thorpej */
290 1.14 thorpej fail_5:
291 1.14 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
292 1.14 thorpej if (EPIC_DSRX(sc, i)->ds_dmamap != NULL)
293 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
294 1.10 thorpej EPIC_DSRX(sc, i)->ds_dmamap);
295 1.14 thorpej }
296 1.14 thorpej fail_4:
297 1.14 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
298 1.14 thorpej if (EPIC_DSTX(sc, i)->ds_dmamap != NULL)
299 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
300 1.10 thorpej EPIC_DSTX(sc, i)->ds_dmamap);
301 1.1 thorpej }
302 1.14 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
303 1.14 thorpej fail_3:
304 1.14 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
305 1.14 thorpej fail_2:
306 1.14 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
307 1.14 thorpej sizeof(struct epic_control_data));
308 1.14 thorpej fail_1:
309 1.14 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
310 1.14 thorpej fail_0:
311 1.14 thorpej return;
312 1.1 thorpej }
313 1.1 thorpej
314 1.1 thorpej /*
315 1.1 thorpej * Shutdown hook. Make sure the interface is stopped at reboot.
316 1.1 thorpej */
317 1.1 thorpej void
318 1.1 thorpej epic_shutdown(arg)
319 1.1 thorpej void *arg;
320 1.1 thorpej {
321 1.1 thorpej struct epic_softc *sc = arg;
322 1.1 thorpej
323 1.34 thorpej epic_stop(&sc->sc_ethercom.ec_if, 1);
324 1.1 thorpej }
325 1.1 thorpej
326 1.1 thorpej /*
327 1.1 thorpej * Start packet transmission on the interface.
328 1.1 thorpej * [ifnet interface function]
329 1.1 thorpej */
330 1.1 thorpej void
331 1.1 thorpej epic_start(ifp)
332 1.1 thorpej struct ifnet *ifp;
333 1.1 thorpej {
334 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
335 1.10 thorpej struct mbuf *m0, *m;
336 1.1 thorpej struct epic_txdesc *txd;
337 1.1 thorpej struct epic_descsoft *ds;
338 1.1 thorpej struct epic_fraglist *fr;
339 1.1 thorpej bus_dmamap_t dmamap;
340 1.10 thorpej int error, firsttx, nexttx, opending, seg;
341 1.1 thorpej
342 1.10 thorpej /*
343 1.10 thorpej * Remember the previous txpending and the first transmit
344 1.10 thorpej * descriptor we use.
345 1.10 thorpej */
346 1.10 thorpej opending = sc->sc_txpending;
347 1.10 thorpej firsttx = EPIC_NEXTTX(sc->sc_txlast);
348 1.1 thorpej
349 1.1 thorpej /*
350 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
351 1.1 thorpej * until we drain the queue, or use up all available transmit
352 1.1 thorpej * descriptors.
353 1.1 thorpej */
354 1.10 thorpej while (sc->sc_txpending < EPIC_NTXDESC) {
355 1.1 thorpej /*
356 1.1 thorpej * Grab a packet off the queue.
357 1.1 thorpej */
358 1.40 thorpej IFQ_POLL(&ifp->if_snd, m0);
359 1.10 thorpej if (m0 == NULL)
360 1.10 thorpej break;
361 1.41 thorpej m = NULL;
362 1.1 thorpej
363 1.1 thorpej /*
364 1.1 thorpej * Get the last and next available transmit descriptor.
365 1.1 thorpej */
366 1.1 thorpej nexttx = EPIC_NEXTTX(sc->sc_txlast);
367 1.10 thorpej txd = EPIC_CDTX(sc, nexttx);
368 1.10 thorpej fr = EPIC_CDFL(sc, nexttx);
369 1.10 thorpej ds = EPIC_DSTX(sc, nexttx);
370 1.1 thorpej dmamap = ds->ds_dmamap;
371 1.1 thorpej
372 1.1 thorpej /*
373 1.10 thorpej * Load the DMA map. If this fails, the packet either
374 1.10 thorpej * didn't fit in the alloted number of frags, or we were
375 1.10 thorpej * short on resources. In this case, we'll copy and try
376 1.10 thorpej * again.
377 1.1 thorpej */
378 1.10 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
379 1.10 thorpej BUS_DMA_NOWAIT) != 0) {
380 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
381 1.10 thorpej if (m == NULL) {
382 1.10 thorpej printf("%s: unable to allocate Tx mbuf\n",
383 1.10 thorpej sc->sc_dev.dv_xname);
384 1.10 thorpej break;
385 1.1 thorpej }
386 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
387 1.10 thorpej MCLGET(m, M_DONTWAIT);
388 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
389 1.10 thorpej printf("%s: unable to allocate Tx "
390 1.10 thorpej "cluster\n", sc->sc_dev.dv_xname);
391 1.10 thorpej m_freem(m);
392 1.10 thorpej break;
393 1.1 thorpej }
394 1.1 thorpej }
395 1.10 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
396 1.10 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
397 1.10 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
398 1.41 thorpej m, BUS_DMA_NOWAIT);
399 1.10 thorpej if (error) {
400 1.10 thorpej printf("%s: unable to load Tx buffer, "
401 1.10 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
402 1.10 thorpej break;
403 1.10 thorpej }
404 1.1 thorpej }
405 1.40 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
406 1.41 thorpej if (m != NULL) {
407 1.41 thorpej m_freem(m0);
408 1.41 thorpej m0 = m;
409 1.41 thorpej }
410 1.1 thorpej
411 1.10 thorpej /* Initialize the fraglist. */
412 1.1 thorpej fr->ef_nfrags = dmamap->dm_nsegs;
413 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
414 1.1 thorpej fr->ef_frags[seg].ef_addr =
415 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
416 1.1 thorpej fr->ef_frags[seg].ef_length =
417 1.1 thorpej dmamap->dm_segs[seg].ds_len;
418 1.1 thorpej }
419 1.1 thorpej
420 1.10 thorpej EPIC_CDFLSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
421 1.10 thorpej
422 1.10 thorpej /* Sync the DMA map. */
423 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
424 1.1 thorpej BUS_DMASYNC_PREWRITE);
425 1.1 thorpej
426 1.1 thorpej /*
427 1.1 thorpej * Store a pointer to the packet so we can free it later.
428 1.1 thorpej */
429 1.1 thorpej ds->ds_mbuf = m0;
430 1.1 thorpej
431 1.1 thorpej /*
432 1.10 thorpej * Fill in the transmit descriptor. The EPIC doesn't
433 1.10 thorpej * auto-pad, so we have to do this ourselves.
434 1.1 thorpej */
435 1.10 thorpej txd->et_control = ET_TXCTL_LASTDESC | ET_TXCTL_FRAGLIST;
436 1.20 thorpej txd->et_txlength = max(m0->m_pkthdr.len,
437 1.20 thorpej ETHER_MIN_LEN - ETHER_CRC_LEN);
438 1.1 thorpej
439 1.1 thorpej /*
440 1.10 thorpej * If this is the first descriptor we're enqueueing,
441 1.10 thorpej * don't give it to the EPIC yet. That could cause
442 1.10 thorpej * a race condition. We'll do it below.
443 1.1 thorpej */
444 1.10 thorpej if (nexttx == firsttx)
445 1.10 thorpej txd->et_txstatus = 0;
446 1.10 thorpej else
447 1.10 thorpej txd->et_txstatus = ET_TXSTAT_OWNER;
448 1.10 thorpej
449 1.10 thorpej EPIC_CDTXSYNC(sc, nexttx,
450 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
451 1.1 thorpej
452 1.10 thorpej /* Advance the tx pointer. */
453 1.1 thorpej sc->sc_txpending++;
454 1.10 thorpej sc->sc_txlast = nexttx;
455 1.1 thorpej
456 1.1 thorpej #if NBPFILTER > 0
457 1.1 thorpej /*
458 1.1 thorpej * Pass the packet to any BPF listeners.
459 1.1 thorpej */
460 1.1 thorpej if (ifp->if_bpf)
461 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
462 1.1 thorpej #endif
463 1.1 thorpej }
464 1.1 thorpej
465 1.10 thorpej if (sc->sc_txpending == EPIC_NTXDESC) {
466 1.10 thorpej /* No more slots left; notify upper layer. */
467 1.10 thorpej ifp->if_flags |= IFF_OACTIVE;
468 1.10 thorpej }
469 1.10 thorpej
470 1.10 thorpej if (sc->sc_txpending != opending) {
471 1.10 thorpej /*
472 1.10 thorpej * We enqueued packets. If the transmitter was idle,
473 1.10 thorpej * reset the txdirty pointer.
474 1.10 thorpej */
475 1.10 thorpej if (opending == 0)
476 1.10 thorpej sc->sc_txdirty = firsttx;
477 1.10 thorpej
478 1.10 thorpej /*
479 1.10 thorpej * Cause a transmit interrupt to happen on the
480 1.10 thorpej * last packet we enqueued.
481 1.10 thorpej */
482 1.10 thorpej EPIC_CDTX(sc, sc->sc_txlast)->et_control |= ET_TXCTL_IAF;
483 1.10 thorpej EPIC_CDTXSYNC(sc, sc->sc_txlast,
484 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
485 1.10 thorpej
486 1.10 thorpej /*
487 1.10 thorpej * The entire packet chain is set up. Give the
488 1.10 thorpej * first descriptor to the EPIC now.
489 1.10 thorpej */
490 1.10 thorpej EPIC_CDTX(sc, firsttx)->et_txstatus = ET_TXSTAT_OWNER;
491 1.10 thorpej EPIC_CDTXSYNC(sc, firsttx,
492 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
493 1.10 thorpej
494 1.10 thorpej /* Start the transmitter. */
495 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
496 1.1 thorpej COMMAND_TXQUEUED);
497 1.1 thorpej
498 1.10 thorpej /* Set a watchdog timer in case the chip flakes out. */
499 1.1 thorpej ifp->if_timer = 5;
500 1.1 thorpej }
501 1.1 thorpej }
502 1.1 thorpej
503 1.1 thorpej /*
504 1.1 thorpej * Watchdog timer handler.
505 1.1 thorpej * [ifnet interface function]
506 1.1 thorpej */
507 1.1 thorpej void
508 1.1 thorpej epic_watchdog(ifp)
509 1.1 thorpej struct ifnet *ifp;
510 1.1 thorpej {
511 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
512 1.1 thorpej
513 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
514 1.1 thorpej ifp->if_oerrors++;
515 1.1 thorpej
516 1.34 thorpej (void) epic_init(ifp);
517 1.1 thorpej }
518 1.1 thorpej
519 1.1 thorpej /*
520 1.1 thorpej * Handle control requests from the operator.
521 1.1 thorpej * [ifnet interface function]
522 1.1 thorpej */
523 1.1 thorpej int
524 1.1 thorpej epic_ioctl(ifp, cmd, data)
525 1.1 thorpej struct ifnet *ifp;
526 1.1 thorpej u_long cmd;
527 1.1 thorpej caddr_t data;
528 1.1 thorpej {
529 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
530 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
531 1.34 thorpej int s, error;
532 1.1 thorpej
533 1.7 mycroft s = splnet();
534 1.1 thorpej
535 1.1 thorpej switch (cmd) {
536 1.34 thorpej case SIOCSIFMEDIA:
537 1.34 thorpej case SIOCGIFMEDIA:
538 1.34 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
539 1.1 thorpej break;
540 1.1 thorpej
541 1.34 thorpej default:
542 1.34 thorpej error = ether_ioctl(ifp, cmd, data);
543 1.1 thorpej if (error == ENETRESET) {
544 1.1 thorpej /*
545 1.1 thorpej * Multicast list has changed; set the hardware filter
546 1.13 thorpej * accordingly. Update our idea of the current media;
547 1.13 thorpej * epic_set_mchash() needs to know what it is.
548 1.1 thorpej */
549 1.13 thorpej mii_pollstat(&sc->sc_mii);
550 1.13 thorpej epic_set_mchash(sc);
551 1.1 thorpej error = 0;
552 1.1 thorpej }
553 1.1 thorpej break;
554 1.1 thorpej }
555 1.1 thorpej
556 1.1 thorpej splx(s);
557 1.1 thorpej return (error);
558 1.1 thorpej }
559 1.1 thorpej
560 1.1 thorpej /*
561 1.1 thorpej * Interrupt handler.
562 1.1 thorpej */
563 1.1 thorpej int
564 1.1 thorpej epic_intr(arg)
565 1.1 thorpej void *arg;
566 1.1 thorpej {
567 1.1 thorpej struct epic_softc *sc = arg;
568 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
569 1.1 thorpej struct epic_rxdesc *rxd;
570 1.1 thorpej struct epic_txdesc *txd;
571 1.1 thorpej struct epic_descsoft *ds;
572 1.1 thorpej struct mbuf *m;
573 1.1 thorpej u_int32_t intstat;
574 1.10 thorpej int i, len, claimed = 0;
575 1.1 thorpej
576 1.1 thorpej top:
577 1.1 thorpej /*
578 1.1 thorpej * Get the interrupt status from the EPIC.
579 1.1 thorpej */
580 1.1 thorpej intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
581 1.1 thorpej if ((intstat & INTSTAT_INT_ACTV) == 0)
582 1.1 thorpej return (claimed);
583 1.1 thorpej
584 1.1 thorpej claimed = 1;
585 1.1 thorpej
586 1.1 thorpej /*
587 1.1 thorpej * Acknowledge the interrupt.
588 1.1 thorpej */
589 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
590 1.1 thorpej intstat & INTMASK);
591 1.1 thorpej
592 1.1 thorpej /*
593 1.1 thorpej * Check for receive interrupts.
594 1.1 thorpej */
595 1.21 thorpej if (intstat & (INTSTAT_RCC | INTSTAT_RXE | INTSTAT_RQE)) {
596 1.1 thorpej for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
597 1.10 thorpej rxd = EPIC_CDRX(sc, i);
598 1.10 thorpej ds = EPIC_DSRX(sc, i);
599 1.10 thorpej
600 1.10 thorpej EPIC_CDRXSYNC(sc, i,
601 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
602 1.1 thorpej
603 1.1 thorpej if (rxd->er_rxstatus & ER_RXSTAT_OWNER) {
604 1.1 thorpej /*
605 1.1 thorpej * We have processed all of the
606 1.1 thorpej * receive buffers.
607 1.1 thorpej */
608 1.1 thorpej break;
609 1.1 thorpej }
610 1.1 thorpej
611 1.1 thorpej /*
612 1.10 thorpej * Make sure the packet arrived intact. If an error
613 1.10 thorpej * occurred, update stats and reset the descriptor.
614 1.10 thorpej * The buffer will be reused the next time the
615 1.10 thorpej * descriptor comes up in the ring.
616 1.1 thorpej */
617 1.1 thorpej if ((rxd->er_rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
618 1.1 thorpej if (rxd->er_rxstatus & ER_RXSTAT_CRCERROR)
619 1.1 thorpej printf("%s: CRC error\n",
620 1.1 thorpej sc->sc_dev.dv_xname);
621 1.1 thorpej if (rxd->er_rxstatus & ER_RXSTAT_ALIGNERROR)
622 1.1 thorpej printf("%s: alignment error\n",
623 1.1 thorpej sc->sc_dev.dv_xname);
624 1.1 thorpej ifp->if_ierrors++;
625 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
626 1.10 thorpej continue;
627 1.1 thorpej }
628 1.1 thorpej
629 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
630 1.10 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
631 1.10 thorpej
632 1.21 thorpej /*
633 1.35 thorpej * The EPIC includes the CRC with every packet.
634 1.21 thorpej */
635 1.35 thorpej len = rxd->er_rxlength;
636 1.21 thorpej
637 1.19 thorpej if (len < sizeof(struct ether_header)) {
638 1.19 thorpej /*
639 1.19 thorpej * Runt packet; drop it now.
640 1.19 thorpej */
641 1.10 thorpej ifp->if_ierrors++;
642 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
643 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
644 1.10 thorpej ds->ds_dmamap->dm_mapsize,
645 1.10 thorpej BUS_DMASYNC_PREREAD);
646 1.10 thorpej continue;
647 1.10 thorpej }
648 1.10 thorpej
649 1.19 thorpej /*
650 1.19 thorpej * If the packet is small enough to fit in a
651 1.19 thorpej * single header mbuf, allocate one and copy
652 1.19 thorpej * the data into it. This greatly reduces
653 1.19 thorpej * memory consumption when we receive lots
654 1.19 thorpej * of small packets.
655 1.19 thorpej *
656 1.19 thorpej * Otherwise, we add a new buffer to the receive
657 1.19 thorpej * chain. If this fails, we drop the packet and
658 1.19 thorpej * recycle the old buffer.
659 1.19 thorpej */
660 1.19 thorpej if (epic_copy_small != 0 && len <= MHLEN) {
661 1.19 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
662 1.19 thorpej if (m == NULL)
663 1.19 thorpej goto dropit;
664 1.19 thorpej memcpy(mtod(m, caddr_t),
665 1.19 thorpej mtod(ds->ds_mbuf, caddr_t), len);
666 1.19 thorpej EPIC_INIT_RXDESC(sc, i);
667 1.19 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
668 1.19 thorpej ds->ds_dmamap->dm_mapsize,
669 1.19 thorpej BUS_DMASYNC_PREREAD);
670 1.19 thorpej } else {
671 1.19 thorpej m = ds->ds_mbuf;
672 1.19 thorpej if (epic_add_rxbuf(sc, i) != 0) {
673 1.19 thorpej dropit:
674 1.19 thorpej ifp->if_ierrors++;
675 1.19 thorpej EPIC_INIT_RXDESC(sc, i);
676 1.19 thorpej bus_dmamap_sync(sc->sc_dmat,
677 1.19 thorpej ds->ds_dmamap, 0,
678 1.19 thorpej ds->ds_dmamap->dm_mapsize,
679 1.19 thorpej BUS_DMASYNC_PREREAD);
680 1.19 thorpej continue;
681 1.19 thorpej }
682 1.10 thorpej }
683 1.10 thorpej
684 1.35 thorpej m->m_flags |= M_HASFCS;
685 1.10 thorpej m->m_pkthdr.rcvif = ifp;
686 1.10 thorpej m->m_pkthdr.len = m->m_len = len;
687 1.1 thorpej
688 1.10 thorpej #if NBPFILTER > 0
689 1.10 thorpej /*
690 1.10 thorpej * Pass this up to any BPF listeners, but only
691 1.10 thorpej * pass it up the stack if its for us.
692 1.10 thorpej */
693 1.33 thorpej if (ifp->if_bpf)
694 1.10 thorpej bpf_mtap(ifp->if_bpf, m);
695 1.33 thorpej #endif
696 1.33 thorpej
697 1.16 thorpej /* Pass it on. */
698 1.16 thorpej (*ifp->if_input)(ifp, m);
699 1.17 thorpej ifp->if_ipackets++;
700 1.1 thorpej }
701 1.10 thorpej
702 1.42 tsutsui /* Update the receive pointer. */
703 1.1 thorpej sc->sc_rxptr = i;
704 1.1 thorpej
705 1.1 thorpej /*
706 1.1 thorpej * Check for receive queue underflow.
707 1.1 thorpej */
708 1.1 thorpej if (intstat & INTSTAT_RQE) {
709 1.1 thorpej printf("%s: receiver queue empty\n",
710 1.1 thorpej sc->sc_dev.dv_xname);
711 1.1 thorpej /*
712 1.1 thorpej * Ring is already built; just restart the
713 1.1 thorpej * receiver.
714 1.1 thorpej */
715 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
716 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
717 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
718 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
719 1.1 thorpej }
720 1.1 thorpej }
721 1.1 thorpej
722 1.1 thorpej /*
723 1.1 thorpej * Check for transmission complete interrupts.
724 1.1 thorpej */
725 1.1 thorpej if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
726 1.10 thorpej ifp->if_flags &= ~IFF_OACTIVE;
727 1.10 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
728 1.10 thorpej i = EPIC_NEXTTX(i), sc->sc_txpending--) {
729 1.10 thorpej txd = EPIC_CDTX(sc, i);
730 1.10 thorpej ds = EPIC_DSTX(sc, i);
731 1.1 thorpej
732 1.10 thorpej EPIC_CDTXSYNC(sc, i,
733 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
734 1.10 thorpej
735 1.10 thorpej if (txd->et_txstatus & ET_TXSTAT_OWNER)
736 1.1 thorpej break;
737 1.1 thorpej
738 1.10 thorpej EPIC_CDFLSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
739 1.10 thorpej
740 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
741 1.10 thorpej 0, ds->ds_dmamap->dm_mapsize,
742 1.10 thorpej BUS_DMASYNC_POSTWRITE);
743 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
744 1.10 thorpej m_freem(ds->ds_mbuf);
745 1.10 thorpej ds->ds_mbuf = NULL;
746 1.1 thorpej
747 1.1 thorpej /*
748 1.1 thorpej * Check for errors and collisions.
749 1.1 thorpej */
750 1.1 thorpej if ((txd->et_txstatus & ET_TXSTAT_PACKETTX) == 0)
751 1.1 thorpej ifp->if_oerrors++;
752 1.10 thorpej else
753 1.10 thorpej ifp->if_opackets++;
754 1.1 thorpej ifp->if_collisions +=
755 1.1 thorpej TXSTAT_COLLISIONS(txd->et_txstatus);
756 1.10 thorpej if (txd->et_txstatus & ET_TXSTAT_CARSENSELOST)
757 1.1 thorpej printf("%s: lost carrier\n",
758 1.1 thorpej sc->sc_dev.dv_xname);
759 1.1 thorpej }
760 1.1 thorpej
761 1.10 thorpej /* Update the dirty transmit buffer pointer. */
762 1.1 thorpej sc->sc_txdirty = i;
763 1.1 thorpej
764 1.1 thorpej /*
765 1.1 thorpej * Cancel the watchdog timer if there are no pending
766 1.1 thorpej * transmissions.
767 1.1 thorpej */
768 1.1 thorpej if (sc->sc_txpending == 0)
769 1.1 thorpej ifp->if_timer = 0;
770 1.1 thorpej
771 1.1 thorpej /*
772 1.1 thorpej * Kick the transmitter after a DMA underrun.
773 1.1 thorpej */
774 1.1 thorpej if (intstat & INTSTAT_TXU) {
775 1.1 thorpej printf("%s: transmit underrun\n", sc->sc_dev.dv_xname);
776 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
777 1.1 thorpej EPIC_COMMAND, COMMAND_TXUGO);
778 1.1 thorpej if (sc->sc_txpending)
779 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
780 1.1 thorpej EPIC_COMMAND, COMMAND_TXQUEUED);
781 1.1 thorpej }
782 1.1 thorpej
783 1.1 thorpej /*
784 1.1 thorpej * Try to get more packets going.
785 1.1 thorpej */
786 1.1 thorpej epic_start(ifp);
787 1.1 thorpej }
788 1.1 thorpej
789 1.1 thorpej /*
790 1.1 thorpej * Check for fatal interrupts.
791 1.1 thorpej */
792 1.1 thorpej if (intstat & INTSTAT_FATAL_INT) {
793 1.21 thorpej if (intstat & INTSTAT_PTA)
794 1.21 thorpej printf("%s: PCI target abort error\n",
795 1.21 thorpej sc->sc_dev.dv_xname);
796 1.21 thorpej else if (intstat & INTSTAT_PMA)
797 1.21 thorpej printf("%s: PCI master abort error\n",
798 1.21 thorpej sc->sc_dev.dv_xname);
799 1.21 thorpej else if (intstat & INTSTAT_APE)
800 1.21 thorpej printf("%s: PCI address parity error\n",
801 1.21 thorpej sc->sc_dev.dv_xname);
802 1.21 thorpej else if (intstat & INTSTAT_DPE)
803 1.21 thorpej printf("%s: PCI data parity error\n",
804 1.21 thorpej sc->sc_dev.dv_xname);
805 1.21 thorpej else
806 1.21 thorpej printf("%s: unknown fatal error\n",
807 1.21 thorpej sc->sc_dev.dv_xname);
808 1.34 thorpej (void) epic_init(ifp);
809 1.1 thorpej }
810 1.1 thorpej
811 1.1 thorpej /*
812 1.1 thorpej * Check for more interrupts.
813 1.1 thorpej */
814 1.1 thorpej goto top;
815 1.1 thorpej }
816 1.1 thorpej
817 1.1 thorpej /*
818 1.8 thorpej * One second timer, used to tick the MII.
819 1.8 thorpej */
820 1.8 thorpej void
821 1.8 thorpej epic_tick(arg)
822 1.8 thorpej void *arg;
823 1.8 thorpej {
824 1.8 thorpej struct epic_softc *sc = arg;
825 1.8 thorpej int s;
826 1.8 thorpej
827 1.12 thorpej s = splnet();
828 1.8 thorpej mii_tick(&sc->sc_mii);
829 1.8 thorpej splx(s);
830 1.8 thorpej
831 1.29 thorpej callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
832 1.8 thorpej }
833 1.8 thorpej
834 1.8 thorpej /*
835 1.6 thorpej * Fixup the clock source on the EPIC.
836 1.6 thorpej */
837 1.6 thorpej void
838 1.6 thorpej epic_fixup_clock_source(sc)
839 1.6 thorpej struct epic_softc *sc;
840 1.6 thorpej {
841 1.6 thorpej int i;
842 1.6 thorpej
843 1.6 thorpej /*
844 1.6 thorpej * According to SMC Application Note 7-15, the EPIC's clock
845 1.6 thorpej * source is incorrect following a reset. This manifests itself
846 1.6 thorpej * as failure to recognize when host software has written to
847 1.6 thorpej * a register on the EPIC. The appnote recommends issuing at
848 1.6 thorpej * least 16 consecutive writes to the CLOCK TEST bit to correctly
849 1.6 thorpej * configure the clock source.
850 1.6 thorpej */
851 1.6 thorpej for (i = 0; i < 16; i++)
852 1.6 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
853 1.6 thorpej TEST_CLOCKTEST);
854 1.6 thorpej }
855 1.6 thorpej
856 1.6 thorpej /*
857 1.1 thorpej * Perform a soft reset on the EPIC.
858 1.1 thorpej */
859 1.1 thorpej void
860 1.1 thorpej epic_reset(sc)
861 1.1 thorpej struct epic_softc *sc;
862 1.1 thorpej {
863 1.1 thorpej
864 1.6 thorpej epic_fixup_clock_source(sc);
865 1.6 thorpej
866 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
867 1.1 thorpej delay(100);
868 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
869 1.1 thorpej delay(100);
870 1.6 thorpej
871 1.6 thorpej epic_fixup_clock_source(sc);
872 1.1 thorpej }
873 1.1 thorpej
874 1.1 thorpej /*
875 1.7 mycroft * Initialize the interface. Must be called at splnet().
876 1.1 thorpej */
877 1.19 thorpej int
878 1.34 thorpej epic_init(ifp)
879 1.34 thorpej struct ifnet *ifp;
880 1.1 thorpej {
881 1.34 thorpej struct epic_softc *sc = ifp->if_softc;
882 1.1 thorpej bus_space_tag_t st = sc->sc_st;
883 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
884 1.1 thorpej u_int8_t *enaddr = LLADDR(ifp->if_sadl);
885 1.1 thorpej struct epic_txdesc *txd;
886 1.19 thorpej struct epic_descsoft *ds;
887 1.1 thorpej u_int32_t genctl, reg0;
888 1.19 thorpej int i, error = 0;
889 1.1 thorpej
890 1.1 thorpej /*
891 1.1 thorpej * Cancel any pending I/O.
892 1.1 thorpej */
893 1.34 thorpej epic_stop(ifp, 0);
894 1.1 thorpej
895 1.1 thorpej /*
896 1.1 thorpej * Reset the EPIC to a known state.
897 1.1 thorpej */
898 1.1 thorpej epic_reset(sc);
899 1.1 thorpej
900 1.1 thorpej /*
901 1.1 thorpej * Magical mystery initialization.
902 1.1 thorpej */
903 1.1 thorpej bus_space_write_4(st, sh, EPIC_TXTEST, 0);
904 1.1 thorpej
905 1.1 thorpej /*
906 1.1 thorpej * Initialize the EPIC genctl register:
907 1.1 thorpej *
908 1.1 thorpej * - 64 byte receive FIFO threshold
909 1.1 thorpej * - automatic advance to next receive frame
910 1.1 thorpej */
911 1.1 thorpej genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
912 1.18 thorpej #if BYTE_ORDER == BIG_ENDIAN
913 1.18 thorpej genctl |= GENCTL_BIG_ENDIAN;
914 1.18 thorpej #endif
915 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
916 1.1 thorpej
917 1.1 thorpej /*
918 1.1 thorpej * Reset the MII bus and PHY.
919 1.1 thorpej */
920 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
921 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
922 1.1 thorpej bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
923 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
924 1.1 thorpej delay(100);
925 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
926 1.44 drochner delay(1000);
927 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
928 1.1 thorpej
929 1.1 thorpej /*
930 1.1 thorpej * Initialize Ethernet address.
931 1.1 thorpej */
932 1.1 thorpej reg0 = enaddr[1] << 8 | enaddr[0];
933 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN0, reg0);
934 1.1 thorpej reg0 = enaddr[3] << 8 | enaddr[2];
935 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN1, reg0);
936 1.1 thorpej reg0 = enaddr[5] << 8 | enaddr[4];
937 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN2, reg0);
938 1.1 thorpej
939 1.1 thorpej /*
940 1.1 thorpej * Initialize receive control. Remember the external buffer
941 1.1 thorpej * size setting.
942 1.1 thorpej */
943 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
944 1.1 thorpej (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
945 1.1 thorpej reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
946 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
947 1.1 thorpej reg0 |= RXCON_PROMISCMODE;
948 1.1 thorpej bus_space_write_4(st, sh, EPIC_RXCON, reg0);
949 1.1 thorpej
950 1.13 thorpej /* Set the current media. */
951 1.43 drochner epic_mediachange(ifp);
952 1.1 thorpej
953 1.13 thorpej /* Set up the multicast hash table. */
954 1.13 thorpej epic_set_mchash(sc);
955 1.13 thorpej
956 1.1 thorpej /*
957 1.10 thorpej * Initialize the transmit descriptor ring. txlast is initialized
958 1.10 thorpej * to the end of the list so that it will wrap around to the first
959 1.10 thorpej * descriptor when the first packet is transmitted.
960 1.1 thorpej */
961 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
962 1.10 thorpej txd = EPIC_CDTX(sc, i);
963 1.10 thorpej memset(txd, 0, sizeof(struct epic_txdesc));
964 1.10 thorpej txd->et_bufaddr = EPIC_CDFLADDR(sc, i);
965 1.10 thorpej txd->et_nextdesc = EPIC_CDTXADDR(sc, EPIC_NEXTTX(i));
966 1.10 thorpej EPIC_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
967 1.1 thorpej }
968 1.10 thorpej sc->sc_txpending = 0;
969 1.10 thorpej sc->sc_txdirty = 0;
970 1.10 thorpej sc->sc_txlast = EPIC_NTXDESC - 1;
971 1.1 thorpej
972 1.1 thorpej /*
973 1.19 thorpej * Initialize the receive descriptor ring.
974 1.1 thorpej */
975 1.19 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
976 1.19 thorpej ds = EPIC_DSRX(sc, i);
977 1.19 thorpej if (ds->ds_mbuf == NULL) {
978 1.19 thorpej if ((error = epic_add_rxbuf(sc, i)) != 0) {
979 1.19 thorpej printf("%s: unable to allocate or map rx "
980 1.19 thorpej "buffer %d error = %d\n",
981 1.19 thorpej sc->sc_dev.dv_xname, i, error);
982 1.19 thorpej /*
983 1.19 thorpej * XXX Should attempt to run with fewer receive
984 1.19 thorpej * XXX buffers instead of just failing.
985 1.19 thorpej */
986 1.19 thorpej epic_rxdrain(sc);
987 1.19 thorpej goto out;
988 1.19 thorpej }
989 1.19 thorpej }
990 1.19 thorpej }
991 1.10 thorpej sc->sc_rxptr = 0;
992 1.1 thorpej
993 1.1 thorpej /*
994 1.1 thorpej * Initialize the interrupt mask and enable interrupts.
995 1.1 thorpej */
996 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
997 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
998 1.1 thorpej
999 1.1 thorpej /*
1000 1.1 thorpej * Give the transmit and receive rings to the EPIC.
1001 1.1 thorpej */
1002 1.1 thorpej bus_space_write_4(st, sh, EPIC_PTCDAR,
1003 1.10 thorpej EPIC_CDTXADDR(sc, EPIC_NEXTTX(sc->sc_txlast)));
1004 1.1 thorpej bus_space_write_4(st, sh, EPIC_PRCDAR,
1005 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
1006 1.1 thorpej
1007 1.1 thorpej /*
1008 1.1 thorpej * Set the EPIC in motion.
1009 1.1 thorpej */
1010 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND,
1011 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
1012 1.1 thorpej
1013 1.1 thorpej /*
1014 1.1 thorpej * ...all done!
1015 1.1 thorpej */
1016 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1017 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1018 1.8 thorpej
1019 1.8 thorpej /*
1020 1.8 thorpej * Start the one second clock.
1021 1.8 thorpej */
1022 1.29 thorpej callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
1023 1.9 thorpej
1024 1.9 thorpej /*
1025 1.9 thorpej * Attempt to start output on the interface.
1026 1.9 thorpej */
1027 1.9 thorpej epic_start(ifp);
1028 1.19 thorpej
1029 1.19 thorpej out:
1030 1.19 thorpej if (error)
1031 1.19 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1032 1.19 thorpej return (error);
1033 1.19 thorpej }
1034 1.19 thorpej
1035 1.19 thorpej /*
1036 1.19 thorpej * Drain the receive queue.
1037 1.19 thorpej */
1038 1.19 thorpej void
1039 1.19 thorpej epic_rxdrain(sc)
1040 1.19 thorpej struct epic_softc *sc;
1041 1.19 thorpej {
1042 1.19 thorpej struct epic_descsoft *ds;
1043 1.19 thorpej int i;
1044 1.19 thorpej
1045 1.19 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
1046 1.19 thorpej ds = EPIC_DSRX(sc, i);
1047 1.19 thorpej if (ds->ds_mbuf != NULL) {
1048 1.19 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1049 1.19 thorpej m_freem(ds->ds_mbuf);
1050 1.19 thorpej ds->ds_mbuf = NULL;
1051 1.19 thorpej }
1052 1.19 thorpej }
1053 1.1 thorpej }
1054 1.1 thorpej
1055 1.1 thorpej /*
1056 1.1 thorpej * Stop transmission on the interface.
1057 1.1 thorpej */
1058 1.1 thorpej void
1059 1.34 thorpej epic_stop(ifp, disable)
1060 1.34 thorpej struct ifnet *ifp;
1061 1.34 thorpej int disable;
1062 1.1 thorpej {
1063 1.34 thorpej struct epic_softc *sc = ifp->if_softc;
1064 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1065 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1066 1.1 thorpej struct epic_descsoft *ds;
1067 1.1 thorpej u_int32_t reg;
1068 1.1 thorpej int i;
1069 1.6 thorpej
1070 1.8 thorpej /*
1071 1.8 thorpej * Stop the one second clock.
1072 1.8 thorpej */
1073 1.29 thorpej callout_stop(&sc->sc_mii_callout);
1074 1.23 thorpej
1075 1.23 thorpej /* Down the MII. */
1076 1.23 thorpej mii_down(&sc->sc_mii);
1077 1.8 thorpej
1078 1.6 thorpej /* Paranoia... */
1079 1.6 thorpej epic_fixup_clock_source(sc);
1080 1.1 thorpej
1081 1.1 thorpej /*
1082 1.1 thorpej * Disable interrupts.
1083 1.1 thorpej */
1084 1.1 thorpej reg = bus_space_read_4(st, sh, EPIC_GENCTL);
1085 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
1086 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, 0);
1087 1.1 thorpej
1088 1.1 thorpej /*
1089 1.1 thorpej * Stop the DMA engine and take the receiver off-line.
1090 1.1 thorpej */
1091 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
1092 1.1 thorpej COMMAND_STOP_TDMA | COMMAND_STOP_RX);
1093 1.1 thorpej
1094 1.1 thorpej /*
1095 1.1 thorpej * Release any queued transmit buffers.
1096 1.1 thorpej */
1097 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
1098 1.10 thorpej ds = EPIC_DSTX(sc, i);
1099 1.1 thorpej if (ds->ds_mbuf != NULL) {
1100 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1101 1.1 thorpej m_freem(ds->ds_mbuf);
1102 1.1 thorpej ds->ds_mbuf = NULL;
1103 1.1 thorpej }
1104 1.19 thorpej }
1105 1.19 thorpej
1106 1.34 thorpej if (disable)
1107 1.19 thorpej epic_rxdrain(sc);
1108 1.1 thorpej
1109 1.1 thorpej /*
1110 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
1111 1.1 thorpej */
1112 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1113 1.1 thorpej ifp->if_timer = 0;
1114 1.1 thorpej }
1115 1.1 thorpej
1116 1.1 thorpej /*
1117 1.1 thorpej * Read the EPIC Serial EEPROM.
1118 1.1 thorpej */
1119 1.1 thorpej void
1120 1.1 thorpej epic_read_eeprom(sc, word, wordcnt, data)
1121 1.1 thorpej struct epic_softc *sc;
1122 1.1 thorpej int word, wordcnt;
1123 1.1 thorpej u_int16_t *data;
1124 1.1 thorpej {
1125 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1126 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1127 1.1 thorpej u_int16_t reg;
1128 1.1 thorpej int i, x;
1129 1.1 thorpej
1130 1.1 thorpej #define EEPROM_WAIT_READY(st, sh) \
1131 1.1 thorpej while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
1132 1.1 thorpej /* nothing */
1133 1.1 thorpej
1134 1.1 thorpej /*
1135 1.1 thorpej * Enable the EEPROM.
1136 1.1 thorpej */
1137 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1138 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1139 1.1 thorpej
1140 1.1 thorpej for (i = 0; i < wordcnt; i++) {
1141 1.1 thorpej /* Send CHIP SELECT for one clock tick. */
1142 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
1143 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1144 1.1 thorpej
1145 1.1 thorpej /* Shift in the READ opcode. */
1146 1.1 thorpej for (x = 3; x > 0; x--) {
1147 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1148 1.1 thorpej if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
1149 1.1 thorpej reg |= EECTL_EEDI;
1150 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1151 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1152 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1153 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1154 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1155 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1156 1.1 thorpej }
1157 1.1 thorpej
1158 1.1 thorpej /* Shift in address. */
1159 1.1 thorpej for (x = 6; x > 0; x--) {
1160 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1161 1.1 thorpej if ((word + i) & (1 << (x - 1)))
1162 1.1 thorpej reg |= EECTL_EEDI;
1163 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1164 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1165 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1166 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1167 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1168 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1169 1.1 thorpej }
1170 1.1 thorpej
1171 1.1 thorpej /* Shift out data. */
1172 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1173 1.1 thorpej data[i] = 0;
1174 1.1 thorpej for (x = 16; x > 0; x--) {
1175 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1176 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1177 1.1 thorpej if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
1178 1.1 thorpej data[i] |= (1 << (x - 1));
1179 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1180 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1181 1.1 thorpej }
1182 1.1 thorpej
1183 1.1 thorpej /* Clear CHIP SELECT. */
1184 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1185 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1186 1.1 thorpej }
1187 1.1 thorpej
1188 1.1 thorpej /*
1189 1.1 thorpej * Disable the EEPROM.
1190 1.1 thorpej */
1191 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, 0);
1192 1.1 thorpej
1193 1.1 thorpej #undef EEPROM_WAIT_READY
1194 1.1 thorpej }
1195 1.1 thorpej
1196 1.1 thorpej /*
1197 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1198 1.1 thorpej */
1199 1.1 thorpej int
1200 1.1 thorpej epic_add_rxbuf(sc, idx)
1201 1.1 thorpej struct epic_softc *sc;
1202 1.1 thorpej int idx;
1203 1.1 thorpej {
1204 1.10 thorpej struct epic_descsoft *ds = EPIC_DSRX(sc, idx);
1205 1.10 thorpej struct mbuf *m;
1206 1.10 thorpej int error;
1207 1.1 thorpej
1208 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1209 1.10 thorpej if (m == NULL)
1210 1.10 thorpej return (ENOBUFS);
1211 1.1 thorpej
1212 1.10 thorpej MCLGET(m, M_DONTWAIT);
1213 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
1214 1.10 thorpej m_freem(m);
1215 1.10 thorpej return (ENOBUFS);
1216 1.1 thorpej }
1217 1.1 thorpej
1218 1.10 thorpej if (ds->ds_mbuf != NULL)
1219 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1220 1.10 thorpej
1221 1.1 thorpej ds->ds_mbuf = m;
1222 1.1 thorpej
1223 1.10 thorpej error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1224 1.10 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1225 1.10 thorpej if (error) {
1226 1.10 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1227 1.10 thorpej sc->sc_dev.dv_xname, idx, error);
1228 1.10 thorpej panic("epic_add_rxbuf"); /* XXX */
1229 1.1 thorpej }
1230 1.1 thorpej
1231 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1232 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1233 1.1 thorpej
1234 1.10 thorpej EPIC_INIT_RXDESC(sc, idx);
1235 1.1 thorpej
1236 1.10 thorpej return (0);
1237 1.1 thorpej }
1238 1.1 thorpej
1239 1.1 thorpej /*
1240 1.1 thorpej * Set the EPIC multicast hash table.
1241 1.13 thorpej *
1242 1.13 thorpej * NOTE: We rely on a recently-updated mii_media_active here!
1243 1.1 thorpej */
1244 1.1 thorpej void
1245 1.1 thorpej epic_set_mchash(sc)
1246 1.1 thorpej struct epic_softc *sc;
1247 1.1 thorpej {
1248 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1249 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1250 1.1 thorpej struct ether_multi *enm;
1251 1.1 thorpej struct ether_multistep step;
1252 1.31 thorpej u_int32_t hash, mchash[4];
1253 1.1 thorpej
1254 1.1 thorpej /*
1255 1.1 thorpej * Set up the multicast address filter by passing all multicast
1256 1.31 thorpej * addresses through a CRC generator, and then using the low-order
1257 1.1 thorpej * 6 bits as an index into the 64 bit multicast hash table (only
1258 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
1259 1.31 thorpej * valid). The high order bits select the register, while the
1260 1.1 thorpej * rest of the bits select the bit within the register.
1261 1.1 thorpej */
1262 1.1 thorpej
1263 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
1264 1.1 thorpej goto allmulti;
1265 1.1 thorpej
1266 1.13 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_10_T) {
1267 1.13 thorpej /* XXX hardware bug in 10Mbps mode. */
1268 1.13 thorpej goto allmulti;
1269 1.13 thorpej }
1270 1.1 thorpej
1271 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
1272 1.1 thorpej
1273 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1274 1.1 thorpej while (enm != NULL) {
1275 1.46 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1276 1.1 thorpej /*
1277 1.1 thorpej * We must listen to a range of multicast addresses.
1278 1.1 thorpej * For now, just accept all multicasts, rather than
1279 1.1 thorpej * trying to set only those filter bits needed to match
1280 1.1 thorpej * the range. (At this time, the only use of address
1281 1.1 thorpej * ranges is for IP multicast routing, for which the
1282 1.1 thorpej * range is big enough to require all bits set.)
1283 1.1 thorpej */
1284 1.1 thorpej goto allmulti;
1285 1.1 thorpej }
1286 1.1 thorpej
1287 1.37 thorpej hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1288 1.37 thorpej hash >>= 26;
1289 1.1 thorpej
1290 1.1 thorpej /* Set the corresponding bit in the hash table. */
1291 1.31 thorpej mchash[hash >> 4] |= 1 << (hash & 0xf);
1292 1.1 thorpej
1293 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1294 1.1 thorpej }
1295 1.1 thorpej
1296 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1297 1.1 thorpej goto sethash;
1298 1.1 thorpej
1299 1.1 thorpej allmulti:
1300 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1301 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
1302 1.1 thorpej
1303 1.1 thorpej sethash:
1304 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
1305 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
1306 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
1307 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
1308 1.8 thorpej }
1309 1.8 thorpej
1310 1.8 thorpej /*
1311 1.8 thorpej * Wait for the MII to become ready.
1312 1.8 thorpej */
1313 1.8 thorpej int
1314 1.8 thorpej epic_mii_wait(sc, rw)
1315 1.8 thorpej struct epic_softc *sc;
1316 1.8 thorpej u_int32_t rw;
1317 1.8 thorpej {
1318 1.8 thorpej int i;
1319 1.8 thorpej
1320 1.8 thorpej for (i = 0; i < 50; i++) {
1321 1.8 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
1322 1.8 thorpej == 0)
1323 1.8 thorpej break;
1324 1.8 thorpej delay(2);
1325 1.8 thorpej }
1326 1.8 thorpej if (i == 50) {
1327 1.8 thorpej printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
1328 1.8 thorpej return (1);
1329 1.8 thorpej }
1330 1.8 thorpej
1331 1.8 thorpej return (0);
1332 1.8 thorpej }
1333 1.8 thorpej
1334 1.8 thorpej /*
1335 1.8 thorpej * Read from the MII.
1336 1.8 thorpej */
1337 1.8 thorpej int
1338 1.8 thorpej epic_mii_read(self, phy, reg)
1339 1.8 thorpej struct device *self;
1340 1.8 thorpej int phy, reg;
1341 1.8 thorpej {
1342 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1343 1.8 thorpej
1344 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1345 1.8 thorpej return (0);
1346 1.8 thorpej
1347 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1348 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_READ));
1349 1.8 thorpej
1350 1.8 thorpej if (epic_mii_wait(sc, MMCTL_READ))
1351 1.8 thorpej return (0);
1352 1.8 thorpej
1353 1.8 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
1354 1.8 thorpej MMDATA_MASK);
1355 1.8 thorpej }
1356 1.8 thorpej
1357 1.8 thorpej /*
1358 1.8 thorpej * Write to the MII.
1359 1.8 thorpej */
1360 1.8 thorpej void
1361 1.8 thorpej epic_mii_write(self, phy, reg, val)
1362 1.8 thorpej struct device *self;
1363 1.8 thorpej int phy, reg, val;
1364 1.8 thorpej {
1365 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1366 1.8 thorpej
1367 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1368 1.8 thorpej return;
1369 1.8 thorpej
1370 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
1371 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1372 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_WRITE));
1373 1.8 thorpej }
1374 1.8 thorpej
1375 1.8 thorpej /*
1376 1.8 thorpej * Callback from PHY when media changes.
1377 1.8 thorpej */
1378 1.8 thorpej void
1379 1.8 thorpej epic_statchg(self)
1380 1.8 thorpej struct device *self;
1381 1.8 thorpej {
1382 1.11 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1383 1.43 drochner u_int32_t txcon, miicfg;
1384 1.11 thorpej
1385 1.11 thorpej /*
1386 1.11 thorpej * Update loopback bits in TXCON to reflect duplex mode.
1387 1.11 thorpej */
1388 1.11 thorpej txcon = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_TXCON);
1389 1.11 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX)
1390 1.11 thorpej txcon |= (TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1391 1.11 thorpej else
1392 1.11 thorpej txcon &= ~(TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1393 1.11 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TXCON, txcon);
1394 1.13 thorpej
1395 1.43 drochner /* On some cards we need manualy set fullduplex led */
1396 1.43 drochner if (sc->sc_hwflags & EPIC_DUPLEXLED_ON_694) {
1397 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1398 1.43 drochner if (IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX)
1399 1.43 drochner miicfg |= MIICFG_ENABLE;
1400 1.43 drochner else
1401 1.43 drochner miicfg &= ~MIICFG_ENABLE;
1402 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1403 1.43 drochner }
1404 1.43 drochner
1405 1.13 thorpej /*
1406 1.13 thorpej * There is a multicast filter bug in 10Mbps mode. Kick the
1407 1.13 thorpej * multicast filter in case the speed changed.
1408 1.13 thorpej */
1409 1.13 thorpej epic_set_mchash(sc);
1410 1.8 thorpej }
1411 1.8 thorpej
1412 1.8 thorpej /*
1413 1.8 thorpej * Callback from ifmedia to request current media status.
1414 1.8 thorpej */
1415 1.8 thorpej void
1416 1.8 thorpej epic_mediastatus(ifp, ifmr)
1417 1.8 thorpej struct ifnet *ifp;
1418 1.8 thorpej struct ifmediareq *ifmr;
1419 1.8 thorpej {
1420 1.8 thorpej struct epic_softc *sc = ifp->if_softc;
1421 1.8 thorpej
1422 1.8 thorpej mii_pollstat(&sc->sc_mii);
1423 1.8 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
1424 1.8 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
1425 1.8 thorpej }
1426 1.8 thorpej
1427 1.8 thorpej /*
1428 1.8 thorpej * Callback from ifmedia to request new media setting.
1429 1.8 thorpej */
1430 1.8 thorpej int
1431 1.8 thorpej epic_mediachange(ifp)
1432 1.8 thorpej struct ifnet *ifp;
1433 1.8 thorpej {
1434 1.11 thorpej struct epic_softc *sc = ifp->if_softc;
1435 1.43 drochner struct mii_data *mii = &sc->sc_mii;
1436 1.43 drochner struct ifmedia *ifm = &mii->mii_media;
1437 1.43 drochner int media = ifm->ifm_cur->ifm_media;
1438 1.43 drochner u_int32_t miicfg;
1439 1.43 drochner struct mii_softc *miisc;
1440 1.43 drochner int cfg;
1441 1.43 drochner
1442 1.43 drochner if (!(ifp->if_flags & IFF_UP))
1443 1.43 drochner return (0);
1444 1.43 drochner
1445 1.43 drochner if (IFM_INST(media) != sc->sc_serinst) {
1446 1.43 drochner /* If we're not selecting serial interface, select MII mode */
1447 1.43 drochner #ifdef EPICMEDIADEBUG
1448 1.43 drochner printf("%s: parallel mode\n", ifp->if_xname);
1449 1.43 drochner #endif
1450 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1451 1.43 drochner miicfg &= ~MIICFG_SERMODEENA;
1452 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1453 1.43 drochner }
1454 1.43 drochner
1455 1.43 drochner mii_mediachg(mii);
1456 1.43 drochner
1457 1.43 drochner if (IFM_INST(media) == sc->sc_serinst) {
1458 1.43 drochner /* select serial interface */
1459 1.43 drochner #ifdef EPICMEDIADEBUG
1460 1.43 drochner printf("%s: serial mode\n", ifp->if_xname);
1461 1.43 drochner #endif
1462 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1463 1.43 drochner miicfg |= (MIICFG_SERMODEENA | MIICFG_ENABLE);
1464 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1465 1.43 drochner
1466 1.43 drochner /* There is no driver to fill this */
1467 1.43 drochner mii->mii_media_active = media;
1468 1.43 drochner mii->mii_media_status = 0;
1469 1.43 drochner
1470 1.43 drochner epic_statchg(&sc->sc_dev);
1471 1.43 drochner return (0);
1472 1.43 drochner }
1473 1.43 drochner
1474 1.43 drochner /* Lookup selected PHY */
1475 1.43 drochner for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
1476 1.43 drochner miisc = LIST_NEXT(miisc, mii_list)) {
1477 1.43 drochner if (IFM_INST(media) == miisc->mii_inst)
1478 1.43 drochner break;
1479 1.43 drochner }
1480 1.43 drochner if (!miisc) {
1481 1.43 drochner printf("epic_mediachange: can't happen\n"); /* ??? panic */
1482 1.43 drochner return (0);
1483 1.43 drochner }
1484 1.43 drochner #ifdef EPICMEDIADEBUG
1485 1.43 drochner printf("%s: using phy %s\n", ifp->if_xname,
1486 1.43 drochner miisc->mii_dev.dv_xname);
1487 1.43 drochner #endif
1488 1.43 drochner
1489 1.43 drochner if (miisc->mii_flags & MIIF_HAVEFIBER) {
1490 1.43 drochner /* XXX XXX assume it's a Level1 - should check */
1491 1.43 drochner
1492 1.43 drochner /* We have to powerup fiber tranceivers */
1493 1.43 drochner cfg = PHY_READ(miisc, MII_LXTPHY_CONFIG);
1494 1.43 drochner if (IFM_SUBTYPE(media) == IFM_100_FX) {
1495 1.43 drochner #ifdef EPICMEDIADEBUG
1496 1.43 drochner printf("%s: power up fiber\n", ifp->if_xname);
1497 1.43 drochner #endif
1498 1.43 drochner cfg |= (CONFIG_LEDC1 | CONFIG_LEDC0);
1499 1.43 drochner } else {
1500 1.43 drochner #ifdef EPICMEDIADEBUG
1501 1.43 drochner printf("%s: power down fiber\n", ifp->if_xname);
1502 1.43 drochner #endif
1503 1.43 drochner cfg &= ~(CONFIG_LEDC1 | CONFIG_LEDC0);
1504 1.43 drochner }
1505 1.43 drochner PHY_WRITE(miisc, MII_LXTPHY_CONFIG, cfg);
1506 1.43 drochner }
1507 1.8 thorpej
1508 1.8 thorpej return (0);
1509 1.1 thorpej }
1510