smc83c170.c revision 1.64 1 1.64 christos /* $NetBSD: smc83c170.c,v 1.64 2007/03/04 06:02:01 christos Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.10 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Device driver for the Standard Microsystems Corp. 83C170
42 1.1 thorpej * Ethernet PCI Integrated Controller (EPIC/100).
43 1.1 thorpej */
44 1.49 lukem
45 1.49 lukem #include <sys/cdefs.h>
46 1.64 christos __KERNEL_RCSID(0, "$NetBSD: smc83c170.c,v 1.64 2007/03/04 06:02:01 christos Exp $");
47 1.1 thorpej
48 1.1 thorpej #include "bpfilter.h"
49 1.1 thorpej
50 1.1 thorpej #include <sys/param.h>
51 1.59 perry #include <sys/systm.h>
52 1.29 thorpej #include <sys/callout.h>
53 1.59 perry #include <sys/mbuf.h>
54 1.1 thorpej #include <sys/malloc.h>
55 1.1 thorpej #include <sys/kernel.h>
56 1.1 thorpej #include <sys/socket.h>
57 1.1 thorpej #include <sys/ioctl.h>
58 1.1 thorpej #include <sys/errno.h>
59 1.1 thorpej #include <sys/device.h>
60 1.38 thorpej
61 1.38 thorpej #include <uvm/uvm_extern.h>
62 1.38 thorpej
63 1.1 thorpej #include <net/if.h>
64 1.1 thorpej #include <net/if_dl.h>
65 1.1 thorpej #include <net/if_media.h>
66 1.1 thorpej #include <net/if_ether.h>
67 1.1 thorpej
68 1.59 perry #if NBPFILTER > 0
69 1.1 thorpej #include <net/bpf.h>
70 1.59 perry #endif
71 1.1 thorpej
72 1.1 thorpej #include <machine/bus.h>
73 1.1 thorpej #include <machine/intr.h>
74 1.1 thorpej
75 1.8 thorpej #include <dev/mii/miivar.h>
76 1.43 drochner #include <dev/mii/lxtphyreg.h>
77 1.8 thorpej
78 1.1 thorpej #include <dev/ic/smc83c170reg.h>
79 1.1 thorpej #include <dev/ic/smc83c170var.h>
80 1.1 thorpej
81 1.58 perry void epic_start(struct ifnet *);
82 1.58 perry void epic_watchdog(struct ifnet *);
83 1.64 christos int epic_ioctl(struct ifnet *, u_long, void *);
84 1.58 perry int epic_init(struct ifnet *);
85 1.58 perry void epic_stop(struct ifnet *, int);
86 1.58 perry
87 1.58 perry void epic_shutdown(void *);
88 1.58 perry
89 1.58 perry void epic_reset(struct epic_softc *);
90 1.58 perry void epic_rxdrain(struct epic_softc *);
91 1.58 perry int epic_add_rxbuf(struct epic_softc *, int);
92 1.63 tsutsui void epic_read_eeprom(struct epic_softc *, int, int, uint16_t *);
93 1.58 perry void epic_set_mchash(struct epic_softc *);
94 1.58 perry void epic_fixup_clock_source(struct epic_softc *);
95 1.58 perry int epic_mii_read(struct device *, int, int);
96 1.58 perry void epic_mii_write(struct device *, int, int, int);
97 1.63 tsutsui int epic_mii_wait(struct epic_softc *, uint32_t);
98 1.58 perry void epic_tick(void *);
99 1.58 perry
100 1.58 perry void epic_statchg(struct device *);
101 1.58 perry int epic_mediachange(struct ifnet *);
102 1.58 perry void epic_mediastatus(struct ifnet *, struct ifmediareq *);
103 1.1 thorpej
104 1.1 thorpej #define INTMASK (INTSTAT_FATAL_INT | INTSTAT_TXU | \
105 1.21 thorpej INTSTAT_TXC | INTSTAT_RXE | INTSTAT_RQE | INTSTAT_RCC)
106 1.1 thorpej
107 1.19 thorpej int epic_copy_small = 0;
108 1.19 thorpej
109 1.52 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
110 1.52 bouyer
111 1.1 thorpej /*
112 1.1 thorpej * Attach an EPIC interface to the system.
113 1.1 thorpej */
114 1.1 thorpej void
115 1.1 thorpej epic_attach(sc)
116 1.1 thorpej struct epic_softc *sc;
117 1.1 thorpej {
118 1.1 thorpej bus_space_tag_t st = sc->sc_st;
119 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
120 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
121 1.51 thorpej int rseg, error, miiflags;
122 1.51 thorpej u_int i;
123 1.1 thorpej bus_dma_segment_t seg;
124 1.63 tsutsui uint8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
125 1.63 tsutsui uint16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
126 1.52 bouyer char *nullbuf;
127 1.1 thorpej
128 1.29 thorpej callout_init(&sc->sc_mii_callout);
129 1.29 thorpej
130 1.1 thorpej /*
131 1.1 thorpej * Allocate the control data structures, and create and load the
132 1.1 thorpej * DMA map for it.
133 1.1 thorpej */
134 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
135 1.52 bouyer sizeof(struct epic_control_data) + ETHER_PAD_LEN, PAGE_SIZE, 0,
136 1.52 bouyer &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
137 1.53 thorpej aprint_error(
138 1.53 thorpej "%s: unable to allocate control data, error = %d\n",
139 1.1 thorpej sc->sc_dev.dv_xname, error);
140 1.14 thorpej goto fail_0;
141 1.1 thorpej }
142 1.1 thorpej
143 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
144 1.52 bouyer sizeof(struct epic_control_data) + ETHER_PAD_LEN,
145 1.64 christos (void **)&sc->sc_control_data,
146 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
147 1.53 thorpej aprint_error("%s: unable to map control data, error = %d\n",
148 1.1 thorpej sc->sc_dev.dv_xname, error);
149 1.14 thorpej goto fail_1;
150 1.1 thorpej }
151 1.52 bouyer nullbuf =
152 1.52 bouyer (char *)sc->sc_control_data + sizeof(struct epic_control_data);
153 1.52 bouyer memset(nullbuf, 0, ETHER_PAD_LEN);
154 1.1 thorpej
155 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
156 1.1 thorpej sizeof(struct epic_control_data), 1,
157 1.1 thorpej sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
158 1.1 thorpej &sc->sc_cddmamap)) != 0) {
159 1.53 thorpej aprint_error("%s: unable to create control data DMA map, "
160 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
161 1.14 thorpej goto fail_2;
162 1.1 thorpej }
163 1.1 thorpej
164 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
165 1.1 thorpej sc->sc_control_data, sizeof(struct epic_control_data), NULL,
166 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
167 1.53 thorpej aprint_error(
168 1.53 thorpej "%s: unable to load control data DMA map, error = %d\n",
169 1.1 thorpej sc->sc_dev.dv_xname, error);
170 1.14 thorpej goto fail_3;
171 1.1 thorpej }
172 1.1 thorpej
173 1.1 thorpej /*
174 1.1 thorpej * Create the transmit buffer DMA maps.
175 1.1 thorpej */
176 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
177 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
178 1.1 thorpej EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
179 1.10 thorpej &EPIC_DSTX(sc, i)->ds_dmamap)) != 0) {
180 1.53 thorpej aprint_error("%s: unable to create tx DMA map %d, "
181 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
182 1.14 thorpej goto fail_4;
183 1.1 thorpej }
184 1.1 thorpej }
185 1.1 thorpej
186 1.1 thorpej /*
187 1.42 tsutsui * Create the receive buffer DMA maps.
188 1.1 thorpej */
189 1.1 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
190 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
191 1.1 thorpej MCLBYTES, 0, BUS_DMA_NOWAIT,
192 1.10 thorpej &EPIC_DSRX(sc, i)->ds_dmamap)) != 0) {
193 1.53 thorpej aprint_error("%s: unable to create rx DMA map %d, "
194 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
195 1.14 thorpej goto fail_5;
196 1.1 thorpej }
197 1.19 thorpej EPIC_DSRX(sc, i)->ds_mbuf = NULL;
198 1.1 thorpej }
199 1.1 thorpej
200 1.52 bouyer /*
201 1.52 bouyer * create and map the pad buffer
202 1.52 bouyer */
203 1.52 bouyer if ((error = bus_dmamap_create(sc->sc_dmat, ETHER_PAD_LEN, 1,
204 1.52 bouyer ETHER_PAD_LEN, 0, BUS_DMA_NOWAIT,&sc->sc_nulldmamap)) != 0) {
205 1.52 bouyer printf("%s: unable to create pad buffer DMA map, "
206 1.52 bouyer "error = %d\n", sc->sc_dev.dv_xname, error);
207 1.52 bouyer goto fail_5;
208 1.52 bouyer }
209 1.52 bouyer
210 1.52 bouyer if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_nulldmamap,
211 1.52 bouyer nullbuf, ETHER_PAD_LEN, NULL, BUS_DMA_NOWAIT)) != 0) {
212 1.52 bouyer printf("%s: unable to load pad buffer DMA map, "
213 1.52 bouyer "error = %d\n", sc->sc_dev.dv_xname, error);
214 1.52 bouyer goto fail_6;
215 1.52 bouyer }
216 1.52 bouyer bus_dmamap_sync(sc->sc_dmat, sc->sc_nulldmamap, 0, ETHER_PAD_LEN,
217 1.52 bouyer BUS_DMASYNC_PREWRITE);
218 1.1 thorpej
219 1.1 thorpej /*
220 1.1 thorpej * Bring the chip out of low-power mode and reset it to a known state.
221 1.1 thorpej */
222 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, 0);
223 1.1 thorpej epic_reset(sc);
224 1.1 thorpej
225 1.1 thorpej /*
226 1.1 thorpej * Read the Ethernet address from the EEPROM.
227 1.1 thorpej */
228 1.62 tsutsui epic_read_eeprom(sc, 0, __arraycount(myea), myea);
229 1.62 tsutsui for (i = 0; i < __arraycount(myea); i++) {
230 1.32 tsutsui enaddr[i * 2] = myea[i] & 0xff;
231 1.32 tsutsui enaddr[i * 2 + 1] = myea[i] >> 8;
232 1.32 tsutsui }
233 1.1 thorpej
234 1.1 thorpej /*
235 1.1 thorpej * ...and the device name.
236 1.1 thorpej */
237 1.62 tsutsui epic_read_eeprom(sc, 0x2c, __arraycount(mydevname), mydevname);
238 1.62 tsutsui for (i = 0; i < __arraycount(mydevname); i++) {
239 1.32 tsutsui devname[i * 2] = mydevname[i] & 0xff;
240 1.32 tsutsui devname[i * 2 + 1] = mydevname[i] >> 8;
241 1.32 tsutsui }
242 1.32 tsutsui
243 1.1 thorpej devname[sizeof(mydevname)] = '\0';
244 1.61 tsutsui for (i = sizeof(mydevname) ; i > 0; i--) {
245 1.61 tsutsui if (devname[i - 1] == ' ')
246 1.61 tsutsui devname[i - 1] = '\0';
247 1.1 thorpej else
248 1.1 thorpej break;
249 1.1 thorpej }
250 1.1 thorpej
251 1.53 thorpej aprint_normal("%s: %s, Ethernet address %s\n", sc->sc_dev.dv_xname,
252 1.1 thorpej devname, ether_sprintf(enaddr));
253 1.1 thorpej
254 1.43 drochner miiflags = 0;
255 1.43 drochner if (sc->sc_hwflags & EPIC_HAS_MII_FIBER)
256 1.43 drochner miiflags |= MIIF_HAVEFIBER;
257 1.43 drochner
258 1.8 thorpej /*
259 1.8 thorpej * Initialize our media structures and probe the MII.
260 1.8 thorpej */
261 1.8 thorpej sc->sc_mii.mii_ifp = ifp;
262 1.8 thorpej sc->sc_mii.mii_readreg = epic_mii_read;
263 1.8 thorpej sc->sc_mii.mii_writereg = epic_mii_write;
264 1.8 thorpej sc->sc_mii.mii_statchg = epic_statchg;
265 1.50 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epic_mediachange,
266 1.8 thorpej epic_mediastatus);
267 1.24 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
268 1.43 drochner MII_OFFSET_ANY, miiflags);
269 1.8 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
270 1.8 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
271 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
272 1.8 thorpej } else
273 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
274 1.8 thorpej
275 1.43 drochner if (sc->sc_hwflags & EPIC_HAS_BNC) {
276 1.43 drochner /* use the next free media instance */
277 1.43 drochner sc->sc_serinst = sc->sc_mii.mii_instance++;
278 1.43 drochner ifmedia_add(&sc->sc_mii.mii_media,
279 1.43 drochner IFM_MAKEWORD(IFM_ETHER, IFM_10_2, 0,
280 1.43 drochner sc->sc_serinst),
281 1.43 drochner 0, NULL);
282 1.53 thorpej aprint_normal("%s: 10base2/BNC\n", sc->sc_dev.dv_xname);
283 1.43 drochner } else
284 1.43 drochner sc->sc_serinst = -1;
285 1.43 drochner
286 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
287 1.1 thorpej ifp->if_softc = sc;
288 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
289 1.1 thorpej ifp->if_ioctl = epic_ioctl;
290 1.1 thorpej ifp->if_start = epic_start;
291 1.1 thorpej ifp->if_watchdog = epic_watchdog;
292 1.34 thorpej ifp->if_init = epic_init;
293 1.34 thorpej ifp->if_stop = epic_stop;
294 1.40 thorpej IFQ_SET_READY(&ifp->if_snd);
295 1.36 bouyer
296 1.36 bouyer /*
297 1.36 bouyer * We can support 802.1Q VLAN-sized frames.
298 1.36 bouyer */
299 1.36 bouyer sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
300 1.1 thorpej
301 1.1 thorpej /*
302 1.1 thorpej * Attach the interface.
303 1.1 thorpej */
304 1.1 thorpej if_attach(ifp);
305 1.1 thorpej ether_ifattach(ifp, enaddr);
306 1.1 thorpej
307 1.1 thorpej /*
308 1.1 thorpej * Make sure the interface is shutdown during reboot.
309 1.1 thorpej */
310 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
311 1.1 thorpej if (sc->sc_sdhook == NULL)
312 1.53 thorpej aprint_error("%s: WARNING: unable to establish shutdown hook\n",
313 1.1 thorpej sc->sc_dev.dv_xname);
314 1.1 thorpej return;
315 1.1 thorpej
316 1.1 thorpej /*
317 1.1 thorpej * Free any resources we've allocated during the failed attach
318 1.1 thorpej * attempt. Do this in reverse order and fall through.
319 1.1 thorpej */
320 1.52 bouyer fail_6:
321 1.52 bouyer bus_dmamap_destroy(sc->sc_dmat, sc->sc_nulldmamap);
322 1.14 thorpej fail_5:
323 1.14 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
324 1.14 thorpej if (EPIC_DSRX(sc, i)->ds_dmamap != NULL)
325 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
326 1.10 thorpej EPIC_DSRX(sc, i)->ds_dmamap);
327 1.14 thorpej }
328 1.14 thorpej fail_4:
329 1.14 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
330 1.14 thorpej if (EPIC_DSTX(sc, i)->ds_dmamap != NULL)
331 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
332 1.10 thorpej EPIC_DSTX(sc, i)->ds_dmamap);
333 1.1 thorpej }
334 1.14 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
335 1.14 thorpej fail_3:
336 1.14 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
337 1.14 thorpej fail_2:
338 1.64 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
339 1.14 thorpej sizeof(struct epic_control_data));
340 1.14 thorpej fail_1:
341 1.14 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
342 1.14 thorpej fail_0:
343 1.14 thorpej return;
344 1.1 thorpej }
345 1.1 thorpej
346 1.1 thorpej /*
347 1.1 thorpej * Shutdown hook. Make sure the interface is stopped at reboot.
348 1.1 thorpej */
349 1.1 thorpej void
350 1.1 thorpej epic_shutdown(arg)
351 1.1 thorpej void *arg;
352 1.1 thorpej {
353 1.1 thorpej struct epic_softc *sc = arg;
354 1.1 thorpej
355 1.34 thorpej epic_stop(&sc->sc_ethercom.ec_if, 1);
356 1.1 thorpej }
357 1.1 thorpej
358 1.1 thorpej /*
359 1.1 thorpej * Start packet transmission on the interface.
360 1.1 thorpej * [ifnet interface function]
361 1.1 thorpej */
362 1.1 thorpej void
363 1.1 thorpej epic_start(ifp)
364 1.1 thorpej struct ifnet *ifp;
365 1.1 thorpej {
366 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
367 1.10 thorpej struct mbuf *m0, *m;
368 1.1 thorpej struct epic_txdesc *txd;
369 1.1 thorpej struct epic_descsoft *ds;
370 1.1 thorpej struct epic_fraglist *fr;
371 1.1 thorpej bus_dmamap_t dmamap;
372 1.10 thorpej int error, firsttx, nexttx, opending, seg;
373 1.55 tsutsui u_int len;
374 1.1 thorpej
375 1.10 thorpej /*
376 1.10 thorpej * Remember the previous txpending and the first transmit
377 1.10 thorpej * descriptor we use.
378 1.10 thorpej */
379 1.10 thorpej opending = sc->sc_txpending;
380 1.10 thorpej firsttx = EPIC_NEXTTX(sc->sc_txlast);
381 1.1 thorpej
382 1.1 thorpej /*
383 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
384 1.1 thorpej * until we drain the queue, or use up all available transmit
385 1.1 thorpej * descriptors.
386 1.1 thorpej */
387 1.10 thorpej while (sc->sc_txpending < EPIC_NTXDESC) {
388 1.1 thorpej /*
389 1.1 thorpej * Grab a packet off the queue.
390 1.1 thorpej */
391 1.40 thorpej IFQ_POLL(&ifp->if_snd, m0);
392 1.10 thorpej if (m0 == NULL)
393 1.10 thorpej break;
394 1.41 thorpej m = NULL;
395 1.1 thorpej
396 1.1 thorpej /*
397 1.1 thorpej * Get the last and next available transmit descriptor.
398 1.1 thorpej */
399 1.1 thorpej nexttx = EPIC_NEXTTX(sc->sc_txlast);
400 1.10 thorpej txd = EPIC_CDTX(sc, nexttx);
401 1.10 thorpej fr = EPIC_CDFL(sc, nexttx);
402 1.10 thorpej ds = EPIC_DSTX(sc, nexttx);
403 1.1 thorpej dmamap = ds->ds_dmamap;
404 1.1 thorpej
405 1.1 thorpej /*
406 1.10 thorpej * Load the DMA map. If this fails, the packet either
407 1.10 thorpej * didn't fit in the alloted number of frags, or we were
408 1.10 thorpej * short on resources. In this case, we'll copy and try
409 1.10 thorpej * again.
410 1.1 thorpej */
411 1.52 bouyer if ((error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
412 1.52 bouyer BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 ||
413 1.52 bouyer (m0->m_pkthdr.len < ETHER_PAD_LEN &&
414 1.52 bouyer dmamap-> dm_nsegs == EPIC_NFRAGS)) {
415 1.52 bouyer if (error == 0)
416 1.52 bouyer bus_dmamap_unload(sc->sc_dmat, dmamap);
417 1.59 perry
418 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
419 1.10 thorpej if (m == NULL) {
420 1.10 thorpej printf("%s: unable to allocate Tx mbuf\n",
421 1.10 thorpej sc->sc_dev.dv_xname);
422 1.10 thorpej break;
423 1.1 thorpej }
424 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
425 1.10 thorpej MCLGET(m, M_DONTWAIT);
426 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
427 1.10 thorpej printf("%s: unable to allocate Tx "
428 1.10 thorpej "cluster\n", sc->sc_dev.dv_xname);
429 1.10 thorpej m_freem(m);
430 1.10 thorpej break;
431 1.1 thorpej }
432 1.1 thorpej }
433 1.64 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
434 1.10 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
435 1.10 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
436 1.47 thorpej m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
437 1.10 thorpej if (error) {
438 1.10 thorpej printf("%s: unable to load Tx buffer, "
439 1.10 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
440 1.10 thorpej break;
441 1.10 thorpej }
442 1.1 thorpej }
443 1.40 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
444 1.41 thorpej if (m != NULL) {
445 1.41 thorpej m_freem(m0);
446 1.41 thorpej m0 = m;
447 1.41 thorpej }
448 1.1 thorpej
449 1.10 thorpej /* Initialize the fraglist. */
450 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
451 1.1 thorpej fr->ef_frags[seg].ef_addr =
452 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
453 1.1 thorpej fr->ef_frags[seg].ef_length =
454 1.1 thorpej dmamap->dm_segs[seg].ds_len;
455 1.1 thorpej }
456 1.55 tsutsui len = m0->m_pkthdr.len;
457 1.55 tsutsui if (len < ETHER_PAD_LEN) {
458 1.52 bouyer fr->ef_frags[seg].ef_addr = sc->sc_nulldma;
459 1.55 tsutsui fr->ef_frags[seg].ef_length = ETHER_PAD_LEN - len;
460 1.55 tsutsui len = ETHER_PAD_LEN;
461 1.52 bouyer seg++;
462 1.52 bouyer }
463 1.52 bouyer fr->ef_nfrags = seg;
464 1.1 thorpej
465 1.10 thorpej EPIC_CDFLSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
466 1.10 thorpej
467 1.10 thorpej /* Sync the DMA map. */
468 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
469 1.1 thorpej BUS_DMASYNC_PREWRITE);
470 1.1 thorpej
471 1.1 thorpej /*
472 1.1 thorpej * Store a pointer to the packet so we can free it later.
473 1.1 thorpej */
474 1.1 thorpej ds->ds_mbuf = m0;
475 1.1 thorpej
476 1.1 thorpej /*
477 1.52 bouyer * Fill in the transmit descriptor.
478 1.1 thorpej */
479 1.10 thorpej txd->et_control = ET_TXCTL_LASTDESC | ET_TXCTL_FRAGLIST;
480 1.1 thorpej
481 1.1 thorpej /*
482 1.10 thorpej * If this is the first descriptor we're enqueueing,
483 1.10 thorpej * don't give it to the EPIC yet. That could cause
484 1.10 thorpej * a race condition. We'll do it below.
485 1.1 thorpej */
486 1.10 thorpej if (nexttx == firsttx)
487 1.55 tsutsui txd->et_txstatus = TXSTAT_TXLENGTH(len);
488 1.10 thorpej else
489 1.55 tsutsui txd->et_txstatus =
490 1.55 tsutsui TXSTAT_TXLENGTH(len) | ET_TXSTAT_OWNER;
491 1.10 thorpej
492 1.10 thorpej EPIC_CDTXSYNC(sc, nexttx,
493 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
494 1.1 thorpej
495 1.10 thorpej /* Advance the tx pointer. */
496 1.1 thorpej sc->sc_txpending++;
497 1.10 thorpej sc->sc_txlast = nexttx;
498 1.1 thorpej
499 1.1 thorpej #if NBPFILTER > 0
500 1.1 thorpej /*
501 1.1 thorpej * Pass the packet to any BPF listeners.
502 1.1 thorpej */
503 1.1 thorpej if (ifp->if_bpf)
504 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
505 1.1 thorpej #endif
506 1.1 thorpej }
507 1.1 thorpej
508 1.10 thorpej if (sc->sc_txpending == EPIC_NTXDESC) {
509 1.10 thorpej /* No more slots left; notify upper layer. */
510 1.10 thorpej ifp->if_flags |= IFF_OACTIVE;
511 1.10 thorpej }
512 1.10 thorpej
513 1.10 thorpej if (sc->sc_txpending != opending) {
514 1.10 thorpej /*
515 1.10 thorpej * We enqueued packets. If the transmitter was idle,
516 1.10 thorpej * reset the txdirty pointer.
517 1.10 thorpej */
518 1.10 thorpej if (opending == 0)
519 1.10 thorpej sc->sc_txdirty = firsttx;
520 1.10 thorpej
521 1.10 thorpej /*
522 1.10 thorpej * Cause a transmit interrupt to happen on the
523 1.10 thorpej * last packet we enqueued.
524 1.10 thorpej */
525 1.10 thorpej EPIC_CDTX(sc, sc->sc_txlast)->et_control |= ET_TXCTL_IAF;
526 1.10 thorpej EPIC_CDTXSYNC(sc, sc->sc_txlast,
527 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
528 1.10 thorpej
529 1.10 thorpej /*
530 1.10 thorpej * The entire packet chain is set up. Give the
531 1.10 thorpej * first descriptor to the EPIC now.
532 1.10 thorpej */
533 1.55 tsutsui EPIC_CDTX(sc, firsttx)->et_txstatus |= ET_TXSTAT_OWNER;
534 1.10 thorpej EPIC_CDTXSYNC(sc, firsttx,
535 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
536 1.10 thorpej
537 1.10 thorpej /* Start the transmitter. */
538 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
539 1.1 thorpej COMMAND_TXQUEUED);
540 1.1 thorpej
541 1.10 thorpej /* Set a watchdog timer in case the chip flakes out. */
542 1.1 thorpej ifp->if_timer = 5;
543 1.1 thorpej }
544 1.1 thorpej }
545 1.1 thorpej
546 1.1 thorpej /*
547 1.1 thorpej * Watchdog timer handler.
548 1.1 thorpej * [ifnet interface function]
549 1.1 thorpej */
550 1.1 thorpej void
551 1.1 thorpej epic_watchdog(ifp)
552 1.1 thorpej struct ifnet *ifp;
553 1.1 thorpej {
554 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
555 1.1 thorpej
556 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
557 1.1 thorpej ifp->if_oerrors++;
558 1.1 thorpej
559 1.34 thorpej (void) epic_init(ifp);
560 1.1 thorpej }
561 1.1 thorpej
562 1.1 thorpej /*
563 1.1 thorpej * Handle control requests from the operator.
564 1.1 thorpej * [ifnet interface function]
565 1.1 thorpej */
566 1.1 thorpej int
567 1.1 thorpej epic_ioctl(ifp, cmd, data)
568 1.1 thorpej struct ifnet *ifp;
569 1.1 thorpej u_long cmd;
570 1.64 christos void *data;
571 1.1 thorpej {
572 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
573 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
574 1.34 thorpej int s, error;
575 1.1 thorpej
576 1.7 mycroft s = splnet();
577 1.1 thorpej
578 1.1 thorpej switch (cmd) {
579 1.34 thorpej case SIOCSIFMEDIA:
580 1.34 thorpej case SIOCGIFMEDIA:
581 1.34 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
582 1.1 thorpej break;
583 1.1 thorpej
584 1.34 thorpej default:
585 1.34 thorpej error = ether_ioctl(ifp, cmd, data);
586 1.1 thorpej if (error == ENETRESET) {
587 1.1 thorpej /*
588 1.1 thorpej * Multicast list has changed; set the hardware filter
589 1.13 thorpej * accordingly. Update our idea of the current media;
590 1.13 thorpej * epic_set_mchash() needs to know what it is.
591 1.1 thorpej */
592 1.56 thorpej if (ifp->if_flags & IFF_RUNNING) {
593 1.56 thorpej mii_pollstat(&sc->sc_mii);
594 1.56 thorpej epic_set_mchash(sc);
595 1.56 thorpej }
596 1.1 thorpej error = 0;
597 1.1 thorpej }
598 1.1 thorpej break;
599 1.1 thorpej }
600 1.1 thorpej
601 1.1 thorpej splx(s);
602 1.1 thorpej return (error);
603 1.1 thorpej }
604 1.1 thorpej
605 1.1 thorpej /*
606 1.1 thorpej * Interrupt handler.
607 1.1 thorpej */
608 1.1 thorpej int
609 1.1 thorpej epic_intr(arg)
610 1.1 thorpej void *arg;
611 1.1 thorpej {
612 1.1 thorpej struct epic_softc *sc = arg;
613 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
614 1.1 thorpej struct epic_rxdesc *rxd;
615 1.1 thorpej struct epic_txdesc *txd;
616 1.1 thorpej struct epic_descsoft *ds;
617 1.1 thorpej struct mbuf *m;
618 1.63 tsutsui uint32_t intstat, rxstatus, txstatus;
619 1.51 thorpej int i, claimed = 0;
620 1.51 thorpej u_int len;
621 1.1 thorpej
622 1.1 thorpej top:
623 1.1 thorpej /*
624 1.1 thorpej * Get the interrupt status from the EPIC.
625 1.1 thorpej */
626 1.1 thorpej intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
627 1.1 thorpej if ((intstat & INTSTAT_INT_ACTV) == 0)
628 1.1 thorpej return (claimed);
629 1.1 thorpej
630 1.1 thorpej claimed = 1;
631 1.1 thorpej
632 1.1 thorpej /*
633 1.1 thorpej * Acknowledge the interrupt.
634 1.1 thorpej */
635 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
636 1.1 thorpej intstat & INTMASK);
637 1.1 thorpej
638 1.1 thorpej /*
639 1.1 thorpej * Check for receive interrupts.
640 1.1 thorpej */
641 1.21 thorpej if (intstat & (INTSTAT_RCC | INTSTAT_RXE | INTSTAT_RQE)) {
642 1.1 thorpej for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
643 1.10 thorpej rxd = EPIC_CDRX(sc, i);
644 1.10 thorpej ds = EPIC_DSRX(sc, i);
645 1.10 thorpej
646 1.10 thorpej EPIC_CDRXSYNC(sc, i,
647 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
648 1.1 thorpej
649 1.55 tsutsui rxstatus = rxd->er_rxstatus;
650 1.55 tsutsui if (rxstatus & ER_RXSTAT_OWNER) {
651 1.1 thorpej /*
652 1.1 thorpej * We have processed all of the
653 1.1 thorpej * receive buffers.
654 1.1 thorpej */
655 1.1 thorpej break;
656 1.1 thorpej }
657 1.1 thorpej
658 1.1 thorpej /*
659 1.10 thorpej * Make sure the packet arrived intact. If an error
660 1.10 thorpej * occurred, update stats and reset the descriptor.
661 1.10 thorpej * The buffer will be reused the next time the
662 1.10 thorpej * descriptor comes up in the ring.
663 1.1 thorpej */
664 1.55 tsutsui if ((rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
665 1.55 tsutsui if (rxstatus & ER_RXSTAT_CRCERROR)
666 1.1 thorpej printf("%s: CRC error\n",
667 1.1 thorpej sc->sc_dev.dv_xname);
668 1.55 tsutsui if (rxstatus & ER_RXSTAT_ALIGNERROR)
669 1.1 thorpej printf("%s: alignment error\n",
670 1.1 thorpej sc->sc_dev.dv_xname);
671 1.1 thorpej ifp->if_ierrors++;
672 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
673 1.10 thorpej continue;
674 1.1 thorpej }
675 1.1 thorpej
676 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
677 1.10 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
678 1.10 thorpej
679 1.21 thorpej /*
680 1.57 thorpej * The EPIC includes the CRC with every packet;
681 1.57 thorpej * trim it.
682 1.21 thorpej */
683 1.57 thorpej len = RXSTAT_RXLENGTH(rxstatus) - ETHER_CRC_LEN;
684 1.21 thorpej
685 1.19 thorpej if (len < sizeof(struct ether_header)) {
686 1.19 thorpej /*
687 1.19 thorpej * Runt packet; drop it now.
688 1.19 thorpej */
689 1.10 thorpej ifp->if_ierrors++;
690 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
691 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
692 1.10 thorpej ds->ds_dmamap->dm_mapsize,
693 1.10 thorpej BUS_DMASYNC_PREREAD);
694 1.10 thorpej continue;
695 1.10 thorpej }
696 1.10 thorpej
697 1.19 thorpej /*
698 1.19 thorpej * If the packet is small enough to fit in a
699 1.19 thorpej * single header mbuf, allocate one and copy
700 1.19 thorpej * the data into it. This greatly reduces
701 1.19 thorpej * memory consumption when we receive lots
702 1.19 thorpej * of small packets.
703 1.19 thorpej *
704 1.19 thorpej * Otherwise, we add a new buffer to the receive
705 1.19 thorpej * chain. If this fails, we drop the packet and
706 1.19 thorpej * recycle the old buffer.
707 1.19 thorpej */
708 1.19 thorpej if (epic_copy_small != 0 && len <= MHLEN) {
709 1.19 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
710 1.19 thorpej if (m == NULL)
711 1.19 thorpej goto dropit;
712 1.64 christos memcpy(mtod(m, void *),
713 1.64 christos mtod(ds->ds_mbuf, void *), len);
714 1.19 thorpej EPIC_INIT_RXDESC(sc, i);
715 1.19 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
716 1.19 thorpej ds->ds_dmamap->dm_mapsize,
717 1.19 thorpej BUS_DMASYNC_PREREAD);
718 1.19 thorpej } else {
719 1.19 thorpej m = ds->ds_mbuf;
720 1.19 thorpej if (epic_add_rxbuf(sc, i) != 0) {
721 1.19 thorpej dropit:
722 1.19 thorpej ifp->if_ierrors++;
723 1.19 thorpej EPIC_INIT_RXDESC(sc, i);
724 1.19 thorpej bus_dmamap_sync(sc->sc_dmat,
725 1.19 thorpej ds->ds_dmamap, 0,
726 1.19 thorpej ds->ds_dmamap->dm_mapsize,
727 1.19 thorpej BUS_DMASYNC_PREREAD);
728 1.19 thorpej continue;
729 1.19 thorpej }
730 1.10 thorpej }
731 1.10 thorpej
732 1.10 thorpej m->m_pkthdr.rcvif = ifp;
733 1.10 thorpej m->m_pkthdr.len = m->m_len = len;
734 1.1 thorpej
735 1.10 thorpej #if NBPFILTER > 0
736 1.10 thorpej /*
737 1.10 thorpej * Pass this up to any BPF listeners, but only
738 1.10 thorpej * pass it up the stack if its for us.
739 1.10 thorpej */
740 1.33 thorpej if (ifp->if_bpf)
741 1.10 thorpej bpf_mtap(ifp->if_bpf, m);
742 1.33 thorpej #endif
743 1.33 thorpej
744 1.16 thorpej /* Pass it on. */
745 1.16 thorpej (*ifp->if_input)(ifp, m);
746 1.17 thorpej ifp->if_ipackets++;
747 1.1 thorpej }
748 1.10 thorpej
749 1.42 tsutsui /* Update the receive pointer. */
750 1.1 thorpej sc->sc_rxptr = i;
751 1.1 thorpej
752 1.1 thorpej /*
753 1.1 thorpej * Check for receive queue underflow.
754 1.1 thorpej */
755 1.1 thorpej if (intstat & INTSTAT_RQE) {
756 1.1 thorpej printf("%s: receiver queue empty\n",
757 1.1 thorpej sc->sc_dev.dv_xname);
758 1.1 thorpej /*
759 1.1 thorpej * Ring is already built; just restart the
760 1.1 thorpej * receiver.
761 1.1 thorpej */
762 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
763 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
764 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
765 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
766 1.1 thorpej }
767 1.1 thorpej }
768 1.1 thorpej
769 1.1 thorpej /*
770 1.1 thorpej * Check for transmission complete interrupts.
771 1.1 thorpej */
772 1.1 thorpej if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
773 1.10 thorpej ifp->if_flags &= ~IFF_OACTIVE;
774 1.10 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
775 1.10 thorpej i = EPIC_NEXTTX(i), sc->sc_txpending--) {
776 1.10 thorpej txd = EPIC_CDTX(sc, i);
777 1.10 thorpej ds = EPIC_DSTX(sc, i);
778 1.1 thorpej
779 1.10 thorpej EPIC_CDTXSYNC(sc, i,
780 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
781 1.10 thorpej
782 1.55 tsutsui txstatus = txd->et_txstatus;
783 1.55 tsutsui if (txstatus & ET_TXSTAT_OWNER)
784 1.1 thorpej break;
785 1.1 thorpej
786 1.10 thorpej EPIC_CDFLSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
787 1.10 thorpej
788 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
789 1.10 thorpej 0, ds->ds_dmamap->dm_mapsize,
790 1.10 thorpej BUS_DMASYNC_POSTWRITE);
791 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
792 1.10 thorpej m_freem(ds->ds_mbuf);
793 1.10 thorpej ds->ds_mbuf = NULL;
794 1.1 thorpej
795 1.1 thorpej /*
796 1.1 thorpej * Check for errors and collisions.
797 1.1 thorpej */
798 1.55 tsutsui if ((txstatus & ET_TXSTAT_PACKETTX) == 0)
799 1.1 thorpej ifp->if_oerrors++;
800 1.10 thorpej else
801 1.10 thorpej ifp->if_opackets++;
802 1.1 thorpej ifp->if_collisions +=
803 1.55 tsutsui TXSTAT_COLLISIONS(txstatus);
804 1.55 tsutsui if (txstatus & ET_TXSTAT_CARSENSELOST)
805 1.1 thorpej printf("%s: lost carrier\n",
806 1.1 thorpej sc->sc_dev.dv_xname);
807 1.1 thorpej }
808 1.59 perry
809 1.10 thorpej /* Update the dirty transmit buffer pointer. */
810 1.1 thorpej sc->sc_txdirty = i;
811 1.1 thorpej
812 1.1 thorpej /*
813 1.1 thorpej * Cancel the watchdog timer if there are no pending
814 1.1 thorpej * transmissions.
815 1.1 thorpej */
816 1.1 thorpej if (sc->sc_txpending == 0)
817 1.1 thorpej ifp->if_timer = 0;
818 1.1 thorpej
819 1.1 thorpej /*
820 1.1 thorpej * Kick the transmitter after a DMA underrun.
821 1.1 thorpej */
822 1.1 thorpej if (intstat & INTSTAT_TXU) {
823 1.1 thorpej printf("%s: transmit underrun\n", sc->sc_dev.dv_xname);
824 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
825 1.1 thorpej EPIC_COMMAND, COMMAND_TXUGO);
826 1.1 thorpej if (sc->sc_txpending)
827 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
828 1.1 thorpej EPIC_COMMAND, COMMAND_TXQUEUED);
829 1.1 thorpej }
830 1.1 thorpej
831 1.1 thorpej /*
832 1.1 thorpej * Try to get more packets going.
833 1.1 thorpej */
834 1.1 thorpej epic_start(ifp);
835 1.1 thorpej }
836 1.1 thorpej
837 1.1 thorpej /*
838 1.1 thorpej * Check for fatal interrupts.
839 1.1 thorpej */
840 1.1 thorpej if (intstat & INTSTAT_FATAL_INT) {
841 1.21 thorpej if (intstat & INTSTAT_PTA)
842 1.21 thorpej printf("%s: PCI target abort error\n",
843 1.21 thorpej sc->sc_dev.dv_xname);
844 1.21 thorpej else if (intstat & INTSTAT_PMA)
845 1.21 thorpej printf("%s: PCI master abort error\n",
846 1.21 thorpej sc->sc_dev.dv_xname);
847 1.21 thorpej else if (intstat & INTSTAT_APE)
848 1.21 thorpej printf("%s: PCI address parity error\n",
849 1.21 thorpej sc->sc_dev.dv_xname);
850 1.21 thorpej else if (intstat & INTSTAT_DPE)
851 1.21 thorpej printf("%s: PCI data parity error\n",
852 1.21 thorpej sc->sc_dev.dv_xname);
853 1.21 thorpej else
854 1.21 thorpej printf("%s: unknown fatal error\n",
855 1.21 thorpej sc->sc_dev.dv_xname);
856 1.34 thorpej (void) epic_init(ifp);
857 1.1 thorpej }
858 1.1 thorpej
859 1.1 thorpej /*
860 1.1 thorpej * Check for more interrupts.
861 1.1 thorpej */
862 1.1 thorpej goto top;
863 1.1 thorpej }
864 1.1 thorpej
865 1.1 thorpej /*
866 1.8 thorpej * One second timer, used to tick the MII.
867 1.8 thorpej */
868 1.8 thorpej void
869 1.8 thorpej epic_tick(arg)
870 1.8 thorpej void *arg;
871 1.8 thorpej {
872 1.8 thorpej struct epic_softc *sc = arg;
873 1.8 thorpej int s;
874 1.8 thorpej
875 1.12 thorpej s = splnet();
876 1.8 thorpej mii_tick(&sc->sc_mii);
877 1.8 thorpej splx(s);
878 1.8 thorpej
879 1.29 thorpej callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
880 1.8 thorpej }
881 1.8 thorpej
882 1.8 thorpej /*
883 1.6 thorpej * Fixup the clock source on the EPIC.
884 1.6 thorpej */
885 1.6 thorpej void
886 1.6 thorpej epic_fixup_clock_source(sc)
887 1.6 thorpej struct epic_softc *sc;
888 1.6 thorpej {
889 1.6 thorpej int i;
890 1.6 thorpej
891 1.6 thorpej /*
892 1.6 thorpej * According to SMC Application Note 7-15, the EPIC's clock
893 1.6 thorpej * source is incorrect following a reset. This manifests itself
894 1.6 thorpej * as failure to recognize when host software has written to
895 1.6 thorpej * a register on the EPIC. The appnote recommends issuing at
896 1.6 thorpej * least 16 consecutive writes to the CLOCK TEST bit to correctly
897 1.6 thorpej * configure the clock source.
898 1.6 thorpej */
899 1.6 thorpej for (i = 0; i < 16; i++)
900 1.6 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
901 1.6 thorpej TEST_CLOCKTEST);
902 1.6 thorpej }
903 1.6 thorpej
904 1.6 thorpej /*
905 1.1 thorpej * Perform a soft reset on the EPIC.
906 1.1 thorpej */
907 1.1 thorpej void
908 1.1 thorpej epic_reset(sc)
909 1.1 thorpej struct epic_softc *sc;
910 1.1 thorpej {
911 1.1 thorpej
912 1.6 thorpej epic_fixup_clock_source(sc);
913 1.6 thorpej
914 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
915 1.1 thorpej delay(100);
916 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
917 1.1 thorpej delay(100);
918 1.6 thorpej
919 1.6 thorpej epic_fixup_clock_source(sc);
920 1.1 thorpej }
921 1.1 thorpej
922 1.1 thorpej /*
923 1.7 mycroft * Initialize the interface. Must be called at splnet().
924 1.1 thorpej */
925 1.19 thorpej int
926 1.34 thorpej epic_init(ifp)
927 1.34 thorpej struct ifnet *ifp;
928 1.1 thorpej {
929 1.34 thorpej struct epic_softc *sc = ifp->if_softc;
930 1.1 thorpej bus_space_tag_t st = sc->sc_st;
931 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
932 1.63 tsutsui uint8_t *enaddr = LLADDR(ifp->if_sadl);
933 1.1 thorpej struct epic_txdesc *txd;
934 1.19 thorpej struct epic_descsoft *ds;
935 1.63 tsutsui uint32_t genctl, reg0;
936 1.19 thorpej int i, error = 0;
937 1.1 thorpej
938 1.1 thorpej /*
939 1.1 thorpej * Cancel any pending I/O.
940 1.1 thorpej */
941 1.34 thorpej epic_stop(ifp, 0);
942 1.1 thorpej
943 1.1 thorpej /*
944 1.1 thorpej * Reset the EPIC to a known state.
945 1.1 thorpej */
946 1.1 thorpej epic_reset(sc);
947 1.1 thorpej
948 1.1 thorpej /*
949 1.1 thorpej * Magical mystery initialization.
950 1.1 thorpej */
951 1.1 thorpej bus_space_write_4(st, sh, EPIC_TXTEST, 0);
952 1.1 thorpej
953 1.1 thorpej /*
954 1.1 thorpej * Initialize the EPIC genctl register:
955 1.1 thorpej *
956 1.1 thorpej * - 64 byte receive FIFO threshold
957 1.1 thorpej * - automatic advance to next receive frame
958 1.1 thorpej */
959 1.1 thorpej genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
960 1.18 thorpej #if BYTE_ORDER == BIG_ENDIAN
961 1.18 thorpej genctl |= GENCTL_BIG_ENDIAN;
962 1.18 thorpej #endif
963 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
964 1.1 thorpej
965 1.1 thorpej /*
966 1.1 thorpej * Reset the MII bus and PHY.
967 1.1 thorpej */
968 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
969 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
970 1.1 thorpej bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
971 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
972 1.1 thorpej delay(100);
973 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
974 1.44 drochner delay(1000);
975 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
976 1.1 thorpej
977 1.1 thorpej /*
978 1.1 thorpej * Initialize Ethernet address.
979 1.1 thorpej */
980 1.1 thorpej reg0 = enaddr[1] << 8 | enaddr[0];
981 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN0, reg0);
982 1.1 thorpej reg0 = enaddr[3] << 8 | enaddr[2];
983 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN1, reg0);
984 1.1 thorpej reg0 = enaddr[5] << 8 | enaddr[4];
985 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN2, reg0);
986 1.1 thorpej
987 1.1 thorpej /*
988 1.1 thorpej * Initialize receive control. Remember the external buffer
989 1.1 thorpej * size setting.
990 1.1 thorpej */
991 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
992 1.1 thorpej (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
993 1.1 thorpej reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
994 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
995 1.1 thorpej reg0 |= RXCON_PROMISCMODE;
996 1.1 thorpej bus_space_write_4(st, sh, EPIC_RXCON, reg0);
997 1.1 thorpej
998 1.13 thorpej /* Set the current media. */
999 1.43 drochner epic_mediachange(ifp);
1000 1.1 thorpej
1001 1.13 thorpej /* Set up the multicast hash table. */
1002 1.13 thorpej epic_set_mchash(sc);
1003 1.13 thorpej
1004 1.1 thorpej /*
1005 1.10 thorpej * Initialize the transmit descriptor ring. txlast is initialized
1006 1.10 thorpej * to the end of the list so that it will wrap around to the first
1007 1.10 thorpej * descriptor when the first packet is transmitted.
1008 1.1 thorpej */
1009 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
1010 1.10 thorpej txd = EPIC_CDTX(sc, i);
1011 1.10 thorpej memset(txd, 0, sizeof(struct epic_txdesc));
1012 1.10 thorpej txd->et_bufaddr = EPIC_CDFLADDR(sc, i);
1013 1.10 thorpej txd->et_nextdesc = EPIC_CDTXADDR(sc, EPIC_NEXTTX(i));
1014 1.10 thorpej EPIC_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1015 1.1 thorpej }
1016 1.10 thorpej sc->sc_txpending = 0;
1017 1.10 thorpej sc->sc_txdirty = 0;
1018 1.10 thorpej sc->sc_txlast = EPIC_NTXDESC - 1;
1019 1.1 thorpej
1020 1.1 thorpej /*
1021 1.19 thorpej * Initialize the receive descriptor ring.
1022 1.1 thorpej */
1023 1.19 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
1024 1.19 thorpej ds = EPIC_DSRX(sc, i);
1025 1.19 thorpej if (ds->ds_mbuf == NULL) {
1026 1.19 thorpej if ((error = epic_add_rxbuf(sc, i)) != 0) {
1027 1.19 thorpej printf("%s: unable to allocate or map rx "
1028 1.19 thorpej "buffer %d error = %d\n",
1029 1.19 thorpej sc->sc_dev.dv_xname, i, error);
1030 1.19 thorpej /*
1031 1.19 thorpej * XXX Should attempt to run with fewer receive
1032 1.19 thorpej * XXX buffers instead of just failing.
1033 1.19 thorpej */
1034 1.19 thorpej epic_rxdrain(sc);
1035 1.19 thorpej goto out;
1036 1.19 thorpej }
1037 1.48 thorpej } else
1038 1.48 thorpej EPIC_INIT_RXDESC(sc, i);
1039 1.19 thorpej }
1040 1.10 thorpej sc->sc_rxptr = 0;
1041 1.1 thorpej
1042 1.1 thorpej /*
1043 1.1 thorpej * Initialize the interrupt mask and enable interrupts.
1044 1.1 thorpej */
1045 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
1046 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
1047 1.1 thorpej
1048 1.1 thorpej /*
1049 1.1 thorpej * Give the transmit and receive rings to the EPIC.
1050 1.1 thorpej */
1051 1.1 thorpej bus_space_write_4(st, sh, EPIC_PTCDAR,
1052 1.10 thorpej EPIC_CDTXADDR(sc, EPIC_NEXTTX(sc->sc_txlast)));
1053 1.1 thorpej bus_space_write_4(st, sh, EPIC_PRCDAR,
1054 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
1055 1.1 thorpej
1056 1.1 thorpej /*
1057 1.1 thorpej * Set the EPIC in motion.
1058 1.1 thorpej */
1059 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND,
1060 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
1061 1.1 thorpej
1062 1.1 thorpej /*
1063 1.1 thorpej * ...all done!
1064 1.1 thorpej */
1065 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1066 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1067 1.8 thorpej
1068 1.8 thorpej /*
1069 1.8 thorpej * Start the one second clock.
1070 1.8 thorpej */
1071 1.29 thorpej callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
1072 1.9 thorpej
1073 1.9 thorpej /*
1074 1.9 thorpej * Attempt to start output on the interface.
1075 1.9 thorpej */
1076 1.9 thorpej epic_start(ifp);
1077 1.19 thorpej
1078 1.19 thorpej out:
1079 1.19 thorpej if (error)
1080 1.19 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1081 1.19 thorpej return (error);
1082 1.19 thorpej }
1083 1.19 thorpej
1084 1.19 thorpej /*
1085 1.19 thorpej * Drain the receive queue.
1086 1.19 thorpej */
1087 1.19 thorpej void
1088 1.19 thorpej epic_rxdrain(sc)
1089 1.19 thorpej struct epic_softc *sc;
1090 1.19 thorpej {
1091 1.19 thorpej struct epic_descsoft *ds;
1092 1.19 thorpej int i;
1093 1.19 thorpej
1094 1.19 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
1095 1.19 thorpej ds = EPIC_DSRX(sc, i);
1096 1.19 thorpej if (ds->ds_mbuf != NULL) {
1097 1.19 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1098 1.19 thorpej m_freem(ds->ds_mbuf);
1099 1.19 thorpej ds->ds_mbuf = NULL;
1100 1.19 thorpej }
1101 1.19 thorpej }
1102 1.1 thorpej }
1103 1.1 thorpej
1104 1.1 thorpej /*
1105 1.1 thorpej * Stop transmission on the interface.
1106 1.1 thorpej */
1107 1.1 thorpej void
1108 1.34 thorpej epic_stop(ifp, disable)
1109 1.34 thorpej struct ifnet *ifp;
1110 1.34 thorpej int disable;
1111 1.1 thorpej {
1112 1.34 thorpej struct epic_softc *sc = ifp->if_softc;
1113 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1114 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1115 1.1 thorpej struct epic_descsoft *ds;
1116 1.63 tsutsui uint32_t reg;
1117 1.1 thorpej int i;
1118 1.6 thorpej
1119 1.8 thorpej /*
1120 1.8 thorpej * Stop the one second clock.
1121 1.8 thorpej */
1122 1.29 thorpej callout_stop(&sc->sc_mii_callout);
1123 1.23 thorpej
1124 1.23 thorpej /* Down the MII. */
1125 1.23 thorpej mii_down(&sc->sc_mii);
1126 1.8 thorpej
1127 1.6 thorpej /* Paranoia... */
1128 1.6 thorpej epic_fixup_clock_source(sc);
1129 1.1 thorpej
1130 1.1 thorpej /*
1131 1.1 thorpej * Disable interrupts.
1132 1.1 thorpej */
1133 1.1 thorpej reg = bus_space_read_4(st, sh, EPIC_GENCTL);
1134 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
1135 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, 0);
1136 1.1 thorpej
1137 1.1 thorpej /*
1138 1.1 thorpej * Stop the DMA engine and take the receiver off-line.
1139 1.1 thorpej */
1140 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
1141 1.1 thorpej COMMAND_STOP_TDMA | COMMAND_STOP_RX);
1142 1.1 thorpej
1143 1.1 thorpej /*
1144 1.1 thorpej * Release any queued transmit buffers.
1145 1.1 thorpej */
1146 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
1147 1.10 thorpej ds = EPIC_DSTX(sc, i);
1148 1.1 thorpej if (ds->ds_mbuf != NULL) {
1149 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1150 1.1 thorpej m_freem(ds->ds_mbuf);
1151 1.1 thorpej ds->ds_mbuf = NULL;
1152 1.1 thorpej }
1153 1.19 thorpej }
1154 1.19 thorpej
1155 1.34 thorpej if (disable)
1156 1.19 thorpej epic_rxdrain(sc);
1157 1.1 thorpej
1158 1.1 thorpej /*
1159 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
1160 1.1 thorpej */
1161 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1162 1.1 thorpej ifp->if_timer = 0;
1163 1.1 thorpej }
1164 1.1 thorpej
1165 1.1 thorpej /*
1166 1.1 thorpej * Read the EPIC Serial EEPROM.
1167 1.1 thorpej */
1168 1.1 thorpej void
1169 1.1 thorpej epic_read_eeprom(sc, word, wordcnt, data)
1170 1.1 thorpej struct epic_softc *sc;
1171 1.1 thorpej int word, wordcnt;
1172 1.63 tsutsui uint16_t *data;
1173 1.1 thorpej {
1174 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1175 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1176 1.63 tsutsui uint16_t reg;
1177 1.1 thorpej int i, x;
1178 1.1 thorpej
1179 1.1 thorpej #define EEPROM_WAIT_READY(st, sh) \
1180 1.1 thorpej while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
1181 1.1 thorpej /* nothing */
1182 1.1 thorpej
1183 1.1 thorpej /*
1184 1.1 thorpej * Enable the EEPROM.
1185 1.1 thorpej */
1186 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1187 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1188 1.1 thorpej
1189 1.1 thorpej for (i = 0; i < wordcnt; i++) {
1190 1.1 thorpej /* Send CHIP SELECT for one clock tick. */
1191 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
1192 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1193 1.1 thorpej
1194 1.1 thorpej /* Shift in the READ opcode. */
1195 1.1 thorpej for (x = 3; x > 0; x--) {
1196 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1197 1.1 thorpej if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
1198 1.1 thorpej reg |= EECTL_EEDI;
1199 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1200 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1201 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1202 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1203 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1204 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1205 1.1 thorpej }
1206 1.1 thorpej
1207 1.1 thorpej /* Shift in address. */
1208 1.1 thorpej for (x = 6; x > 0; x--) {
1209 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1210 1.1 thorpej if ((word + i) & (1 << (x - 1)))
1211 1.59 perry reg |= EECTL_EEDI;
1212 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1213 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1214 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1215 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1216 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1217 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1218 1.1 thorpej }
1219 1.1 thorpej
1220 1.1 thorpej /* Shift out data. */
1221 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1222 1.1 thorpej data[i] = 0;
1223 1.1 thorpej for (x = 16; x > 0; x--) {
1224 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1225 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1226 1.1 thorpej if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
1227 1.1 thorpej data[i] |= (1 << (x - 1));
1228 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1229 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1230 1.1 thorpej }
1231 1.1 thorpej
1232 1.1 thorpej /* Clear CHIP SELECT. */
1233 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1234 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1235 1.1 thorpej }
1236 1.1 thorpej
1237 1.1 thorpej /*
1238 1.1 thorpej * Disable the EEPROM.
1239 1.1 thorpej */
1240 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, 0);
1241 1.1 thorpej
1242 1.1 thorpej #undef EEPROM_WAIT_READY
1243 1.1 thorpej }
1244 1.1 thorpej
1245 1.1 thorpej /*
1246 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1247 1.1 thorpej */
1248 1.1 thorpej int
1249 1.59 perry epic_add_rxbuf(sc, idx)
1250 1.1 thorpej struct epic_softc *sc;
1251 1.1 thorpej int idx;
1252 1.1 thorpej {
1253 1.10 thorpej struct epic_descsoft *ds = EPIC_DSRX(sc, idx);
1254 1.10 thorpej struct mbuf *m;
1255 1.10 thorpej int error;
1256 1.1 thorpej
1257 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1258 1.10 thorpej if (m == NULL)
1259 1.10 thorpej return (ENOBUFS);
1260 1.1 thorpej
1261 1.10 thorpej MCLGET(m, M_DONTWAIT);
1262 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
1263 1.10 thorpej m_freem(m);
1264 1.10 thorpej return (ENOBUFS);
1265 1.1 thorpej }
1266 1.1 thorpej
1267 1.10 thorpej if (ds->ds_mbuf != NULL)
1268 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1269 1.10 thorpej
1270 1.1 thorpej ds->ds_mbuf = m;
1271 1.1 thorpej
1272 1.10 thorpej error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1273 1.47 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1274 1.47 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
1275 1.10 thorpej if (error) {
1276 1.10 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1277 1.10 thorpej sc->sc_dev.dv_xname, idx, error);
1278 1.10 thorpej panic("epic_add_rxbuf"); /* XXX */
1279 1.1 thorpej }
1280 1.1 thorpej
1281 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1282 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1283 1.1 thorpej
1284 1.10 thorpej EPIC_INIT_RXDESC(sc, idx);
1285 1.1 thorpej
1286 1.10 thorpej return (0);
1287 1.1 thorpej }
1288 1.1 thorpej
1289 1.1 thorpej /*
1290 1.1 thorpej * Set the EPIC multicast hash table.
1291 1.13 thorpej *
1292 1.13 thorpej * NOTE: We rely on a recently-updated mii_media_active here!
1293 1.1 thorpej */
1294 1.1 thorpej void
1295 1.1 thorpej epic_set_mchash(sc)
1296 1.1 thorpej struct epic_softc *sc;
1297 1.1 thorpej {
1298 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1299 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1300 1.1 thorpej struct ether_multi *enm;
1301 1.1 thorpej struct ether_multistep step;
1302 1.63 tsutsui uint32_t hash, mchash[4];
1303 1.1 thorpej
1304 1.1 thorpej /*
1305 1.1 thorpej * Set up the multicast address filter by passing all multicast
1306 1.31 thorpej * addresses through a CRC generator, and then using the low-order
1307 1.1 thorpej * 6 bits as an index into the 64 bit multicast hash table (only
1308 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
1309 1.31 thorpej * valid). The high order bits select the register, while the
1310 1.1 thorpej * rest of the bits select the bit within the register.
1311 1.1 thorpej */
1312 1.1 thorpej
1313 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
1314 1.1 thorpej goto allmulti;
1315 1.1 thorpej
1316 1.13 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_10_T) {
1317 1.13 thorpej /* XXX hardware bug in 10Mbps mode. */
1318 1.13 thorpej goto allmulti;
1319 1.13 thorpej }
1320 1.1 thorpej
1321 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
1322 1.1 thorpej
1323 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1324 1.1 thorpej while (enm != NULL) {
1325 1.46 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1326 1.1 thorpej /*
1327 1.1 thorpej * We must listen to a range of multicast addresses.
1328 1.1 thorpej * For now, just accept all multicasts, rather than
1329 1.1 thorpej * trying to set only those filter bits needed to match
1330 1.1 thorpej * the range. (At this time, the only use of address
1331 1.1 thorpej * ranges is for IP multicast routing, for which the
1332 1.1 thorpej * range is big enough to require all bits set.)
1333 1.1 thorpej */
1334 1.1 thorpej goto allmulti;
1335 1.1 thorpej }
1336 1.1 thorpej
1337 1.37 thorpej hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1338 1.37 thorpej hash >>= 26;
1339 1.1 thorpej
1340 1.1 thorpej /* Set the corresponding bit in the hash table. */
1341 1.31 thorpej mchash[hash >> 4] |= 1 << (hash & 0xf);
1342 1.1 thorpej
1343 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1344 1.1 thorpej }
1345 1.1 thorpej
1346 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1347 1.1 thorpej goto sethash;
1348 1.1 thorpej
1349 1.1 thorpej allmulti:
1350 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1351 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
1352 1.1 thorpej
1353 1.1 thorpej sethash:
1354 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
1355 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
1356 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
1357 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
1358 1.8 thorpej }
1359 1.8 thorpej
1360 1.8 thorpej /*
1361 1.8 thorpej * Wait for the MII to become ready.
1362 1.8 thorpej */
1363 1.8 thorpej int
1364 1.8 thorpej epic_mii_wait(sc, rw)
1365 1.8 thorpej struct epic_softc *sc;
1366 1.63 tsutsui uint32_t rw;
1367 1.8 thorpej {
1368 1.8 thorpej int i;
1369 1.8 thorpej
1370 1.8 thorpej for (i = 0; i < 50; i++) {
1371 1.8 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
1372 1.8 thorpej == 0)
1373 1.8 thorpej break;
1374 1.8 thorpej delay(2);
1375 1.8 thorpej }
1376 1.8 thorpej if (i == 50) {
1377 1.8 thorpej printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
1378 1.8 thorpej return (1);
1379 1.8 thorpej }
1380 1.8 thorpej
1381 1.8 thorpej return (0);
1382 1.8 thorpej }
1383 1.8 thorpej
1384 1.8 thorpej /*
1385 1.8 thorpej * Read from the MII.
1386 1.8 thorpej */
1387 1.8 thorpej int
1388 1.8 thorpej epic_mii_read(self, phy, reg)
1389 1.8 thorpej struct device *self;
1390 1.8 thorpej int phy, reg;
1391 1.8 thorpej {
1392 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1393 1.8 thorpej
1394 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1395 1.8 thorpej return (0);
1396 1.8 thorpej
1397 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1398 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_READ));
1399 1.8 thorpej
1400 1.8 thorpej if (epic_mii_wait(sc, MMCTL_READ))
1401 1.8 thorpej return (0);
1402 1.8 thorpej
1403 1.8 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
1404 1.8 thorpej MMDATA_MASK);
1405 1.8 thorpej }
1406 1.8 thorpej
1407 1.8 thorpej /*
1408 1.8 thorpej * Write to the MII.
1409 1.8 thorpej */
1410 1.8 thorpej void
1411 1.8 thorpej epic_mii_write(self, phy, reg, val)
1412 1.8 thorpej struct device *self;
1413 1.8 thorpej int phy, reg, val;
1414 1.8 thorpej {
1415 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1416 1.8 thorpej
1417 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1418 1.8 thorpej return;
1419 1.8 thorpej
1420 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
1421 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1422 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_WRITE));
1423 1.8 thorpej }
1424 1.8 thorpej
1425 1.8 thorpej /*
1426 1.8 thorpej * Callback from PHY when media changes.
1427 1.8 thorpej */
1428 1.8 thorpej void
1429 1.8 thorpej epic_statchg(self)
1430 1.8 thorpej struct device *self;
1431 1.8 thorpej {
1432 1.11 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1433 1.63 tsutsui uint32_t txcon, miicfg;
1434 1.11 thorpej
1435 1.11 thorpej /*
1436 1.11 thorpej * Update loopback bits in TXCON to reflect duplex mode.
1437 1.11 thorpej */
1438 1.11 thorpej txcon = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_TXCON);
1439 1.11 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX)
1440 1.11 thorpej txcon |= (TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1441 1.11 thorpej else
1442 1.11 thorpej txcon &= ~(TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1443 1.11 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TXCON, txcon);
1444 1.13 thorpej
1445 1.43 drochner /* On some cards we need manualy set fullduplex led */
1446 1.43 drochner if (sc->sc_hwflags & EPIC_DUPLEXLED_ON_694) {
1447 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1448 1.59 perry if (IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX)
1449 1.43 drochner miicfg |= MIICFG_ENABLE;
1450 1.43 drochner else
1451 1.43 drochner miicfg &= ~MIICFG_ENABLE;
1452 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1453 1.43 drochner }
1454 1.43 drochner
1455 1.13 thorpej /*
1456 1.13 thorpej * There is a multicast filter bug in 10Mbps mode. Kick the
1457 1.13 thorpej * multicast filter in case the speed changed.
1458 1.13 thorpej */
1459 1.13 thorpej epic_set_mchash(sc);
1460 1.8 thorpej }
1461 1.8 thorpej
1462 1.8 thorpej /*
1463 1.8 thorpej * Callback from ifmedia to request current media status.
1464 1.8 thorpej */
1465 1.8 thorpej void
1466 1.8 thorpej epic_mediastatus(ifp, ifmr)
1467 1.8 thorpej struct ifnet *ifp;
1468 1.8 thorpej struct ifmediareq *ifmr;
1469 1.8 thorpej {
1470 1.8 thorpej struct epic_softc *sc = ifp->if_softc;
1471 1.8 thorpej
1472 1.8 thorpej mii_pollstat(&sc->sc_mii);
1473 1.8 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
1474 1.8 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
1475 1.8 thorpej }
1476 1.8 thorpej
1477 1.8 thorpej /*
1478 1.8 thorpej * Callback from ifmedia to request new media setting.
1479 1.8 thorpej */
1480 1.8 thorpej int
1481 1.8 thorpej epic_mediachange(ifp)
1482 1.8 thorpej struct ifnet *ifp;
1483 1.8 thorpej {
1484 1.11 thorpej struct epic_softc *sc = ifp->if_softc;
1485 1.43 drochner struct mii_data *mii = &sc->sc_mii;
1486 1.43 drochner struct ifmedia *ifm = &mii->mii_media;
1487 1.43 drochner int media = ifm->ifm_cur->ifm_media;
1488 1.63 tsutsui uint32_t miicfg;
1489 1.43 drochner struct mii_softc *miisc;
1490 1.43 drochner int cfg;
1491 1.43 drochner
1492 1.43 drochner if (!(ifp->if_flags & IFF_UP))
1493 1.43 drochner return (0);
1494 1.43 drochner
1495 1.43 drochner if (IFM_INST(media) != sc->sc_serinst) {
1496 1.43 drochner /* If we're not selecting serial interface, select MII mode */
1497 1.43 drochner #ifdef EPICMEDIADEBUG
1498 1.43 drochner printf("%s: parallel mode\n", ifp->if_xname);
1499 1.59 perry #endif
1500 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1501 1.43 drochner miicfg &= ~MIICFG_SERMODEENA;
1502 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1503 1.43 drochner }
1504 1.43 drochner
1505 1.43 drochner mii_mediachg(mii);
1506 1.43 drochner
1507 1.43 drochner if (IFM_INST(media) == sc->sc_serinst) {
1508 1.43 drochner /* select serial interface */
1509 1.43 drochner #ifdef EPICMEDIADEBUG
1510 1.43 drochner printf("%s: serial mode\n", ifp->if_xname);
1511 1.43 drochner #endif
1512 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1513 1.43 drochner miicfg |= (MIICFG_SERMODEENA | MIICFG_ENABLE);
1514 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1515 1.43 drochner
1516 1.43 drochner /* There is no driver to fill this */
1517 1.43 drochner mii->mii_media_active = media;
1518 1.43 drochner mii->mii_media_status = 0;
1519 1.43 drochner
1520 1.43 drochner epic_statchg(&sc->sc_dev);
1521 1.43 drochner return (0);
1522 1.43 drochner }
1523 1.43 drochner
1524 1.43 drochner /* Lookup selected PHY */
1525 1.43 drochner for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
1526 1.43 drochner miisc = LIST_NEXT(miisc, mii_list)) {
1527 1.43 drochner if (IFM_INST(media) == miisc->mii_inst)
1528 1.43 drochner break;
1529 1.43 drochner }
1530 1.43 drochner if (!miisc) {
1531 1.43 drochner printf("epic_mediachange: can't happen\n"); /* ??? panic */
1532 1.43 drochner return (0);
1533 1.43 drochner }
1534 1.43 drochner #ifdef EPICMEDIADEBUG
1535 1.43 drochner printf("%s: using phy %s\n", ifp->if_xname,
1536 1.43 drochner miisc->mii_dev.dv_xname);
1537 1.43 drochner #endif
1538 1.43 drochner
1539 1.43 drochner if (miisc->mii_flags & MIIF_HAVEFIBER) {
1540 1.43 drochner /* XXX XXX assume it's a Level1 - should check */
1541 1.43 drochner
1542 1.54 wiz /* We have to powerup fiber transceivers */
1543 1.43 drochner cfg = PHY_READ(miisc, MII_LXTPHY_CONFIG);
1544 1.43 drochner if (IFM_SUBTYPE(media) == IFM_100_FX) {
1545 1.43 drochner #ifdef EPICMEDIADEBUG
1546 1.43 drochner printf("%s: power up fiber\n", ifp->if_xname);
1547 1.43 drochner #endif
1548 1.43 drochner cfg |= (CONFIG_LEDC1 | CONFIG_LEDC0);
1549 1.43 drochner } else {
1550 1.43 drochner #ifdef EPICMEDIADEBUG
1551 1.43 drochner printf("%s: power down fiber\n", ifp->if_xname);
1552 1.43 drochner #endif
1553 1.43 drochner cfg &= ~(CONFIG_LEDC1 | CONFIG_LEDC0);
1554 1.43 drochner }
1555 1.43 drochner PHY_WRITE(miisc, MII_LXTPHY_CONFIG, cfg);
1556 1.43 drochner }
1557 1.8 thorpej
1558 1.8 thorpej return (0);
1559 1.1 thorpej }
1560