smc83c170.c revision 1.73 1 1.73 cegger /* $NetBSD: smc83c170.c,v 1.73 2008/04/08 12:07:27 cegger Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.10 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Device driver for the Standard Microsystems Corp. 83C170
42 1.1 thorpej * Ethernet PCI Integrated Controller (EPIC/100).
43 1.1 thorpej */
44 1.49 lukem
45 1.49 lukem #include <sys/cdefs.h>
46 1.73 cegger __KERNEL_RCSID(0, "$NetBSD: smc83c170.c,v 1.73 2008/04/08 12:07:27 cegger Exp $");
47 1.1 thorpej
48 1.1 thorpej #include "bpfilter.h"
49 1.1 thorpej
50 1.1 thorpej #include <sys/param.h>
51 1.59 perry #include <sys/systm.h>
52 1.29 thorpej #include <sys/callout.h>
53 1.59 perry #include <sys/mbuf.h>
54 1.1 thorpej #include <sys/malloc.h>
55 1.1 thorpej #include <sys/kernel.h>
56 1.1 thorpej #include <sys/socket.h>
57 1.1 thorpej #include <sys/ioctl.h>
58 1.1 thorpej #include <sys/errno.h>
59 1.1 thorpej #include <sys/device.h>
60 1.38 thorpej
61 1.38 thorpej #include <uvm/uvm_extern.h>
62 1.38 thorpej
63 1.1 thorpej #include <net/if.h>
64 1.1 thorpej #include <net/if_dl.h>
65 1.1 thorpej #include <net/if_media.h>
66 1.1 thorpej #include <net/if_ether.h>
67 1.1 thorpej
68 1.59 perry #if NBPFILTER > 0
69 1.1 thorpej #include <net/bpf.h>
70 1.59 perry #endif
71 1.1 thorpej
72 1.67 ad #include <sys/bus.h>
73 1.67 ad #include <sys/intr.h>
74 1.1 thorpej
75 1.8 thorpej #include <dev/mii/miivar.h>
76 1.43 drochner #include <dev/mii/lxtphyreg.h>
77 1.8 thorpej
78 1.1 thorpej #include <dev/ic/smc83c170reg.h>
79 1.1 thorpej #include <dev/ic/smc83c170var.h>
80 1.1 thorpej
81 1.58 perry void epic_start(struct ifnet *);
82 1.58 perry void epic_watchdog(struct ifnet *);
83 1.64 christos int epic_ioctl(struct ifnet *, u_long, void *);
84 1.58 perry int epic_init(struct ifnet *);
85 1.58 perry void epic_stop(struct ifnet *, int);
86 1.58 perry
87 1.58 perry void epic_shutdown(void *);
88 1.58 perry
89 1.58 perry void epic_reset(struct epic_softc *);
90 1.58 perry void epic_rxdrain(struct epic_softc *);
91 1.58 perry int epic_add_rxbuf(struct epic_softc *, int);
92 1.63 tsutsui void epic_read_eeprom(struct epic_softc *, int, int, uint16_t *);
93 1.58 perry void epic_set_mchash(struct epic_softc *);
94 1.58 perry void epic_fixup_clock_source(struct epic_softc *);
95 1.58 perry int epic_mii_read(struct device *, int, int);
96 1.58 perry void epic_mii_write(struct device *, int, int, int);
97 1.63 tsutsui int epic_mii_wait(struct epic_softc *, uint32_t);
98 1.58 perry void epic_tick(void *);
99 1.58 perry
100 1.58 perry void epic_statchg(struct device *);
101 1.58 perry int epic_mediachange(struct ifnet *);
102 1.1 thorpej
103 1.1 thorpej #define INTMASK (INTSTAT_FATAL_INT | INTSTAT_TXU | \
104 1.21 thorpej INTSTAT_TXC | INTSTAT_RXE | INTSTAT_RQE | INTSTAT_RCC)
105 1.1 thorpej
106 1.19 thorpej int epic_copy_small = 0;
107 1.19 thorpej
108 1.52 bouyer #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
109 1.52 bouyer
110 1.1 thorpej /*
111 1.1 thorpej * Attach an EPIC interface to the system.
112 1.1 thorpej */
113 1.1 thorpej void
114 1.1 thorpej epic_attach(sc)
115 1.1 thorpej struct epic_softc *sc;
116 1.1 thorpej {
117 1.1 thorpej bus_space_tag_t st = sc->sc_st;
118 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
119 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
120 1.51 thorpej int rseg, error, miiflags;
121 1.51 thorpej u_int i;
122 1.1 thorpej bus_dma_segment_t seg;
123 1.63 tsutsui uint8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
124 1.63 tsutsui uint16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
125 1.52 bouyer char *nullbuf;
126 1.1 thorpej
127 1.65 ad callout_init(&sc->sc_mii_callout, 0);
128 1.29 thorpej
129 1.1 thorpej /*
130 1.1 thorpej * Allocate the control data structures, and create and load the
131 1.1 thorpej * DMA map for it.
132 1.1 thorpej */
133 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
134 1.52 bouyer sizeof(struct epic_control_data) + ETHER_PAD_LEN, PAGE_SIZE, 0,
135 1.52 bouyer &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
136 1.73 cegger aprint_error_dev(&sc->sc_dev,
137 1.73 cegger "unable to allocate control data, error = %d\n",
138 1.73 cegger error);
139 1.14 thorpej goto fail_0;
140 1.1 thorpej }
141 1.1 thorpej
142 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
143 1.52 bouyer sizeof(struct epic_control_data) + ETHER_PAD_LEN,
144 1.64 christos (void **)&sc->sc_control_data,
145 1.1 thorpej BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
146 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to map control data, error = %d\n", error);
147 1.14 thorpej goto fail_1;
148 1.1 thorpej }
149 1.52 bouyer nullbuf =
150 1.52 bouyer (char *)sc->sc_control_data + sizeof(struct epic_control_data);
151 1.52 bouyer memset(nullbuf, 0, ETHER_PAD_LEN);
152 1.1 thorpej
153 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
154 1.1 thorpej sizeof(struct epic_control_data), 1,
155 1.1 thorpej sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
156 1.1 thorpej &sc->sc_cddmamap)) != 0) {
157 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to create control data DMA map, "
158 1.73 cegger "error = %d\n", error);
159 1.14 thorpej goto fail_2;
160 1.1 thorpej }
161 1.1 thorpej
162 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
163 1.1 thorpej sc->sc_control_data, sizeof(struct epic_control_data), NULL,
164 1.1 thorpej BUS_DMA_NOWAIT)) != 0) {
165 1.73 cegger aprint_error_dev(&sc->sc_dev,
166 1.73 cegger "unable to load control data DMA map, error = %d\n",
167 1.73 cegger error);
168 1.14 thorpej goto fail_3;
169 1.1 thorpej }
170 1.1 thorpej
171 1.1 thorpej /*
172 1.1 thorpej * Create the transmit buffer DMA maps.
173 1.1 thorpej */
174 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
175 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
176 1.1 thorpej EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
177 1.10 thorpej &EPIC_DSTX(sc, i)->ds_dmamap)) != 0) {
178 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to create tx DMA map %d, "
179 1.73 cegger "error = %d\n", i, error);
180 1.14 thorpej goto fail_4;
181 1.1 thorpej }
182 1.1 thorpej }
183 1.1 thorpej
184 1.1 thorpej /*
185 1.42 tsutsui * Create the receive buffer DMA maps.
186 1.1 thorpej */
187 1.1 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
188 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
189 1.1 thorpej MCLBYTES, 0, BUS_DMA_NOWAIT,
190 1.10 thorpej &EPIC_DSRX(sc, i)->ds_dmamap)) != 0) {
191 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to create rx DMA map %d, "
192 1.73 cegger "error = %d\n", i, error);
193 1.14 thorpej goto fail_5;
194 1.1 thorpej }
195 1.19 thorpej EPIC_DSRX(sc, i)->ds_mbuf = NULL;
196 1.1 thorpej }
197 1.1 thorpej
198 1.52 bouyer /*
199 1.52 bouyer * create and map the pad buffer
200 1.52 bouyer */
201 1.52 bouyer if ((error = bus_dmamap_create(sc->sc_dmat, ETHER_PAD_LEN, 1,
202 1.52 bouyer ETHER_PAD_LEN, 0, BUS_DMA_NOWAIT,&sc->sc_nulldmamap)) != 0) {
203 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to create pad buffer DMA map, "
204 1.73 cegger "error = %d\n", error);
205 1.52 bouyer goto fail_5;
206 1.52 bouyer }
207 1.52 bouyer
208 1.52 bouyer if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_nulldmamap,
209 1.52 bouyer nullbuf, ETHER_PAD_LEN, NULL, BUS_DMA_NOWAIT)) != 0) {
210 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to load pad buffer DMA map, "
211 1.73 cegger "error = %d\n", error);
212 1.52 bouyer goto fail_6;
213 1.52 bouyer }
214 1.52 bouyer bus_dmamap_sync(sc->sc_dmat, sc->sc_nulldmamap, 0, ETHER_PAD_LEN,
215 1.52 bouyer BUS_DMASYNC_PREWRITE);
216 1.1 thorpej
217 1.1 thorpej /*
218 1.1 thorpej * Bring the chip out of low-power mode and reset it to a known state.
219 1.1 thorpej */
220 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, 0);
221 1.1 thorpej epic_reset(sc);
222 1.1 thorpej
223 1.1 thorpej /*
224 1.1 thorpej * Read the Ethernet address from the EEPROM.
225 1.1 thorpej */
226 1.62 tsutsui epic_read_eeprom(sc, 0, __arraycount(myea), myea);
227 1.62 tsutsui for (i = 0; i < __arraycount(myea); i++) {
228 1.32 tsutsui enaddr[i * 2] = myea[i] & 0xff;
229 1.32 tsutsui enaddr[i * 2 + 1] = myea[i] >> 8;
230 1.32 tsutsui }
231 1.1 thorpej
232 1.1 thorpej /*
233 1.1 thorpej * ...and the device name.
234 1.1 thorpej */
235 1.62 tsutsui epic_read_eeprom(sc, 0x2c, __arraycount(mydevname), mydevname);
236 1.62 tsutsui for (i = 0; i < __arraycount(mydevname); i++) {
237 1.32 tsutsui devname[i * 2] = mydevname[i] & 0xff;
238 1.32 tsutsui devname[i * 2 + 1] = mydevname[i] >> 8;
239 1.32 tsutsui }
240 1.32 tsutsui
241 1.1 thorpej devname[sizeof(mydevname)] = '\0';
242 1.61 tsutsui for (i = sizeof(mydevname) ; i > 0; i--) {
243 1.61 tsutsui if (devname[i - 1] == ' ')
244 1.61 tsutsui devname[i - 1] = '\0';
245 1.1 thorpej else
246 1.1 thorpej break;
247 1.1 thorpej }
248 1.1 thorpej
249 1.73 cegger aprint_normal_dev(&sc->sc_dev, "%s, Ethernet address %s\n",
250 1.1 thorpej devname, ether_sprintf(enaddr));
251 1.1 thorpej
252 1.43 drochner miiflags = 0;
253 1.43 drochner if (sc->sc_hwflags & EPIC_HAS_MII_FIBER)
254 1.43 drochner miiflags |= MIIF_HAVEFIBER;
255 1.43 drochner
256 1.8 thorpej /*
257 1.8 thorpej * Initialize our media structures and probe the MII.
258 1.8 thorpej */
259 1.8 thorpej sc->sc_mii.mii_ifp = ifp;
260 1.8 thorpej sc->sc_mii.mii_readreg = epic_mii_read;
261 1.8 thorpej sc->sc_mii.mii_writereg = epic_mii_write;
262 1.8 thorpej sc->sc_mii.mii_statchg = epic_statchg;
263 1.71 dyoung
264 1.71 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
265 1.50 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epic_mediachange,
266 1.71 dyoung ether_mediastatus);
267 1.24 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
268 1.43 drochner MII_OFFSET_ANY, miiflags);
269 1.69 dyoung if (LIST_EMPTY(&sc->sc_mii.mii_phys)) {
270 1.8 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
271 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
272 1.8 thorpej } else
273 1.8 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
274 1.8 thorpej
275 1.43 drochner if (sc->sc_hwflags & EPIC_HAS_BNC) {
276 1.43 drochner /* use the next free media instance */
277 1.43 drochner sc->sc_serinst = sc->sc_mii.mii_instance++;
278 1.43 drochner ifmedia_add(&sc->sc_mii.mii_media,
279 1.43 drochner IFM_MAKEWORD(IFM_ETHER, IFM_10_2, 0,
280 1.43 drochner sc->sc_serinst),
281 1.43 drochner 0, NULL);
282 1.73 cegger aprint_normal_dev(&sc->sc_dev, "10base2/BNC\n");
283 1.43 drochner } else
284 1.43 drochner sc->sc_serinst = -1;
285 1.43 drochner
286 1.73 cegger strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
287 1.1 thorpej ifp->if_softc = sc;
288 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
289 1.1 thorpej ifp->if_ioctl = epic_ioctl;
290 1.1 thorpej ifp->if_start = epic_start;
291 1.1 thorpej ifp->if_watchdog = epic_watchdog;
292 1.34 thorpej ifp->if_init = epic_init;
293 1.34 thorpej ifp->if_stop = epic_stop;
294 1.40 thorpej IFQ_SET_READY(&ifp->if_snd);
295 1.36 bouyer
296 1.36 bouyer /*
297 1.36 bouyer * We can support 802.1Q VLAN-sized frames.
298 1.36 bouyer */
299 1.36 bouyer sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
300 1.1 thorpej
301 1.1 thorpej /*
302 1.1 thorpej * Attach the interface.
303 1.1 thorpej */
304 1.1 thorpej if_attach(ifp);
305 1.1 thorpej ether_ifattach(ifp, enaddr);
306 1.1 thorpej
307 1.1 thorpej /*
308 1.1 thorpej * Make sure the interface is shutdown during reboot.
309 1.1 thorpej */
310 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
311 1.1 thorpej if (sc->sc_sdhook == NULL)
312 1.73 cegger aprint_error_dev(&sc->sc_dev, "WARNING: unable to establish shutdown hook\n");
313 1.1 thorpej return;
314 1.1 thorpej
315 1.1 thorpej /*
316 1.1 thorpej * Free any resources we've allocated during the failed attach
317 1.1 thorpej * attempt. Do this in reverse order and fall through.
318 1.1 thorpej */
319 1.52 bouyer fail_6:
320 1.52 bouyer bus_dmamap_destroy(sc->sc_dmat, sc->sc_nulldmamap);
321 1.14 thorpej fail_5:
322 1.14 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
323 1.14 thorpej if (EPIC_DSRX(sc, i)->ds_dmamap != NULL)
324 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
325 1.10 thorpej EPIC_DSRX(sc, i)->ds_dmamap);
326 1.14 thorpej }
327 1.14 thorpej fail_4:
328 1.14 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
329 1.14 thorpej if (EPIC_DSTX(sc, i)->ds_dmamap != NULL)
330 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
331 1.10 thorpej EPIC_DSTX(sc, i)->ds_dmamap);
332 1.1 thorpej }
333 1.14 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
334 1.14 thorpej fail_3:
335 1.14 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
336 1.14 thorpej fail_2:
337 1.64 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
338 1.14 thorpej sizeof(struct epic_control_data));
339 1.14 thorpej fail_1:
340 1.14 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
341 1.14 thorpej fail_0:
342 1.14 thorpej return;
343 1.1 thorpej }
344 1.1 thorpej
345 1.1 thorpej /*
346 1.1 thorpej * Shutdown hook. Make sure the interface is stopped at reboot.
347 1.1 thorpej */
348 1.1 thorpej void
349 1.1 thorpej epic_shutdown(arg)
350 1.1 thorpej void *arg;
351 1.1 thorpej {
352 1.1 thorpej struct epic_softc *sc = arg;
353 1.1 thorpej
354 1.34 thorpej epic_stop(&sc->sc_ethercom.ec_if, 1);
355 1.1 thorpej }
356 1.1 thorpej
357 1.1 thorpej /*
358 1.1 thorpej * Start packet transmission on the interface.
359 1.1 thorpej * [ifnet interface function]
360 1.1 thorpej */
361 1.1 thorpej void
362 1.1 thorpej epic_start(ifp)
363 1.1 thorpej struct ifnet *ifp;
364 1.1 thorpej {
365 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
366 1.10 thorpej struct mbuf *m0, *m;
367 1.1 thorpej struct epic_txdesc *txd;
368 1.1 thorpej struct epic_descsoft *ds;
369 1.1 thorpej struct epic_fraglist *fr;
370 1.1 thorpej bus_dmamap_t dmamap;
371 1.10 thorpej int error, firsttx, nexttx, opending, seg;
372 1.55 tsutsui u_int len;
373 1.1 thorpej
374 1.10 thorpej /*
375 1.10 thorpej * Remember the previous txpending and the first transmit
376 1.10 thorpej * descriptor we use.
377 1.10 thorpej */
378 1.10 thorpej opending = sc->sc_txpending;
379 1.10 thorpej firsttx = EPIC_NEXTTX(sc->sc_txlast);
380 1.1 thorpej
381 1.1 thorpej /*
382 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
383 1.1 thorpej * until we drain the queue, or use up all available transmit
384 1.1 thorpej * descriptors.
385 1.1 thorpej */
386 1.10 thorpej while (sc->sc_txpending < EPIC_NTXDESC) {
387 1.1 thorpej /*
388 1.1 thorpej * Grab a packet off the queue.
389 1.1 thorpej */
390 1.40 thorpej IFQ_POLL(&ifp->if_snd, m0);
391 1.10 thorpej if (m0 == NULL)
392 1.10 thorpej break;
393 1.41 thorpej m = NULL;
394 1.1 thorpej
395 1.1 thorpej /*
396 1.1 thorpej * Get the last and next available transmit descriptor.
397 1.1 thorpej */
398 1.1 thorpej nexttx = EPIC_NEXTTX(sc->sc_txlast);
399 1.10 thorpej txd = EPIC_CDTX(sc, nexttx);
400 1.10 thorpej fr = EPIC_CDFL(sc, nexttx);
401 1.10 thorpej ds = EPIC_DSTX(sc, nexttx);
402 1.1 thorpej dmamap = ds->ds_dmamap;
403 1.1 thorpej
404 1.1 thorpej /*
405 1.10 thorpej * Load the DMA map. If this fails, the packet either
406 1.10 thorpej * didn't fit in the alloted number of frags, or we were
407 1.10 thorpej * short on resources. In this case, we'll copy and try
408 1.10 thorpej * again.
409 1.1 thorpej */
410 1.52 bouyer if ((error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
411 1.52 bouyer BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 ||
412 1.52 bouyer (m0->m_pkthdr.len < ETHER_PAD_LEN &&
413 1.52 bouyer dmamap-> dm_nsegs == EPIC_NFRAGS)) {
414 1.52 bouyer if (error == 0)
415 1.52 bouyer bus_dmamap_unload(sc->sc_dmat, dmamap);
416 1.59 perry
417 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
418 1.10 thorpej if (m == NULL) {
419 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to allocate Tx mbuf\n");
420 1.10 thorpej break;
421 1.1 thorpej }
422 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
423 1.10 thorpej MCLGET(m, M_DONTWAIT);
424 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
425 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to allocate Tx "
426 1.73 cegger "cluster\n");
427 1.10 thorpej m_freem(m);
428 1.10 thorpej break;
429 1.1 thorpej }
430 1.1 thorpej }
431 1.64 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
432 1.10 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
433 1.10 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
434 1.47 thorpej m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
435 1.10 thorpej if (error) {
436 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to load Tx buffer, "
437 1.73 cegger "error = %d\n", error);
438 1.10 thorpej break;
439 1.10 thorpej }
440 1.1 thorpej }
441 1.40 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
442 1.41 thorpej if (m != NULL) {
443 1.41 thorpej m_freem(m0);
444 1.41 thorpej m0 = m;
445 1.41 thorpej }
446 1.1 thorpej
447 1.10 thorpej /* Initialize the fraglist. */
448 1.1 thorpej for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
449 1.1 thorpej fr->ef_frags[seg].ef_addr =
450 1.1 thorpej dmamap->dm_segs[seg].ds_addr;
451 1.1 thorpej fr->ef_frags[seg].ef_length =
452 1.1 thorpej dmamap->dm_segs[seg].ds_len;
453 1.1 thorpej }
454 1.55 tsutsui len = m0->m_pkthdr.len;
455 1.55 tsutsui if (len < ETHER_PAD_LEN) {
456 1.52 bouyer fr->ef_frags[seg].ef_addr = sc->sc_nulldma;
457 1.55 tsutsui fr->ef_frags[seg].ef_length = ETHER_PAD_LEN - len;
458 1.55 tsutsui len = ETHER_PAD_LEN;
459 1.52 bouyer seg++;
460 1.52 bouyer }
461 1.52 bouyer fr->ef_nfrags = seg;
462 1.1 thorpej
463 1.10 thorpej EPIC_CDFLSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
464 1.10 thorpej
465 1.10 thorpej /* Sync the DMA map. */
466 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
467 1.1 thorpej BUS_DMASYNC_PREWRITE);
468 1.1 thorpej
469 1.1 thorpej /*
470 1.1 thorpej * Store a pointer to the packet so we can free it later.
471 1.1 thorpej */
472 1.1 thorpej ds->ds_mbuf = m0;
473 1.1 thorpej
474 1.1 thorpej /*
475 1.52 bouyer * Fill in the transmit descriptor.
476 1.1 thorpej */
477 1.10 thorpej txd->et_control = ET_TXCTL_LASTDESC | ET_TXCTL_FRAGLIST;
478 1.1 thorpej
479 1.1 thorpej /*
480 1.10 thorpej * If this is the first descriptor we're enqueueing,
481 1.10 thorpej * don't give it to the EPIC yet. That could cause
482 1.10 thorpej * a race condition. We'll do it below.
483 1.1 thorpej */
484 1.10 thorpej if (nexttx == firsttx)
485 1.55 tsutsui txd->et_txstatus = TXSTAT_TXLENGTH(len);
486 1.10 thorpej else
487 1.55 tsutsui txd->et_txstatus =
488 1.55 tsutsui TXSTAT_TXLENGTH(len) | ET_TXSTAT_OWNER;
489 1.10 thorpej
490 1.10 thorpej EPIC_CDTXSYNC(sc, nexttx,
491 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
492 1.1 thorpej
493 1.10 thorpej /* Advance the tx pointer. */
494 1.1 thorpej sc->sc_txpending++;
495 1.10 thorpej sc->sc_txlast = nexttx;
496 1.1 thorpej
497 1.1 thorpej #if NBPFILTER > 0
498 1.1 thorpej /*
499 1.1 thorpej * Pass the packet to any BPF listeners.
500 1.1 thorpej */
501 1.1 thorpej if (ifp->if_bpf)
502 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
503 1.1 thorpej #endif
504 1.1 thorpej }
505 1.1 thorpej
506 1.10 thorpej if (sc->sc_txpending == EPIC_NTXDESC) {
507 1.10 thorpej /* No more slots left; notify upper layer. */
508 1.10 thorpej ifp->if_flags |= IFF_OACTIVE;
509 1.10 thorpej }
510 1.10 thorpej
511 1.10 thorpej if (sc->sc_txpending != opending) {
512 1.10 thorpej /*
513 1.10 thorpej * We enqueued packets. If the transmitter was idle,
514 1.10 thorpej * reset the txdirty pointer.
515 1.10 thorpej */
516 1.10 thorpej if (opending == 0)
517 1.10 thorpej sc->sc_txdirty = firsttx;
518 1.10 thorpej
519 1.10 thorpej /*
520 1.10 thorpej * Cause a transmit interrupt to happen on the
521 1.10 thorpej * last packet we enqueued.
522 1.10 thorpej */
523 1.10 thorpej EPIC_CDTX(sc, sc->sc_txlast)->et_control |= ET_TXCTL_IAF;
524 1.10 thorpej EPIC_CDTXSYNC(sc, sc->sc_txlast,
525 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
526 1.10 thorpej
527 1.10 thorpej /*
528 1.10 thorpej * The entire packet chain is set up. Give the
529 1.10 thorpej * first descriptor to the EPIC now.
530 1.10 thorpej */
531 1.55 tsutsui EPIC_CDTX(sc, firsttx)->et_txstatus |= ET_TXSTAT_OWNER;
532 1.10 thorpej EPIC_CDTXSYNC(sc, firsttx,
533 1.10 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
534 1.10 thorpej
535 1.10 thorpej /* Start the transmitter. */
536 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
537 1.1 thorpej COMMAND_TXQUEUED);
538 1.1 thorpej
539 1.10 thorpej /* Set a watchdog timer in case the chip flakes out. */
540 1.1 thorpej ifp->if_timer = 5;
541 1.1 thorpej }
542 1.1 thorpej }
543 1.1 thorpej
544 1.1 thorpej /*
545 1.1 thorpej * Watchdog timer handler.
546 1.1 thorpej * [ifnet interface function]
547 1.1 thorpej */
548 1.1 thorpej void
549 1.1 thorpej epic_watchdog(ifp)
550 1.1 thorpej struct ifnet *ifp;
551 1.1 thorpej {
552 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
553 1.1 thorpej
554 1.73 cegger printf("%s: device timeout\n", device_xname(&sc->sc_dev));
555 1.1 thorpej ifp->if_oerrors++;
556 1.1 thorpej
557 1.34 thorpej (void) epic_init(ifp);
558 1.1 thorpej }
559 1.1 thorpej
560 1.1 thorpej /*
561 1.1 thorpej * Handle control requests from the operator.
562 1.1 thorpej * [ifnet interface function]
563 1.1 thorpej */
564 1.1 thorpej int
565 1.1 thorpej epic_ioctl(ifp, cmd, data)
566 1.1 thorpej struct ifnet *ifp;
567 1.1 thorpej u_long cmd;
568 1.64 christos void *data;
569 1.1 thorpej {
570 1.1 thorpej struct epic_softc *sc = ifp->if_softc;
571 1.34 thorpej int s, error;
572 1.1 thorpej
573 1.7 mycroft s = splnet();
574 1.1 thorpej
575 1.71 dyoung error = ether_ioctl(ifp, cmd, data);
576 1.71 dyoung if (error == ENETRESET) {
577 1.71 dyoung /*
578 1.71 dyoung * Multicast list has changed; set the hardware filter
579 1.71 dyoung * accordingly. Update our idea of the current media;
580 1.71 dyoung * epic_set_mchash() needs to know what it is.
581 1.71 dyoung */
582 1.71 dyoung if (ifp->if_flags & IFF_RUNNING) {
583 1.71 dyoung mii_pollstat(&sc->sc_mii);
584 1.71 dyoung epic_set_mchash(sc);
585 1.1 thorpej }
586 1.71 dyoung error = 0;
587 1.1 thorpej }
588 1.1 thorpej
589 1.1 thorpej splx(s);
590 1.1 thorpej return (error);
591 1.1 thorpej }
592 1.1 thorpej
593 1.1 thorpej /*
594 1.1 thorpej * Interrupt handler.
595 1.1 thorpej */
596 1.1 thorpej int
597 1.1 thorpej epic_intr(arg)
598 1.1 thorpej void *arg;
599 1.1 thorpej {
600 1.1 thorpej struct epic_softc *sc = arg;
601 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
602 1.1 thorpej struct epic_rxdesc *rxd;
603 1.1 thorpej struct epic_txdesc *txd;
604 1.1 thorpej struct epic_descsoft *ds;
605 1.1 thorpej struct mbuf *m;
606 1.63 tsutsui uint32_t intstat, rxstatus, txstatus;
607 1.51 thorpej int i, claimed = 0;
608 1.51 thorpej u_int len;
609 1.1 thorpej
610 1.1 thorpej top:
611 1.1 thorpej /*
612 1.1 thorpej * Get the interrupt status from the EPIC.
613 1.1 thorpej */
614 1.1 thorpej intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
615 1.1 thorpej if ((intstat & INTSTAT_INT_ACTV) == 0)
616 1.1 thorpej return (claimed);
617 1.1 thorpej
618 1.1 thorpej claimed = 1;
619 1.1 thorpej
620 1.1 thorpej /*
621 1.1 thorpej * Acknowledge the interrupt.
622 1.1 thorpej */
623 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
624 1.1 thorpej intstat & INTMASK);
625 1.1 thorpej
626 1.1 thorpej /*
627 1.1 thorpej * Check for receive interrupts.
628 1.1 thorpej */
629 1.21 thorpej if (intstat & (INTSTAT_RCC | INTSTAT_RXE | INTSTAT_RQE)) {
630 1.1 thorpej for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
631 1.10 thorpej rxd = EPIC_CDRX(sc, i);
632 1.10 thorpej ds = EPIC_DSRX(sc, i);
633 1.10 thorpej
634 1.10 thorpej EPIC_CDRXSYNC(sc, i,
635 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
636 1.1 thorpej
637 1.55 tsutsui rxstatus = rxd->er_rxstatus;
638 1.55 tsutsui if (rxstatus & ER_RXSTAT_OWNER) {
639 1.1 thorpej /*
640 1.1 thorpej * We have processed all of the
641 1.1 thorpej * receive buffers.
642 1.1 thorpej */
643 1.1 thorpej break;
644 1.1 thorpej }
645 1.1 thorpej
646 1.1 thorpej /*
647 1.10 thorpej * Make sure the packet arrived intact. If an error
648 1.10 thorpej * occurred, update stats and reset the descriptor.
649 1.10 thorpej * The buffer will be reused the next time the
650 1.10 thorpej * descriptor comes up in the ring.
651 1.1 thorpej */
652 1.55 tsutsui if ((rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
653 1.55 tsutsui if (rxstatus & ER_RXSTAT_CRCERROR)
654 1.73 cegger aprint_error_dev(&sc->sc_dev, "CRC error\n");
655 1.55 tsutsui if (rxstatus & ER_RXSTAT_ALIGNERROR)
656 1.73 cegger aprint_error_dev(&sc->sc_dev, "alignment error\n");
657 1.1 thorpej ifp->if_ierrors++;
658 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
659 1.10 thorpej continue;
660 1.1 thorpej }
661 1.1 thorpej
662 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
663 1.10 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
664 1.10 thorpej
665 1.21 thorpej /*
666 1.57 thorpej * The EPIC includes the CRC with every packet;
667 1.57 thorpej * trim it.
668 1.21 thorpej */
669 1.57 thorpej len = RXSTAT_RXLENGTH(rxstatus) - ETHER_CRC_LEN;
670 1.21 thorpej
671 1.19 thorpej if (len < sizeof(struct ether_header)) {
672 1.19 thorpej /*
673 1.19 thorpej * Runt packet; drop it now.
674 1.19 thorpej */
675 1.10 thorpej ifp->if_ierrors++;
676 1.10 thorpej EPIC_INIT_RXDESC(sc, i);
677 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
678 1.10 thorpej ds->ds_dmamap->dm_mapsize,
679 1.10 thorpej BUS_DMASYNC_PREREAD);
680 1.10 thorpej continue;
681 1.10 thorpej }
682 1.10 thorpej
683 1.19 thorpej /*
684 1.19 thorpej * If the packet is small enough to fit in a
685 1.19 thorpej * single header mbuf, allocate one and copy
686 1.19 thorpej * the data into it. This greatly reduces
687 1.19 thorpej * memory consumption when we receive lots
688 1.19 thorpej * of small packets.
689 1.19 thorpej *
690 1.19 thorpej * Otherwise, we add a new buffer to the receive
691 1.19 thorpej * chain. If this fails, we drop the packet and
692 1.19 thorpej * recycle the old buffer.
693 1.19 thorpej */
694 1.19 thorpej if (epic_copy_small != 0 && len <= MHLEN) {
695 1.19 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
696 1.19 thorpej if (m == NULL)
697 1.19 thorpej goto dropit;
698 1.64 christos memcpy(mtod(m, void *),
699 1.64 christos mtod(ds->ds_mbuf, void *), len);
700 1.19 thorpej EPIC_INIT_RXDESC(sc, i);
701 1.19 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
702 1.19 thorpej ds->ds_dmamap->dm_mapsize,
703 1.19 thorpej BUS_DMASYNC_PREREAD);
704 1.19 thorpej } else {
705 1.19 thorpej m = ds->ds_mbuf;
706 1.19 thorpej if (epic_add_rxbuf(sc, i) != 0) {
707 1.19 thorpej dropit:
708 1.19 thorpej ifp->if_ierrors++;
709 1.19 thorpej EPIC_INIT_RXDESC(sc, i);
710 1.19 thorpej bus_dmamap_sync(sc->sc_dmat,
711 1.19 thorpej ds->ds_dmamap, 0,
712 1.19 thorpej ds->ds_dmamap->dm_mapsize,
713 1.19 thorpej BUS_DMASYNC_PREREAD);
714 1.19 thorpej continue;
715 1.19 thorpej }
716 1.10 thorpej }
717 1.10 thorpej
718 1.10 thorpej m->m_pkthdr.rcvif = ifp;
719 1.10 thorpej m->m_pkthdr.len = m->m_len = len;
720 1.1 thorpej
721 1.10 thorpej #if NBPFILTER > 0
722 1.10 thorpej /*
723 1.10 thorpej * Pass this up to any BPF listeners, but only
724 1.68 tsutsui * pass it up the stack if it's for us.
725 1.10 thorpej */
726 1.33 thorpej if (ifp->if_bpf)
727 1.10 thorpej bpf_mtap(ifp->if_bpf, m);
728 1.33 thorpej #endif
729 1.33 thorpej
730 1.16 thorpej /* Pass it on. */
731 1.16 thorpej (*ifp->if_input)(ifp, m);
732 1.17 thorpej ifp->if_ipackets++;
733 1.1 thorpej }
734 1.10 thorpej
735 1.42 tsutsui /* Update the receive pointer. */
736 1.1 thorpej sc->sc_rxptr = i;
737 1.1 thorpej
738 1.1 thorpej /*
739 1.1 thorpej * Check for receive queue underflow.
740 1.1 thorpej */
741 1.1 thorpej if (intstat & INTSTAT_RQE) {
742 1.73 cegger aprint_error_dev(&sc->sc_dev, "receiver queue empty\n");
743 1.1 thorpej /*
744 1.1 thorpej * Ring is already built; just restart the
745 1.1 thorpej * receiver.
746 1.1 thorpej */
747 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
748 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
749 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
750 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
751 1.1 thorpej }
752 1.1 thorpej }
753 1.1 thorpej
754 1.1 thorpej /*
755 1.1 thorpej * Check for transmission complete interrupts.
756 1.1 thorpej */
757 1.1 thorpej if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
758 1.10 thorpej ifp->if_flags &= ~IFF_OACTIVE;
759 1.10 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
760 1.10 thorpej i = EPIC_NEXTTX(i), sc->sc_txpending--) {
761 1.10 thorpej txd = EPIC_CDTX(sc, i);
762 1.10 thorpej ds = EPIC_DSTX(sc, i);
763 1.1 thorpej
764 1.10 thorpej EPIC_CDTXSYNC(sc, i,
765 1.10 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
766 1.10 thorpej
767 1.55 tsutsui txstatus = txd->et_txstatus;
768 1.55 tsutsui if (txstatus & ET_TXSTAT_OWNER)
769 1.1 thorpej break;
770 1.1 thorpej
771 1.10 thorpej EPIC_CDFLSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
772 1.10 thorpej
773 1.10 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
774 1.10 thorpej 0, ds->ds_dmamap->dm_mapsize,
775 1.10 thorpej BUS_DMASYNC_POSTWRITE);
776 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
777 1.10 thorpej m_freem(ds->ds_mbuf);
778 1.10 thorpej ds->ds_mbuf = NULL;
779 1.1 thorpej
780 1.1 thorpej /*
781 1.1 thorpej * Check for errors and collisions.
782 1.1 thorpej */
783 1.55 tsutsui if ((txstatus & ET_TXSTAT_PACKETTX) == 0)
784 1.1 thorpej ifp->if_oerrors++;
785 1.10 thorpej else
786 1.10 thorpej ifp->if_opackets++;
787 1.1 thorpej ifp->if_collisions +=
788 1.55 tsutsui TXSTAT_COLLISIONS(txstatus);
789 1.55 tsutsui if (txstatus & ET_TXSTAT_CARSENSELOST)
790 1.73 cegger aprint_error_dev(&sc->sc_dev, "lost carrier\n");
791 1.1 thorpej }
792 1.59 perry
793 1.10 thorpej /* Update the dirty transmit buffer pointer. */
794 1.1 thorpej sc->sc_txdirty = i;
795 1.1 thorpej
796 1.1 thorpej /*
797 1.1 thorpej * Cancel the watchdog timer if there are no pending
798 1.1 thorpej * transmissions.
799 1.1 thorpej */
800 1.1 thorpej if (sc->sc_txpending == 0)
801 1.1 thorpej ifp->if_timer = 0;
802 1.1 thorpej
803 1.1 thorpej /*
804 1.1 thorpej * Kick the transmitter after a DMA underrun.
805 1.1 thorpej */
806 1.1 thorpej if (intstat & INTSTAT_TXU) {
807 1.73 cegger aprint_error_dev(&sc->sc_dev, "transmit underrun\n");
808 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
809 1.1 thorpej EPIC_COMMAND, COMMAND_TXUGO);
810 1.1 thorpej if (sc->sc_txpending)
811 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
812 1.1 thorpej EPIC_COMMAND, COMMAND_TXQUEUED);
813 1.1 thorpej }
814 1.1 thorpej
815 1.1 thorpej /*
816 1.1 thorpej * Try to get more packets going.
817 1.1 thorpej */
818 1.1 thorpej epic_start(ifp);
819 1.1 thorpej }
820 1.1 thorpej
821 1.1 thorpej /*
822 1.1 thorpej * Check for fatal interrupts.
823 1.1 thorpej */
824 1.1 thorpej if (intstat & INTSTAT_FATAL_INT) {
825 1.21 thorpej if (intstat & INTSTAT_PTA)
826 1.73 cegger aprint_error_dev(&sc->sc_dev, "PCI target abort error\n");
827 1.21 thorpej else if (intstat & INTSTAT_PMA)
828 1.73 cegger aprint_error_dev(&sc->sc_dev, "PCI master abort error\n");
829 1.21 thorpej else if (intstat & INTSTAT_APE)
830 1.73 cegger aprint_error_dev(&sc->sc_dev, "PCI address parity error\n");
831 1.21 thorpej else if (intstat & INTSTAT_DPE)
832 1.73 cegger aprint_error_dev(&sc->sc_dev, "PCI data parity error\n");
833 1.21 thorpej else
834 1.73 cegger aprint_error_dev(&sc->sc_dev, "unknown fatal error\n");
835 1.34 thorpej (void) epic_init(ifp);
836 1.1 thorpej }
837 1.1 thorpej
838 1.1 thorpej /*
839 1.1 thorpej * Check for more interrupts.
840 1.1 thorpej */
841 1.1 thorpej goto top;
842 1.1 thorpej }
843 1.1 thorpej
844 1.1 thorpej /*
845 1.8 thorpej * One second timer, used to tick the MII.
846 1.8 thorpej */
847 1.8 thorpej void
848 1.8 thorpej epic_tick(arg)
849 1.8 thorpej void *arg;
850 1.8 thorpej {
851 1.8 thorpej struct epic_softc *sc = arg;
852 1.8 thorpej int s;
853 1.8 thorpej
854 1.12 thorpej s = splnet();
855 1.8 thorpej mii_tick(&sc->sc_mii);
856 1.8 thorpej splx(s);
857 1.8 thorpej
858 1.29 thorpej callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
859 1.8 thorpej }
860 1.8 thorpej
861 1.8 thorpej /*
862 1.6 thorpej * Fixup the clock source on the EPIC.
863 1.6 thorpej */
864 1.6 thorpej void
865 1.6 thorpej epic_fixup_clock_source(sc)
866 1.6 thorpej struct epic_softc *sc;
867 1.6 thorpej {
868 1.6 thorpej int i;
869 1.6 thorpej
870 1.6 thorpej /*
871 1.6 thorpej * According to SMC Application Note 7-15, the EPIC's clock
872 1.6 thorpej * source is incorrect following a reset. This manifests itself
873 1.6 thorpej * as failure to recognize when host software has written to
874 1.6 thorpej * a register on the EPIC. The appnote recommends issuing at
875 1.6 thorpej * least 16 consecutive writes to the CLOCK TEST bit to correctly
876 1.6 thorpej * configure the clock source.
877 1.6 thorpej */
878 1.6 thorpej for (i = 0; i < 16; i++)
879 1.6 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
880 1.6 thorpej TEST_CLOCKTEST);
881 1.6 thorpej }
882 1.6 thorpej
883 1.6 thorpej /*
884 1.1 thorpej * Perform a soft reset on the EPIC.
885 1.1 thorpej */
886 1.1 thorpej void
887 1.1 thorpej epic_reset(sc)
888 1.1 thorpej struct epic_softc *sc;
889 1.1 thorpej {
890 1.1 thorpej
891 1.6 thorpej epic_fixup_clock_source(sc);
892 1.6 thorpej
893 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
894 1.1 thorpej delay(100);
895 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
896 1.1 thorpej delay(100);
897 1.6 thorpej
898 1.6 thorpej epic_fixup_clock_source(sc);
899 1.1 thorpej }
900 1.1 thorpej
901 1.1 thorpej /*
902 1.7 mycroft * Initialize the interface. Must be called at splnet().
903 1.1 thorpej */
904 1.19 thorpej int
905 1.34 thorpej epic_init(ifp)
906 1.34 thorpej struct ifnet *ifp;
907 1.1 thorpej {
908 1.34 thorpej struct epic_softc *sc = ifp->if_softc;
909 1.1 thorpej bus_space_tag_t st = sc->sc_st;
910 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
911 1.66 dyoung const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
912 1.1 thorpej struct epic_txdesc *txd;
913 1.19 thorpej struct epic_descsoft *ds;
914 1.63 tsutsui uint32_t genctl, reg0;
915 1.19 thorpej int i, error = 0;
916 1.1 thorpej
917 1.1 thorpej /*
918 1.1 thorpej * Cancel any pending I/O.
919 1.1 thorpej */
920 1.34 thorpej epic_stop(ifp, 0);
921 1.1 thorpej
922 1.1 thorpej /*
923 1.1 thorpej * Reset the EPIC to a known state.
924 1.1 thorpej */
925 1.1 thorpej epic_reset(sc);
926 1.1 thorpej
927 1.1 thorpej /*
928 1.1 thorpej * Magical mystery initialization.
929 1.1 thorpej */
930 1.1 thorpej bus_space_write_4(st, sh, EPIC_TXTEST, 0);
931 1.1 thorpej
932 1.1 thorpej /*
933 1.1 thorpej * Initialize the EPIC genctl register:
934 1.1 thorpej *
935 1.1 thorpej * - 64 byte receive FIFO threshold
936 1.1 thorpej * - automatic advance to next receive frame
937 1.1 thorpej */
938 1.1 thorpej genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
939 1.18 thorpej #if BYTE_ORDER == BIG_ENDIAN
940 1.18 thorpej genctl |= GENCTL_BIG_ENDIAN;
941 1.18 thorpej #endif
942 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
943 1.1 thorpej
944 1.1 thorpej /*
945 1.1 thorpej * Reset the MII bus and PHY.
946 1.1 thorpej */
947 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
948 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
949 1.1 thorpej bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
950 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
951 1.1 thorpej delay(100);
952 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
953 1.44 drochner delay(1000);
954 1.1 thorpej bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
955 1.1 thorpej
956 1.1 thorpej /*
957 1.1 thorpej * Initialize Ethernet address.
958 1.1 thorpej */
959 1.1 thorpej reg0 = enaddr[1] << 8 | enaddr[0];
960 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN0, reg0);
961 1.1 thorpej reg0 = enaddr[3] << 8 | enaddr[2];
962 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN1, reg0);
963 1.1 thorpej reg0 = enaddr[5] << 8 | enaddr[4];
964 1.1 thorpej bus_space_write_4(st, sh, EPIC_LAN2, reg0);
965 1.1 thorpej
966 1.1 thorpej /*
967 1.1 thorpej * Initialize receive control. Remember the external buffer
968 1.1 thorpej * size setting.
969 1.1 thorpej */
970 1.1 thorpej reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
971 1.1 thorpej (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
972 1.1 thorpej reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
973 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
974 1.1 thorpej reg0 |= RXCON_PROMISCMODE;
975 1.1 thorpej bus_space_write_4(st, sh, EPIC_RXCON, reg0);
976 1.1 thorpej
977 1.13 thorpej /* Set the current media. */
978 1.71 dyoung if ((error = epic_mediachange(ifp)) != 0)
979 1.71 dyoung goto out;
980 1.1 thorpej
981 1.13 thorpej /* Set up the multicast hash table. */
982 1.13 thorpej epic_set_mchash(sc);
983 1.13 thorpej
984 1.1 thorpej /*
985 1.10 thorpej * Initialize the transmit descriptor ring. txlast is initialized
986 1.10 thorpej * to the end of the list so that it will wrap around to the first
987 1.10 thorpej * descriptor when the first packet is transmitted.
988 1.1 thorpej */
989 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
990 1.10 thorpej txd = EPIC_CDTX(sc, i);
991 1.10 thorpej memset(txd, 0, sizeof(struct epic_txdesc));
992 1.10 thorpej txd->et_bufaddr = EPIC_CDFLADDR(sc, i);
993 1.10 thorpej txd->et_nextdesc = EPIC_CDTXADDR(sc, EPIC_NEXTTX(i));
994 1.10 thorpej EPIC_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
995 1.1 thorpej }
996 1.10 thorpej sc->sc_txpending = 0;
997 1.10 thorpej sc->sc_txdirty = 0;
998 1.10 thorpej sc->sc_txlast = EPIC_NTXDESC - 1;
999 1.1 thorpej
1000 1.1 thorpej /*
1001 1.19 thorpej * Initialize the receive descriptor ring.
1002 1.1 thorpej */
1003 1.19 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
1004 1.19 thorpej ds = EPIC_DSRX(sc, i);
1005 1.19 thorpej if (ds->ds_mbuf == NULL) {
1006 1.19 thorpej if ((error = epic_add_rxbuf(sc, i)) != 0) {
1007 1.73 cegger aprint_error_dev(&sc->sc_dev, "unable to allocate or map rx "
1008 1.19 thorpej "buffer %d error = %d\n",
1009 1.73 cegger i, error);
1010 1.19 thorpej /*
1011 1.19 thorpej * XXX Should attempt to run with fewer receive
1012 1.19 thorpej * XXX buffers instead of just failing.
1013 1.19 thorpej */
1014 1.19 thorpej epic_rxdrain(sc);
1015 1.19 thorpej goto out;
1016 1.19 thorpej }
1017 1.48 thorpej } else
1018 1.48 thorpej EPIC_INIT_RXDESC(sc, i);
1019 1.19 thorpej }
1020 1.10 thorpej sc->sc_rxptr = 0;
1021 1.1 thorpej
1022 1.1 thorpej /*
1023 1.1 thorpej * Initialize the interrupt mask and enable interrupts.
1024 1.1 thorpej */
1025 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
1026 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
1027 1.1 thorpej
1028 1.1 thorpej /*
1029 1.1 thorpej * Give the transmit and receive rings to the EPIC.
1030 1.1 thorpej */
1031 1.1 thorpej bus_space_write_4(st, sh, EPIC_PTCDAR,
1032 1.10 thorpej EPIC_CDTXADDR(sc, EPIC_NEXTTX(sc->sc_txlast)));
1033 1.1 thorpej bus_space_write_4(st, sh, EPIC_PRCDAR,
1034 1.10 thorpej EPIC_CDRXADDR(sc, sc->sc_rxptr));
1035 1.1 thorpej
1036 1.1 thorpej /*
1037 1.1 thorpej * Set the EPIC in motion.
1038 1.1 thorpej */
1039 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND,
1040 1.1 thorpej COMMAND_RXQUEUED | COMMAND_START_RX);
1041 1.1 thorpej
1042 1.1 thorpej /*
1043 1.1 thorpej * ...all done!
1044 1.1 thorpej */
1045 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1046 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1047 1.8 thorpej
1048 1.8 thorpej /*
1049 1.8 thorpej * Start the one second clock.
1050 1.8 thorpej */
1051 1.29 thorpej callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
1052 1.9 thorpej
1053 1.9 thorpej /*
1054 1.9 thorpej * Attempt to start output on the interface.
1055 1.9 thorpej */
1056 1.9 thorpej epic_start(ifp);
1057 1.19 thorpej
1058 1.19 thorpej out:
1059 1.19 thorpej if (error)
1060 1.73 cegger aprint_error_dev(&sc->sc_dev, "interface not running\n");
1061 1.19 thorpej return (error);
1062 1.19 thorpej }
1063 1.19 thorpej
1064 1.19 thorpej /*
1065 1.19 thorpej * Drain the receive queue.
1066 1.19 thorpej */
1067 1.19 thorpej void
1068 1.19 thorpej epic_rxdrain(sc)
1069 1.19 thorpej struct epic_softc *sc;
1070 1.19 thorpej {
1071 1.19 thorpej struct epic_descsoft *ds;
1072 1.19 thorpej int i;
1073 1.19 thorpej
1074 1.19 thorpej for (i = 0; i < EPIC_NRXDESC; i++) {
1075 1.19 thorpej ds = EPIC_DSRX(sc, i);
1076 1.19 thorpej if (ds->ds_mbuf != NULL) {
1077 1.19 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1078 1.19 thorpej m_freem(ds->ds_mbuf);
1079 1.19 thorpej ds->ds_mbuf = NULL;
1080 1.19 thorpej }
1081 1.19 thorpej }
1082 1.1 thorpej }
1083 1.1 thorpej
1084 1.1 thorpej /*
1085 1.1 thorpej * Stop transmission on the interface.
1086 1.1 thorpej */
1087 1.1 thorpej void
1088 1.34 thorpej epic_stop(ifp, disable)
1089 1.34 thorpej struct ifnet *ifp;
1090 1.34 thorpej int disable;
1091 1.1 thorpej {
1092 1.34 thorpej struct epic_softc *sc = ifp->if_softc;
1093 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1094 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1095 1.1 thorpej struct epic_descsoft *ds;
1096 1.63 tsutsui uint32_t reg;
1097 1.1 thorpej int i;
1098 1.6 thorpej
1099 1.8 thorpej /*
1100 1.8 thorpej * Stop the one second clock.
1101 1.8 thorpej */
1102 1.29 thorpej callout_stop(&sc->sc_mii_callout);
1103 1.23 thorpej
1104 1.23 thorpej /* Down the MII. */
1105 1.23 thorpej mii_down(&sc->sc_mii);
1106 1.8 thorpej
1107 1.6 thorpej /* Paranoia... */
1108 1.6 thorpej epic_fixup_clock_source(sc);
1109 1.1 thorpej
1110 1.1 thorpej /*
1111 1.1 thorpej * Disable interrupts.
1112 1.1 thorpej */
1113 1.1 thorpej reg = bus_space_read_4(st, sh, EPIC_GENCTL);
1114 1.1 thorpej bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
1115 1.1 thorpej bus_space_write_4(st, sh, EPIC_INTMASK, 0);
1116 1.1 thorpej
1117 1.1 thorpej /*
1118 1.1 thorpej * Stop the DMA engine and take the receiver off-line.
1119 1.1 thorpej */
1120 1.1 thorpej bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
1121 1.1 thorpej COMMAND_STOP_TDMA | COMMAND_STOP_RX);
1122 1.1 thorpej
1123 1.1 thorpej /*
1124 1.1 thorpej * Release any queued transmit buffers.
1125 1.1 thorpej */
1126 1.1 thorpej for (i = 0; i < EPIC_NTXDESC; i++) {
1127 1.10 thorpej ds = EPIC_DSTX(sc, i);
1128 1.1 thorpej if (ds->ds_mbuf != NULL) {
1129 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1130 1.1 thorpej m_freem(ds->ds_mbuf);
1131 1.1 thorpej ds->ds_mbuf = NULL;
1132 1.1 thorpej }
1133 1.19 thorpej }
1134 1.19 thorpej
1135 1.1 thorpej /*
1136 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
1137 1.1 thorpej */
1138 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1139 1.1 thorpej ifp->if_timer = 0;
1140 1.72 dyoung
1141 1.72 dyoung if (disable)
1142 1.72 dyoung epic_rxdrain(sc);
1143 1.1 thorpej }
1144 1.1 thorpej
1145 1.1 thorpej /*
1146 1.1 thorpej * Read the EPIC Serial EEPROM.
1147 1.1 thorpej */
1148 1.1 thorpej void
1149 1.1 thorpej epic_read_eeprom(sc, word, wordcnt, data)
1150 1.1 thorpej struct epic_softc *sc;
1151 1.1 thorpej int word, wordcnt;
1152 1.63 tsutsui uint16_t *data;
1153 1.1 thorpej {
1154 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1155 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1156 1.63 tsutsui uint16_t reg;
1157 1.1 thorpej int i, x;
1158 1.1 thorpej
1159 1.1 thorpej #define EEPROM_WAIT_READY(st, sh) \
1160 1.1 thorpej while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
1161 1.1 thorpej /* nothing */
1162 1.1 thorpej
1163 1.1 thorpej /*
1164 1.1 thorpej * Enable the EEPROM.
1165 1.1 thorpej */
1166 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1167 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1168 1.1 thorpej
1169 1.1 thorpej for (i = 0; i < wordcnt; i++) {
1170 1.1 thorpej /* Send CHIP SELECT for one clock tick. */
1171 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
1172 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1173 1.1 thorpej
1174 1.1 thorpej /* Shift in the READ opcode. */
1175 1.1 thorpej for (x = 3; x > 0; x--) {
1176 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1177 1.1 thorpej if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
1178 1.1 thorpej reg |= EECTL_EEDI;
1179 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1180 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1181 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1182 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1183 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1184 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1185 1.1 thorpej }
1186 1.1 thorpej
1187 1.1 thorpej /* Shift in address. */
1188 1.1 thorpej for (x = 6; x > 0; x--) {
1189 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1190 1.1 thorpej if ((word + i) & (1 << (x - 1)))
1191 1.59 perry reg |= EECTL_EEDI;
1192 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1193 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1194 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1195 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1196 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1197 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1198 1.1 thorpej }
1199 1.1 thorpej
1200 1.1 thorpej /* Shift out data. */
1201 1.1 thorpej reg = EECTL_ENABLE|EECTL_EECS;
1202 1.1 thorpej data[i] = 0;
1203 1.1 thorpej for (x = 16; x > 0; x--) {
1204 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
1205 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1206 1.1 thorpej if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
1207 1.1 thorpej data[i] |= (1 << (x - 1));
1208 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, reg);
1209 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1210 1.1 thorpej }
1211 1.1 thorpej
1212 1.1 thorpej /* Clear CHIP SELECT. */
1213 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
1214 1.1 thorpej EEPROM_WAIT_READY(st, sh);
1215 1.1 thorpej }
1216 1.1 thorpej
1217 1.1 thorpej /*
1218 1.1 thorpej * Disable the EEPROM.
1219 1.1 thorpej */
1220 1.1 thorpej bus_space_write_4(st, sh, EPIC_EECTL, 0);
1221 1.1 thorpej
1222 1.1 thorpej #undef EEPROM_WAIT_READY
1223 1.1 thorpej }
1224 1.1 thorpej
1225 1.1 thorpej /*
1226 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1227 1.1 thorpej */
1228 1.1 thorpej int
1229 1.59 perry epic_add_rxbuf(sc, idx)
1230 1.1 thorpej struct epic_softc *sc;
1231 1.1 thorpej int idx;
1232 1.1 thorpej {
1233 1.10 thorpej struct epic_descsoft *ds = EPIC_DSRX(sc, idx);
1234 1.10 thorpej struct mbuf *m;
1235 1.10 thorpej int error;
1236 1.1 thorpej
1237 1.10 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1238 1.10 thorpej if (m == NULL)
1239 1.10 thorpej return (ENOBUFS);
1240 1.1 thorpej
1241 1.10 thorpej MCLGET(m, M_DONTWAIT);
1242 1.10 thorpej if ((m->m_flags & M_EXT) == 0) {
1243 1.10 thorpej m_freem(m);
1244 1.10 thorpej return (ENOBUFS);
1245 1.1 thorpej }
1246 1.1 thorpej
1247 1.10 thorpej if (ds->ds_mbuf != NULL)
1248 1.10 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1249 1.10 thorpej
1250 1.1 thorpej ds->ds_mbuf = m;
1251 1.1 thorpej
1252 1.10 thorpej error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1253 1.47 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1254 1.47 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
1255 1.10 thorpej if (error) {
1256 1.73 cegger aprint_error_dev(&sc->sc_dev, "can't load rx DMA map %d, error = %d\n",
1257 1.73 cegger idx, error);
1258 1.10 thorpej panic("epic_add_rxbuf"); /* XXX */
1259 1.1 thorpej }
1260 1.1 thorpej
1261 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1262 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1263 1.1 thorpej
1264 1.10 thorpej EPIC_INIT_RXDESC(sc, idx);
1265 1.1 thorpej
1266 1.10 thorpej return (0);
1267 1.1 thorpej }
1268 1.1 thorpej
1269 1.1 thorpej /*
1270 1.1 thorpej * Set the EPIC multicast hash table.
1271 1.13 thorpej *
1272 1.13 thorpej * NOTE: We rely on a recently-updated mii_media_active here!
1273 1.1 thorpej */
1274 1.1 thorpej void
1275 1.1 thorpej epic_set_mchash(sc)
1276 1.1 thorpej struct epic_softc *sc;
1277 1.1 thorpej {
1278 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1279 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1280 1.1 thorpej struct ether_multi *enm;
1281 1.1 thorpej struct ether_multistep step;
1282 1.63 tsutsui uint32_t hash, mchash[4];
1283 1.1 thorpej
1284 1.1 thorpej /*
1285 1.1 thorpej * Set up the multicast address filter by passing all multicast
1286 1.31 thorpej * addresses through a CRC generator, and then using the low-order
1287 1.1 thorpej * 6 bits as an index into the 64 bit multicast hash table (only
1288 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
1289 1.31 thorpej * valid). The high order bits select the register, while the
1290 1.1 thorpej * rest of the bits select the bit within the register.
1291 1.1 thorpej */
1292 1.1 thorpej
1293 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
1294 1.1 thorpej goto allmulti;
1295 1.1 thorpej
1296 1.13 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_10_T) {
1297 1.13 thorpej /* XXX hardware bug in 10Mbps mode. */
1298 1.13 thorpej goto allmulti;
1299 1.13 thorpej }
1300 1.1 thorpej
1301 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
1302 1.1 thorpej
1303 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1304 1.1 thorpej while (enm != NULL) {
1305 1.46 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1306 1.1 thorpej /*
1307 1.1 thorpej * We must listen to a range of multicast addresses.
1308 1.1 thorpej * For now, just accept all multicasts, rather than
1309 1.1 thorpej * trying to set only those filter bits needed to match
1310 1.1 thorpej * the range. (At this time, the only use of address
1311 1.1 thorpej * ranges is for IP multicast routing, for which the
1312 1.1 thorpej * range is big enough to require all bits set.)
1313 1.1 thorpej */
1314 1.1 thorpej goto allmulti;
1315 1.1 thorpej }
1316 1.1 thorpej
1317 1.37 thorpej hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1318 1.37 thorpej hash >>= 26;
1319 1.1 thorpej
1320 1.1 thorpej /* Set the corresponding bit in the hash table. */
1321 1.31 thorpej mchash[hash >> 4] |= 1 << (hash & 0xf);
1322 1.1 thorpej
1323 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1324 1.1 thorpej }
1325 1.1 thorpej
1326 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1327 1.1 thorpej goto sethash;
1328 1.1 thorpej
1329 1.1 thorpej allmulti:
1330 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1331 1.1 thorpej mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
1332 1.1 thorpej
1333 1.1 thorpej sethash:
1334 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
1335 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
1336 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
1337 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
1338 1.8 thorpej }
1339 1.8 thorpej
1340 1.8 thorpej /*
1341 1.8 thorpej * Wait for the MII to become ready.
1342 1.8 thorpej */
1343 1.8 thorpej int
1344 1.8 thorpej epic_mii_wait(sc, rw)
1345 1.8 thorpej struct epic_softc *sc;
1346 1.63 tsutsui uint32_t rw;
1347 1.8 thorpej {
1348 1.8 thorpej int i;
1349 1.8 thorpej
1350 1.8 thorpej for (i = 0; i < 50; i++) {
1351 1.8 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
1352 1.8 thorpej == 0)
1353 1.8 thorpej break;
1354 1.8 thorpej delay(2);
1355 1.8 thorpej }
1356 1.8 thorpej if (i == 50) {
1357 1.73 cegger aprint_error_dev(&sc->sc_dev, "MII timed out\n");
1358 1.8 thorpej return (1);
1359 1.8 thorpej }
1360 1.8 thorpej
1361 1.8 thorpej return (0);
1362 1.8 thorpej }
1363 1.8 thorpej
1364 1.8 thorpej /*
1365 1.8 thorpej * Read from the MII.
1366 1.8 thorpej */
1367 1.8 thorpej int
1368 1.8 thorpej epic_mii_read(self, phy, reg)
1369 1.8 thorpej struct device *self;
1370 1.8 thorpej int phy, reg;
1371 1.8 thorpej {
1372 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1373 1.8 thorpej
1374 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1375 1.8 thorpej return (0);
1376 1.8 thorpej
1377 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1378 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_READ));
1379 1.8 thorpej
1380 1.8 thorpej if (epic_mii_wait(sc, MMCTL_READ))
1381 1.8 thorpej return (0);
1382 1.8 thorpej
1383 1.8 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
1384 1.8 thorpej MMDATA_MASK);
1385 1.8 thorpej }
1386 1.8 thorpej
1387 1.8 thorpej /*
1388 1.8 thorpej * Write to the MII.
1389 1.8 thorpej */
1390 1.8 thorpej void
1391 1.8 thorpej epic_mii_write(self, phy, reg, val)
1392 1.8 thorpej struct device *self;
1393 1.8 thorpej int phy, reg, val;
1394 1.8 thorpej {
1395 1.8 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1396 1.8 thorpej
1397 1.8 thorpej if (epic_mii_wait(sc, MMCTL_WRITE))
1398 1.8 thorpej return;
1399 1.8 thorpej
1400 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
1401 1.8 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
1402 1.8 thorpej MMCTL_ARG(phy, reg, MMCTL_WRITE));
1403 1.8 thorpej }
1404 1.8 thorpej
1405 1.8 thorpej /*
1406 1.8 thorpej * Callback from PHY when media changes.
1407 1.8 thorpej */
1408 1.8 thorpej void
1409 1.8 thorpej epic_statchg(self)
1410 1.8 thorpej struct device *self;
1411 1.8 thorpej {
1412 1.11 thorpej struct epic_softc *sc = (struct epic_softc *)self;
1413 1.63 tsutsui uint32_t txcon, miicfg;
1414 1.11 thorpej
1415 1.11 thorpej /*
1416 1.11 thorpej * Update loopback bits in TXCON to reflect duplex mode.
1417 1.11 thorpej */
1418 1.11 thorpej txcon = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_TXCON);
1419 1.11 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX)
1420 1.11 thorpej txcon |= (TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1421 1.11 thorpej else
1422 1.11 thorpej txcon &= ~(TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
1423 1.11 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TXCON, txcon);
1424 1.13 thorpej
1425 1.43 drochner /* On some cards we need manualy set fullduplex led */
1426 1.43 drochner if (sc->sc_hwflags & EPIC_DUPLEXLED_ON_694) {
1427 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1428 1.59 perry if (IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX)
1429 1.43 drochner miicfg |= MIICFG_ENABLE;
1430 1.43 drochner else
1431 1.43 drochner miicfg &= ~MIICFG_ENABLE;
1432 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1433 1.43 drochner }
1434 1.43 drochner
1435 1.13 thorpej /*
1436 1.13 thorpej * There is a multicast filter bug in 10Mbps mode. Kick the
1437 1.13 thorpej * multicast filter in case the speed changed.
1438 1.13 thorpej */
1439 1.13 thorpej epic_set_mchash(sc);
1440 1.8 thorpej }
1441 1.8 thorpej
1442 1.8 thorpej /*
1443 1.8 thorpej * Callback from ifmedia to request new media setting.
1444 1.70 dyoung *
1445 1.70 dyoung * XXX Looks to me like some of this complexity should move into
1446 1.70 dyoung * XXX one or two custom PHY drivers. --dyoung
1447 1.8 thorpej */
1448 1.8 thorpej int
1449 1.8 thorpej epic_mediachange(ifp)
1450 1.8 thorpej struct ifnet *ifp;
1451 1.8 thorpej {
1452 1.11 thorpej struct epic_softc *sc = ifp->if_softc;
1453 1.43 drochner struct mii_data *mii = &sc->sc_mii;
1454 1.43 drochner struct ifmedia *ifm = &mii->mii_media;
1455 1.43 drochner int media = ifm->ifm_cur->ifm_media;
1456 1.63 tsutsui uint32_t miicfg;
1457 1.43 drochner struct mii_softc *miisc;
1458 1.71 dyoung int cfg, rc;
1459 1.43 drochner
1460 1.70 dyoung if ((ifp->if_flags & IFF_UP) == 0)
1461 1.43 drochner return (0);
1462 1.43 drochner
1463 1.43 drochner if (IFM_INST(media) != sc->sc_serinst) {
1464 1.43 drochner /* If we're not selecting serial interface, select MII mode */
1465 1.43 drochner #ifdef EPICMEDIADEBUG
1466 1.43 drochner printf("%s: parallel mode\n", ifp->if_xname);
1467 1.59 perry #endif
1468 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1469 1.43 drochner miicfg &= ~MIICFG_SERMODEENA;
1470 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1471 1.43 drochner }
1472 1.43 drochner
1473 1.71 dyoung if ((rc = mii_mediachg(mii)) == ENXIO)
1474 1.71 dyoung rc = 0;
1475 1.43 drochner
1476 1.43 drochner if (IFM_INST(media) == sc->sc_serinst) {
1477 1.43 drochner /* select serial interface */
1478 1.43 drochner #ifdef EPICMEDIADEBUG
1479 1.43 drochner printf("%s: serial mode\n", ifp->if_xname);
1480 1.43 drochner #endif
1481 1.43 drochner miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
1482 1.43 drochner miicfg |= (MIICFG_SERMODEENA | MIICFG_ENABLE);
1483 1.43 drochner bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
1484 1.43 drochner
1485 1.43 drochner /* There is no driver to fill this */
1486 1.43 drochner mii->mii_media_active = media;
1487 1.43 drochner mii->mii_media_status = 0;
1488 1.43 drochner
1489 1.43 drochner epic_statchg(&sc->sc_dev);
1490 1.43 drochner return (0);
1491 1.43 drochner }
1492 1.43 drochner
1493 1.43 drochner /* Lookup selected PHY */
1494 1.69 dyoung LIST_FOREACH(miisc, &mii->mii_phys, mii_list) {
1495 1.43 drochner if (IFM_INST(media) == miisc->mii_inst)
1496 1.43 drochner break;
1497 1.43 drochner }
1498 1.43 drochner if (!miisc) {
1499 1.43 drochner printf("epic_mediachange: can't happen\n"); /* ??? panic */
1500 1.43 drochner return (0);
1501 1.43 drochner }
1502 1.43 drochner #ifdef EPICMEDIADEBUG
1503 1.43 drochner printf("%s: using phy %s\n", ifp->if_xname,
1504 1.73 cegger device_xname(&miisc->mii_dev));
1505 1.43 drochner #endif
1506 1.43 drochner
1507 1.43 drochner if (miisc->mii_flags & MIIF_HAVEFIBER) {
1508 1.43 drochner /* XXX XXX assume it's a Level1 - should check */
1509 1.43 drochner
1510 1.54 wiz /* We have to powerup fiber transceivers */
1511 1.43 drochner cfg = PHY_READ(miisc, MII_LXTPHY_CONFIG);
1512 1.43 drochner if (IFM_SUBTYPE(media) == IFM_100_FX) {
1513 1.43 drochner #ifdef EPICMEDIADEBUG
1514 1.43 drochner printf("%s: power up fiber\n", ifp->if_xname);
1515 1.43 drochner #endif
1516 1.43 drochner cfg |= (CONFIG_LEDC1 | CONFIG_LEDC0);
1517 1.43 drochner } else {
1518 1.43 drochner #ifdef EPICMEDIADEBUG
1519 1.43 drochner printf("%s: power down fiber\n", ifp->if_xname);
1520 1.43 drochner #endif
1521 1.43 drochner cfg &= ~(CONFIG_LEDC1 | CONFIG_LEDC0);
1522 1.43 drochner }
1523 1.43 drochner PHY_WRITE(miisc, MII_LXTPHY_CONFIG, cfg);
1524 1.43 drochner }
1525 1.8 thorpej
1526 1.71 dyoung return rc;
1527 1.1 thorpej }
1528