Home | History | Annotate | Line # | Download | only in ic
smc83c170.c revision 1.75
      1  1.75   xtraeme /*	$NetBSD: smc83c170.c,v 1.75 2008/05/04 17:16:27 xtraeme Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*-
      4  1.10   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.1   thorpej  * NASA Ames Research Center.
     10   1.1   thorpej  *
     11   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.1   thorpej  * modification, are permitted provided that the following conditions
     13   1.1   thorpej  * are met:
     14   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.1   thorpej  *
     20   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31   1.1   thorpej  */
     32   1.1   thorpej 
     33   1.1   thorpej /*
     34   1.1   thorpej  * Device driver for the Standard Microsystems Corp. 83C170
     35   1.1   thorpej  * Ethernet PCI Integrated Controller (EPIC/100).
     36   1.1   thorpej  */
     37  1.49     lukem 
     38  1.49     lukem #include <sys/cdefs.h>
     39  1.75   xtraeme __KERNEL_RCSID(0, "$NetBSD: smc83c170.c,v 1.75 2008/05/04 17:16:27 xtraeme Exp $");
     40   1.1   thorpej 
     41   1.1   thorpej #include "bpfilter.h"
     42   1.1   thorpej 
     43   1.1   thorpej #include <sys/param.h>
     44  1.59     perry #include <sys/systm.h>
     45  1.29   thorpej #include <sys/callout.h>
     46  1.59     perry #include <sys/mbuf.h>
     47   1.1   thorpej #include <sys/malloc.h>
     48   1.1   thorpej #include <sys/kernel.h>
     49   1.1   thorpej #include <sys/socket.h>
     50   1.1   thorpej #include <sys/ioctl.h>
     51   1.1   thorpej #include <sys/errno.h>
     52   1.1   thorpej #include <sys/device.h>
     53  1.38   thorpej 
     54  1.38   thorpej #include <uvm/uvm_extern.h>
     55  1.38   thorpej 
     56   1.1   thorpej #include <net/if.h>
     57   1.1   thorpej #include <net/if_dl.h>
     58   1.1   thorpej #include <net/if_media.h>
     59   1.1   thorpej #include <net/if_ether.h>
     60   1.1   thorpej 
     61  1.59     perry #if NBPFILTER > 0
     62   1.1   thorpej #include <net/bpf.h>
     63  1.59     perry #endif
     64   1.1   thorpej 
     65  1.67        ad #include <sys/bus.h>
     66  1.67        ad #include <sys/intr.h>
     67   1.1   thorpej 
     68   1.8   thorpej #include <dev/mii/miivar.h>
     69  1.43  drochner #include <dev/mii/lxtphyreg.h>
     70   1.8   thorpej 
     71   1.1   thorpej #include <dev/ic/smc83c170reg.h>
     72   1.1   thorpej #include <dev/ic/smc83c170var.h>
     73   1.1   thorpej 
     74  1.58     perry void	epic_start(struct ifnet *);
     75  1.58     perry void	epic_watchdog(struct ifnet *);
     76  1.64  christos int	epic_ioctl(struct ifnet *, u_long, void *);
     77  1.58     perry int	epic_init(struct ifnet *);
     78  1.58     perry void	epic_stop(struct ifnet *, int);
     79  1.58     perry 
     80  1.58     perry void	epic_shutdown(void *);
     81  1.58     perry 
     82  1.58     perry void	epic_reset(struct epic_softc *);
     83  1.58     perry void	epic_rxdrain(struct epic_softc *);
     84  1.58     perry int	epic_add_rxbuf(struct epic_softc *, int);
     85  1.63   tsutsui void	epic_read_eeprom(struct epic_softc *, int, int, uint16_t *);
     86  1.58     perry void	epic_set_mchash(struct epic_softc *);
     87  1.58     perry void	epic_fixup_clock_source(struct epic_softc *);
     88  1.58     perry int	epic_mii_read(struct device *, int, int);
     89  1.58     perry void	epic_mii_write(struct device *, int, int, int);
     90  1.63   tsutsui int	epic_mii_wait(struct epic_softc *, uint32_t);
     91  1.58     perry void	epic_tick(void *);
     92  1.58     perry 
     93  1.58     perry void	epic_statchg(struct device *);
     94  1.58     perry int	epic_mediachange(struct ifnet *);
     95   1.1   thorpej 
     96   1.1   thorpej #define	INTMASK	(INTSTAT_FATAL_INT | INTSTAT_TXU | \
     97  1.21   thorpej 	    INTSTAT_TXC | INTSTAT_RXE | INTSTAT_RQE | INTSTAT_RCC)
     98   1.1   thorpej 
     99  1.19   thorpej int	epic_copy_small = 0;
    100  1.19   thorpej 
    101  1.52    bouyer #define	ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
    102  1.52    bouyer 
    103   1.1   thorpej /*
    104   1.1   thorpej  * Attach an EPIC interface to the system.
    105   1.1   thorpej  */
    106   1.1   thorpej void
    107   1.1   thorpej epic_attach(sc)
    108   1.1   thorpej 	struct epic_softc *sc;
    109   1.1   thorpej {
    110   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
    111   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
    112   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    113  1.51   thorpej 	int rseg, error, miiflags;
    114  1.51   thorpej 	u_int i;
    115   1.1   thorpej 	bus_dma_segment_t seg;
    116  1.63   tsutsui 	uint8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
    117  1.63   tsutsui 	uint16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
    118  1.52    bouyer 	char *nullbuf;
    119   1.1   thorpej 
    120  1.65        ad 	callout_init(&sc->sc_mii_callout, 0);
    121  1.29   thorpej 
    122   1.1   thorpej 	/*
    123   1.1   thorpej 	 * Allocate the control data structures, and create and load the
    124   1.1   thorpej 	 * DMA map for it.
    125   1.1   thorpej 	 */
    126   1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    127  1.52    bouyer 	    sizeof(struct epic_control_data) + ETHER_PAD_LEN, PAGE_SIZE, 0,
    128  1.52    bouyer 	    &seg, 1, &rseg, BUS_DMA_NOWAIT)) != 0) {
    129  1.73    cegger 		aprint_error_dev(&sc->sc_dev,
    130  1.73    cegger 		    "unable to allocate control data, error = %d\n",
    131  1.73    cegger 		    error);
    132  1.14   thorpej 		goto fail_0;
    133   1.1   thorpej 	}
    134   1.1   thorpej 
    135   1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    136  1.52    bouyer 	    sizeof(struct epic_control_data) + ETHER_PAD_LEN,
    137  1.64  christos 	    (void **)&sc->sc_control_data,
    138   1.1   thorpej 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    139  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "unable to map control data, error = %d\n", error);
    140  1.14   thorpej 		goto fail_1;
    141   1.1   thorpej 	}
    142  1.52    bouyer 	nullbuf =
    143  1.52    bouyer 	    (char *)sc->sc_control_data + sizeof(struct epic_control_data);
    144  1.52    bouyer 	memset(nullbuf, 0, ETHER_PAD_LEN);
    145   1.1   thorpej 
    146   1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    147   1.1   thorpej 	    sizeof(struct epic_control_data), 1,
    148   1.1   thorpej 	    sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
    149   1.1   thorpej 	    &sc->sc_cddmamap)) != 0) {
    150  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "unable to create control data DMA map, "
    151  1.73    cegger 		    "error = %d\n", error);
    152  1.14   thorpej 		goto fail_2;
    153   1.1   thorpej 	}
    154   1.1   thorpej 
    155   1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    156   1.1   thorpej 	    sc->sc_control_data, sizeof(struct epic_control_data), NULL,
    157   1.1   thorpej 	    BUS_DMA_NOWAIT)) != 0) {
    158  1.73    cegger 		aprint_error_dev(&sc->sc_dev,
    159  1.73    cegger 		    "unable to load control data DMA map, error = %d\n",
    160  1.73    cegger 		    error);
    161  1.14   thorpej 		goto fail_3;
    162   1.1   thorpej 	}
    163   1.1   thorpej 
    164   1.1   thorpej 	/*
    165   1.1   thorpej 	 * Create the transmit buffer DMA maps.
    166   1.1   thorpej 	 */
    167   1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    168   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    169   1.1   thorpej 		    EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
    170  1.10   thorpej 		    &EPIC_DSTX(sc, i)->ds_dmamap)) != 0) {
    171  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "unable to create tx DMA map %d, "
    172  1.73    cegger 			    "error = %d\n", i, error);
    173  1.14   thorpej 			goto fail_4;
    174   1.1   thorpej 		}
    175   1.1   thorpej 	}
    176   1.1   thorpej 
    177   1.1   thorpej 	/*
    178  1.42   tsutsui 	 * Create the receive buffer DMA maps.
    179   1.1   thorpej 	 */
    180   1.1   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    181   1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    182   1.1   thorpej 		    MCLBYTES, 0, BUS_DMA_NOWAIT,
    183  1.10   thorpej 		    &EPIC_DSRX(sc, i)->ds_dmamap)) != 0) {
    184  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "unable to create rx DMA map %d, "
    185  1.73    cegger 			    "error = %d\n", i, error);
    186  1.14   thorpej 			goto fail_5;
    187   1.1   thorpej 		}
    188  1.19   thorpej 		EPIC_DSRX(sc, i)->ds_mbuf = NULL;
    189   1.1   thorpej 	}
    190   1.1   thorpej 
    191  1.52    bouyer 	/*
    192  1.52    bouyer 	 * create and map the pad buffer
    193  1.52    bouyer 	 */
    194  1.52    bouyer 	if ((error = bus_dmamap_create(sc->sc_dmat, ETHER_PAD_LEN, 1,
    195  1.52    bouyer 	    ETHER_PAD_LEN, 0, BUS_DMA_NOWAIT,&sc->sc_nulldmamap)) != 0) {
    196  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "unable to create pad buffer DMA map, "
    197  1.73    cegger 		    "error = %d\n", error);
    198  1.52    bouyer 		goto fail_5;
    199  1.52    bouyer 	}
    200  1.52    bouyer 
    201  1.52    bouyer 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_nulldmamap,
    202  1.52    bouyer 	    nullbuf, ETHER_PAD_LEN, NULL, BUS_DMA_NOWAIT)) != 0) {
    203  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "unable to load pad buffer DMA map, "
    204  1.73    cegger 		    "error = %d\n", error);
    205  1.52    bouyer 		goto fail_6;
    206  1.52    bouyer 	}
    207  1.52    bouyer 	bus_dmamap_sync(sc->sc_dmat, sc->sc_nulldmamap, 0, ETHER_PAD_LEN,
    208  1.52    bouyer 	    BUS_DMASYNC_PREWRITE);
    209   1.1   thorpej 
    210   1.1   thorpej 	/*
    211   1.1   thorpej 	 * Bring the chip out of low-power mode and reset it to a known state.
    212   1.1   thorpej 	 */
    213   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, 0);
    214   1.1   thorpej 	epic_reset(sc);
    215   1.1   thorpej 
    216   1.1   thorpej 	/*
    217   1.1   thorpej 	 * Read the Ethernet address from the EEPROM.
    218   1.1   thorpej 	 */
    219  1.62   tsutsui 	epic_read_eeprom(sc, 0, __arraycount(myea), myea);
    220  1.62   tsutsui 	for (i = 0; i < __arraycount(myea); i++) {
    221  1.32   tsutsui 		enaddr[i * 2]     = myea[i] & 0xff;
    222  1.32   tsutsui 		enaddr[i * 2 + 1] = myea[i] >> 8;
    223  1.32   tsutsui 	}
    224   1.1   thorpej 
    225   1.1   thorpej 	/*
    226   1.1   thorpej 	 * ...and the device name.
    227   1.1   thorpej 	 */
    228  1.62   tsutsui 	epic_read_eeprom(sc, 0x2c, __arraycount(mydevname), mydevname);
    229  1.62   tsutsui 	for (i = 0; i < __arraycount(mydevname); i++) {
    230  1.32   tsutsui 		devname[i * 2]     = mydevname[i] & 0xff;
    231  1.32   tsutsui 		devname[i * 2 + 1] = mydevname[i] >> 8;
    232  1.32   tsutsui 	}
    233  1.32   tsutsui 
    234   1.1   thorpej 	devname[sizeof(mydevname)] = '\0';
    235  1.61   tsutsui 	for (i = sizeof(mydevname) ; i > 0; i--) {
    236  1.61   tsutsui 		if (devname[i - 1] == ' ')
    237  1.61   tsutsui 			devname[i - 1] = '\0';
    238   1.1   thorpej 		else
    239   1.1   thorpej 			break;
    240   1.1   thorpej 	}
    241   1.1   thorpej 
    242  1.73    cegger 	aprint_normal_dev(&sc->sc_dev, "%s, Ethernet address %s\n",
    243   1.1   thorpej 	    devname, ether_sprintf(enaddr));
    244   1.1   thorpej 
    245  1.43  drochner 	miiflags = 0;
    246  1.43  drochner 	if (sc->sc_hwflags & EPIC_HAS_MII_FIBER)
    247  1.43  drochner 		miiflags |= MIIF_HAVEFIBER;
    248  1.43  drochner 
    249   1.8   thorpej 	/*
    250   1.8   thorpej 	 * Initialize our media structures and probe the MII.
    251   1.8   thorpej 	 */
    252   1.8   thorpej 	sc->sc_mii.mii_ifp = ifp;
    253   1.8   thorpej 	sc->sc_mii.mii_readreg = epic_mii_read;
    254   1.8   thorpej 	sc->sc_mii.mii_writereg = epic_mii_write;
    255   1.8   thorpej 	sc->sc_mii.mii_statchg = epic_statchg;
    256  1.71    dyoung 
    257  1.71    dyoung 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
    258  1.50      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, epic_mediachange,
    259  1.71    dyoung 	    ether_mediastatus);
    260  1.24   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    261  1.43  drochner 	    MII_OFFSET_ANY, miiflags);
    262  1.69    dyoung 	if (LIST_EMPTY(&sc->sc_mii.mii_phys)) {
    263   1.8   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    264   1.8   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    265   1.8   thorpej 	} else
    266   1.8   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    267   1.8   thorpej 
    268  1.43  drochner 	if (sc->sc_hwflags & EPIC_HAS_BNC) {
    269  1.43  drochner 		/* use the next free media instance */
    270  1.43  drochner 		sc->sc_serinst = sc->sc_mii.mii_instance++;
    271  1.43  drochner 		ifmedia_add(&sc->sc_mii.mii_media,
    272  1.43  drochner 			    IFM_MAKEWORD(IFM_ETHER, IFM_10_2, 0,
    273  1.43  drochner 					 sc->sc_serinst),
    274  1.43  drochner 			    0, NULL);
    275  1.73    cegger 		aprint_normal_dev(&sc->sc_dev, "10base2/BNC\n");
    276  1.43  drochner 	} else
    277  1.43  drochner 		sc->sc_serinst = -1;
    278  1.43  drochner 
    279  1.73    cegger 	strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    280   1.1   thorpej 	ifp->if_softc = sc;
    281   1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    282   1.1   thorpej 	ifp->if_ioctl = epic_ioctl;
    283   1.1   thorpej 	ifp->if_start = epic_start;
    284   1.1   thorpej 	ifp->if_watchdog = epic_watchdog;
    285  1.34   thorpej 	ifp->if_init = epic_init;
    286  1.34   thorpej 	ifp->if_stop = epic_stop;
    287  1.40   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    288  1.36    bouyer 
    289  1.36    bouyer 	/*
    290  1.36    bouyer 	 * We can support 802.1Q VLAN-sized frames.
    291  1.36    bouyer 	 */
    292  1.36    bouyer 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    293   1.1   thorpej 
    294   1.1   thorpej 	/*
    295   1.1   thorpej 	 * Attach the interface.
    296   1.1   thorpej 	 */
    297   1.1   thorpej 	if_attach(ifp);
    298   1.1   thorpej 	ether_ifattach(ifp, enaddr);
    299   1.1   thorpej 
    300   1.1   thorpej 	/*
    301   1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
    302   1.1   thorpej 	 */
    303   1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
    304   1.1   thorpej 	if (sc->sc_sdhook == NULL)
    305  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "WARNING: unable to establish shutdown hook\n");
    306   1.1   thorpej 	return;
    307   1.1   thorpej 
    308   1.1   thorpej 	/*
    309   1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    310   1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
    311   1.1   thorpej 	 */
    312  1.52    bouyer  fail_6:
    313  1.52    bouyer 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_nulldmamap);
    314  1.14   thorpej  fail_5:
    315  1.14   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    316  1.14   thorpej 		if (EPIC_DSRX(sc, i)->ds_dmamap != NULL)
    317   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    318  1.10   thorpej 			    EPIC_DSRX(sc, i)->ds_dmamap);
    319  1.14   thorpej 	}
    320  1.14   thorpej  fail_4:
    321  1.14   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    322  1.14   thorpej 		if (EPIC_DSTX(sc, i)->ds_dmamap != NULL)
    323   1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    324  1.10   thorpej 			    EPIC_DSTX(sc, i)->ds_dmamap);
    325   1.1   thorpej 	}
    326  1.14   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    327  1.14   thorpej  fail_3:
    328  1.14   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    329  1.14   thorpej  fail_2:
    330  1.64  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    331  1.14   thorpej 	    sizeof(struct epic_control_data));
    332  1.14   thorpej  fail_1:
    333  1.14   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    334  1.14   thorpej  fail_0:
    335  1.14   thorpej 	return;
    336   1.1   thorpej }
    337   1.1   thorpej 
    338   1.1   thorpej /*
    339   1.1   thorpej  * Shutdown hook.  Make sure the interface is stopped at reboot.
    340   1.1   thorpej  */
    341   1.1   thorpej void
    342   1.1   thorpej epic_shutdown(arg)
    343   1.1   thorpej 	void *arg;
    344   1.1   thorpej {
    345   1.1   thorpej 	struct epic_softc *sc = arg;
    346   1.1   thorpej 
    347  1.34   thorpej 	epic_stop(&sc->sc_ethercom.ec_if, 1);
    348   1.1   thorpej }
    349   1.1   thorpej 
    350   1.1   thorpej /*
    351   1.1   thorpej  * Start packet transmission on the interface.
    352   1.1   thorpej  * [ifnet interface function]
    353   1.1   thorpej  */
    354   1.1   thorpej void
    355   1.1   thorpej epic_start(ifp)
    356   1.1   thorpej 	struct ifnet *ifp;
    357   1.1   thorpej {
    358   1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    359  1.10   thorpej 	struct mbuf *m0, *m;
    360   1.1   thorpej 	struct epic_txdesc *txd;
    361   1.1   thorpej 	struct epic_descsoft *ds;
    362   1.1   thorpej 	struct epic_fraglist *fr;
    363   1.1   thorpej 	bus_dmamap_t dmamap;
    364  1.10   thorpej 	int error, firsttx, nexttx, opending, seg;
    365  1.55   tsutsui 	u_int len;
    366   1.1   thorpej 
    367  1.10   thorpej 	/*
    368  1.10   thorpej 	 * Remember the previous txpending and the first transmit
    369  1.10   thorpej 	 * descriptor we use.
    370  1.10   thorpej 	 */
    371  1.10   thorpej 	opending = sc->sc_txpending;
    372  1.10   thorpej 	firsttx = EPIC_NEXTTX(sc->sc_txlast);
    373   1.1   thorpej 
    374   1.1   thorpej 	/*
    375   1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    376   1.1   thorpej 	 * until we drain the queue, or use up all available transmit
    377   1.1   thorpej 	 * descriptors.
    378   1.1   thorpej 	 */
    379  1.10   thorpej 	while (sc->sc_txpending < EPIC_NTXDESC) {
    380   1.1   thorpej 		/*
    381   1.1   thorpej 		 * Grab a packet off the queue.
    382   1.1   thorpej 		 */
    383  1.40   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    384  1.10   thorpej 		if (m0 == NULL)
    385  1.10   thorpej 			break;
    386  1.41   thorpej 		m = NULL;
    387   1.1   thorpej 
    388   1.1   thorpej 		/*
    389   1.1   thorpej 		 * Get the last and next available transmit descriptor.
    390   1.1   thorpej 		 */
    391   1.1   thorpej 		nexttx = EPIC_NEXTTX(sc->sc_txlast);
    392  1.10   thorpej 		txd = EPIC_CDTX(sc, nexttx);
    393  1.10   thorpej 		fr = EPIC_CDFL(sc, nexttx);
    394  1.10   thorpej 		ds = EPIC_DSTX(sc, nexttx);
    395   1.1   thorpej 		dmamap = ds->ds_dmamap;
    396   1.1   thorpej 
    397   1.1   thorpej 		/*
    398  1.10   thorpej 		 * Load the DMA map.  If this fails, the packet either
    399  1.10   thorpej 		 * didn't fit in the alloted number of frags, or we were
    400  1.10   thorpej 		 * short on resources.  In this case, we'll copy and try
    401  1.10   thorpej 		 * again.
    402   1.1   thorpej 		 */
    403  1.52    bouyer 		if ((error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    404  1.52    bouyer 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT)) != 0 ||
    405  1.52    bouyer 		    (m0->m_pkthdr.len < ETHER_PAD_LEN &&
    406  1.52    bouyer 		    dmamap-> dm_nsegs == EPIC_NFRAGS)) {
    407  1.52    bouyer 			if (error == 0)
    408  1.52    bouyer 				bus_dmamap_unload(sc->sc_dmat, dmamap);
    409  1.59     perry 
    410  1.10   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    411  1.10   thorpej 			if (m == NULL) {
    412  1.73    cegger 				aprint_error_dev(&sc->sc_dev, "unable to allocate Tx mbuf\n");
    413  1.10   thorpej 				break;
    414   1.1   thorpej 			}
    415   1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    416  1.10   thorpej 				MCLGET(m, M_DONTWAIT);
    417  1.10   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    418  1.73    cegger 					aprint_error_dev(&sc->sc_dev, "unable to allocate Tx "
    419  1.73    cegger 					    "cluster\n");
    420  1.10   thorpej 					m_freem(m);
    421  1.10   thorpej 					break;
    422   1.1   thorpej 				}
    423   1.1   thorpej 			}
    424  1.64  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
    425  1.10   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    426  1.10   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
    427  1.47   thorpej 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    428  1.10   thorpej 			if (error) {
    429  1.73    cegger 				aprint_error_dev(&sc->sc_dev, "unable to load Tx buffer, "
    430  1.73    cegger 				    "error = %d\n", error);
    431  1.10   thorpej 				break;
    432  1.10   thorpej 			}
    433   1.1   thorpej 		}
    434  1.40   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    435  1.41   thorpej 		if (m != NULL) {
    436  1.41   thorpej 			m_freem(m0);
    437  1.41   thorpej 			m0 = m;
    438  1.41   thorpej 		}
    439   1.1   thorpej 
    440  1.10   thorpej 		/* Initialize the fraglist. */
    441   1.1   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    442   1.1   thorpej 			fr->ef_frags[seg].ef_addr =
    443   1.1   thorpej 			    dmamap->dm_segs[seg].ds_addr;
    444   1.1   thorpej 			fr->ef_frags[seg].ef_length =
    445   1.1   thorpej 			    dmamap->dm_segs[seg].ds_len;
    446   1.1   thorpej 		}
    447  1.55   tsutsui 		len = m0->m_pkthdr.len;
    448  1.55   tsutsui 		if (len < ETHER_PAD_LEN) {
    449  1.52    bouyer 			fr->ef_frags[seg].ef_addr = sc->sc_nulldma;
    450  1.55   tsutsui 			fr->ef_frags[seg].ef_length = ETHER_PAD_LEN - len;
    451  1.55   tsutsui 			len = ETHER_PAD_LEN;
    452  1.52    bouyer 			seg++;
    453  1.52    bouyer 		}
    454  1.52    bouyer 		fr->ef_nfrags = seg;
    455   1.1   thorpej 
    456  1.10   thorpej 		EPIC_CDFLSYNC(sc, nexttx, BUS_DMASYNC_PREWRITE);
    457  1.10   thorpej 
    458  1.10   thorpej 		/* Sync the DMA map. */
    459   1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    460   1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    461   1.1   thorpej 
    462   1.1   thorpej 		/*
    463   1.1   thorpej 		 * Store a pointer to the packet so we can free it later.
    464   1.1   thorpej 		 */
    465   1.1   thorpej 		ds->ds_mbuf = m0;
    466   1.1   thorpej 
    467   1.1   thorpej 		/*
    468  1.52    bouyer 		 * Fill in the transmit descriptor.
    469   1.1   thorpej 		 */
    470  1.10   thorpej 		txd->et_control = ET_TXCTL_LASTDESC | ET_TXCTL_FRAGLIST;
    471   1.1   thorpej 
    472   1.1   thorpej 		/*
    473  1.10   thorpej 		 * If this is the first descriptor we're enqueueing,
    474  1.10   thorpej 		 * don't give it to the EPIC yet.  That could cause
    475  1.10   thorpej 		 * a race condition.  We'll do it below.
    476   1.1   thorpej 		 */
    477  1.10   thorpej 		if (nexttx == firsttx)
    478  1.55   tsutsui 			txd->et_txstatus = TXSTAT_TXLENGTH(len);
    479  1.10   thorpej 		else
    480  1.55   tsutsui 			txd->et_txstatus =
    481  1.55   tsutsui 			    TXSTAT_TXLENGTH(len) | ET_TXSTAT_OWNER;
    482  1.10   thorpej 
    483  1.10   thorpej 		EPIC_CDTXSYNC(sc, nexttx,
    484  1.10   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    485   1.1   thorpej 
    486  1.10   thorpej 		/* Advance the tx pointer. */
    487   1.1   thorpej 		sc->sc_txpending++;
    488  1.10   thorpej 		sc->sc_txlast = nexttx;
    489   1.1   thorpej 
    490   1.1   thorpej #if NBPFILTER > 0
    491   1.1   thorpej 		/*
    492   1.1   thorpej 		 * Pass the packet to any BPF listeners.
    493   1.1   thorpej 		 */
    494   1.1   thorpej 		if (ifp->if_bpf)
    495   1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    496   1.1   thorpej #endif
    497   1.1   thorpej 	}
    498   1.1   thorpej 
    499  1.10   thorpej 	if (sc->sc_txpending == EPIC_NTXDESC) {
    500  1.10   thorpej 		/* No more slots left; notify upper layer. */
    501  1.10   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    502  1.10   thorpej 	}
    503  1.10   thorpej 
    504  1.10   thorpej 	if (sc->sc_txpending != opending) {
    505  1.10   thorpej 		/*
    506  1.10   thorpej 		 * We enqueued packets.  If the transmitter was idle,
    507  1.10   thorpej 		 * reset the txdirty pointer.
    508  1.10   thorpej 		 */
    509  1.10   thorpej 		if (opending == 0)
    510  1.10   thorpej 			sc->sc_txdirty = firsttx;
    511  1.10   thorpej 
    512  1.10   thorpej 		/*
    513  1.10   thorpej 		 * Cause a transmit interrupt to happen on the
    514  1.10   thorpej 		 * last packet we enqueued.
    515  1.10   thorpej 		 */
    516  1.10   thorpej 		EPIC_CDTX(sc, sc->sc_txlast)->et_control |= ET_TXCTL_IAF;
    517  1.10   thorpej 		EPIC_CDTXSYNC(sc, sc->sc_txlast,
    518  1.10   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    519  1.10   thorpej 
    520  1.10   thorpej 		/*
    521  1.10   thorpej 		 * The entire packet chain is set up.  Give the
    522  1.10   thorpej 		 * first descriptor to the EPIC now.
    523  1.10   thorpej 		 */
    524  1.55   tsutsui 		EPIC_CDTX(sc, firsttx)->et_txstatus |= ET_TXSTAT_OWNER;
    525  1.10   thorpej 		EPIC_CDTXSYNC(sc, firsttx,
    526  1.10   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    527  1.10   thorpej 
    528  1.10   thorpej 		/* Start the transmitter. */
    529   1.1   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
    530   1.1   thorpej 		    COMMAND_TXQUEUED);
    531   1.1   thorpej 
    532  1.10   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
    533   1.1   thorpej 		ifp->if_timer = 5;
    534   1.1   thorpej 	}
    535   1.1   thorpej }
    536   1.1   thorpej 
    537   1.1   thorpej /*
    538   1.1   thorpej  * Watchdog timer handler.
    539   1.1   thorpej  * [ifnet interface function]
    540   1.1   thorpej  */
    541   1.1   thorpej void
    542   1.1   thorpej epic_watchdog(ifp)
    543   1.1   thorpej 	struct ifnet *ifp;
    544   1.1   thorpej {
    545   1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    546   1.1   thorpej 
    547  1.73    cegger 	printf("%s: device timeout\n", device_xname(&sc->sc_dev));
    548   1.1   thorpej 	ifp->if_oerrors++;
    549   1.1   thorpej 
    550  1.34   thorpej 	(void) epic_init(ifp);
    551   1.1   thorpej }
    552   1.1   thorpej 
    553   1.1   thorpej /*
    554   1.1   thorpej  * Handle control requests from the operator.
    555   1.1   thorpej  * [ifnet interface function]
    556   1.1   thorpej  */
    557   1.1   thorpej int
    558   1.1   thorpej epic_ioctl(ifp, cmd, data)
    559   1.1   thorpej 	struct ifnet *ifp;
    560   1.1   thorpej 	u_long cmd;
    561  1.64  christos 	void *data;
    562   1.1   thorpej {
    563   1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    564  1.34   thorpej 	int s, error;
    565   1.1   thorpej 
    566   1.7   mycroft 	s = splnet();
    567   1.1   thorpej 
    568  1.71    dyoung 	error = ether_ioctl(ifp, cmd, data);
    569  1.71    dyoung 	if (error == ENETRESET) {
    570  1.71    dyoung 		/*
    571  1.71    dyoung 		 * Multicast list has changed; set the hardware filter
    572  1.71    dyoung 		 * accordingly.  Update our idea of the current media;
    573  1.71    dyoung 		 * epic_set_mchash() needs to know what it is.
    574  1.71    dyoung 		 */
    575  1.71    dyoung 		if (ifp->if_flags & IFF_RUNNING) {
    576  1.71    dyoung 			mii_pollstat(&sc->sc_mii);
    577  1.71    dyoung 			epic_set_mchash(sc);
    578   1.1   thorpej 		}
    579  1.71    dyoung 		error = 0;
    580   1.1   thorpej 	}
    581   1.1   thorpej 
    582   1.1   thorpej 	splx(s);
    583   1.1   thorpej 	return (error);
    584   1.1   thorpej }
    585   1.1   thorpej 
    586   1.1   thorpej /*
    587   1.1   thorpej  * Interrupt handler.
    588   1.1   thorpej  */
    589   1.1   thorpej int
    590   1.1   thorpej epic_intr(arg)
    591   1.1   thorpej 	void *arg;
    592   1.1   thorpej {
    593   1.1   thorpej 	struct epic_softc *sc = arg;
    594   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    595   1.1   thorpej 	struct epic_rxdesc *rxd;
    596   1.1   thorpej 	struct epic_txdesc *txd;
    597   1.1   thorpej 	struct epic_descsoft *ds;
    598   1.1   thorpej 	struct mbuf *m;
    599  1.63   tsutsui 	uint32_t intstat, rxstatus, txstatus;
    600  1.51   thorpej 	int i, claimed = 0;
    601  1.51   thorpej 	u_int len;
    602   1.1   thorpej 
    603   1.1   thorpej  top:
    604   1.1   thorpej 	/*
    605   1.1   thorpej 	 * Get the interrupt status from the EPIC.
    606   1.1   thorpej 	 */
    607   1.1   thorpej 	intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
    608   1.1   thorpej 	if ((intstat & INTSTAT_INT_ACTV) == 0)
    609   1.1   thorpej 		return (claimed);
    610   1.1   thorpej 
    611   1.1   thorpej 	claimed = 1;
    612   1.1   thorpej 
    613   1.1   thorpej 	/*
    614   1.1   thorpej 	 * Acknowledge the interrupt.
    615   1.1   thorpej 	 */
    616   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
    617   1.1   thorpej 	    intstat & INTMASK);
    618   1.1   thorpej 
    619   1.1   thorpej 	/*
    620   1.1   thorpej 	 * Check for receive interrupts.
    621   1.1   thorpej 	 */
    622  1.21   thorpej 	if (intstat & (INTSTAT_RCC | INTSTAT_RXE | INTSTAT_RQE)) {
    623   1.1   thorpej 		for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
    624  1.10   thorpej 			rxd = EPIC_CDRX(sc, i);
    625  1.10   thorpej 			ds = EPIC_DSRX(sc, i);
    626  1.10   thorpej 
    627  1.10   thorpej 			EPIC_CDRXSYNC(sc, i,
    628  1.10   thorpej 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    629   1.1   thorpej 
    630  1.55   tsutsui 			rxstatus = rxd->er_rxstatus;
    631  1.55   tsutsui 			if (rxstatus & ER_RXSTAT_OWNER) {
    632   1.1   thorpej 				/*
    633   1.1   thorpej 				 * We have processed all of the
    634   1.1   thorpej 				 * receive buffers.
    635   1.1   thorpej 				 */
    636   1.1   thorpej 				break;
    637   1.1   thorpej 			}
    638   1.1   thorpej 
    639   1.1   thorpej 			/*
    640  1.10   thorpej 			 * Make sure the packet arrived intact.  If an error
    641  1.10   thorpej 			 * occurred, update stats and reset the descriptor.
    642  1.10   thorpej 			 * The buffer will be reused the next time the
    643  1.10   thorpej 			 * descriptor comes up in the ring.
    644   1.1   thorpej 			 */
    645  1.55   tsutsui 			if ((rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
    646  1.55   tsutsui 				if (rxstatus & ER_RXSTAT_CRCERROR)
    647  1.73    cegger 					aprint_error_dev(&sc->sc_dev, "CRC error\n");
    648  1.55   tsutsui 				if (rxstatus & ER_RXSTAT_ALIGNERROR)
    649  1.73    cegger 					aprint_error_dev(&sc->sc_dev, "alignment error\n");
    650   1.1   thorpej 				ifp->if_ierrors++;
    651  1.10   thorpej 				EPIC_INIT_RXDESC(sc, i);
    652  1.10   thorpej 				continue;
    653   1.1   thorpej 			}
    654   1.1   thorpej 
    655  1.10   thorpej 			bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    656  1.10   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    657  1.10   thorpej 
    658  1.21   thorpej 			/*
    659  1.57   thorpej 			 * The EPIC includes the CRC with every packet;
    660  1.57   thorpej 			 * trim it.
    661  1.21   thorpej 			 */
    662  1.57   thorpej 			len = RXSTAT_RXLENGTH(rxstatus) - ETHER_CRC_LEN;
    663  1.21   thorpej 
    664  1.19   thorpej 			if (len < sizeof(struct ether_header)) {
    665  1.19   thorpej 				/*
    666  1.19   thorpej 				 * Runt packet; drop it now.
    667  1.19   thorpej 				 */
    668  1.10   thorpej 				ifp->if_ierrors++;
    669  1.10   thorpej 				EPIC_INIT_RXDESC(sc, i);
    670  1.10   thorpej 				bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    671  1.10   thorpej 				    ds->ds_dmamap->dm_mapsize,
    672  1.10   thorpej 				    BUS_DMASYNC_PREREAD);
    673  1.10   thorpej 				continue;
    674  1.10   thorpej 			}
    675  1.10   thorpej 
    676  1.19   thorpej 			/*
    677  1.19   thorpej 			 * If the packet is small enough to fit in a
    678  1.19   thorpej 			 * single header mbuf, allocate one and copy
    679  1.19   thorpej 			 * the data into it.  This greatly reduces
    680  1.19   thorpej 			 * memory consumption when we receive lots
    681  1.19   thorpej 			 * of small packets.
    682  1.19   thorpej 			 *
    683  1.19   thorpej 			 * Otherwise, we add a new buffer to the receive
    684  1.19   thorpej 			 * chain.  If this fails, we drop the packet and
    685  1.19   thorpej 			 * recycle the old buffer.
    686  1.19   thorpej 			 */
    687  1.19   thorpej 			if (epic_copy_small != 0 && len <= MHLEN) {
    688  1.19   thorpej 				MGETHDR(m, M_DONTWAIT, MT_DATA);
    689  1.19   thorpej 				if (m == NULL)
    690  1.19   thorpej 					goto dropit;
    691  1.64  christos 				memcpy(mtod(m, void *),
    692  1.64  christos 				    mtod(ds->ds_mbuf, void *), len);
    693  1.19   thorpej 				EPIC_INIT_RXDESC(sc, i);
    694  1.19   thorpej 				bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    695  1.19   thorpej 				    ds->ds_dmamap->dm_mapsize,
    696  1.19   thorpej 				    BUS_DMASYNC_PREREAD);
    697  1.19   thorpej 			} else {
    698  1.19   thorpej 				m = ds->ds_mbuf;
    699  1.19   thorpej 				if (epic_add_rxbuf(sc, i) != 0) {
    700  1.19   thorpej  dropit:
    701  1.19   thorpej 					ifp->if_ierrors++;
    702  1.19   thorpej 					EPIC_INIT_RXDESC(sc, i);
    703  1.19   thorpej 					bus_dmamap_sync(sc->sc_dmat,
    704  1.19   thorpej 					    ds->ds_dmamap, 0,
    705  1.19   thorpej 					    ds->ds_dmamap->dm_mapsize,
    706  1.19   thorpej 					    BUS_DMASYNC_PREREAD);
    707  1.19   thorpej 					continue;
    708  1.19   thorpej 				}
    709  1.10   thorpej 			}
    710  1.10   thorpej 
    711  1.10   thorpej 			m->m_pkthdr.rcvif = ifp;
    712  1.10   thorpej 			m->m_pkthdr.len = m->m_len = len;
    713   1.1   thorpej 
    714  1.10   thorpej #if NBPFILTER > 0
    715  1.10   thorpej 			/*
    716  1.10   thorpej 			 * Pass this up to any BPF listeners, but only
    717  1.68   tsutsui 			 * pass it up the stack if it's for us.
    718  1.10   thorpej 			 */
    719  1.33   thorpej 			if (ifp->if_bpf)
    720  1.10   thorpej 				bpf_mtap(ifp->if_bpf, m);
    721  1.33   thorpej #endif
    722  1.33   thorpej 
    723  1.16   thorpej 			/* Pass it on. */
    724  1.16   thorpej 			(*ifp->if_input)(ifp, m);
    725  1.17   thorpej 			ifp->if_ipackets++;
    726   1.1   thorpej 		}
    727  1.10   thorpej 
    728  1.42   tsutsui 		/* Update the receive pointer. */
    729   1.1   thorpej 		sc->sc_rxptr = i;
    730   1.1   thorpej 
    731   1.1   thorpej 		/*
    732   1.1   thorpej 		 * Check for receive queue underflow.
    733   1.1   thorpej 		 */
    734   1.1   thorpej 		if (intstat & INTSTAT_RQE) {
    735  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "receiver queue empty\n");
    736   1.1   thorpej 			/*
    737   1.1   thorpej 			 * Ring is already built; just restart the
    738   1.1   thorpej 			 * receiver.
    739   1.1   thorpej 			 */
    740   1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
    741  1.10   thorpej 			    EPIC_CDRXADDR(sc, sc->sc_rxptr));
    742   1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
    743   1.1   thorpej 			    COMMAND_RXQUEUED | COMMAND_START_RX);
    744   1.1   thorpej 		}
    745   1.1   thorpej 	}
    746   1.1   thorpej 
    747   1.1   thorpej 	/*
    748   1.1   thorpej 	 * Check for transmission complete interrupts.
    749   1.1   thorpej 	 */
    750   1.1   thorpej 	if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
    751  1.10   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
    752  1.10   thorpej 		for (i = sc->sc_txdirty; sc->sc_txpending != 0;
    753  1.10   thorpej 		     i = EPIC_NEXTTX(i), sc->sc_txpending--) {
    754  1.10   thorpej 			txd = EPIC_CDTX(sc, i);
    755  1.10   thorpej 			ds = EPIC_DSTX(sc, i);
    756   1.1   thorpej 
    757  1.10   thorpej 			EPIC_CDTXSYNC(sc, i,
    758  1.10   thorpej 			    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    759  1.10   thorpej 
    760  1.55   tsutsui 			txstatus = txd->et_txstatus;
    761  1.55   tsutsui 			if (txstatus & ET_TXSTAT_OWNER)
    762   1.1   thorpej 				break;
    763   1.1   thorpej 
    764  1.10   thorpej 			EPIC_CDFLSYNC(sc, i, BUS_DMASYNC_POSTWRITE);
    765  1.10   thorpej 
    766  1.10   thorpej 			bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
    767  1.10   thorpej 			    0, ds->ds_dmamap->dm_mapsize,
    768  1.10   thorpej 			    BUS_DMASYNC_POSTWRITE);
    769  1.10   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
    770  1.10   thorpej 			m_freem(ds->ds_mbuf);
    771  1.10   thorpej 			ds->ds_mbuf = NULL;
    772   1.1   thorpej 
    773   1.1   thorpej 			/*
    774   1.1   thorpej 			 * Check for errors and collisions.
    775   1.1   thorpej 			 */
    776  1.55   tsutsui 			if ((txstatus & ET_TXSTAT_PACKETTX) == 0)
    777   1.1   thorpej 				ifp->if_oerrors++;
    778  1.10   thorpej 			else
    779  1.10   thorpej 				ifp->if_opackets++;
    780   1.1   thorpej 			ifp->if_collisions +=
    781  1.55   tsutsui 			    TXSTAT_COLLISIONS(txstatus);
    782  1.55   tsutsui 			if (txstatus & ET_TXSTAT_CARSENSELOST)
    783  1.73    cegger 				aprint_error_dev(&sc->sc_dev, "lost carrier\n");
    784   1.1   thorpej 		}
    785  1.59     perry 
    786  1.10   thorpej 		/* Update the dirty transmit buffer pointer. */
    787   1.1   thorpej 		sc->sc_txdirty = i;
    788   1.1   thorpej 
    789   1.1   thorpej 		/*
    790   1.1   thorpej 		 * Cancel the watchdog timer if there are no pending
    791   1.1   thorpej 		 * transmissions.
    792   1.1   thorpej 		 */
    793   1.1   thorpej 		if (sc->sc_txpending == 0)
    794   1.1   thorpej 			ifp->if_timer = 0;
    795   1.1   thorpej 
    796   1.1   thorpej 		/*
    797   1.1   thorpej 		 * Kick the transmitter after a DMA underrun.
    798   1.1   thorpej 		 */
    799   1.1   thorpej 		if (intstat & INTSTAT_TXU) {
    800  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "transmit underrun\n");
    801   1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh,
    802   1.1   thorpej 			    EPIC_COMMAND, COMMAND_TXUGO);
    803   1.1   thorpej 			if (sc->sc_txpending)
    804   1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
    805   1.1   thorpej 				    EPIC_COMMAND, COMMAND_TXQUEUED);
    806   1.1   thorpej 		}
    807   1.1   thorpej 
    808   1.1   thorpej 		/*
    809   1.1   thorpej 		 * Try to get more packets going.
    810   1.1   thorpej 		 */
    811   1.1   thorpej 		epic_start(ifp);
    812   1.1   thorpej 	}
    813   1.1   thorpej 
    814   1.1   thorpej 	/*
    815   1.1   thorpej 	 * Check for fatal interrupts.
    816   1.1   thorpej 	 */
    817   1.1   thorpej 	if (intstat & INTSTAT_FATAL_INT) {
    818  1.21   thorpej 		if (intstat & INTSTAT_PTA)
    819  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "PCI target abort error\n");
    820  1.21   thorpej 		else if (intstat & INTSTAT_PMA)
    821  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "PCI master abort error\n");
    822  1.21   thorpej 		else if (intstat & INTSTAT_APE)
    823  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "PCI address parity error\n");
    824  1.21   thorpej 		else if (intstat & INTSTAT_DPE)
    825  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "PCI data parity error\n");
    826  1.21   thorpej 		else
    827  1.73    cegger 			aprint_error_dev(&sc->sc_dev, "unknown fatal error\n");
    828  1.34   thorpej 		(void) epic_init(ifp);
    829   1.1   thorpej 	}
    830   1.1   thorpej 
    831   1.1   thorpej 	/*
    832   1.1   thorpej 	 * Check for more interrupts.
    833   1.1   thorpej 	 */
    834   1.1   thorpej 	goto top;
    835   1.1   thorpej }
    836   1.1   thorpej 
    837   1.1   thorpej /*
    838   1.8   thorpej  * One second timer, used to tick the MII.
    839   1.8   thorpej  */
    840   1.8   thorpej void
    841   1.8   thorpej epic_tick(arg)
    842   1.8   thorpej 	void *arg;
    843   1.8   thorpej {
    844   1.8   thorpej 	struct epic_softc *sc = arg;
    845   1.8   thorpej 	int s;
    846   1.8   thorpej 
    847  1.12   thorpej 	s = splnet();
    848   1.8   thorpej 	mii_tick(&sc->sc_mii);
    849   1.8   thorpej 	splx(s);
    850   1.8   thorpej 
    851  1.29   thorpej 	callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
    852   1.8   thorpej }
    853   1.8   thorpej 
    854   1.8   thorpej /*
    855   1.6   thorpej  * Fixup the clock source on the EPIC.
    856   1.6   thorpej  */
    857   1.6   thorpej void
    858   1.6   thorpej epic_fixup_clock_source(sc)
    859   1.6   thorpej 	struct epic_softc *sc;
    860   1.6   thorpej {
    861   1.6   thorpej 	int i;
    862   1.6   thorpej 
    863   1.6   thorpej 	/*
    864   1.6   thorpej 	 * According to SMC Application Note 7-15, the EPIC's clock
    865   1.6   thorpej 	 * source is incorrect following a reset.  This manifests itself
    866   1.6   thorpej 	 * as failure to recognize when host software has written to
    867   1.6   thorpej 	 * a register on the EPIC.  The appnote recommends issuing at
    868   1.6   thorpej 	 * least 16 consecutive writes to the CLOCK TEST bit to correctly
    869   1.6   thorpej 	 * configure the clock source.
    870   1.6   thorpej 	 */
    871   1.6   thorpej 	for (i = 0; i < 16; i++)
    872   1.6   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
    873   1.6   thorpej 		    TEST_CLOCKTEST);
    874   1.6   thorpej }
    875   1.6   thorpej 
    876   1.6   thorpej /*
    877   1.1   thorpej  * Perform a soft reset on the EPIC.
    878   1.1   thorpej  */
    879   1.1   thorpej void
    880   1.1   thorpej epic_reset(sc)
    881   1.1   thorpej 	struct epic_softc *sc;
    882   1.1   thorpej {
    883   1.1   thorpej 
    884   1.6   thorpej 	epic_fixup_clock_source(sc);
    885   1.6   thorpej 
    886   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
    887   1.1   thorpej 	delay(100);
    888   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
    889   1.1   thorpej 	delay(100);
    890   1.6   thorpej 
    891   1.6   thorpej 	epic_fixup_clock_source(sc);
    892   1.1   thorpej }
    893   1.1   thorpej 
    894   1.1   thorpej /*
    895   1.7   mycroft  * Initialize the interface.  Must be called at splnet().
    896   1.1   thorpej  */
    897  1.19   thorpej int
    898  1.34   thorpej epic_init(ifp)
    899  1.34   thorpej 	struct ifnet *ifp;
    900   1.1   thorpej {
    901  1.34   thorpej 	struct epic_softc *sc = ifp->if_softc;
    902   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
    903   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
    904  1.66    dyoung 	const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
    905   1.1   thorpej 	struct epic_txdesc *txd;
    906  1.19   thorpej 	struct epic_descsoft *ds;
    907  1.63   tsutsui 	uint32_t genctl, reg0;
    908  1.19   thorpej 	int i, error = 0;
    909   1.1   thorpej 
    910   1.1   thorpej 	/*
    911   1.1   thorpej 	 * Cancel any pending I/O.
    912   1.1   thorpej 	 */
    913  1.34   thorpej 	epic_stop(ifp, 0);
    914   1.1   thorpej 
    915   1.1   thorpej 	/*
    916   1.1   thorpej 	 * Reset the EPIC to a known state.
    917   1.1   thorpej 	 */
    918   1.1   thorpej 	epic_reset(sc);
    919   1.1   thorpej 
    920   1.1   thorpej 	/*
    921   1.1   thorpej 	 * Magical mystery initialization.
    922   1.1   thorpej 	 */
    923   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_TXTEST, 0);
    924   1.1   thorpej 
    925   1.1   thorpej 	/*
    926   1.1   thorpej 	 * Initialize the EPIC genctl register:
    927   1.1   thorpej 	 *
    928   1.1   thorpej 	 *	- 64 byte receive FIFO threshold
    929   1.1   thorpej 	 *	- automatic advance to next receive frame
    930   1.1   thorpej 	 */
    931   1.1   thorpej 	genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
    932  1.18   thorpej #if BYTE_ORDER == BIG_ENDIAN
    933  1.18   thorpej 	genctl |= GENCTL_BIG_ENDIAN;
    934  1.18   thorpej #endif
    935   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
    936   1.1   thorpej 
    937   1.1   thorpej 	/*
    938   1.1   thorpej 	 * Reset the MII bus and PHY.
    939   1.1   thorpej 	 */
    940   1.1   thorpej 	reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
    941   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
    942   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
    943   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
    944   1.1   thorpej 	delay(100);
    945   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
    946  1.44  drochner 	delay(1000);
    947   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
    948   1.1   thorpej 
    949   1.1   thorpej 	/*
    950   1.1   thorpej 	 * Initialize Ethernet address.
    951   1.1   thorpej 	 */
    952   1.1   thorpej 	reg0 = enaddr[1] << 8 | enaddr[0];
    953   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN0, reg0);
    954   1.1   thorpej 	reg0 = enaddr[3] << 8 | enaddr[2];
    955   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN1, reg0);
    956   1.1   thorpej 	reg0 = enaddr[5] << 8 | enaddr[4];
    957   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN2, reg0);
    958   1.1   thorpej 
    959   1.1   thorpej 	/*
    960   1.1   thorpej 	 * Initialize receive control.  Remember the external buffer
    961   1.1   thorpej 	 * size setting.
    962   1.1   thorpej 	 */
    963   1.1   thorpej 	reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
    964   1.1   thorpej 	    (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
    965   1.1   thorpej 	reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
    966   1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC)
    967   1.1   thorpej 		reg0 |= RXCON_PROMISCMODE;
    968   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_RXCON, reg0);
    969   1.1   thorpej 
    970  1.13   thorpej 	/* Set the current media. */
    971  1.71    dyoung 	if ((error = epic_mediachange(ifp)) != 0)
    972  1.71    dyoung 		goto out;
    973   1.1   thorpej 
    974  1.13   thorpej 	/* Set up the multicast hash table. */
    975  1.13   thorpej 	epic_set_mchash(sc);
    976  1.13   thorpej 
    977   1.1   thorpej 	/*
    978  1.10   thorpej 	 * Initialize the transmit descriptor ring.  txlast is initialized
    979  1.10   thorpej 	 * to the end of the list so that it will wrap around to the first
    980  1.10   thorpej 	 * descriptor when the first packet is transmitted.
    981   1.1   thorpej 	 */
    982   1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    983  1.10   thorpej 		txd = EPIC_CDTX(sc, i);
    984  1.10   thorpej 		memset(txd, 0, sizeof(struct epic_txdesc));
    985  1.10   thorpej 		txd->et_bufaddr = EPIC_CDFLADDR(sc, i);
    986  1.10   thorpej 		txd->et_nextdesc = EPIC_CDTXADDR(sc, EPIC_NEXTTX(i));
    987  1.10   thorpej 		EPIC_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    988   1.1   thorpej 	}
    989  1.10   thorpej 	sc->sc_txpending = 0;
    990  1.10   thorpej 	sc->sc_txdirty = 0;
    991  1.10   thorpej 	sc->sc_txlast = EPIC_NTXDESC - 1;
    992   1.1   thorpej 
    993   1.1   thorpej 	/*
    994  1.19   thorpej 	 * Initialize the receive descriptor ring.
    995   1.1   thorpej 	 */
    996  1.19   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    997  1.19   thorpej 		ds = EPIC_DSRX(sc, i);
    998  1.19   thorpej 		if (ds->ds_mbuf == NULL) {
    999  1.19   thorpej 			if ((error = epic_add_rxbuf(sc, i)) != 0) {
   1000  1.73    cegger 				aprint_error_dev(&sc->sc_dev, "unable to allocate or map rx "
   1001  1.19   thorpej 				    "buffer %d error = %d\n",
   1002  1.73    cegger 				    i, error);
   1003  1.19   thorpej 				/*
   1004  1.19   thorpej 				 * XXX Should attempt to run with fewer receive
   1005  1.19   thorpej 				 * XXX buffers instead of just failing.
   1006  1.19   thorpej 				 */
   1007  1.19   thorpej 				epic_rxdrain(sc);
   1008  1.19   thorpej 				goto out;
   1009  1.19   thorpej 			}
   1010  1.48   thorpej 		} else
   1011  1.48   thorpej 			EPIC_INIT_RXDESC(sc, i);
   1012  1.19   thorpej 	}
   1013  1.10   thorpej 	sc->sc_rxptr = 0;
   1014   1.1   thorpej 
   1015   1.1   thorpej 	/*
   1016   1.1   thorpej 	 * Initialize the interrupt mask and enable interrupts.
   1017   1.1   thorpej 	 */
   1018   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
   1019   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
   1020   1.1   thorpej 
   1021   1.1   thorpej 	/*
   1022   1.1   thorpej 	 * Give the transmit and receive rings to the EPIC.
   1023   1.1   thorpej 	 */
   1024   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_PTCDAR,
   1025  1.10   thorpej 	    EPIC_CDTXADDR(sc, EPIC_NEXTTX(sc->sc_txlast)));
   1026   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_PRCDAR,
   1027  1.10   thorpej 	    EPIC_CDRXADDR(sc, sc->sc_rxptr));
   1028   1.1   thorpej 
   1029   1.1   thorpej 	/*
   1030   1.1   thorpej 	 * Set the EPIC in motion.
   1031   1.1   thorpej 	 */
   1032   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_COMMAND,
   1033   1.1   thorpej 	    COMMAND_RXQUEUED | COMMAND_START_RX);
   1034   1.1   thorpej 
   1035   1.1   thorpej 	/*
   1036   1.1   thorpej 	 * ...all done!
   1037   1.1   thorpej 	 */
   1038   1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1039   1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1040   1.8   thorpej 
   1041   1.8   thorpej 	/*
   1042   1.8   thorpej 	 * Start the one second clock.
   1043   1.8   thorpej 	 */
   1044  1.29   thorpej 	callout_reset(&sc->sc_mii_callout, hz, epic_tick, sc);
   1045   1.9   thorpej 
   1046   1.9   thorpej 	/*
   1047   1.9   thorpej 	 * Attempt to start output on the interface.
   1048   1.9   thorpej 	 */
   1049   1.9   thorpej 	epic_start(ifp);
   1050  1.19   thorpej 
   1051  1.19   thorpej  out:
   1052  1.19   thorpej 	if (error)
   1053  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "interface not running\n");
   1054  1.19   thorpej 	return (error);
   1055  1.19   thorpej }
   1056  1.19   thorpej 
   1057  1.19   thorpej /*
   1058  1.19   thorpej  * Drain the receive queue.
   1059  1.19   thorpej  */
   1060  1.19   thorpej void
   1061  1.19   thorpej epic_rxdrain(sc)
   1062  1.19   thorpej 	struct epic_softc *sc;
   1063  1.19   thorpej {
   1064  1.19   thorpej 	struct epic_descsoft *ds;
   1065  1.19   thorpej 	int i;
   1066  1.19   thorpej 
   1067  1.19   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
   1068  1.19   thorpej 		ds = EPIC_DSRX(sc, i);
   1069  1.19   thorpej 		if (ds->ds_mbuf != NULL) {
   1070  1.19   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1071  1.19   thorpej 			m_freem(ds->ds_mbuf);
   1072  1.19   thorpej 			ds->ds_mbuf = NULL;
   1073  1.19   thorpej 		}
   1074  1.19   thorpej 	}
   1075   1.1   thorpej }
   1076   1.1   thorpej 
   1077   1.1   thorpej /*
   1078   1.1   thorpej  * Stop transmission on the interface.
   1079   1.1   thorpej  */
   1080   1.1   thorpej void
   1081  1.34   thorpej epic_stop(ifp, disable)
   1082  1.34   thorpej 	struct ifnet *ifp;
   1083  1.34   thorpej 	int disable;
   1084   1.1   thorpej {
   1085  1.34   thorpej 	struct epic_softc *sc = ifp->if_softc;
   1086   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1087   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1088   1.1   thorpej 	struct epic_descsoft *ds;
   1089  1.63   tsutsui 	uint32_t reg;
   1090   1.1   thorpej 	int i;
   1091   1.6   thorpej 
   1092   1.8   thorpej 	/*
   1093   1.8   thorpej 	 * Stop the one second clock.
   1094   1.8   thorpej 	 */
   1095  1.29   thorpej 	callout_stop(&sc->sc_mii_callout);
   1096  1.23   thorpej 
   1097  1.23   thorpej 	/* Down the MII. */
   1098  1.23   thorpej 	mii_down(&sc->sc_mii);
   1099   1.8   thorpej 
   1100   1.6   thorpej 	/* Paranoia... */
   1101   1.6   thorpej 	epic_fixup_clock_source(sc);
   1102   1.1   thorpej 
   1103   1.1   thorpej 	/*
   1104   1.1   thorpej 	 * Disable interrupts.
   1105   1.1   thorpej 	 */
   1106   1.1   thorpej 	reg = bus_space_read_4(st, sh, EPIC_GENCTL);
   1107   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
   1108   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_INTMASK, 0);
   1109   1.1   thorpej 
   1110   1.1   thorpej 	/*
   1111   1.1   thorpej 	 * Stop the DMA engine and take the receiver off-line.
   1112   1.1   thorpej 	 */
   1113   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
   1114   1.1   thorpej 	    COMMAND_STOP_TDMA | COMMAND_STOP_RX);
   1115   1.1   thorpej 
   1116   1.1   thorpej 	/*
   1117   1.1   thorpej 	 * Release any queued transmit buffers.
   1118   1.1   thorpej 	 */
   1119   1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
   1120  1.10   thorpej 		ds = EPIC_DSTX(sc, i);
   1121   1.1   thorpej 		if (ds->ds_mbuf != NULL) {
   1122   1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1123   1.1   thorpej 			m_freem(ds->ds_mbuf);
   1124   1.1   thorpej 			ds->ds_mbuf = NULL;
   1125   1.1   thorpej 		}
   1126  1.19   thorpej 	}
   1127  1.19   thorpej 
   1128   1.1   thorpej 	/*
   1129   1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1130   1.1   thorpej 	 */
   1131   1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1132   1.1   thorpej 	ifp->if_timer = 0;
   1133  1.72    dyoung 
   1134  1.72    dyoung 	if (disable)
   1135  1.72    dyoung 		epic_rxdrain(sc);
   1136   1.1   thorpej }
   1137   1.1   thorpej 
   1138   1.1   thorpej /*
   1139   1.1   thorpej  * Read the EPIC Serial EEPROM.
   1140   1.1   thorpej  */
   1141   1.1   thorpej void
   1142   1.1   thorpej epic_read_eeprom(sc, word, wordcnt, data)
   1143   1.1   thorpej 	struct epic_softc *sc;
   1144   1.1   thorpej 	int word, wordcnt;
   1145  1.63   tsutsui 	uint16_t *data;
   1146   1.1   thorpej {
   1147   1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1148   1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1149  1.63   tsutsui 	uint16_t reg;
   1150   1.1   thorpej 	int i, x;
   1151   1.1   thorpej 
   1152   1.1   thorpej #define	EEPROM_WAIT_READY(st, sh) \
   1153   1.1   thorpej 	while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
   1154   1.1   thorpej 		/* nothing */
   1155   1.1   thorpej 
   1156   1.1   thorpej 	/*
   1157   1.1   thorpej 	 * Enable the EEPROM.
   1158   1.1   thorpej 	 */
   1159   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
   1160   1.1   thorpej 	EEPROM_WAIT_READY(st, sh);
   1161   1.1   thorpej 
   1162   1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   1163   1.1   thorpej 		/* Send CHIP SELECT for one clock tick. */
   1164   1.1   thorpej 		bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
   1165   1.1   thorpej 		EEPROM_WAIT_READY(st, sh);
   1166   1.1   thorpej 
   1167   1.1   thorpej 		/* Shift in the READ opcode. */
   1168   1.1   thorpej 		for (x = 3; x > 0; x--) {
   1169   1.1   thorpej 			reg = EECTL_ENABLE|EECTL_EECS;
   1170   1.1   thorpej 			if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
   1171   1.1   thorpej 				reg |= EECTL_EEDI;
   1172   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1173   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1174   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1175   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1176   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1177   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1178   1.1   thorpej 		}
   1179   1.1   thorpej 
   1180   1.1   thorpej 		/* Shift in address. */
   1181   1.1   thorpej 		for (x = 6; x > 0; x--) {
   1182   1.1   thorpej 			reg = EECTL_ENABLE|EECTL_EECS;
   1183   1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   1184  1.59     perry 				reg |= EECTL_EEDI;
   1185   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1186   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1187   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1188   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1189   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1190   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1191   1.1   thorpej 		}
   1192   1.1   thorpej 
   1193   1.1   thorpej 		/* Shift out data. */
   1194   1.1   thorpej 		reg = EECTL_ENABLE|EECTL_EECS;
   1195   1.1   thorpej 		data[i] = 0;
   1196   1.1   thorpej 		for (x = 16; x > 0; x--) {
   1197   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1198   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1199   1.1   thorpej 			if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
   1200   1.1   thorpej 				data[i] |= (1 << (x - 1));
   1201   1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1202   1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1203   1.1   thorpej 		}
   1204   1.1   thorpej 
   1205   1.1   thorpej 		/* Clear CHIP SELECT. */
   1206   1.1   thorpej 		bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
   1207   1.1   thorpej 		EEPROM_WAIT_READY(st, sh);
   1208   1.1   thorpej 	}
   1209   1.1   thorpej 
   1210   1.1   thorpej 	/*
   1211   1.1   thorpej 	 * Disable the EEPROM.
   1212   1.1   thorpej 	 */
   1213   1.1   thorpej 	bus_space_write_4(st, sh, EPIC_EECTL, 0);
   1214   1.1   thorpej 
   1215   1.1   thorpej #undef EEPROM_WAIT_READY
   1216   1.1   thorpej }
   1217   1.1   thorpej 
   1218   1.1   thorpej /*
   1219   1.1   thorpej  * Add a receive buffer to the indicated descriptor.
   1220   1.1   thorpej  */
   1221   1.1   thorpej int
   1222  1.59     perry epic_add_rxbuf(sc, idx)
   1223   1.1   thorpej 	struct epic_softc *sc;
   1224   1.1   thorpej 	int idx;
   1225   1.1   thorpej {
   1226  1.10   thorpej 	struct epic_descsoft *ds = EPIC_DSRX(sc, idx);
   1227  1.10   thorpej 	struct mbuf *m;
   1228  1.10   thorpej 	int error;
   1229   1.1   thorpej 
   1230  1.10   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1231  1.10   thorpej 	if (m == NULL)
   1232  1.10   thorpej 		return (ENOBUFS);
   1233   1.1   thorpej 
   1234  1.10   thorpej 	MCLGET(m, M_DONTWAIT);
   1235  1.10   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1236  1.10   thorpej 		m_freem(m);
   1237  1.10   thorpej 		return (ENOBUFS);
   1238   1.1   thorpej 	}
   1239   1.1   thorpej 
   1240  1.10   thorpej 	if (ds->ds_mbuf != NULL)
   1241  1.10   thorpej 		bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1242  1.10   thorpej 
   1243   1.1   thorpej 	ds->ds_mbuf = m;
   1244   1.1   thorpej 
   1245  1.10   thorpej 	error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
   1246  1.47   thorpej 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   1247  1.47   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   1248  1.10   thorpej 	if (error) {
   1249  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "can't load rx DMA map %d, error = %d\n",
   1250  1.73    cegger 		    idx, error);
   1251  1.10   thorpej 		panic("epic_add_rxbuf");	/* XXX */
   1252   1.1   thorpej 	}
   1253   1.1   thorpej 
   1254   1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
   1255   1.1   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1256   1.1   thorpej 
   1257  1.10   thorpej 	EPIC_INIT_RXDESC(sc, idx);
   1258   1.1   thorpej 
   1259  1.10   thorpej 	return (0);
   1260   1.1   thorpej }
   1261   1.1   thorpej 
   1262   1.1   thorpej /*
   1263   1.1   thorpej  * Set the EPIC multicast hash table.
   1264  1.13   thorpej  *
   1265  1.13   thorpej  * NOTE: We rely on a recently-updated mii_media_active here!
   1266   1.1   thorpej  */
   1267   1.1   thorpej void
   1268   1.1   thorpej epic_set_mchash(sc)
   1269   1.1   thorpej 	struct epic_softc *sc;
   1270   1.1   thorpej {
   1271   1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1272   1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1273   1.1   thorpej 	struct ether_multi *enm;
   1274   1.1   thorpej 	struct ether_multistep step;
   1275  1.63   tsutsui 	uint32_t hash, mchash[4];
   1276   1.1   thorpej 
   1277   1.1   thorpej 	/*
   1278   1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   1279  1.31   thorpej 	 * addresses through a CRC generator, and then using the low-order
   1280   1.1   thorpej 	 * 6 bits as an index into the 64 bit multicast hash table (only
   1281   1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   1282  1.31   thorpej 	 * valid).  The high order bits select the register, while the
   1283   1.1   thorpej 	 * rest of the bits select the bit within the register.
   1284   1.1   thorpej 	 */
   1285   1.1   thorpej 
   1286   1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC)
   1287   1.1   thorpej 		goto allmulti;
   1288   1.1   thorpej 
   1289  1.13   thorpej 	if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_10_T) {
   1290  1.13   thorpej 		/* XXX hardware bug in 10Mbps mode. */
   1291  1.13   thorpej 		goto allmulti;
   1292  1.13   thorpej 	}
   1293   1.1   thorpej 
   1294   1.1   thorpej 	mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
   1295   1.1   thorpej 
   1296   1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1297   1.1   thorpej 	while (enm != NULL) {
   1298  1.46   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1299   1.1   thorpej 			/*
   1300   1.1   thorpej 			 * We must listen to a range of multicast addresses.
   1301   1.1   thorpej 			 * For now, just accept all multicasts, rather than
   1302   1.1   thorpej 			 * trying to set only those filter bits needed to match
   1303   1.1   thorpej 			 * the range.  (At this time, the only use of address
   1304   1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   1305   1.1   thorpej 			 * range is big enough to require all bits set.)
   1306   1.1   thorpej 			 */
   1307   1.1   thorpej 			goto allmulti;
   1308   1.1   thorpej 		}
   1309   1.1   thorpej 
   1310  1.37   thorpej 		hash = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   1311  1.37   thorpej 		hash >>= 26;
   1312   1.1   thorpej 
   1313   1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   1314  1.31   thorpej 		mchash[hash >> 4] |= 1 << (hash & 0xf);
   1315   1.1   thorpej 
   1316   1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   1317   1.1   thorpej 	}
   1318   1.1   thorpej 
   1319   1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1320   1.1   thorpej 	goto sethash;
   1321   1.1   thorpej 
   1322   1.1   thorpej  allmulti:
   1323   1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   1324   1.1   thorpej 	mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
   1325   1.1   thorpej 
   1326   1.1   thorpej  sethash:
   1327   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
   1328   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
   1329   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
   1330   1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
   1331   1.8   thorpej }
   1332   1.8   thorpej 
   1333   1.8   thorpej /*
   1334   1.8   thorpej  * Wait for the MII to become ready.
   1335   1.8   thorpej  */
   1336   1.8   thorpej int
   1337   1.8   thorpej epic_mii_wait(sc, rw)
   1338   1.8   thorpej 	struct epic_softc *sc;
   1339  1.63   tsutsui 	uint32_t rw;
   1340   1.8   thorpej {
   1341   1.8   thorpej 	int i;
   1342   1.8   thorpej 
   1343   1.8   thorpej 	for (i = 0; i < 50; i++) {
   1344   1.8   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
   1345   1.8   thorpej 		    == 0)
   1346   1.8   thorpej 			break;
   1347   1.8   thorpej 		delay(2);
   1348   1.8   thorpej 	}
   1349   1.8   thorpej 	if (i == 50) {
   1350  1.73    cegger 		aprint_error_dev(&sc->sc_dev, "MII timed out\n");
   1351   1.8   thorpej 		return (1);
   1352   1.8   thorpej 	}
   1353   1.8   thorpej 
   1354   1.8   thorpej 	return (0);
   1355   1.8   thorpej }
   1356   1.8   thorpej 
   1357   1.8   thorpej /*
   1358   1.8   thorpej  * Read from the MII.
   1359   1.8   thorpej  */
   1360   1.8   thorpej int
   1361   1.8   thorpej epic_mii_read(self, phy, reg)
   1362   1.8   thorpej 	struct device *self;
   1363   1.8   thorpej 	int phy, reg;
   1364   1.8   thorpej {
   1365   1.8   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1366   1.8   thorpej 
   1367   1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_WRITE))
   1368   1.8   thorpej 		return (0);
   1369   1.8   thorpej 
   1370   1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
   1371   1.8   thorpej 	    MMCTL_ARG(phy, reg, MMCTL_READ));
   1372   1.8   thorpej 
   1373   1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_READ))
   1374   1.8   thorpej 		return (0);
   1375   1.8   thorpej 
   1376   1.8   thorpej 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
   1377   1.8   thorpej 	    MMDATA_MASK);
   1378   1.8   thorpej }
   1379   1.8   thorpej 
   1380   1.8   thorpej /*
   1381   1.8   thorpej  * Write to the MII.
   1382   1.8   thorpej  */
   1383   1.8   thorpej void
   1384   1.8   thorpej epic_mii_write(self, phy, reg, val)
   1385   1.8   thorpej 	struct device *self;
   1386   1.8   thorpej 	int phy, reg, val;
   1387   1.8   thorpej {
   1388   1.8   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1389   1.8   thorpej 
   1390   1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_WRITE))
   1391   1.8   thorpej 		return;
   1392   1.8   thorpej 
   1393   1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
   1394   1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
   1395   1.8   thorpej 	    MMCTL_ARG(phy, reg, MMCTL_WRITE));
   1396   1.8   thorpej }
   1397   1.8   thorpej 
   1398   1.8   thorpej /*
   1399   1.8   thorpej  * Callback from PHY when media changes.
   1400   1.8   thorpej  */
   1401   1.8   thorpej void
   1402   1.8   thorpej epic_statchg(self)
   1403   1.8   thorpej 	struct device *self;
   1404   1.8   thorpej {
   1405  1.11   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1406  1.63   tsutsui 	uint32_t txcon, miicfg;
   1407  1.11   thorpej 
   1408  1.11   thorpej 	/*
   1409  1.11   thorpej 	 * Update loopback bits in TXCON to reflect duplex mode.
   1410  1.11   thorpej 	 */
   1411  1.11   thorpej 	txcon = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_TXCON);
   1412  1.11   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX)
   1413  1.11   thorpej 		txcon |= (TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
   1414  1.11   thorpej 	else
   1415  1.11   thorpej 		txcon &= ~(TXCON_LOOPBACK_D1|TXCON_LOOPBACK_D2);
   1416  1.11   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TXCON, txcon);
   1417  1.13   thorpej 
   1418  1.43  drochner 	/* On some cards we need manualy set fullduplex led */
   1419  1.43  drochner 	if (sc->sc_hwflags & EPIC_DUPLEXLED_ON_694) {
   1420  1.43  drochner 		miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
   1421  1.59     perry 		if (IFM_OPTIONS(sc->sc_mii.mii_media_active) & IFM_FDX)
   1422  1.43  drochner 			miicfg |= MIICFG_ENABLE;
   1423  1.43  drochner 		else
   1424  1.43  drochner 			miicfg &= ~MIICFG_ENABLE;
   1425  1.43  drochner 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
   1426  1.43  drochner 	}
   1427  1.43  drochner 
   1428  1.13   thorpej 	/*
   1429  1.13   thorpej 	 * There is a multicast filter bug in 10Mbps mode.  Kick the
   1430  1.13   thorpej 	 * multicast filter in case the speed changed.
   1431  1.13   thorpej 	 */
   1432  1.13   thorpej 	epic_set_mchash(sc);
   1433   1.8   thorpej }
   1434   1.8   thorpej 
   1435   1.8   thorpej /*
   1436   1.8   thorpej  * Callback from ifmedia to request new media setting.
   1437  1.70    dyoung  *
   1438  1.70    dyoung  * XXX Looks to me like some of this complexity should move into
   1439  1.70    dyoung  * XXX one or two custom PHY drivers. --dyoung
   1440   1.8   thorpej  */
   1441   1.8   thorpej int
   1442   1.8   thorpej epic_mediachange(ifp)
   1443   1.8   thorpej 	struct ifnet *ifp;
   1444   1.8   thorpej {
   1445  1.11   thorpej 	struct epic_softc *sc = ifp->if_softc;
   1446  1.43  drochner 	struct mii_data *mii = &sc->sc_mii;
   1447  1.43  drochner 	struct ifmedia *ifm = &mii->mii_media;
   1448  1.43  drochner 	int media = ifm->ifm_cur->ifm_media;
   1449  1.63   tsutsui 	uint32_t miicfg;
   1450  1.43  drochner 	struct mii_softc *miisc;
   1451  1.71    dyoung 	int cfg, rc;
   1452  1.43  drochner 
   1453  1.70    dyoung 	if ((ifp->if_flags & IFF_UP) == 0)
   1454  1.43  drochner 		return (0);
   1455  1.43  drochner 
   1456  1.43  drochner 	if (IFM_INST(media) != sc->sc_serinst) {
   1457  1.43  drochner 		/* If we're not selecting serial interface, select MII mode */
   1458  1.43  drochner #ifdef EPICMEDIADEBUG
   1459  1.43  drochner 		printf("%s: parallel mode\n", ifp->if_xname);
   1460  1.59     perry #endif
   1461  1.43  drochner 		miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
   1462  1.43  drochner 		miicfg &= ~MIICFG_SERMODEENA;
   1463  1.43  drochner 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
   1464  1.43  drochner 	}
   1465  1.43  drochner 
   1466  1.71    dyoung 	if ((rc = mii_mediachg(mii)) == ENXIO)
   1467  1.71    dyoung 		rc = 0;
   1468  1.43  drochner 
   1469  1.43  drochner 	if (IFM_INST(media) == sc->sc_serinst) {
   1470  1.43  drochner 		/* select serial interface */
   1471  1.43  drochner #ifdef EPICMEDIADEBUG
   1472  1.43  drochner 		printf("%s: serial mode\n", ifp->if_xname);
   1473  1.43  drochner #endif
   1474  1.43  drochner 		miicfg = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG);
   1475  1.43  drochner 		miicfg |= (MIICFG_SERMODEENA | MIICFG_ENABLE);
   1476  1.43  drochner 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MIICFG, miicfg);
   1477  1.43  drochner 
   1478  1.43  drochner 		/* There is no driver to fill this */
   1479  1.43  drochner 		mii->mii_media_active = media;
   1480  1.43  drochner 		mii->mii_media_status = 0;
   1481  1.43  drochner 
   1482  1.43  drochner 		epic_statchg(&sc->sc_dev);
   1483  1.43  drochner 		return (0);
   1484  1.43  drochner 	}
   1485  1.43  drochner 
   1486  1.43  drochner 	/* Lookup selected PHY */
   1487  1.69    dyoung 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list) {
   1488  1.43  drochner 		if (IFM_INST(media) == miisc->mii_inst)
   1489  1.43  drochner 			break;
   1490  1.43  drochner 	}
   1491  1.43  drochner 	if (!miisc) {
   1492  1.43  drochner 		printf("epic_mediachange: can't happen\n"); /* ??? panic */
   1493  1.43  drochner 		return (0);
   1494  1.43  drochner 	}
   1495  1.43  drochner #ifdef EPICMEDIADEBUG
   1496  1.43  drochner 	printf("%s: using phy %s\n", ifp->if_xname,
   1497  1.75   xtraeme 	       device_xname(miisc->mii_dev));
   1498  1.43  drochner #endif
   1499  1.43  drochner 
   1500  1.43  drochner 	if (miisc->mii_flags & MIIF_HAVEFIBER) {
   1501  1.43  drochner 		/* XXX XXX assume it's a Level1 - should check */
   1502  1.43  drochner 
   1503  1.54       wiz 		/* We have to powerup fiber transceivers */
   1504  1.43  drochner 		cfg = PHY_READ(miisc, MII_LXTPHY_CONFIG);
   1505  1.43  drochner 		if (IFM_SUBTYPE(media) == IFM_100_FX) {
   1506  1.43  drochner #ifdef EPICMEDIADEBUG
   1507  1.43  drochner 			printf("%s: power up fiber\n", ifp->if_xname);
   1508  1.43  drochner #endif
   1509  1.43  drochner 			cfg |= (CONFIG_LEDC1 | CONFIG_LEDC0);
   1510  1.43  drochner 		} else {
   1511  1.43  drochner #ifdef EPICMEDIADEBUG
   1512  1.43  drochner 			printf("%s: power down fiber\n", ifp->if_xname);
   1513  1.43  drochner #endif
   1514  1.43  drochner 			cfg &= ~(CONFIG_LEDC1 | CONFIG_LEDC0);
   1515  1.43  drochner 		}
   1516  1.43  drochner 		PHY_WRITE(miisc, MII_LXTPHY_CONFIG, cfg);
   1517  1.43  drochner 	}
   1518   1.8   thorpej 
   1519  1.71    dyoung 	return rc;
   1520   1.1   thorpej }
   1521