Home | History | Annotate | Line # | Download | only in ic
smc83c170.c revision 1.9
      1  1.9   thorpej /*	$NetBSD: smc83c170.c,v 1.9 1998/10/05 19:10:22 thorpej Exp $	*/
      2  1.1   thorpej 
      3  1.1   thorpej /*-
      4  1.1   thorpej  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  1.1   thorpej  * All rights reserved.
      6  1.1   thorpej  *
      7  1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  1.1   thorpej  * NASA Ames Research Center.
     10  1.1   thorpej  *
     11  1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     12  1.1   thorpej  * modification, are permitted provided that the following conditions
     13  1.1   thorpej  * are met:
     14  1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     15  1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     16  1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18  1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     19  1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     20  1.1   thorpej  *    must display the following acknowledgement:
     21  1.1   thorpej  *	This product includes software developed by the NetBSD
     22  1.1   thorpej  *	Foundation, Inc. and its contributors.
     23  1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  1.1   thorpej  *    contributors may be used to endorse or promote products derived
     25  1.1   thorpej  *    from this software without specific prior written permission.
     26  1.1   thorpej  *
     27  1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38  1.1   thorpej  */
     39  1.1   thorpej 
     40  1.1   thorpej /*
     41  1.1   thorpej  * Device driver for the Standard Microsystems Corp. 83C170
     42  1.1   thorpej  * Ethernet PCI Integrated Controller (EPIC/100).
     43  1.1   thorpej  */
     44  1.1   thorpej 
     45  1.2  jonathan #include "opt_inet.h"
     46  1.3  jonathan #include "opt_ns.h"
     47  1.1   thorpej #include "bpfilter.h"
     48  1.1   thorpej 
     49  1.1   thorpej #include <sys/param.h>
     50  1.1   thorpej #include <sys/systm.h>
     51  1.1   thorpej #include <sys/mbuf.h>
     52  1.1   thorpej #include <sys/malloc.h>
     53  1.1   thorpej #include <sys/kernel.h>
     54  1.1   thorpej #include <sys/socket.h>
     55  1.1   thorpej #include <sys/ioctl.h>
     56  1.1   thorpej #include <sys/errno.h>
     57  1.1   thorpej #include <sys/device.h>
     58  1.1   thorpej 
     59  1.1   thorpej #include <net/if.h>
     60  1.1   thorpej #include <net/if_dl.h>
     61  1.1   thorpej #include <net/if_media.h>
     62  1.1   thorpej #include <net/if_ether.h>
     63  1.1   thorpej 
     64  1.1   thorpej #if NBPFILTER > 0
     65  1.1   thorpej #include <net/bpf.h>
     66  1.1   thorpej #endif
     67  1.1   thorpej 
     68  1.1   thorpej #ifdef INET
     69  1.1   thorpej #include <netinet/in.h>
     70  1.1   thorpej #include <netinet/if_inarp.h>
     71  1.1   thorpej #endif
     72  1.1   thorpej 
     73  1.1   thorpej #ifdef NS
     74  1.1   thorpej #include <netns/ns.h>
     75  1.1   thorpej #include <netns/ns_if.h>
     76  1.1   thorpej #endif
     77  1.1   thorpej 
     78  1.1   thorpej #include <machine/bus.h>
     79  1.1   thorpej #include <machine/intr.h>
     80  1.1   thorpej 
     81  1.8   thorpej #include <dev/mii/miivar.h>
     82  1.8   thorpej 
     83  1.1   thorpej #include <dev/ic/smc83c170reg.h>
     84  1.1   thorpej #include <dev/ic/smc83c170var.h>
     85  1.1   thorpej 
     86  1.1   thorpej void	epic_start __P((struct ifnet *));
     87  1.1   thorpej void	epic_watchdog __P((struct ifnet *));
     88  1.1   thorpej int	epic_ioctl __P((struct ifnet *, u_long, caddr_t));
     89  1.1   thorpej 
     90  1.1   thorpej void	epic_shutdown __P((void *));
     91  1.1   thorpej 
     92  1.1   thorpej void	epic_reset __P((struct epic_softc *));
     93  1.1   thorpej void	epic_init __P((struct epic_softc *));
     94  1.1   thorpej void	epic_stop __P((struct epic_softc *));
     95  1.1   thorpej int	epic_add_rxbuf __P((struct epic_softc *, int));
     96  1.1   thorpej void	epic_read_eeprom __P((struct epic_softc *, int, int, u_int16_t *));
     97  1.1   thorpej void	epic_set_mchash __P((struct epic_softc *));
     98  1.6   thorpej void	epic_fixup_clock_source __P((struct epic_softc *));
     99  1.8   thorpej int	epic_mii_read __P((struct device *, int, int));
    100  1.8   thorpej void	epic_mii_write __P((struct device *, int, int, int));
    101  1.8   thorpej int	epic_mii_wait __P((struct epic_softc *, u_int32_t));
    102  1.8   thorpej void	epic_tick __P((void *));
    103  1.8   thorpej 
    104  1.8   thorpej void	epic_statchg __P((struct device *));
    105  1.8   thorpej int	epic_mediachange __P((struct ifnet *));
    106  1.8   thorpej void	epic_mediastatus __P((struct ifnet *, struct ifmediareq *));
    107  1.1   thorpej 
    108  1.1   thorpej /*
    109  1.1   thorpej  * Fudge the incoming packets by this much, to ensure the data after
    110  1.1   thorpej  * the Ethernet header is aligned.
    111  1.1   thorpej  */
    112  1.1   thorpej #define	RX_ALIGNMENT_FUDGE	2
    113  1.1   thorpej 
    114  1.1   thorpej /* XXX Should be somewhere else. */
    115  1.1   thorpej #define	ETHER_MIN_LEN		60
    116  1.1   thorpej 
    117  1.1   thorpej #define	INTMASK	(INTSTAT_FATAL_INT | INTSTAT_TXU | \
    118  1.1   thorpej 	    INTSTAT_TXC | INTSTAT_RQE | INTSTAT_RCC)
    119  1.1   thorpej 
    120  1.1   thorpej /*
    121  1.1   thorpej  * Attach an EPIC interface to the system.
    122  1.1   thorpej  */
    123  1.1   thorpej void
    124  1.1   thorpej epic_attach(sc)
    125  1.1   thorpej 	struct epic_softc *sc;
    126  1.1   thorpej {
    127  1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
    128  1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
    129  1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    130  1.1   thorpej 	int i, rseg, error, attach_stage;
    131  1.1   thorpej 	bus_dma_segment_t seg;
    132  1.1   thorpej 	u_int8_t enaddr[ETHER_ADDR_LEN], devname[12 + 1];
    133  1.1   thorpej 	u_int16_t myea[ETHER_ADDR_LEN / 2], mydevname[6];
    134  1.1   thorpej 
    135  1.1   thorpej 	attach_stage = 0;
    136  1.1   thorpej 
    137  1.1   thorpej 	/*
    138  1.1   thorpej 	 * Allocate the control data structures, and create and load the
    139  1.1   thorpej 	 * DMA map for it.
    140  1.1   thorpej 	 */
    141  1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    142  1.1   thorpej 	    sizeof(struct epic_control_data), NBPG, 0, &seg, 1, &rseg,
    143  1.1   thorpej 	    BUS_DMA_NOWAIT)) != 0) {
    144  1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    145  1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    146  1.1   thorpej 		goto fail;
    147  1.1   thorpej 	}
    148  1.1   thorpej 
    149  1.1   thorpej 	attach_stage = 1;
    150  1.1   thorpej 
    151  1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    152  1.1   thorpej 	    sizeof(struct epic_control_data), (caddr_t *)&sc->sc_control_data,
    153  1.1   thorpej 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    154  1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    155  1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    156  1.1   thorpej 		goto fail;
    157  1.1   thorpej 	}
    158  1.1   thorpej 
    159  1.1   thorpej 	attach_stage = 2;
    160  1.1   thorpej 
    161  1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    162  1.1   thorpej 	    sizeof(struct epic_control_data), 1,
    163  1.1   thorpej 	    sizeof(struct epic_control_data), 0, BUS_DMA_NOWAIT,
    164  1.1   thorpej 	    &sc->sc_cddmamap)) != 0) {
    165  1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    166  1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    167  1.1   thorpej 		goto fail;
    168  1.1   thorpej 	}
    169  1.1   thorpej 
    170  1.1   thorpej 	attach_stage = 3;
    171  1.1   thorpej 
    172  1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    173  1.1   thorpej 	    sc->sc_control_data, sizeof(struct epic_control_data), NULL,
    174  1.1   thorpej 	    BUS_DMA_NOWAIT)) != 0) {
    175  1.1   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
    176  1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    177  1.1   thorpej 		goto fail;
    178  1.1   thorpej 	}
    179  1.1   thorpej 
    180  1.1   thorpej 	attach_stage = 4;
    181  1.1   thorpej 
    182  1.1   thorpej 	/*
    183  1.1   thorpej 	 * Create the transmit buffer DMA maps.
    184  1.1   thorpej 	 */
    185  1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
    186  1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
    187  1.1   thorpej 		    EPIC_NFRAGS, MCLBYTES, 0, BUS_DMA_NOWAIT,
    188  1.1   thorpej 		    &sc->sc_txsoft[i].ds_dmamap)) != 0) {
    189  1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    190  1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    191  1.1   thorpej 			goto fail;
    192  1.1   thorpej 		}
    193  1.1   thorpej 	}
    194  1.1   thorpej 
    195  1.1   thorpej 	attach_stage = 5;
    196  1.1   thorpej 
    197  1.1   thorpej 	/*
    198  1.1   thorpej 	 * Create the recieve buffer DMA maps.
    199  1.1   thorpej 	 */
    200  1.1   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    201  1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    202  1.1   thorpej 		    MCLBYTES, 0, BUS_DMA_NOWAIT,
    203  1.1   thorpej 		    &sc->sc_rxsoft[i].ds_dmamap)) != 0) {
    204  1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    205  1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    206  1.1   thorpej 			goto fail;
    207  1.1   thorpej 		}
    208  1.1   thorpej 	}
    209  1.1   thorpej 
    210  1.1   thorpej 	attach_stage = 6;
    211  1.1   thorpej 
    212  1.1   thorpej 	/*
    213  1.1   thorpej 	 * Pre-allocate the receive buffers.
    214  1.1   thorpej 	 */
    215  1.1   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
    216  1.1   thorpej 		if ((error = epic_add_rxbuf(sc, i)) != 0) {
    217  1.1   thorpej 			printf("%s: unable to allocate or map rx buffer %d\n,"
    218  1.1   thorpej 			    " error = %d\n", sc->sc_dev.dv_xname, i, error);
    219  1.1   thorpej 			goto fail;
    220  1.1   thorpej 		}
    221  1.1   thorpej 	}
    222  1.1   thorpej 
    223  1.1   thorpej 	attach_stage = 7;
    224  1.1   thorpej 
    225  1.1   thorpej 	/*
    226  1.1   thorpej 	 * Bring the chip out of low-power mode and reset it to a known state.
    227  1.1   thorpej 	 */
    228  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, 0);
    229  1.1   thorpej 	epic_reset(sc);
    230  1.1   thorpej 
    231  1.1   thorpej 	/*
    232  1.1   thorpej 	 * Read the Ethernet address from the EEPROM.
    233  1.1   thorpej 	 */
    234  1.1   thorpej 	epic_read_eeprom(sc, 0, (sizeof(myea) / sizeof(myea[0])), myea);
    235  1.1   thorpej 	bcopy(myea, enaddr, sizeof(myea));
    236  1.1   thorpej 
    237  1.1   thorpej 	/*
    238  1.1   thorpej 	 * ...and the device name.
    239  1.1   thorpej 	 */
    240  1.1   thorpej 	epic_read_eeprom(sc, 0x2c, (sizeof(mydevname) / sizeof(mydevname[0])),
    241  1.1   thorpej 	    mydevname);
    242  1.1   thorpej 	bcopy(mydevname, devname, sizeof(mydevname));
    243  1.1   thorpej 	devname[sizeof(mydevname)] = '\0';
    244  1.1   thorpej 	for (i = sizeof(mydevname) - 1; i >= 0; i--) {
    245  1.1   thorpej 		if (devname[i] == ' ')
    246  1.1   thorpej 			devname[i] = '\0';
    247  1.1   thorpej 		else
    248  1.1   thorpej 			break;
    249  1.1   thorpej 	}
    250  1.1   thorpej 
    251  1.1   thorpej 	printf("%s: %s, Ethernet address %s\n", sc->sc_dev.dv_xname,
    252  1.1   thorpej 	    devname, ether_sprintf(enaddr));
    253  1.1   thorpej 
    254  1.8   thorpej 	/*
    255  1.8   thorpej 	 * Initialize our media structures and probe the MII.
    256  1.8   thorpej 	 */
    257  1.8   thorpej 	sc->sc_mii.mii_ifp = ifp;
    258  1.8   thorpej 	sc->sc_mii.mii_readreg = epic_mii_read;
    259  1.8   thorpej 	sc->sc_mii.mii_writereg = epic_mii_write;
    260  1.8   thorpej 	sc->sc_mii.mii_statchg = epic_statchg;
    261  1.8   thorpej 	ifmedia_init(&sc->sc_mii.mii_media, 0, epic_mediachange,
    262  1.8   thorpej 	    epic_mediastatus);
    263  1.8   thorpej 	mii_phy_probe(&sc->sc_dev, &sc->sc_mii, 0xffffffff);
    264  1.8   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    265  1.8   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    266  1.8   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    267  1.8   thorpej 	} else
    268  1.8   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    269  1.8   thorpej 
    270  1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    271  1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    272  1.1   thorpej 	ifp->if_softc = sc;
    273  1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    274  1.1   thorpej 	ifp->if_ioctl = epic_ioctl;
    275  1.1   thorpej 	ifp->if_start = epic_start;
    276  1.1   thorpej 	ifp->if_watchdog = epic_watchdog;
    277  1.1   thorpej 
    278  1.1   thorpej 	/*
    279  1.1   thorpej 	 * Attach the interface.
    280  1.1   thorpej 	 */
    281  1.1   thorpej 	if_attach(ifp);
    282  1.1   thorpej 	ether_ifattach(ifp, enaddr);
    283  1.1   thorpej #if NBPFILTER > 0
    284  1.1   thorpej 	bpfattach(&sc->sc_ethercom.ec_if.if_bpf, ifp, DLT_EN10MB,
    285  1.1   thorpej 	    sizeof(struct ether_header));
    286  1.1   thorpej #endif
    287  1.1   thorpej 
    288  1.1   thorpej 	/*
    289  1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
    290  1.1   thorpej 	 */
    291  1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(epic_shutdown, sc);
    292  1.1   thorpej 	if (sc->sc_sdhook == NULL)
    293  1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    294  1.1   thorpej 		    sc->sc_dev.dv_xname);
    295  1.1   thorpej 	return;
    296  1.1   thorpej 
    297  1.1   thorpej  fail:
    298  1.1   thorpej 	/*
    299  1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    300  1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
    301  1.1   thorpej 	 */
    302  1.1   thorpej 	switch (attach_stage) {
    303  1.1   thorpej 	case 7:
    304  1.1   thorpej 		for (i = 0; i < EPIC_NRXDESC; i++) {
    305  1.1   thorpej 			if (sc->sc_rxsoft[i].ds_mbuf != NULL) {
    306  1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat,
    307  1.1   thorpej 				    sc->sc_rxsoft[i].ds_dmamap);
    308  1.1   thorpej 				m_freem(sc->sc_rxsoft[i].ds_mbuf);
    309  1.1   thorpej 			}
    310  1.1   thorpej 		}
    311  1.1   thorpej 		/* FALLTHROUGH */
    312  1.1   thorpej 
    313  1.1   thorpej 	case 6:
    314  1.1   thorpej 		for (i = 0; i < EPIC_NRXDESC; i++)
    315  1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    316  1.1   thorpej 			    sc->sc_rxsoft[i].ds_dmamap);
    317  1.1   thorpej 		/* FALLTHROUGH */
    318  1.1   thorpej 
    319  1.1   thorpej 	case 5:
    320  1.1   thorpej 		for (i = 0; i < EPIC_NTXDESC; i++)
    321  1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    322  1.1   thorpej 			    sc->sc_txsoft[i].ds_dmamap);
    323  1.1   thorpej 		/* FALLTHROUGH */
    324  1.1   thorpej 
    325  1.1   thorpej 	case 4:
    326  1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    327  1.1   thorpej 		/* FALLTHROUGH */
    328  1.1   thorpej 
    329  1.1   thorpej 	case 3:
    330  1.1   thorpej 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    331  1.1   thorpej 		/* FALLTHROUGH */
    332  1.1   thorpej 
    333  1.1   thorpej 	case 2:
    334  1.1   thorpej 		bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    335  1.1   thorpej 		    sizeof(struct epic_control_data));
    336  1.1   thorpej 		/* FALLTHROUGH */
    337  1.1   thorpej 
    338  1.1   thorpej 	case 1:
    339  1.1   thorpej 		bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    340  1.1   thorpej 		break;
    341  1.1   thorpej 	}
    342  1.1   thorpej }
    343  1.1   thorpej 
    344  1.1   thorpej /*
    345  1.1   thorpej  * Shutdown hook.  Make sure the interface is stopped at reboot.
    346  1.1   thorpej  */
    347  1.1   thorpej void
    348  1.1   thorpej epic_shutdown(arg)
    349  1.1   thorpej 	void *arg;
    350  1.1   thorpej {
    351  1.1   thorpej 	struct epic_softc *sc = arg;
    352  1.1   thorpej 
    353  1.1   thorpej 	epic_stop(sc);
    354  1.1   thorpej }
    355  1.1   thorpej 
    356  1.1   thorpej /*
    357  1.1   thorpej  * Start packet transmission on the interface.
    358  1.1   thorpej  * [ifnet interface function]
    359  1.1   thorpej  */
    360  1.1   thorpej void
    361  1.1   thorpej epic_start(ifp)
    362  1.1   thorpej 	struct ifnet *ifp;
    363  1.1   thorpej {
    364  1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    365  1.1   thorpej 	struct epic_txdesc *txd;
    366  1.1   thorpej 	struct epic_descsoft *ds;
    367  1.1   thorpej 	struct epic_fraglist *fr;
    368  1.1   thorpej 	bus_dmamap_t dmamap;
    369  1.1   thorpej 	struct mbuf *m0;
    370  1.1   thorpej 	int nexttx, seg, error, txqueued;
    371  1.1   thorpej 
    372  1.1   thorpej 	txqueued = 0;
    373  1.1   thorpej 
    374  1.1   thorpej 	/*
    375  1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    376  1.1   thorpej 	 * until we drain the queue, or use up all available transmit
    377  1.1   thorpej 	 * descriptors.
    378  1.1   thorpej 	 */
    379  1.1   thorpej 	while (ifp->if_snd.ifq_head != NULL &&
    380  1.1   thorpej 	    sc->sc_txpending < EPIC_NTXDESC) {
    381  1.1   thorpej 		/*
    382  1.1   thorpej 		 * Grab a packet off the queue.
    383  1.1   thorpej 		 */
    384  1.1   thorpej 		IF_DEQUEUE(&ifp->if_snd, m0);
    385  1.1   thorpej 
    386  1.1   thorpej 		/*
    387  1.1   thorpej 		 * Get the last and next available transmit descriptor.
    388  1.1   thorpej 		 */
    389  1.1   thorpej 		nexttx = EPIC_NEXTTX(sc->sc_txlast);
    390  1.1   thorpej 		txd = &sc->sc_control_data->ecd_txdescs[nexttx];
    391  1.1   thorpej 		fr = &sc->sc_control_data->ecd_txfrags[nexttx];
    392  1.1   thorpej 		ds = &sc->sc_txsoft[nexttx];
    393  1.1   thorpej 		dmamap = ds->ds_dmamap;
    394  1.1   thorpej 
    395  1.1   thorpej  loadmap:
    396  1.1   thorpej 		/*
    397  1.1   thorpej 		 * Load the DMA map with the packet.
    398  1.1   thorpej 		 */
    399  1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
    400  1.1   thorpej 		    BUS_DMA_NOWAIT);
    401  1.1   thorpej 		switch (error) {
    402  1.1   thorpej 		case 0:
    403  1.1   thorpej 			/* Success. */
    404  1.1   thorpej 			break;
    405  1.1   thorpej 
    406  1.1   thorpej 		case EFBIG:
    407  1.1   thorpej 		    {
    408  1.1   thorpej 			struct mbuf *mn;
    409  1.1   thorpej 
    410  1.1   thorpej 			/*
    411  1.1   thorpej 			 * We ran out of segments.  We have to recopy this
    412  1.1   thorpej 			 * mbuf chain first.  Bail out if we can't get the
    413  1.1   thorpej 			 * new buffers.
    414  1.1   thorpej 			 */
    415  1.1   thorpej 			printf("%s: too many segments, ", sc->sc_dev.dv_xname);
    416  1.1   thorpej 
    417  1.1   thorpej 			MGETHDR(mn, M_DONTWAIT, MT_DATA);
    418  1.1   thorpej 			if (mn == NULL) {
    419  1.1   thorpej 				m_freem(m0);
    420  1.1   thorpej 				printf("aborting\n");
    421  1.1   thorpej 				goto out;
    422  1.1   thorpej 			}
    423  1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    424  1.1   thorpej 				MCLGET(mn, M_DONTWAIT);
    425  1.1   thorpej 				if ((mn->m_flags & M_EXT) == 0) {
    426  1.1   thorpej 					m_freem(mn);
    427  1.1   thorpej 					m_freem(m0);
    428  1.1   thorpej 					printf("aborting\n");
    429  1.1   thorpej 					goto out;
    430  1.1   thorpej 				}
    431  1.1   thorpej 			}
    432  1.1   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(mn, caddr_t));
    433  1.1   thorpej 			mn->m_pkthdr.len = mn->m_len = m0->m_pkthdr.len;
    434  1.1   thorpej 			m_freem(m0);
    435  1.1   thorpej 			m0 = mn;
    436  1.1   thorpej 			printf("retrying\n");
    437  1.1   thorpej 			goto loadmap;
    438  1.1   thorpej 		    }
    439  1.1   thorpej 
    440  1.1   thorpej 		default:
    441  1.1   thorpej 			/*
    442  1.1   thorpej 			 * Some other problem; report it.
    443  1.1   thorpej 			 */
    444  1.1   thorpej 			printf("%s: can't load mbuf chain, error = %d\n",
    445  1.1   thorpej 			    sc->sc_dev.dv_xname, error);
    446  1.1   thorpej 			m_freem(m0);
    447  1.1   thorpej 			goto out;
    448  1.1   thorpej 		}
    449  1.1   thorpej 
    450  1.1   thorpej 		/*
    451  1.1   thorpej 		 * Initialize the fraglist.
    452  1.1   thorpej 		 */
    453  1.1   thorpej 		fr->ef_nfrags = dmamap->dm_nsegs;
    454  1.1   thorpej 		for (seg = 0; seg < dmamap->dm_nsegs; seg++) {
    455  1.1   thorpej 			fr->ef_frags[seg].ef_addr =
    456  1.1   thorpej 			    dmamap->dm_segs[seg].ds_addr;
    457  1.1   thorpej 			fr->ef_frags[seg].ef_length =
    458  1.1   thorpej 			    dmamap->dm_segs[seg].ds_len;
    459  1.1   thorpej 		}
    460  1.1   thorpej 
    461  1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
    462  1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
    463  1.1   thorpej 
    464  1.1   thorpej 		/*
    465  1.1   thorpej 		 * Store a pointer to the packet so we can free it later.
    466  1.1   thorpej 		 */
    467  1.1   thorpej 		ds->ds_mbuf = m0;
    468  1.1   thorpej 
    469  1.1   thorpej 		/*
    470  1.1   thorpej 		 * Finish setting up the new transmit descriptor: set the
    471  1.1   thorpej 		 * packet length and give it to the EPIC.
    472  1.1   thorpej 		 */
    473  1.1   thorpej 		txd->et_txlength = max(m0->m_pkthdr.len, ETHER_MIN_LEN);
    474  1.1   thorpej 		txd->et_txstatus = ET_TXSTAT_OWNER;
    475  1.1   thorpej 
    476  1.1   thorpej 		/*
    477  1.1   thorpej 		 * Committed; advance the lasttx pointer.  If nothing was
    478  1.1   thorpej 		 * previously queued, reset the dirty pointer.
    479  1.1   thorpej 		 */
    480  1.1   thorpej 		sc->sc_txlast = nexttx;
    481  1.1   thorpej 		if (sc->sc_txpending == 0)
    482  1.1   thorpej 			sc->sc_txdirty = nexttx;
    483  1.1   thorpej 
    484  1.1   thorpej 		sc->sc_txpending++;
    485  1.1   thorpej 
    486  1.1   thorpej 		txqueued = 1;
    487  1.1   thorpej 
    488  1.1   thorpej #if NBPFILTER > 0
    489  1.1   thorpej 		/*
    490  1.1   thorpej 		 * Pass the packet to any BPF listeners.
    491  1.1   thorpej 		 */
    492  1.1   thorpej 		if (ifp->if_bpf)
    493  1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    494  1.1   thorpej #endif
    495  1.1   thorpej 	}
    496  1.1   thorpej 
    497  1.1   thorpej  out:
    498  1.1   thorpej 	/*
    499  1.1   thorpej 	 * We're finished.  If we added more packets, make sure the
    500  1.1   thorpej 	 * transmit DMA engine is running.
    501  1.1   thorpej 	 */
    502  1.1   thorpej 	if (txqueued) {
    503  1.1   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
    504  1.1   thorpej 		    COMMAND_TXQUEUED);
    505  1.1   thorpej 
    506  1.1   thorpej 		/*
    507  1.1   thorpej 		 * Set a 5 second watchdog timer.
    508  1.1   thorpej 		 */
    509  1.1   thorpej 		ifp->if_timer = 5;
    510  1.1   thorpej 	}
    511  1.1   thorpej }
    512  1.1   thorpej 
    513  1.1   thorpej /*
    514  1.1   thorpej  * Watchdog timer handler.
    515  1.1   thorpej  * [ifnet interface function]
    516  1.1   thorpej  */
    517  1.1   thorpej void
    518  1.1   thorpej epic_watchdog(ifp)
    519  1.1   thorpej 	struct ifnet *ifp;
    520  1.1   thorpej {
    521  1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    522  1.1   thorpej 
    523  1.1   thorpej 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
    524  1.1   thorpej 	ifp->if_oerrors++;
    525  1.1   thorpej 
    526  1.1   thorpej 	epic_init(sc);
    527  1.1   thorpej }
    528  1.1   thorpej 
    529  1.1   thorpej /*
    530  1.1   thorpej  * Handle control requests from the operator.
    531  1.1   thorpej  * [ifnet interface function]
    532  1.1   thorpej  */
    533  1.1   thorpej int
    534  1.1   thorpej epic_ioctl(ifp, cmd, data)
    535  1.1   thorpej 	struct ifnet *ifp;
    536  1.1   thorpej 	u_long cmd;
    537  1.1   thorpej 	caddr_t data;
    538  1.1   thorpej {
    539  1.1   thorpej 	struct epic_softc *sc = ifp->if_softc;
    540  1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
    541  1.1   thorpej 	struct ifaddr *ifa = (struct ifaddr *)data;
    542  1.1   thorpej 	int s, error = 0;
    543  1.1   thorpej 
    544  1.7   mycroft 	s = splnet();
    545  1.1   thorpej 
    546  1.1   thorpej 	switch (cmd) {
    547  1.1   thorpej 	case SIOCSIFADDR:
    548  1.1   thorpej 		ifp->if_flags |= IFF_UP;
    549  1.1   thorpej 
    550  1.1   thorpej 		switch (ifa->ifa_addr->sa_family) {
    551  1.1   thorpej #ifdef INET
    552  1.1   thorpej 		case AF_INET:
    553  1.1   thorpej 			epic_init(sc);
    554  1.1   thorpej 			arp_ifinit(ifp, ifa);
    555  1.1   thorpej 			break;
    556  1.1   thorpej #endif /* INET */
    557  1.1   thorpej #ifdef NS
    558  1.1   thorpej 		case AF_NS:
    559  1.1   thorpej 		    {
    560  1.1   thorpej 			struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
    561  1.1   thorpej 
    562  1.1   thorpej 			if (ns_nullhost(*ina))
    563  1.1   thorpej 				ina->x_host = *(union ns_host *)
    564  1.1   thorpej 				    LLADDR(ifp->if_sadl);
    565  1.1   thorpej 			else
    566  1.1   thorpej 				bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
    567  1.1   thorpej 				    ifp->if_addrlen);
    568  1.1   thorpej 			/* Set new address. */
    569  1.1   thorpej 			epic_init(sc);
    570  1.1   thorpej 			break;
    571  1.1   thorpej 		    }
    572  1.1   thorpej #endif /* NS */
    573  1.1   thorpej 		default:
    574  1.1   thorpej 			epic_init(sc);
    575  1.1   thorpej 			break;
    576  1.1   thorpej 		}
    577  1.1   thorpej 		break;
    578  1.1   thorpej 
    579  1.1   thorpej 	case SIOCSIFMTU:
    580  1.1   thorpej 		if (ifr->ifr_mtu > ETHERMTU)
    581  1.1   thorpej 			error = EINVAL;
    582  1.1   thorpej 		else
    583  1.1   thorpej 			ifp->if_mtu = ifr->ifr_mtu;
    584  1.1   thorpej 		break;
    585  1.1   thorpej 
    586  1.1   thorpej 	case SIOCSIFFLAGS:
    587  1.1   thorpej 		if ((ifp->if_flags & IFF_UP) == 0 &&
    588  1.1   thorpej 		    (ifp->if_flags & IFF_RUNNING) != 0) {
    589  1.1   thorpej 			/*
    590  1.1   thorpej 			 * If interface is marked down and it is running, then
    591  1.1   thorpej 			 * stop it.
    592  1.1   thorpej 			 */
    593  1.1   thorpej 			epic_stop(sc);
    594  1.1   thorpej 			ifp->if_flags &= ~IFF_RUNNING;
    595  1.1   thorpej 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
    596  1.1   thorpej 			   (ifp->if_flags & IFF_RUNNING) == 0) {
    597  1.1   thorpej 			/*
    598  1.1   thorpej 			 * If interfase it marked up and it is stopped, then
    599  1.1   thorpej 			 * start it.
    600  1.1   thorpej 			 */
    601  1.1   thorpej 			epic_init(sc);
    602  1.1   thorpej 		} else {
    603  1.1   thorpej 			/*
    604  1.1   thorpej 			 * Reset the interface to pick up changes in any other
    605  1.1   thorpej 			 * flags that affect the hardware state.
    606  1.1   thorpej 			 */
    607  1.1   thorpej 			epic_init(sc);
    608  1.1   thorpej 		}
    609  1.1   thorpej 		break;
    610  1.1   thorpej 
    611  1.1   thorpej 	case SIOCADDMULTI:
    612  1.1   thorpej 	case SIOCDELMULTI:
    613  1.1   thorpej 		error = (cmd == SIOCADDMULTI) ?
    614  1.1   thorpej 		    ether_addmulti(ifr, &sc->sc_ethercom) :
    615  1.1   thorpej 		    ether_delmulti(ifr, &sc->sc_ethercom);
    616  1.1   thorpej 
    617  1.1   thorpej 		if (error == ENETRESET) {
    618  1.1   thorpej 			/*
    619  1.1   thorpej 			 * Multicast list has changed; set the hardware filter
    620  1.1   thorpej 			 * accordingly.
    621  1.1   thorpej 			 */
    622  1.1   thorpej 			epic_init(sc);
    623  1.1   thorpej 			error = 0;
    624  1.1   thorpej 		}
    625  1.1   thorpej 		break;
    626  1.1   thorpej 
    627  1.8   thorpej 	case SIOCSIFMEDIA:
    628  1.8   thorpej 	case SIOCGIFMEDIA:
    629  1.8   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    630  1.8   thorpej 		break;
    631  1.8   thorpej 
    632  1.1   thorpej 	default:
    633  1.1   thorpej 		error = EINVAL;
    634  1.1   thorpej 		break;
    635  1.1   thorpej 	}
    636  1.1   thorpej 
    637  1.1   thorpej 	splx(s);
    638  1.1   thorpej 	return (error);
    639  1.1   thorpej }
    640  1.1   thorpej 
    641  1.1   thorpej /*
    642  1.1   thorpej  * Interrupt handler.
    643  1.1   thorpej  */
    644  1.1   thorpej int
    645  1.1   thorpej epic_intr(arg)
    646  1.1   thorpej 	void *arg;
    647  1.1   thorpej {
    648  1.1   thorpej 	struct epic_softc *sc = arg;
    649  1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    650  1.1   thorpej 	struct ether_header *eh;
    651  1.1   thorpej 	struct epic_rxdesc *rxd;
    652  1.1   thorpej 	struct epic_txdesc *txd;
    653  1.1   thorpej 	struct epic_descsoft *ds;
    654  1.1   thorpej 	struct mbuf *m;
    655  1.1   thorpej 	u_int32_t intstat;
    656  1.1   thorpej 	int i, len, claimed = 0, error;
    657  1.1   thorpej 
    658  1.1   thorpej  top:
    659  1.1   thorpej 	/*
    660  1.1   thorpej 	 * Get the interrupt status from the EPIC.
    661  1.1   thorpej 	 */
    662  1.1   thorpej 	intstat = bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT);
    663  1.1   thorpej 	if ((intstat & INTSTAT_INT_ACTV) == 0)
    664  1.1   thorpej 		return (claimed);
    665  1.1   thorpej 
    666  1.1   thorpej 	claimed = 1;
    667  1.1   thorpej 
    668  1.1   thorpej 	/*
    669  1.1   thorpej 	 * Acknowledge the interrupt.
    670  1.1   thorpej 	 */
    671  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_INTSTAT,
    672  1.1   thorpej 	    intstat & INTMASK);
    673  1.1   thorpej 
    674  1.1   thorpej 	/*
    675  1.1   thorpej 	 * Check for receive interrupts.
    676  1.1   thorpej 	 */
    677  1.1   thorpej 	if (intstat & (INTSTAT_RCC | INTSTAT_RQE)) {
    678  1.1   thorpej 		for (i = sc->sc_rxptr;; i = EPIC_NEXTRX(i)) {
    679  1.1   thorpej 			rxd = &sc->sc_control_data->ecd_rxdescs[i];
    680  1.1   thorpej 			ds = &sc->sc_rxsoft[i];
    681  1.1   thorpej 			m = ds->ds_mbuf;
    682  1.1   thorpej 			error = 0;
    683  1.1   thorpej 
    684  1.1   thorpej 			if (rxd->er_rxstatus & ER_RXSTAT_OWNER) {
    685  1.1   thorpej 				/*
    686  1.1   thorpej 				 * We have processed all of the
    687  1.1   thorpej 				 * receive buffers.
    688  1.1   thorpej 				 */
    689  1.1   thorpej 				break;
    690  1.1   thorpej 			}
    691  1.1   thorpej 
    692  1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
    693  1.1   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    694  1.1   thorpej 
    695  1.1   thorpej 			/*
    696  1.1   thorpej 			 * Make sure the packet arrived intact.
    697  1.1   thorpej 			 */
    698  1.1   thorpej 			if ((rxd->er_rxstatus & ER_RXSTAT_PKTINTACT) == 0) {
    699  1.1   thorpej #if 1
    700  1.1   thorpej 				if (rxd->er_rxstatus & ER_RXSTAT_CRCERROR)
    701  1.1   thorpej 					printf("%s: CRC error\n",
    702  1.1   thorpej 					    sc->sc_dev.dv_xname);
    703  1.1   thorpej 				if (rxd->er_rxstatus & ER_RXSTAT_ALIGNERROR)
    704  1.1   thorpej 					printf("%s: alignment error\n",
    705  1.1   thorpej 					    sc->sc_dev.dv_xname);
    706  1.1   thorpej #endif
    707  1.1   thorpej 				ifp->if_ierrors++;
    708  1.1   thorpej 				error = 1;
    709  1.1   thorpej 			}
    710  1.1   thorpej 
    711  1.1   thorpej 			/*
    712  1.1   thorpej 			 * Add a new buffer to the receive chain.  If this
    713  1.1   thorpej 			 * fails, the old buffer is recycled.
    714  1.1   thorpej 			 */
    715  1.1   thorpej 			if (epic_add_rxbuf(sc, i) == 0) {
    716  1.1   thorpej 				/*
    717  1.1   thorpej 				 * We wanted to reset the buffer, but
    718  1.1   thorpej 				 * didn't want to pass it on up.
    719  1.1   thorpej 				 */
    720  1.1   thorpej 				if (error) {
    721  1.1   thorpej 					m_freem(m);
    722  1.1   thorpej 					continue;
    723  1.1   thorpej 				}
    724  1.1   thorpej 
    725  1.1   thorpej 				len = rxd->er_buflength;
    726  1.1   thorpej 				if (len < sizeof(struct ether_header)) {
    727  1.1   thorpej 					m_freem(m);
    728  1.1   thorpej 					continue;
    729  1.1   thorpej 				}
    730  1.1   thorpej 
    731  1.1   thorpej 				m->m_pkthdr.rcvif = ifp;
    732  1.1   thorpej 				m->m_pkthdr.len = m->m_len = len;
    733  1.1   thorpej 				eh = mtod(m, struct ether_header *);
    734  1.1   thorpej #if NBPFILTER > 0
    735  1.1   thorpej 				/*
    736  1.1   thorpej 				 * Pass this up to any BPF listeners.
    737  1.1   thorpej 				 */
    738  1.1   thorpej 				if (ifp->if_bpf) {
    739  1.1   thorpej 					bpf_mtap(ifp->if_bpf, m);
    740  1.1   thorpej 
    741  1.1   thorpej 					/*
    742  1.1   thorpej 					 * Only pass this up the stack
    743  1.1   thorpej 					 * if it's for us.
    744  1.1   thorpej 					 */
    745  1.1   thorpej 					if ((ifp->if_flags & IFF_PROMISC) &&
    746  1.1   thorpej 					    bcmp(LLADDR(ifp->if_sadl),
    747  1.1   thorpej 						 eh->ether_dhost,
    748  1.1   thorpej 						 ETHER_ADDR_LEN) != 0 &&
    749  1.1   thorpej 					    (rxd->er_rxstatus &
    750  1.1   thorpej 					     (ER_RXSTAT_BCAST|ER_RXSTAT_MCAST))
    751  1.1   thorpej 					     == 0) {
    752  1.1   thorpej 						m_freem(m);
    753  1.1   thorpej 						continue;
    754  1.1   thorpej 					}
    755  1.1   thorpej 				}
    756  1.1   thorpej #endif /* NPBFILTER > 0 */
    757  1.1   thorpej 				m->m_data += sizeof(struct ether_header);
    758  1.1   thorpej 				m->m_len -= sizeof(struct ether_header);
    759  1.1   thorpej 				m->m_pkthdr.len = m->m_len;
    760  1.1   thorpej 				ether_input(ifp, eh, m);
    761  1.1   thorpej 			}
    762  1.1   thorpej 		}
    763  1.1   thorpej 
    764  1.1   thorpej 		/*
    765  1.1   thorpej 		 * Update the recieve pointer.
    766  1.1   thorpej 		 */
    767  1.1   thorpej 		sc->sc_rxptr = i;
    768  1.1   thorpej 
    769  1.1   thorpej 		/*
    770  1.1   thorpej 		 * Check for receive queue underflow.
    771  1.1   thorpej 		 */
    772  1.1   thorpej 		if (intstat & INTSTAT_RQE) {
    773  1.1   thorpej 			printf("%s: receiver queue empty\n",
    774  1.1   thorpej 			    sc->sc_dev.dv_xname);
    775  1.1   thorpej 			/*
    776  1.1   thorpej 			 * Ring is already built; just restart the
    777  1.1   thorpej 			 * receiver.
    778  1.1   thorpej 			 */
    779  1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_PRCDAR,
    780  1.1   thorpej 			    sc->sc_cddma + EPIC_CDOFF(ecd_rxdescs[0]));
    781  1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_COMMAND,
    782  1.1   thorpej 			    COMMAND_RXQUEUED | COMMAND_START_RX);
    783  1.1   thorpej 		}
    784  1.1   thorpej 	}
    785  1.1   thorpej 
    786  1.1   thorpej 	/*
    787  1.1   thorpej 	 * Check for transmission complete interrupts.
    788  1.1   thorpej 	 */
    789  1.1   thorpej 	if (intstat & (INTSTAT_TXC | INTSTAT_TXU)) {
    790  1.1   thorpej 		for (i = sc->sc_txdirty;; i = EPIC_NEXTTX(i)) {
    791  1.1   thorpej 			txd = &sc->sc_control_data->ecd_txdescs[i];
    792  1.1   thorpej 			ds = &sc->sc_txsoft[i];
    793  1.1   thorpej 
    794  1.1   thorpej 			if (sc->sc_txpending == 0 ||
    795  1.1   thorpej 			    (txd->et_txstatus & ET_TXSTAT_OWNER) != 0)
    796  1.1   thorpej 				break;
    797  1.1   thorpej 
    798  1.1   thorpej 			if (ds->ds_mbuf != NULL) {
    799  1.1   thorpej 				bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
    800  1.1   thorpej 				    0, ds->ds_dmamap->dm_mapsize,
    801  1.1   thorpej 				    BUS_DMASYNC_POSTWRITE);
    802  1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
    803  1.1   thorpej 				m_freem(ds->ds_mbuf);
    804  1.1   thorpej 				ds->ds_mbuf = NULL;
    805  1.1   thorpej 			}
    806  1.1   thorpej 			sc->sc_txpending--;
    807  1.1   thorpej 
    808  1.1   thorpej 			/*
    809  1.1   thorpej 			 * Check for errors and collisions.
    810  1.1   thorpej 			 */
    811  1.1   thorpej 			if ((txd->et_txstatus & ET_TXSTAT_PACKETTX) == 0)
    812  1.1   thorpej 				ifp->if_oerrors++;
    813  1.1   thorpej 			ifp->if_collisions +=
    814  1.1   thorpej 			    TXSTAT_COLLISIONS(txd->et_txstatus);
    815  1.1   thorpej 			if (txd->et_txstatus & ET_TXSTAT_CARSENSELOST) {
    816  1.1   thorpej #if 1
    817  1.1   thorpej 				printf("%s: lost carrier\n",
    818  1.1   thorpej 				    sc->sc_dev.dv_xname);
    819  1.1   thorpej #endif
    820  1.1   thorpej 				/* XXX clear "active" but in media data */
    821  1.1   thorpej 			}
    822  1.1   thorpej 		}
    823  1.1   thorpej 
    824  1.1   thorpej 		/*
    825  1.1   thorpej 		 * Update the dirty transmit buffer pointer.
    826  1.1   thorpej 		 */
    827  1.1   thorpej 		sc->sc_txdirty = i;
    828  1.1   thorpej 
    829  1.1   thorpej 		/*
    830  1.1   thorpej 		 * Cancel the watchdog timer if there are no pending
    831  1.1   thorpej 		 * transmissions.
    832  1.1   thorpej 		 */
    833  1.1   thorpej 		if (sc->sc_txpending == 0)
    834  1.1   thorpej 			ifp->if_timer = 0;
    835  1.1   thorpej 
    836  1.1   thorpej 		/*
    837  1.1   thorpej 		 * Kick the transmitter after a DMA underrun.
    838  1.1   thorpej 		 */
    839  1.1   thorpej 		if (intstat & INTSTAT_TXU) {
    840  1.1   thorpej 			printf("%s: transmit underrun\n", sc->sc_dev.dv_xname);
    841  1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh,
    842  1.1   thorpej 			    EPIC_COMMAND, COMMAND_TXUGO);
    843  1.1   thorpej 			if (sc->sc_txpending)
    844  1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
    845  1.1   thorpej 				    EPIC_COMMAND, COMMAND_TXQUEUED);
    846  1.1   thorpej 		}
    847  1.1   thorpej 
    848  1.1   thorpej 		/*
    849  1.1   thorpej 		 * Try to get more packets going.
    850  1.1   thorpej 		 */
    851  1.1   thorpej 		epic_start(ifp);
    852  1.1   thorpej 	}
    853  1.1   thorpej 
    854  1.1   thorpej 	/*
    855  1.1   thorpej 	 * Check for fatal interrupts.
    856  1.1   thorpej 	 */
    857  1.1   thorpej 	if (intstat & INTSTAT_FATAL_INT) {
    858  1.1   thorpej 		printf("%s: fatal error, resetting\n", sc->sc_dev.dv_xname);
    859  1.1   thorpej 		epic_init(sc);
    860  1.1   thorpej 	}
    861  1.1   thorpej 
    862  1.1   thorpej 	/*
    863  1.1   thorpej 	 * Check for more interrupts.
    864  1.1   thorpej 	 */
    865  1.1   thorpej 	goto top;
    866  1.1   thorpej }
    867  1.1   thorpej 
    868  1.1   thorpej /*
    869  1.8   thorpej  * One second timer, used to tick the MII.
    870  1.8   thorpej  */
    871  1.8   thorpej void
    872  1.8   thorpej epic_tick(arg)
    873  1.8   thorpej 	void *arg;
    874  1.8   thorpej {
    875  1.8   thorpej 	struct epic_softc *sc = arg;
    876  1.8   thorpej 	int s;
    877  1.8   thorpej 
    878  1.8   thorpej 	s = splimp();
    879  1.8   thorpej 	mii_tick(&sc->sc_mii);
    880  1.8   thorpej 	splx(s);
    881  1.8   thorpej 
    882  1.8   thorpej 	timeout(epic_tick, sc, hz);
    883  1.8   thorpej }
    884  1.8   thorpej 
    885  1.8   thorpej /*
    886  1.6   thorpej  * Fixup the clock source on the EPIC.
    887  1.6   thorpej  */
    888  1.6   thorpej void
    889  1.6   thorpej epic_fixup_clock_source(sc)
    890  1.6   thorpej 	struct epic_softc *sc;
    891  1.6   thorpej {
    892  1.6   thorpej 	int i;
    893  1.6   thorpej 
    894  1.6   thorpej 	/*
    895  1.6   thorpej 	 * According to SMC Application Note 7-15, the EPIC's clock
    896  1.6   thorpej 	 * source is incorrect following a reset.  This manifests itself
    897  1.6   thorpej 	 * as failure to recognize when host software has written to
    898  1.6   thorpej 	 * a register on the EPIC.  The appnote recommends issuing at
    899  1.6   thorpej 	 * least 16 consecutive writes to the CLOCK TEST bit to correctly
    900  1.6   thorpej 	 * configure the clock source.
    901  1.6   thorpej 	 */
    902  1.6   thorpej 	for (i = 0; i < 16; i++)
    903  1.6   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_TEST,
    904  1.6   thorpej 		    TEST_CLOCKTEST);
    905  1.6   thorpej }
    906  1.6   thorpej 
    907  1.6   thorpej /*
    908  1.1   thorpej  * Perform a soft reset on the EPIC.
    909  1.1   thorpej  */
    910  1.1   thorpej void
    911  1.1   thorpej epic_reset(sc)
    912  1.1   thorpej 	struct epic_softc *sc;
    913  1.1   thorpej {
    914  1.1   thorpej 
    915  1.6   thorpej 	epic_fixup_clock_source(sc);
    916  1.6   thorpej 
    917  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, 0);
    918  1.1   thorpej 	delay(100);
    919  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_GENCTL, GENCTL_SOFTRESET);
    920  1.1   thorpej 	delay(100);
    921  1.6   thorpej 
    922  1.6   thorpej 	epic_fixup_clock_source(sc);
    923  1.1   thorpej }
    924  1.1   thorpej 
    925  1.1   thorpej /*
    926  1.7   mycroft  * Initialize the interface.  Must be called at splnet().
    927  1.1   thorpej  */
    928  1.1   thorpej void
    929  1.1   thorpej epic_init(sc)
    930  1.1   thorpej 	struct epic_softc *sc;
    931  1.1   thorpej {
    932  1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
    933  1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
    934  1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    935  1.1   thorpej 	u_int8_t *enaddr = LLADDR(ifp->if_sadl);
    936  1.1   thorpej 	struct epic_txdesc *txd;
    937  1.1   thorpej 	struct epic_rxdesc *rxd;
    938  1.1   thorpej 	u_int32_t genctl, reg0;
    939  1.1   thorpej 	int i;
    940  1.1   thorpej 
    941  1.1   thorpej 	/*
    942  1.1   thorpej 	 * Cancel any pending I/O.
    943  1.1   thorpej 	 */
    944  1.1   thorpej 	epic_stop(sc);
    945  1.1   thorpej 
    946  1.1   thorpej 	/*
    947  1.1   thorpej 	 * Reset the EPIC to a known state.
    948  1.1   thorpej 	 */
    949  1.1   thorpej 	epic_reset(sc);
    950  1.1   thorpej 
    951  1.1   thorpej 	/*
    952  1.1   thorpej 	 * Magical mystery initialization.
    953  1.1   thorpej 	 */
    954  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_TXTEST, 0);
    955  1.1   thorpej 
    956  1.1   thorpej 	/*
    957  1.1   thorpej 	 * Initialize the EPIC genctl register:
    958  1.1   thorpej 	 *
    959  1.1   thorpej 	 *	- 64 byte receive FIFO threshold
    960  1.1   thorpej 	 *	- automatic advance to next receive frame
    961  1.1   thorpej 	 */
    962  1.1   thorpej 	genctl = GENCTL_RX_FIFO_THRESH0 | GENCTL_ONECOPY;
    963  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
    964  1.1   thorpej 
    965  1.1   thorpej 	/*
    966  1.1   thorpej 	 * Reset the MII bus and PHY.
    967  1.1   thorpej 	 */
    968  1.1   thorpej 	reg0 = bus_space_read_4(st, sh, EPIC_NVCTL);
    969  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_NVCTL, reg0 | NVCTL_GPIO1 | NVCTL_GPOE1);
    970  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_MIICFG, MIICFG_ENASER);
    971  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_RESET_PHY);
    972  1.1   thorpej 	delay(100);
    973  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl);
    974  1.1   thorpej 	delay(100);
    975  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_NVCTL, reg0);
    976  1.1   thorpej 
    977  1.1   thorpej 	/*
    978  1.1   thorpej 	 * Initialize Ethernet address.
    979  1.1   thorpej 	 */
    980  1.1   thorpej 	reg0 = enaddr[1] << 8 | enaddr[0];
    981  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN0, reg0);
    982  1.1   thorpej 	reg0 = enaddr[3] << 8 | enaddr[2];
    983  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN1, reg0);
    984  1.1   thorpej 	reg0 = enaddr[5] << 8 | enaddr[4];
    985  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_LAN2, reg0);
    986  1.1   thorpej 
    987  1.1   thorpej 	/*
    988  1.1   thorpej 	 * Set up the multicast hash table.
    989  1.1   thorpej 	 */
    990  1.1   thorpej 	epic_set_mchash(sc);
    991  1.1   thorpej 
    992  1.1   thorpej 	/*
    993  1.1   thorpej 	 * Initialize receive control.  Remember the external buffer
    994  1.1   thorpej 	 * size setting.
    995  1.1   thorpej 	 */
    996  1.1   thorpej 	reg0 = bus_space_read_4(st, sh, EPIC_RXCON) &
    997  1.1   thorpej 	    (RXCON_EXTBUFSIZESEL1 | RXCON_EXTBUFSIZESEL0);
    998  1.1   thorpej 	reg0 |= (RXCON_RXMULTICAST | RXCON_RXBROADCAST);
    999  1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC)
   1000  1.1   thorpej 		reg0 |= RXCON_PROMISCMODE;
   1001  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_RXCON, reg0);
   1002  1.1   thorpej 
   1003  1.8   thorpej 	/* Set the media.  (XXX full-duplex in TXCON?) */
   1004  1.8   thorpej 	mii_mediachg(&sc->sc_mii);
   1005  1.1   thorpej 
   1006  1.1   thorpej 	/*
   1007  1.1   thorpej 	 * Initialize the transmit descriptors.
   1008  1.1   thorpej 	 */
   1009  1.1   thorpej 	txd = sc->sc_control_data->ecd_txdescs;
   1010  1.1   thorpej 	bzero(txd, sizeof(sc->sc_control_data->ecd_txdescs));
   1011  1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
   1012  1.1   thorpej 		txd[i].et_control = ET_TXCTL_LASTDESC | ET_TXCTL_IAF |
   1013  1.1   thorpej 		    ET_TXCTL_FRAGLIST;
   1014  1.1   thorpej 		txd[i].et_bufaddr = sc->sc_cddma + EPIC_CDOFF(ecd_txfrags[i]);
   1015  1.1   thorpej 		txd[i].et_nextdesc = sc->sc_cddma +
   1016  1.1   thorpej 		    EPIC_CDOFF(ecd_txdescs[(i + 1) & EPIC_NTXDESC_MASK]);
   1017  1.1   thorpej 	}
   1018  1.1   thorpej 
   1019  1.1   thorpej 	/*
   1020  1.1   thorpej 	 * Initialize the receive descriptors.  Note the buffers
   1021  1.1   thorpej 	 * and control word have already been initialized; we only
   1022  1.1   thorpej 	 * need to initialize the ring.
   1023  1.1   thorpej 	 */
   1024  1.1   thorpej 	rxd = sc->sc_control_data->ecd_rxdescs;
   1025  1.1   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
   1026  1.1   thorpej 		rxd[i].er_nextdesc = sc->sc_cddma +
   1027  1.1   thorpej 		    EPIC_CDOFF(ecd_rxdescs[(i + 1) & EPIC_NRXDESC_MASK]);
   1028  1.1   thorpej 	}
   1029  1.1   thorpej 
   1030  1.1   thorpej 	/*
   1031  1.1   thorpej 	 * Initialize the interrupt mask and enable interrupts.
   1032  1.1   thorpej 	 */
   1033  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_INTMASK, INTMASK);
   1034  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, genctl | GENCTL_INTENA);
   1035  1.1   thorpej 
   1036  1.1   thorpej 	/*
   1037  1.1   thorpej 	 * Give the transmit and receive rings to the EPIC.
   1038  1.1   thorpej 	 */
   1039  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_PTCDAR,
   1040  1.1   thorpej 	    sc->sc_cddma + EPIC_CDOFF(ecd_txdescs[0]));
   1041  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_PRCDAR,
   1042  1.1   thorpej 	    sc->sc_cddma + EPIC_CDOFF(ecd_rxdescs[0]));
   1043  1.1   thorpej 
   1044  1.1   thorpej 	/*
   1045  1.1   thorpej 	 * Initialize our ring pointers.  txlast it initialized to
   1046  1.1   thorpej 	 * the end of the list so that it will wrap around to the
   1047  1.1   thorpej 	 * first descriptor when the first packet is transmitted.
   1048  1.1   thorpej 	 */
   1049  1.1   thorpej 	sc->sc_txpending = 0;
   1050  1.1   thorpej 	sc->sc_txdirty = 0;
   1051  1.1   thorpej 	sc->sc_txlast = EPIC_NTXDESC - 1;
   1052  1.1   thorpej 
   1053  1.1   thorpej 	sc->sc_rxptr = 0;
   1054  1.1   thorpej 
   1055  1.1   thorpej 	/*
   1056  1.1   thorpej 	 * Set the EPIC in motion.
   1057  1.1   thorpej 	 */
   1058  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_COMMAND,
   1059  1.1   thorpej 	    COMMAND_RXQUEUED | COMMAND_START_RX);
   1060  1.1   thorpej 
   1061  1.1   thorpej 	/*
   1062  1.1   thorpej 	 * ...all done!
   1063  1.1   thorpej 	 */
   1064  1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   1065  1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   1066  1.8   thorpej 
   1067  1.8   thorpej 	/*
   1068  1.8   thorpej 	 * Start the one second clock.
   1069  1.8   thorpej 	 */
   1070  1.8   thorpej 	timeout(epic_tick, sc, hz);
   1071  1.9   thorpej 
   1072  1.9   thorpej 	/*
   1073  1.9   thorpej 	 * Attempt to start output on the interface.
   1074  1.9   thorpej 	 */
   1075  1.9   thorpej 	epic_start(ifp);
   1076  1.1   thorpej }
   1077  1.1   thorpej 
   1078  1.1   thorpej /*
   1079  1.1   thorpej  * Stop transmission on the interface.
   1080  1.1   thorpej  */
   1081  1.1   thorpej void
   1082  1.1   thorpej epic_stop(sc)
   1083  1.1   thorpej 	struct epic_softc *sc;
   1084  1.1   thorpej {
   1085  1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1086  1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1087  1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1088  1.1   thorpej 	struct epic_descsoft *ds;
   1089  1.1   thorpej 	u_int32_t reg;
   1090  1.1   thorpej 	int i;
   1091  1.6   thorpej 
   1092  1.8   thorpej 	/*
   1093  1.8   thorpej 	 * Stop the one second clock.
   1094  1.8   thorpej 	 */
   1095  1.8   thorpej 	untimeout(epic_tick, sc);
   1096  1.8   thorpej 
   1097  1.6   thorpej 	/* Paranoia... */
   1098  1.6   thorpej 	epic_fixup_clock_source(sc);
   1099  1.1   thorpej 
   1100  1.1   thorpej 	/*
   1101  1.1   thorpej 	 * Disable interrupts.
   1102  1.1   thorpej 	 */
   1103  1.1   thorpej 	reg = bus_space_read_4(st, sh, EPIC_GENCTL);
   1104  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_GENCTL, reg & ~GENCTL_INTENA);
   1105  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_INTMASK, 0);
   1106  1.1   thorpej 
   1107  1.1   thorpej 	/*
   1108  1.1   thorpej 	 * Stop the DMA engine and take the receiver off-line.
   1109  1.1   thorpej 	 */
   1110  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_COMMAND, COMMAND_STOP_RDMA |
   1111  1.1   thorpej 	    COMMAND_STOP_TDMA | COMMAND_STOP_RX);
   1112  1.1   thorpej 
   1113  1.1   thorpej 	/*
   1114  1.1   thorpej 	 * Release any queued transmit buffers.
   1115  1.1   thorpej 	 */
   1116  1.1   thorpej 	for (i = 0; i < EPIC_NTXDESC; i++) {
   1117  1.1   thorpej 		ds = &sc->sc_txsoft[i];
   1118  1.1   thorpej 		if (ds->ds_mbuf != NULL) {
   1119  1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1120  1.1   thorpej 			m_freem(ds->ds_mbuf);
   1121  1.1   thorpej 			ds->ds_mbuf = NULL;
   1122  1.1   thorpej 		}
   1123  1.1   thorpej 	}
   1124  1.1   thorpej 	sc->sc_txpending = 0;
   1125  1.1   thorpej 
   1126  1.1   thorpej 	/*
   1127  1.1   thorpej 	 * Release the receive buffers, then reallocate/reinitialize.
   1128  1.1   thorpej 	 */
   1129  1.1   thorpej 	for (i = 0; i < EPIC_NRXDESC; i++) {
   1130  1.1   thorpej 		ds = &sc->sc_rxsoft[i];
   1131  1.1   thorpej 		if (ds->ds_mbuf != NULL) {
   1132  1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1133  1.1   thorpej 			m_freem(ds->ds_mbuf);
   1134  1.1   thorpej 			ds->ds_mbuf = NULL;
   1135  1.1   thorpej 		}
   1136  1.1   thorpej 		if (epic_add_rxbuf(sc, i) != 0) {
   1137  1.1   thorpej 			/*
   1138  1.7   mycroft 			 * This "can't happen" - we're at splnet()
   1139  1.1   thorpej 			 * and we just freed the buffer we need
   1140  1.1   thorpej 			 * above.
   1141  1.1   thorpej 			 */
   1142  1.1   thorpej 			panic("epic_stop: no buffers!");
   1143  1.1   thorpej 		}
   1144  1.1   thorpej 	}
   1145  1.1   thorpej 
   1146  1.1   thorpej 	/*
   1147  1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1148  1.1   thorpej 	 */
   1149  1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1150  1.1   thorpej 	ifp->if_timer = 0;
   1151  1.1   thorpej }
   1152  1.1   thorpej 
   1153  1.1   thorpej /*
   1154  1.1   thorpej  * Read the EPIC Serial EEPROM.
   1155  1.1   thorpej  */
   1156  1.1   thorpej void
   1157  1.1   thorpej epic_read_eeprom(sc, word, wordcnt, data)
   1158  1.1   thorpej 	struct epic_softc *sc;
   1159  1.1   thorpej 	int word, wordcnt;
   1160  1.1   thorpej 	u_int16_t *data;
   1161  1.1   thorpej {
   1162  1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1163  1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1164  1.1   thorpej 	u_int16_t reg;
   1165  1.1   thorpej 	int i, x;
   1166  1.1   thorpej 
   1167  1.1   thorpej #define	EEPROM_WAIT_READY(st, sh) \
   1168  1.1   thorpej 	while ((bus_space_read_4((st), (sh), EPIC_EECTL) & EECTL_EERDY) == 0) \
   1169  1.1   thorpej 		/* nothing */
   1170  1.1   thorpej 
   1171  1.1   thorpej 	/*
   1172  1.1   thorpej 	 * Enable the EEPROM.
   1173  1.1   thorpej 	 */
   1174  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
   1175  1.1   thorpej 	EEPROM_WAIT_READY(st, sh);
   1176  1.1   thorpej 
   1177  1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   1178  1.1   thorpej 		/* Send CHIP SELECT for one clock tick. */
   1179  1.1   thorpej 		bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE|EECTL_EECS);
   1180  1.1   thorpej 		EEPROM_WAIT_READY(st, sh);
   1181  1.1   thorpej 
   1182  1.1   thorpej 		/* Shift in the READ opcode. */
   1183  1.1   thorpej 		for (x = 3; x > 0; x--) {
   1184  1.1   thorpej 			reg = EECTL_ENABLE|EECTL_EECS;
   1185  1.1   thorpej 			if (EPIC_EEPROM_OPC_READ & (1 << (x - 1)))
   1186  1.1   thorpej 				reg |= EECTL_EEDI;
   1187  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1188  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1189  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1190  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1191  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1192  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1193  1.1   thorpej 		}
   1194  1.1   thorpej 
   1195  1.1   thorpej 		/* Shift in address. */
   1196  1.1   thorpej 		for (x = 6; x > 0; x--) {
   1197  1.1   thorpej 			reg = EECTL_ENABLE|EECTL_EECS;
   1198  1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   1199  1.1   thorpej 				reg |= EECTL_EEDI;
   1200  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1201  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1202  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1203  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1204  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1205  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1206  1.1   thorpej 		}
   1207  1.1   thorpej 
   1208  1.1   thorpej 		/* Shift out data. */
   1209  1.1   thorpej 		reg = EECTL_ENABLE|EECTL_EECS;
   1210  1.1   thorpej 		data[i] = 0;
   1211  1.1   thorpej 		for (x = 16; x > 0; x--) {
   1212  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg|EECTL_EESK);
   1213  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1214  1.1   thorpej 			if (bus_space_read_4(st, sh, EPIC_EECTL) & EECTL_EEDO)
   1215  1.1   thorpej 				data[i] |= (1 << (x - 1));
   1216  1.1   thorpej 			bus_space_write_4(st, sh, EPIC_EECTL, reg);
   1217  1.1   thorpej 			EEPROM_WAIT_READY(st, sh);
   1218  1.1   thorpej 		}
   1219  1.1   thorpej 
   1220  1.1   thorpej 		/* Clear CHIP SELECT. */
   1221  1.1   thorpej 		bus_space_write_4(st, sh, EPIC_EECTL, EECTL_ENABLE);
   1222  1.1   thorpej 		EEPROM_WAIT_READY(st, sh);
   1223  1.1   thorpej 	}
   1224  1.1   thorpej 
   1225  1.1   thorpej 	/*
   1226  1.1   thorpej 	 * Disable the EEPROM.
   1227  1.1   thorpej 	 */
   1228  1.1   thorpej 	bus_space_write_4(st, sh, EPIC_EECTL, 0);
   1229  1.1   thorpej 
   1230  1.1   thorpej #undef EEPROM_WAIT_READY
   1231  1.1   thorpej }
   1232  1.1   thorpej 
   1233  1.1   thorpej /*
   1234  1.1   thorpej  * Add a receive buffer to the indicated descriptor.
   1235  1.1   thorpej  */
   1236  1.1   thorpej int
   1237  1.1   thorpej epic_add_rxbuf(sc, idx)
   1238  1.1   thorpej 	struct epic_softc *sc;
   1239  1.1   thorpej 	int idx;
   1240  1.1   thorpej {
   1241  1.1   thorpej 	struct epic_rxdesc *rxd = &sc->sc_control_data->ecd_rxdescs[idx];
   1242  1.1   thorpej 	struct epic_descsoft *ds = &sc->sc_rxsoft[idx];
   1243  1.1   thorpej 	struct mbuf *m, *oldm;
   1244  1.1   thorpej 	int error = 0;
   1245  1.1   thorpej 
   1246  1.1   thorpej 	oldm = ds->ds_mbuf;
   1247  1.1   thorpej 
   1248  1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1249  1.1   thorpej 	if (m != NULL) {
   1250  1.1   thorpej 		MCLGET(m, M_DONTWAIT);
   1251  1.1   thorpej 		if ((m->m_flags & M_EXT) == 0) {
   1252  1.1   thorpej 			error = ENOMEM;
   1253  1.1   thorpej 			m_freem(m);
   1254  1.1   thorpej 			if (oldm == NULL)
   1255  1.1   thorpej 				return (error);
   1256  1.1   thorpej 			m = oldm;
   1257  1.1   thorpej 			m->m_data = m->m_ext.ext_buf;
   1258  1.1   thorpej 		}
   1259  1.1   thorpej 	} else {
   1260  1.1   thorpej 		error = ENOMEM;
   1261  1.1   thorpej 		if (oldm == NULL)
   1262  1.1   thorpej 			return (error);
   1263  1.1   thorpej 		m = oldm;
   1264  1.1   thorpej 		m->m_data = m->m_ext.ext_buf;
   1265  1.1   thorpej 	}
   1266  1.1   thorpej 
   1267  1.1   thorpej 	ds->ds_mbuf = m;
   1268  1.1   thorpej 
   1269  1.1   thorpej 	/*
   1270  1.1   thorpej 	 * Set up the DMA map for this receive buffer.
   1271  1.1   thorpej 	 */
   1272  1.1   thorpej 	if (m != oldm) {
   1273  1.1   thorpej 		if (oldm != NULL)
   1274  1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
   1275  1.1   thorpej 		error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
   1276  1.1   thorpej 		    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
   1277  1.1   thorpej 		if (error) {
   1278  1.1   thorpej 			printf("%s: can't load rx buffer, error = %d\n",
   1279  1.1   thorpej 			    sc->sc_dev.dv_xname, error);
   1280  1.1   thorpej 			panic("epic_add_rxbuf");	/* XXX */
   1281  1.1   thorpej 		}
   1282  1.1   thorpej 	}
   1283  1.1   thorpej 
   1284  1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
   1285  1.1   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1286  1.1   thorpej 
   1287  1.1   thorpej 	/*
   1288  1.1   thorpej 	 * Move the data pointer up so that the incoming packet
   1289  1.1   thorpej 	 * will be 32-bit aligned.
   1290  1.1   thorpej 	 */
   1291  1.1   thorpej 	m->m_data += RX_ALIGNMENT_FUDGE;
   1292  1.1   thorpej 
   1293  1.1   thorpej 	/*
   1294  1.1   thorpej 	 * Initialize the receive descriptor.
   1295  1.1   thorpej 	 */
   1296  1.1   thorpej 	rxd->er_bufaddr = ds->ds_dmamap->dm_segs[0].ds_addr +
   1297  1.1   thorpej 	    RX_ALIGNMENT_FUDGE;
   1298  1.1   thorpej 	rxd->er_buflength = m->m_ext.ext_size - RX_ALIGNMENT_FUDGE;
   1299  1.1   thorpej 	rxd->er_control = 0;
   1300  1.1   thorpej 	rxd->er_rxstatus = ER_RXSTAT_OWNER;
   1301  1.1   thorpej 
   1302  1.1   thorpej 	return (error);
   1303  1.1   thorpej }
   1304  1.1   thorpej 
   1305  1.1   thorpej /*
   1306  1.1   thorpej  * Set the EPIC multicast hash table.
   1307  1.1   thorpej  */
   1308  1.1   thorpej void
   1309  1.1   thorpej epic_set_mchash(sc)
   1310  1.1   thorpej 	struct epic_softc *sc;
   1311  1.1   thorpej {
   1312  1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   1313  1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1314  1.1   thorpej 	struct ether_multi *enm;
   1315  1.1   thorpej 	struct ether_multistep step;
   1316  1.1   thorpej 	u_int8_t *cp;
   1317  1.1   thorpej 	u_int32_t crc, mchash[4];
   1318  1.1   thorpej 	int len;
   1319  1.1   thorpej 	static const u_int32_t crctab[] = {
   1320  1.1   thorpej 		0x00000000, 0x1db71064, 0x3b6e20c8, 0x26d930ac,
   1321  1.1   thorpej 		0x76dc4190, 0x6b6b51f4, 0x4db26158, 0x5005713c,
   1322  1.1   thorpej 		0xedb88320, 0xf00f9344, 0xd6d6a3e8, 0xcb61b38c,
   1323  1.1   thorpej 		0x9b64c2b0, 0x86d3d2d4, 0xa00ae278, 0xbdbdf21c
   1324  1.1   thorpej 	};
   1325  1.1   thorpej 
   1326  1.1   thorpej 	/*
   1327  1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   1328  1.1   thorpej 	 * addresses through a CRC generator, and then using the high-order
   1329  1.1   thorpej 	 * 6 bits as an index into the 64 bit multicast hash table (only
   1330  1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   1331  1.1   thorpej 	 * valid).  The high order bit selects the register, while the
   1332  1.1   thorpej 	 * rest of the bits select the bit within the register.
   1333  1.1   thorpej 	 */
   1334  1.1   thorpej 
   1335  1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC)
   1336  1.1   thorpej 		goto allmulti;
   1337  1.1   thorpej 
   1338  1.1   thorpej #if 1 /* XXX thorpej - hardware bug in 10Mb mode */
   1339  1.1   thorpej 	goto allmulti;
   1340  1.1   thorpej #endif
   1341  1.1   thorpej 
   1342  1.1   thorpej 	mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0;
   1343  1.1   thorpej 
   1344  1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   1345  1.1   thorpej 	while (enm != NULL) {
   1346  1.1   thorpej 		if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1347  1.1   thorpej 			/*
   1348  1.1   thorpej 			 * We must listen to a range of multicast addresses.
   1349  1.1   thorpej 			 * For now, just accept all multicasts, rather than
   1350  1.1   thorpej 			 * trying to set only those filter bits needed to match
   1351  1.1   thorpej 			 * the range.  (At this time, the only use of address
   1352  1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   1353  1.1   thorpej 			 * range is big enough to require all bits set.)
   1354  1.1   thorpej 			 */
   1355  1.1   thorpej 			goto allmulti;
   1356  1.1   thorpej 		}
   1357  1.1   thorpej 
   1358  1.1   thorpej 		cp = enm->enm_addrlo;
   1359  1.1   thorpej 		crc = 0xffffffff;
   1360  1.1   thorpej 		for (len = sizeof(enm->enm_addrlo); --len >= 0;) {
   1361  1.1   thorpej 			crc ^= *cp++;
   1362  1.1   thorpej 			crc = (crc >> 4) ^ crctab[crc & 0xf];
   1363  1.1   thorpej 			crc = (crc >> 4) ^ crctab[crc & 0xf];
   1364  1.1   thorpej 		}
   1365  1.1   thorpej 		/* Just want the 6 most significant bits. */
   1366  1.1   thorpej 		crc >>= 26;
   1367  1.1   thorpej 
   1368  1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   1369  1.1   thorpej 		mchash[crc >> 4] |= 1 << (crc & 0xf);
   1370  1.1   thorpej 
   1371  1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   1372  1.1   thorpej 	}
   1373  1.1   thorpej 
   1374  1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   1375  1.1   thorpej 	goto sethash;
   1376  1.1   thorpej 
   1377  1.1   thorpej  allmulti:
   1378  1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   1379  1.1   thorpej 	mchash[0] = mchash[1] = mchash[2] = mchash[3] = 0xffff;
   1380  1.1   thorpej 
   1381  1.1   thorpej  sethash:
   1382  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC0, mchash[0]);
   1383  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC1, mchash[1]);
   1384  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC2, mchash[2]);
   1385  1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MC3, mchash[3]);
   1386  1.8   thorpej }
   1387  1.8   thorpej 
   1388  1.8   thorpej /*
   1389  1.8   thorpej  * Wait for the MII to become ready.
   1390  1.8   thorpej  */
   1391  1.8   thorpej int
   1392  1.8   thorpej epic_mii_wait(sc, rw)
   1393  1.8   thorpej 	struct epic_softc *sc;
   1394  1.8   thorpej 	u_int32_t rw;
   1395  1.8   thorpej {
   1396  1.8   thorpej 	int i;
   1397  1.8   thorpej 
   1398  1.8   thorpej 	for (i = 0; i < 50; i++) {
   1399  1.8   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL) & rw)
   1400  1.8   thorpej 		    == 0)
   1401  1.8   thorpej 			break;
   1402  1.8   thorpej 		delay(2);
   1403  1.8   thorpej 	}
   1404  1.8   thorpej 	if (i == 50) {
   1405  1.8   thorpej 		printf("%s: MII timed out\n", sc->sc_dev.dv_xname);
   1406  1.8   thorpej 		return (1);
   1407  1.8   thorpej 	}
   1408  1.8   thorpej 
   1409  1.8   thorpej 	return (0);
   1410  1.8   thorpej }
   1411  1.8   thorpej 
   1412  1.8   thorpej /*
   1413  1.8   thorpej  * Read from the MII.
   1414  1.8   thorpej  */
   1415  1.8   thorpej int
   1416  1.8   thorpej epic_mii_read(self, phy, reg)
   1417  1.8   thorpej 	struct device *self;
   1418  1.8   thorpej 	int phy, reg;
   1419  1.8   thorpej {
   1420  1.8   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1421  1.8   thorpej 
   1422  1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_WRITE))
   1423  1.8   thorpej 		return (0);
   1424  1.8   thorpej 
   1425  1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
   1426  1.8   thorpej 	    MMCTL_ARG(phy, reg, MMCTL_READ));
   1427  1.8   thorpej 
   1428  1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_READ))
   1429  1.8   thorpej 		return (0);
   1430  1.8   thorpej 
   1431  1.8   thorpej 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA) &
   1432  1.8   thorpej 	    MMDATA_MASK);
   1433  1.8   thorpej }
   1434  1.8   thorpej 
   1435  1.8   thorpej /*
   1436  1.8   thorpej  * Write to the MII.
   1437  1.8   thorpej  */
   1438  1.8   thorpej void
   1439  1.8   thorpej epic_mii_write(self, phy, reg, val)
   1440  1.8   thorpej 	struct device *self;
   1441  1.8   thorpej 	int phy, reg, val;
   1442  1.8   thorpej {
   1443  1.8   thorpej 	struct epic_softc *sc = (struct epic_softc *)self;
   1444  1.8   thorpej 
   1445  1.8   thorpej 	if (epic_mii_wait(sc, MMCTL_WRITE))
   1446  1.8   thorpej 		return;
   1447  1.8   thorpej 
   1448  1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMDATA, val);
   1449  1.8   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, EPIC_MMCTL,
   1450  1.8   thorpej 	    MMCTL_ARG(phy, reg, MMCTL_WRITE));
   1451  1.8   thorpej }
   1452  1.8   thorpej 
   1453  1.8   thorpej /*
   1454  1.8   thorpej  * Callback from PHY when media changes.
   1455  1.8   thorpej  */
   1456  1.8   thorpej void
   1457  1.8   thorpej epic_statchg(self)
   1458  1.8   thorpej 	struct device *self;
   1459  1.8   thorpej {
   1460  1.8   thorpej 
   1461  1.8   thorpej 	/* XXX Update ifp->if_baudrate */
   1462  1.8   thorpej }
   1463  1.8   thorpej 
   1464  1.8   thorpej /*
   1465  1.8   thorpej  * Callback from ifmedia to request current media status.
   1466  1.8   thorpej  */
   1467  1.8   thorpej void
   1468  1.8   thorpej epic_mediastatus(ifp, ifmr)
   1469  1.8   thorpej 	struct ifnet *ifp;
   1470  1.8   thorpej 	struct ifmediareq *ifmr;
   1471  1.8   thorpej {
   1472  1.8   thorpej 	struct epic_softc *sc = ifp->if_softc;
   1473  1.8   thorpej 
   1474  1.8   thorpej 	mii_pollstat(&sc->sc_mii);
   1475  1.8   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1476  1.8   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1477  1.8   thorpej }
   1478  1.8   thorpej 
   1479  1.8   thorpej /*
   1480  1.8   thorpej  * Callback from ifmedia to request new media setting.
   1481  1.8   thorpej  */
   1482  1.8   thorpej int
   1483  1.8   thorpej epic_mediachange(ifp)
   1484  1.8   thorpej 	struct ifnet *ifp;
   1485  1.8   thorpej {
   1486  1.8   thorpej 
   1487  1.8   thorpej 	if (ifp->if_flags & IFF_UP)
   1488  1.8   thorpej 		epic_init((struct epic_softc *)ifp->if_softc);
   1489  1.8   thorpej 	return (0);
   1490  1.1   thorpej }
   1491