smc83c170reg.h revision 1.14 1 1.14 andvar /* $NetBSD: smc83c170reg.h,v 1.14 2024/02/09 22:08:34 andvar Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej #ifndef _DEV_IC_SMC83C170REG_H_
34 1.1 thorpej #define _DEV_IC_SMC83C170REG_H_
35 1.1 thorpej
36 1.1 thorpej /*
37 1.1 thorpej * Register description for the Standard Microsystems Corp. 83C170
38 1.1 thorpej * Ethernet PCI Integrated Controller (EPIC/100).
39 1.1 thorpej */
40 1.1 thorpej
41 1.1 thorpej /*
42 1.1 thorpej * EPIC transmit descriptor. Must be 4-byte aligned.
43 1.1 thorpej */
44 1.1 thorpej struct epic_txdesc {
45 1.12 tsutsui volatile uint32_t et_txstatus; /* transmit status; see below */
46 1.12 tsutsui volatile uint32_t et_bufaddr; /* buffer address */
47 1.12 tsutsui volatile uint32_t et_control; /* control word; see below */
48 1.12 tsutsui volatile uint32_t et_nextdesc; /* next descriptor pointer */
49 1.1 thorpej };
50 1.1 thorpej
51 1.1 thorpej /* et_txstatus */
52 1.9 tsutsui #define TXSTAT_TXLENGTH_SHIFT 16 /* TX length in higher 16bits */
53 1.9 tsutsui #define TXSTAT_TXLENGTH(x) ((x) << TXSTAT_TXLENGTH_SHIFT)
54 1.9 tsutsui
55 1.1 thorpej #define ET_TXSTAT_OWNER 0x8000 /* NIC owns descriptor */
56 1.1 thorpej #define ET_TXSTAT_COLLMASK 0x1f00 /* collisions */
57 1.1 thorpej #define ET_TXSTAT_DEFERRING 0x0080 /* deferring due to jabber */
58 1.1 thorpej #define ET_TXSTAT_OOWCOLL 0x0040 /* out of window collision */
59 1.1 thorpej #define ET_TXSTAT_CDHB 0x0020 /* collision detect heartbeat */
60 1.1 thorpej #define ET_TXSTAT_UNDERRUN 0x0010 /* DMA underrun */
61 1.1 thorpej #define ET_TXSTAT_CARSENSELOST 0x0008 /* carrier lost */
62 1.1 thorpej #define ET_TXSTAT_TXWITHCOLL 0x0004 /* encountered collisions during tx */
63 1.1 thorpej #define ET_TXSTAT_NONDEFERRED 0x0002 /* transmitted without deferring */
64 1.1 thorpej #define ET_TXSTAT_PACKETTX 0x0001 /* packet transmitted successfully */
65 1.1 thorpej
66 1.1 thorpej #define TXSTAT_COLLISIONS(x) (((x) & ET_TXSTAT_COLLMASK) >> 8)
67 1.1 thorpej
68 1.1 thorpej /* et_control */
69 1.9 tsutsui #define TXCTL_BUFLENGTH_MASK 0x0000ffff /* buf length in lower 16bits */
70 1.9 tsutsui #define TXCTL_BUFLENGTH(x) ((x) & TXCTL_BUFLENGTH_MASK)
71 1.9 tsutsui
72 1.9 tsutsui #define ET_TXCTL_LASTDESC 0x00100000 /* last descriptor in frame */
73 1.9 tsutsui #define ET_TXCTL_NOCRC 0x00080000 /* disable CRC generation */
74 1.9 tsutsui #define ET_TXCTL_IAF 0x00040000 /* interrupt after frame */
75 1.9 tsutsui #define ET_TXCTL_LFFORM 0x00020000 /* alternate fraglist format */
76 1.9 tsutsui #define ET_TXCTL_FRAGLIST 0x00010000 /* descriptor points to fraglist */
77 1.1 thorpej
78 1.1 thorpej /*
79 1.1 thorpej * EPIC receive descriptor. Must be 4-byte aligned.
80 1.1 thorpej */
81 1.1 thorpej struct epic_rxdesc {
82 1.12 tsutsui volatile uint32_t er_rxstatus; /* receive status; see below */
83 1.12 tsutsui volatile uint32_t er_bufaddr; /* buffer address */
84 1.12 tsutsui volatile uint32_t er_control; /* control word; see below */
85 1.12 tsutsui volatile uint32_t er_nextdesc; /* next descriptor pointer */
86 1.1 thorpej };
87 1.1 thorpej
88 1.1 thorpej /* er_rxstatus */
89 1.9 tsutsui #define RXSTAT_RXLENGTH_SHIFT 16 /* TX length in higher 16bits */
90 1.9 tsutsui #define RXSTAT_RXLENGTH(x) ((x) >> RXSTAT_RXLENGTH_SHIFT)
91 1.9 tsutsui
92 1.1 thorpej #define ER_RXSTAT_OWNER 0x8000 /* NIC owns descriptor */
93 1.1 thorpej #define ER_RXSTAT_HDRCOPIED 0x4000 /* rx status posted after hdr copy */
94 1.1 thorpej #define ER_RXSTAT_FRAGLISTERR 0x2000 /* ran out of frags to copy frame */
95 1.1 thorpej #define ER_RXSTAT_NETSTATVALID 0x1000 /* length and status are valid */
96 1.1 thorpej #define ER_RXSTAT_RCVRDIS 0x0040 /* receiver disabled */
97 1.1 thorpej #define ER_RXSTAT_BCAST 0x0020 /* broadcast address recognized */
98 1.1 thorpej #define ER_RXSTAT_MCAST 0x0010 /* multicast address recognized */
99 1.1 thorpej #define ER_RXSTAT_MISSEDPKT 0x0008 /* missed packet */
100 1.1 thorpej #define ER_RXSTAT_CRCERROR 0x0004 /* EPIC or MII asserted CRC error */
101 1.1 thorpej #define ER_RXSTAT_ALIGNERROR 0x0002 /* frame not byte-aligned */
102 1.1 thorpej #define ER_RXSTAT_PKTINTACT 0x0001 /* packet received without error */
103 1.1 thorpej
104 1.1 thorpej /* er_control */
105 1.9 tsutsui #define RXCTL_BUFLENGTH_MASK 0x0000ffff /* buf length in lower 16bits */
106 1.9 tsutsui #define RXCTL_BUFLENGTH(x) ((x) & RXCTL_BUFLENGTH_MASK)
107 1.9 tsutsui
108 1.9 tsutsui #define ER_RXCTL_HEADER 0x00040000 /* descriptor is for hdr copy */
109 1.9 tsutsui #define ER_RXCTL_LFFORM 0x00020000 /* alternate fraglist format */
110 1.9 tsutsui #define ER_RXCTL_FRAGLIST 0x00010000 /* descriptor points to fraglist */
111 1.1 thorpej
112 1.5 thorpej /*
113 1.5 thorpej * This is not really part of the register description, but we need
114 1.5 thorpej * to define the number of transmit fragments *somewhere*.
115 1.5 thorpej */
116 1.5 thorpej #define EPIC_NFRAGS 16 /* maximum number of frags in list */
117 1.1 thorpej
118 1.1 thorpej /*
119 1.1 thorpej * EPIC fraglist descriptor.
120 1.1 thorpej */
121 1.1 thorpej struct epic_fraglist {
122 1.12 tsutsui volatile uint32_t ef_nfrags; /* number of frags in list */
123 1.1 thorpej struct {
124 1.12 tsutsui volatile uint32_t ef_addr; /* address of frag */
125 1.12 tsutsui volatile uint32_t ef_length; /* length of frag */
126 1.1 thorpej } ef_frags[EPIC_NFRAGS];
127 1.1 thorpej };
128 1.1 thorpej
129 1.1 thorpej /*
130 1.1 thorpej * EPIC control registers.
131 1.1 thorpej */
132 1.1 thorpej
133 1.1 thorpej #define EPIC_COMMAND 0x00 /* COMMAND */
134 1.1 thorpej #define COMMAND_TXUGO 0x00000080 /* start tx after underrun */
135 1.1 thorpej #define COMMAND_STOP_RDMA 0x00000040 /* stop rx dma */
136 1.1 thorpej #define COMMAND_STOP_TDMA 0x00000020 /* stop tx dma */
137 1.1 thorpej #define COMMAND_NEXTFRAME 0x00000010 /* move onto next rx frame */
138 1.1 thorpej #define COMMAND_RXQUEUED 0x00000008 /* queue a rx descriptor */
139 1.1 thorpej #define COMMAND_TXQUEUED 0x00000004 /* queue a tx descriptor */
140 1.1 thorpej #define COMMAND_START_RX 0x00000002 /* start receiver */
141 1.1 thorpej #define COMMAND_STOP_RX 0x00000001 /* stop receiver */
142 1.1 thorpej
143 1.1 thorpej #define EPIC_INTSTAT 0x04 /* INTERRUPT STATUS */
144 1.1 thorpej #define INTSTAT_PTA 0x08000000 /* PCI target abort */
145 1.1 thorpej #define INTSTAT_PMA 0x04000000 /* PCI master abort */
146 1.1 thorpej #define INTSTAT_APE 0x02000000 /* PCI address parity error */
147 1.1 thorpej #define INTSTAT_DPE 0x01000000 /* PCI data parity error */
148 1.1 thorpej #define INTSTAT_RSV 0x00800000 /* rx status valid */
149 1.1 thorpej #define INTSTAT_RCTS 0x00400000 /* rx copy threshold status */
150 1.1 thorpej #define INTSTAT_RBE 0x00200000 /* rx buffers empty */
151 1.1 thorpej #define INTSTAT_TCIP 0x00100000 /* tx copy in progress */
152 1.1 thorpej #define INTSTAT_RCIP 0x00080000 /* rx copy in progress */
153 1.1 thorpej #define INTSTAT_TXIDLE 0x00040000 /* transmit idle */
154 1.1 thorpej #define INTSTAT_RXIDLE 0x00020000 /* receive idle */
155 1.1 thorpej #define INTSTAT_INT_ACTV 0x00010000 /* interrupt active */
156 1.1 thorpej #define INTSTAT_GP2_INT 0x00008000 /* gpio2 low (PHY event) */
157 1.7 wiz #define INTSTAT_FATAL_INT 0x00001000 /* fatal error occurred */
158 1.1 thorpej #define INTSTAT_RCT 0x00000800 /* rx copy threshold crossed */
159 1.1 thorpej #define INTSTAT_PREI 0x00000400 /* preemptive interrupt */
160 1.1 thorpej #define INTSTAT_CNT 0x00000200 /* counter overflow */
161 1.1 thorpej #define INTSTAT_TXU 0x00000100 /* transmit underrun */
162 1.1 thorpej #define INTSTAT_TQE 0x00000080 /* transmit queue empty */
163 1.1 thorpej #define INTSTAT_TCC 0x00000040 /* transmit chain complete */
164 1.1 thorpej #define INTSTAT_TXC 0x00000020 /* transmit complete */
165 1.1 thorpej #define INTSTAT_RXE 0x00000010 /* receive error */
166 1.1 thorpej #define INTSTAT_OVW 0x00000008 /* rx buffer overflow */
167 1.1 thorpej #define INTSTAT_RQE 0x00000004 /* receive queue empty */
168 1.1 thorpej #define INTSTAT_HCC 0x00000002 /* header copy complete */
169 1.1 thorpej #define INTSTAT_RCC 0x00000001 /* receive copy complete */
170 1.1 thorpej
171 1.1 thorpej #define EPIC_INTMASK 0x08 /* INTERRUPT MASK */
172 1.1 thorpej /* Bits 0-15 enable the corresponding interrupt in INTSTAT. */
173 1.1 thorpej
174 1.1 thorpej #define EPIC_GENCTL 0x0c /* GENERAL CONTROL */
175 1.1 thorpej #define GENCTL_RESET_PHY 0x00004000 /* reset PHY */
176 1.1 thorpej #define GENCTL_SOFT1 0x00002000 /* software use */
177 1.1 thorpej #define GENCTL_SOFT0 0x00001000 /* software use */
178 1.1 thorpej #define GENCTL_MEM_READ_CTL1 0x00000800 /* PCI memory control */
179 1.1 thorpej #define GENCTL_MEM_READ_CTL0 0x00000400 /* (see below) */
180 1.1 thorpej #define GENCTL_RX_FIFO_THRESH1 0x00000200 /* rx fifo thresh */
181 1.1 thorpej #define GENCTL_RX_FIFO_THRESH0 0x00000100 /* (see below) */
182 1.1 thorpej #define GENCTL_BIG_ENDIAN 0x00000020 /* big endian mode */
183 1.1 thorpej #define GENCTL_ONECOPY 0x00000010 /* auto-NEXTFRAME */
184 1.1 thorpej #define GENCTL_POWERDOWN 0x00000008 /* powersave sleep mode */
185 1.1 thorpej #define GENCTL_SOFTINT 0x00000004 /* software-generated intr */
186 1.1 thorpej #define GENCTL_INTENA 0x00000002 /* interrupt enable */
187 1.1 thorpej #define GENCTL_SOFTRESET 0x00000001 /* initialize EPIC */
188 1.1 thorpej
189 1.1 thorpej /*
190 1.1 thorpej * Explanation of MEMORY READ CONTROL:
191 1.1 thorpej *
192 1.1 thorpej * These bits control which PCI command the transmit DMA will use when
193 1.1 thorpej * bursting data over the PCI bus. When CTL1 is set, the transmit DMA
194 1.1 thorpej * will use the PCI "memory read line" command. When CTL0 is set, the
195 1.1 thorpej * transmit DMA will use the PCI "memory read multiple" command. When
196 1.1 thorpej * neither bit is set, the transmit DMA will use the "memory read" command.
197 1.1 thorpej * Use of "memory read line" or "memory read multiple" may enhance
198 1.1 thorpej * performance on some systems.
199 1.1 thorpej */
200 1.1 thorpej
201 1.1 thorpej /*
202 1.1 thorpej * Explanation of RECEIVE FIFO THRESHOLD:
203 1.1 thorpej *
204 1.1 thorpej * Controls the level at which the PCI burst state machine begins to
205 1.1 thorpej * empty the receive FIFO. Default is "1/2 full" (0,1).
206 1.1 thorpej *
207 1.1 thorpej * 0,0 1/4 full 32 bytes
208 1.1 thorpej * 0,1 1/2 full 64 bytes
209 1.1 thorpej * 1,0 3/4 full 96 bytes
210 1.1 thorpej * 1,1 full 128 bytes
211 1.1 thorpej */
212 1.1 thorpej
213 1.1 thorpej #define EPIC_NVCTL 0x10 /* NON-VOLATILE CONTROL */
214 1.1 thorpej #define NVCTL_IPG_DLY_MASK 0x00000780 /* interpacket delay gap */
215 1.1 thorpej #define NVCTL_CB_MODE 0x00000040 /* CardBus mode */
216 1.1 thorpej #define NVCTL_GPIO2 0x00000020 /* general purpose i/o */
217 1.1 thorpej #define NVCTL_GPIO1 0x00000010 /* ... */
218 1.1 thorpej #define NVCTL_GPOE2 0x00000008 /* general purpose output ena */
219 1.1 thorpej #define NVCTL_GPOE1 0x00000004 /* ... */
220 1.1 thorpej #define NVCTL_CLKRUNSUPP 0x00000002 /* clock run supported */
221 1.1 thorpej #define NVCTL_ENAMEMMAP 0x00000001 /* enable memory map */
222 1.1 thorpej
223 1.1 thorpej #define NVCTL_IPG_DLY(x) (((x) & NVCTL_IPG_DLY_MASK) >> 7)
224 1.1 thorpej
225 1.1 thorpej #define EPIC_EECTL 0x14 /* EEPROM CONTROL */
226 1.1 thorpej #define EECTL_EEPROMSIZE 0x00000040 /* eeprom size; see below */
227 1.1 thorpej #define EECTL_EERDY 0x00000020 /* eeprom ready */
228 1.1 thorpej #define EECTL_EEDO 0x00000010 /* eeprom data out (from) */
229 1.1 thorpej #define EECTL_EEDI 0x00000008 /* eeprom data in (to) */
230 1.1 thorpej #define EECTL_EESK 0x00000004 /* eeprom clock */
231 1.1 thorpej #define EECTL_EECS 0x00000002 /* eeprom chip select */
232 1.1 thorpej #define EECTL_ENABLE 0x00000001 /* eeprom enable */
233 1.1 thorpej
234 1.1 thorpej /*
235 1.1 thorpej * Explanation of EEPROM SIZE:
236 1.1 thorpej *
237 1.1 thorpej * Indicates the size of the serial EEPROM:
238 1.1 thorpej *
239 1.1 thorpej * 1 16x16 or 64x16
240 1.1 thorpej * 0 128x16 or 256x16
241 1.1 thorpej */
242 1.1 thorpej
243 1.1 thorpej /*
244 1.1 thorpej * Serial EEPROM opcodes, including start bit:
245 1.1 thorpej */
246 1.1 thorpej #define EPIC_EEPROM_OPC_WRITE 0x05
247 1.1 thorpej #define EPIC_EEPROM_OPC_READ 0x06
248 1.1 thorpej
249 1.1 thorpej #define EPIC_PBLCNT 0x18 /* PBLCNT */
250 1.1 thorpej #define PBLCNT_MASK 0x0000003f /* programmable burst length */
251 1.1 thorpej
252 1.1 thorpej #define EPIC_TEST 0x1c /* TEST */
253 1.2 thorpej #define TEST_CLOCKTEST 0x00000008
254 1.1 thorpej
255 1.1 thorpej #define EPIC_CRCCNT 0x20 /* CRC ERROR COUNTER */
256 1.1 thorpej #define CRCCNT_MASK 0x0000000f /* crc errs since last read */
257 1.1 thorpej
258 1.1 thorpej #define EPIC_ALICNT 0x24 /* FRAME ALIGNMENT ERROR COUNTER */
259 1.1 thorpej #define ALICNT_MASK 0x0000000f /* align errs since last read */
260 1.1 thorpej
261 1.1 thorpej #define EPIC_MPCNT 0x28 /* MISSED PACKET COUNTER */
262 1.1 thorpej #define MPCNT_MASK 0x0000000f /* miss. pkts since last read */
263 1.1 thorpej
264 1.1 thorpej #define EPIC_RXFIFO 0x2c
265 1.1 thorpej
266 1.1 thorpej #define EPIC_MMCTL 0x30 /* MII MANAGEMENT INTERFACE CONTROL */
267 1.1 thorpej #define MMCTL_PHY_ADDR_MASK 0x00003e00 /* phy address field */
268 1.1 thorpej #define MMCTL_PHY_REG_ADDR_MASK 0x000001f0 /* phy register address field */
269 1.1 thorpej #define MMCTL_RESPONDER 0x00000008 /* phy responder */
270 1.1 thorpej #define MMCTL_WRITE 0x00000002 /* write to phy */
271 1.1 thorpej #define MMCTL_READ 0x00000001 /* read from phy */
272 1.3 thorpej
273 1.3 thorpej #define MMCTL_ARG(phy, reg, cmd) (((phy) << 9) | ((reg) << 4) | (cmd))
274 1.1 thorpej
275 1.1 thorpej #define EPIC_MMDATA 0x34 /* MII MANAGEMENT INTERFACE DATA */
276 1.1 thorpej #define MMDATA_MASK 0x0000ffff /* MII frame data */
277 1.1 thorpej
278 1.1 thorpej #define EPIC_MIICFG 0x38 /* MII CONFIGURATION */
279 1.1 thorpej #define MIICFG_ALTDIR 0x00000080 /* alternate direction */
280 1.1 thorpej #define MIICFG_ALTDATA 0x00000040 /* alternate data */
281 1.1 thorpej #define MIICFG_ALTCLOCK 0x00000020 /* alternate clock source */
282 1.1 thorpej #define MIICFG_ENASER 0x00000010 /* enable serial manag intf */
283 1.1 thorpej #define MIICFG_PHYPRESENT 0x00000008 /* phy present on MII */
284 1.1 thorpej #define MIICFG_LINKSTATUS 0x00000004 /* 694 link status */
285 1.1 thorpej #define MIICFG_ENABLE 0x00000002 /* enable 694 */
286 1.1 thorpej #define MIICFG_SERMODEENA 0x00000001 /* serial mode enable */
287 1.1 thorpej
288 1.1 thorpej #define EPIC_IPG 0x3c /* INTERPACKET GAP */
289 1.1 thorpej #define IPG_INTERFRAME_MASK 0x00007f00 /* interframe gap time */
290 1.1 thorpej #define IPG_INTERPKT_MASK 0x000000ff /* interpacket gap time */
291 1.1 thorpej
292 1.1 thorpej #define EPIC_LAN0 0x40 /* LAN ADDRESS */
293 1.1 thorpej
294 1.1 thorpej #define EPIC_LAN1 0x44
295 1.1 thorpej
296 1.1 thorpej #define EPIC_LAN2 0x48
297 1.1 thorpej
298 1.1 thorpej #define LANn_MASK 0x0000ffff
299 1.1 thorpej
300 1.1 thorpej /*
301 1.1 thorpej * Explanation of LAN ADDRESS registers:
302 1.1 thorpej *
303 1.1 thorpej * LAN address is described as:
304 1.1 thorpej *
305 1.1 thorpej * 0000 [n1][n0][n3][n2] | 0000 [n5][n4][n7][n6] | 0000 [n9][n8][n11][n10]
306 1.1 thorpej *
307 1.1 thorpej * n == one nibble, mapped as follows:
308 1.1 thorpej *
309 1.1 thorpej * LAN0 [15-12] n3
310 1.1 thorpej * LAN0 [11-8] n2
311 1.1 thorpej * LAN0 [7-4] n1
312 1.1 thorpej * LAN0 [3-0] n0
313 1.1 thorpej * LAN1 [15-12] n7
314 1.1 thorpej * LAN1 [11-8] n6
315 1.1 thorpej * LAN1 [7-4] n5
316 1.1 thorpej * LAN1 [3-0] n4
317 1.1 thorpej * LAN2 [15-12] n11
318 1.1 thorpej * LAN2 [11-8] n10
319 1.1 thorpej * LAN2 [7-4] n9
320 1.1 thorpej * LAN2 [3-0] n8
321 1.1 thorpej *
322 1.1 thorpej * The LAN address is automatically recalled from the EEPROM after a
323 1.14 andvar * hard reset.
324 1.1 thorpej */
325 1.1 thorpej
326 1.1 thorpej #define EPIC_IDCHK 0x4c /* BOARD ID/CHECKSUM */
327 1.1 thorpej #define IDCHK_ID_MASK 0x0000ff00 /* board ID */
328 1.1 thorpej #define IDCHK_CKSUM_MASK 0x000000ff /* checksum (should be 0xff) */
329 1.1 thorpej
330 1.8 wiz #define EPIC_MC0 0x50 /* MULTICAST ADDRESS HASH TABLE */
331 1.1 thorpej
332 1.1 thorpej #define EPIC_MC1 0x54
333 1.1 thorpej
334 1.1 thorpej #define EPIC_MC2 0x58
335 1.1 thorpej
336 1.1 thorpej #define EPIC_MC3 0x5c
337 1.1 thorpej
338 1.1 thorpej /*
339 1.1 thorpej * Explanation of MULTICAST ADDRESS HASH TABLE registers:
340 1.1 thorpej *
341 1.1 thorpej * Bits in the hash table are encoded as follows:
342 1.1 thorpej *
343 1.1 thorpej * MC0 [15-0]
344 1.1 thorpej * MC1 [31-16]
345 1.1 thorpej * MC2 [47-32]
346 1.1 thorpej * MC3 [53-48]
347 1.1 thorpej */
348 1.1 thorpej
349 1.1 thorpej #define EPIC_RXCON 0x60 /* RECEIVE CONTROL */
350 1.1 thorpej #define RXCON_EXTBUFSIZESEL1 0x00000200 /* ext buf size; see below */
351 1.1 thorpej #define RXCON_EXTBUFSIZESEL0 0x00000100 /* ... */
352 1.1 thorpej #define RXCON_EARLYRXENABLE 0x00000080 /* early receive enable */
353 1.1 thorpej #define RXCON_MONITORMODE 0x00000040 /* monitor mode */
354 1.1 thorpej #define RXCON_PROMISCMODE 0x00000020 /* promiscuous mode */
355 1.1 thorpej #define RXCON_RXINVADDR 0x00000010 /* rx inv individual addr */
356 1.1 thorpej #define RXCON_RXMULTICAST 0x00000008 /* receive multicast */
357 1.1 thorpej #define RXCON_RXBROADCAST 0x00000004 /* receive broadcast */
358 1.1 thorpej #define RXCON_RXRUNT 0x00000002 /* receive runt frames */
359 1.1 thorpej #define RXCON_SAVEERRPKTS 0x00000001 /* save errored packets */
360 1.1 thorpej
361 1.1 thorpej /*
362 1.1 thorpej * Explanation of EXTERNAL BUFFER SIZE SELECT:
363 1.1 thorpej *
364 1.1 thorpej * 0,0 external buffer access is disabled
365 1.1 thorpej * 0,1 16k
366 1.1 thorpej * 1,0 32k
367 1.1 thorpej * 1,1 128k
368 1.1 thorpej */
369 1.1 thorpej
370 1.1 thorpej #define EPIC_RXSTAT 0x64 /* RECEIVE STATUS */
371 1.1 thorpej
372 1.1 thorpej #define EPIC_RXCNT 0x68
373 1.1 thorpej
374 1.1 thorpej #define EPIC_RXTEST 0x6c
375 1.1 thorpej
376 1.1 thorpej #define EPIC_TXCON 0x70 /* TRANSMIT CONTROL */
377 1.1 thorpej #define TXCON_SLOTTIME_MASK 0x000000f8 /* slot time */
378 1.1 thorpej #define TXCON_LOOPBACK_D2 0x00000004 /* loopback mode bit 2 */
379 1.1 thorpej #define TXCON_LOOPBACK_D1 0x00000002 /* loopback mode bit 1 */
380 1.1 thorpej #define TXCON_EARLYTX_ENABLE 0x00000001 /* early transmit enable */
381 1.1 thorpej
382 1.1 thorpej /*
383 1.1 thorpej * Explanation of LOOPBACK MODE BIT:
384 1.1 thorpej *
385 1.1 thorpej * 0,0 normal operation
386 1.1 thorpej * 0,1 internal loopback (before PHY)
387 1.1 thorpej * 1,0 external loopback (after PHY)
388 1.1 thorpej * 1,1 full duplex - decouples transmit and receive blocks
389 1.1 thorpej */
390 1.1 thorpej
391 1.1 thorpej #define EPIC_TXSTAT 0x74 /* TRANSMIT STATUS */
392 1.1 thorpej
393 1.1 thorpej #define EPIC_TDPAR 0x78
394 1.1 thorpej
395 1.1 thorpej #define EPIC_TXTEST 0x7c
396 1.1 thorpej
397 1.1 thorpej #define EPIC_PRFDAR 0x80
398 1.1 thorpej
399 1.1 thorpej #define EPIC_PRCDAR 0x84 /* PCI RECEIVE CURRENT DESCRIPTOR ADDR */
400 1.1 thorpej
401 1.1 thorpej #define EPIC_PRHDAR 0x88
402 1.1 thorpej
403 1.1 thorpej #define EPIC_PRFLAR 0x8c
404 1.1 thorpej
405 1.1 thorpej #define EPIC_PRDLGTH 0x90
406 1.1 thorpej
407 1.1 thorpej #define EPIC_PRFCNT 0x94
408 1.1 thorpej
409 1.1 thorpej #define EPIC_PRLCAR 0x98
410 1.1 thorpej
411 1.1 thorpej #define EPIC_PRLPAR 0x9c
412 1.1 thorpej
413 1.1 thorpej #define EPIC_PREFAR 0xa0
414 1.1 thorpej
415 1.1 thorpej #define EPIC_PRSTAT 0xa4 /* PCI RECEIVE DMA STATUS */
416 1.1 thorpej
417 1.1 thorpej #define EPIC_PRBUF 0xa8
418 1.1 thorpej
419 1.1 thorpej #define EPIC_RDNCAR 0xac
420 1.1 thorpej
421 1.1 thorpej #define EPIC_PRCPTHR 0xb0 /* PCI RECEIVE COPY THRESHOLD */
422 1.1 thorpej
423 1.1 thorpej #define EPIC_ROMDATA 0xb4
424 1.1 thorpej
425 1.1 thorpej #define EPIC_PREEMPR 0xbc
426 1.1 thorpej
427 1.1 thorpej #define EPIC_PTFDAR 0xc0
428 1.1 thorpej
429 1.1 thorpej #define EPIC_PTCDAR 0xc4 /* PCI TRANSMIT CURRENT DESCRIPTOR ADDR */
430 1.1 thorpej
431 1.1 thorpej #define EPIC_PTHDAR 0xc8
432 1.1 thorpej
433 1.1 thorpej #define EPIC_PTFLAR 0xcc
434 1.1 thorpej
435 1.1 thorpej #define EPIC_PTDLGTH 0xd0
436 1.1 thorpej
437 1.1 thorpej #define EPIC_PTFCNT 0xd4
438 1.1 thorpej
439 1.1 thorpej #define EPIC_PTLCAR 0xd8
440 1.1 thorpej
441 1.1 thorpej #define EPIC_ETXTHR 0xdc /* EARLY TRANSMIT THRESHOLD */
442 1.1 thorpej
443 1.1 thorpej #define EPIC_PTETXC 0xe0
444 1.1 thorpej
445 1.1 thorpej #define EPIC_PTSTAT 0xe4
446 1.1 thorpej
447 1.1 thorpej #define EPIC_PTBUF 0xe8
448 1.1 thorpej
449 1.1 thorpej #define EPIC_PTFDAR2 0xec
450 1.1 thorpej
451 1.1 thorpej #define EPIC_FEVTR 0xf0 /* FEVTR (CardBus) */
452 1.1 thorpej
453 1.1 thorpej #define EPIC_FEVTRMSKR 0xf4 /* FEVTRMSKR (CardBus) */
454 1.1 thorpej
455 1.1 thorpej #define EPIC_FPRSTSTR 0xf8 /* FPRSTR (CardBus) */
456 1.1 thorpej
457 1.1 thorpej #define EPIC_FFRCEVTR 0xfc /* PPRCEVTR (CardBus) */
458 1.1 thorpej
459 1.1 thorpej /*
460 1.1 thorpej * EEPROM format:
461 1.1 thorpej *
462 1.1 thorpej * Word Bits Description
463 1.1 thorpej * ---- ---- -----------
464 1.1 thorpej * 0 7-0 LAN Address Byte 0
465 1.1 thorpej * 0 15-8 LAN Address Byte 1
466 1.1 thorpej * 1 7-0 LAN Address Byte 2
467 1.1 thorpej * 1 15-8 LAN Address Byte 3
468 1.1 thorpej * 2 7-0 LAN Address Byte 4
469 1.1 thorpej * 2 15-8 LAN Address Byte 5
470 1.1 thorpej * 3 7-0 Board ID
471 1.1 thorpej * 3 15-8 Checksum
472 1.1 thorpej * 4 5-0 Non-Volatile Control Register Contents
473 1.1 thorpej * 5 7-0 PCI Minimum Grant Desired Setting
474 1.1 thorpej * 5 15-8 PCI Maximum Latency Desired Setting
475 1.1 thorpej * 6 15-0 Subsystem Vendor ID
476 1.1 thorpej * 7 14-0 Subsystem ID
477 1.1 thorpej */
478 1.1 thorpej
479 1.1 thorpej #endif /* _DEV_IC_SMC83C170REG_H_ */
480