Home | History | Annotate | Line # | Download | only in ic
smc91cxx.c revision 1.45
      1  1.45       scw /*	$NetBSD: smc91cxx.c,v 1.45 2003/04/29 08:47:29 scw Exp $	*/
      2   1.2   thorpej 
      3   1.2   thorpej /*-
      4   1.2   thorpej  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5   1.2   thorpej  * All rights reserved.
      6   1.2   thorpej  *
      7   1.2   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.2   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.2   thorpej  * NASA Ames Research Center.
     10   1.2   thorpej  *
     11   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.2   thorpej  * modification, are permitted provided that the following conditions
     13   1.2   thorpej  * are met:
     14   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     20   1.2   thorpej  *    must display the following acknowledgement:
     21   1.2   thorpej  *	This product includes software developed by the NetBSD
     22   1.2   thorpej  *	Foundation, Inc. and its contributors.
     23   1.2   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24   1.2   thorpej  *    contributors may be used to endorse or promote products derived
     25   1.2   thorpej  *    from this software without specific prior written permission.
     26   1.2   thorpej  *
     27   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28   1.2   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29   1.2   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30   1.3       jtc  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31   1.3       jtc  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.2   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.2   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.2   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.2   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.2   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.2   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38   1.2   thorpej  */
     39   1.2   thorpej 
     40   1.2   thorpej /*
     41   1.2   thorpej  * Copyright (c) 1996 Gardner Buchanan <gbuchanan (at) shl.com>
     42   1.2   thorpej  * All rights reserved.
     43   1.2   thorpej  *
     44   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     45   1.2   thorpej  * modification, are permitted provided that the following conditions
     46   1.2   thorpej  * are met:
     47   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     48   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     49   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     51   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     52   1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     53   1.2   thorpej  *    must display the following acknowledgement:
     54   1.2   thorpej  *	This product includes software developed by Gardner Buchanan.
     55   1.2   thorpej  * 4. The name of Gardner Buchanan may not be used to endorse or promote
     56   1.2   thorpej  *    products derived from this software without specific prior written
     57   1.2   thorpej  *    permission.
     58   1.2   thorpej  *
     59   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     60   1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     61   1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     62   1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     63   1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     64   1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     65   1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     66   1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     67   1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     68   1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     69   1.2   thorpej  *
     70   1.2   thorpej  *   from FreeBSD Id: if_sn.c,v 1.4 1996/03/18 15:47:16 gardner Exp
     71   1.2   thorpej  */
     72   1.2   thorpej 
     73   1.2   thorpej /*
     74   1.2   thorpej  * Core driver for the SMC 91Cxx family of Ethernet chips.
     75   1.2   thorpej  *
     76   1.2   thorpej  * Memory allocation interrupt logic is drived from an SMC 91C90 driver
     77   1.2   thorpej  * written for NetBSD/amiga by Michael Hitch.
     78   1.2   thorpej  */
     79  1.37     lukem 
     80  1.37     lukem #include <sys/cdefs.h>
     81  1.45       scw __KERNEL_RCSID(0, "$NetBSD: smc91cxx.c,v 1.45 2003/04/29 08:47:29 scw Exp $");
     82   1.2   thorpej 
     83   1.7  jonathan #include "opt_inet.h"
     84   1.8  jonathan #include "opt_ccitt.h"
     85   1.9  jonathan #include "opt_llc.h"
     86  1.10  jonathan #include "opt_ns.h"
     87   1.2   thorpej #include "bpfilter.h"
     88   1.5  explorer #include "rnd.h"
     89   1.2   thorpej 
     90   1.2   thorpej #include <sys/param.h>
     91   1.2   thorpej #include <sys/systm.h>
     92   1.2   thorpej #include <sys/mbuf.h>
     93   1.2   thorpej #include <sys/syslog.h>
     94   1.2   thorpej #include <sys/socket.h>
     95   1.2   thorpej #include <sys/device.h>
     96  1.26    briggs #include <sys/kernel.h>
     97   1.2   thorpej #include <sys/malloc.h>
     98   1.2   thorpej #include <sys/ioctl.h>
     99   1.2   thorpej #include <sys/errno.h>
    100   1.5  explorer #if NRND > 0
    101   1.5  explorer #include <sys/rnd.h>
    102   1.5  explorer #endif
    103   1.2   thorpej 
    104   1.2   thorpej #include <machine/bus.h>
    105   1.2   thorpej #include <machine/intr.h>
    106   1.2   thorpej 
    107   1.2   thorpej #include <net/if.h>
    108   1.2   thorpej #include <net/if_dl.h>
    109   1.2   thorpej #include <net/if_ether.h>
    110   1.2   thorpej #include <net/if_media.h>
    111   1.2   thorpej 
    112   1.2   thorpej #ifdef INET
    113   1.2   thorpej #include <netinet/in.h>
    114   1.2   thorpej #include <netinet/if_inarp.h>
    115   1.2   thorpej #include <netinet/in_systm.h>
    116   1.2   thorpej #include <netinet/in_var.h>
    117   1.2   thorpej #include <netinet/ip.h>
    118   1.2   thorpej #endif
    119   1.2   thorpej 
    120   1.2   thorpej #ifdef NS
    121   1.2   thorpej #include <netns/ns.h>
    122   1.2   thorpej #include <netns/ns_if.h>
    123   1.2   thorpej #endif
    124   1.2   thorpej 
    125   1.2   thorpej #if defined(CCITT) && defined(LLC)
    126   1.2   thorpej #include <sys/socketvar.h>
    127   1.2   thorpej #include <netccitt/x25.h>
    128   1.2   thorpej #include <netccitt/pk.h>
    129   1.2   thorpej #include <netccitt/pk_var.h>
    130   1.2   thorpej #include <netccitt/pk_extern.h>
    131   1.2   thorpej #endif
    132   1.2   thorpej 
    133   1.2   thorpej #if NBPFILTER > 0
    134   1.2   thorpej #include <net/bpf.h>
    135   1.2   thorpej #include <net/bpfdesc.h>
    136   1.2   thorpej #endif
    137   1.2   thorpej 
    138  1.26    briggs #include <dev/mii/mii.h>
    139  1.26    briggs #include <dev/mii/miivar.h>
    140  1.26    briggs #include <dev/mii/mii_bitbang.h>
    141  1.26    briggs 
    142   1.2   thorpej #include <dev/ic/smc91cxxreg.h>
    143   1.2   thorpej #include <dev/ic/smc91cxxvar.h>
    144  1.40   thorpej 
    145  1.40   thorpej #ifndef __BUS_SPACE_HAS_STREAM_METHODS
    146  1.40   thorpej #define bus_space_write_multi_stream_2 bus_space_write_multi_2
    147  1.42       bsh #define bus_space_write_multi_stream_4 bus_space_write_multi_4
    148  1.40   thorpej #define bus_space_read_multi_stream_2  bus_space_read_multi_2
    149  1.42       bsh #define bus_space_read_multi_stream_4  bus_space_read_multi_4
    150  1.42       bsh 
    151  1.42       bsh #define bus_space_write_stream_4 bus_space_write_4
    152  1.42       bsh #define bus_space_read_stream_4  bus_space_read_4
    153  1.40   thorpej #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
    154   1.2   thorpej 
    155   1.2   thorpej /* XXX Hardware padding doesn't work yet(?) */
    156   1.2   thorpej #define	SMC91CXX_SW_PAD
    157   1.2   thorpej 
    158   1.2   thorpej const char *smc91cxx_idstrs[] = {
    159   1.2   thorpej 	NULL,				/* 0 */
    160   1.2   thorpej 	NULL,				/* 1 */
    161   1.2   thorpej 	NULL,				/* 2 */
    162   1.2   thorpej 	"SMC91C90/91C92",		/* 3 */
    163  1.39       chs 	"SMC91C94/91C96",		/* 4 */
    164   1.2   thorpej 	"SMC91C95",			/* 5 */
    165   1.2   thorpej 	NULL,				/* 6 */
    166   1.2   thorpej 	"SMC91C100",			/* 7 */
    167  1.26    briggs 	"SMC91C100FD",			/* 8 */
    168  1.45       scw 	"SMC91C111",			/* 9 */
    169   1.2   thorpej 	NULL,				/* 10 */
    170   1.2   thorpej 	NULL,				/* 11 */
    171   1.2   thorpej 	NULL,				/* 12 */
    172   1.2   thorpej 	NULL,				/* 13 */
    173   1.2   thorpej 	NULL,				/* 14 */
    174   1.2   thorpej 	NULL,				/* 15 */
    175   1.2   thorpej };
    176   1.2   thorpej 
    177   1.2   thorpej /* Supported media types. */
    178   1.2   thorpej const int smc91cxx_media[] = {
    179   1.2   thorpej 	IFM_ETHER|IFM_10_T,
    180   1.2   thorpej 	IFM_ETHER|IFM_10_5,
    181   1.2   thorpej };
    182   1.2   thorpej #define	NSMC91CxxMEDIA	(sizeof(smc91cxx_media) / sizeof(smc91cxx_media[0]))
    183   1.2   thorpej 
    184  1.26    briggs /*
    185  1.26    briggs  * MII bit-bang glue.
    186  1.26    briggs  */
    187  1.26    briggs u_int32_t smc91cxx_mii_bitbang_read __P((struct device *));
    188  1.26    briggs void smc91cxx_mii_bitbang_write __P((struct device *, u_int32_t));
    189  1.26    briggs 
    190  1.26    briggs const struct mii_bitbang_ops smc91cxx_mii_bitbang_ops = {
    191  1.26    briggs 	smc91cxx_mii_bitbang_read,
    192  1.26    briggs 	smc91cxx_mii_bitbang_write,
    193  1.26    briggs 	{
    194  1.26    briggs 		MR_MDO,		/* MII_BIT_MDO */
    195  1.26    briggs 		MR_MDI,		/* MII_BIT_MDI */
    196  1.26    briggs 		MR_MCLK,	/* MII_BIT_MDC */
    197  1.26    briggs 		MR_MDOE,	/* MII_BIT_DIR_HOST_PHY */
    198  1.26    briggs 		0,		/* MII_BIT_DIR_PHY_HOST */
    199  1.26    briggs 	}
    200  1.26    briggs };
    201  1.26    briggs 
    202  1.26    briggs /* MII callbacks */
    203  1.26    briggs int	smc91cxx_mii_readreg __P((struct device *, int, int));
    204  1.26    briggs void	smc91cxx_mii_writereg __P((struct device *, int, int, int));
    205  1.26    briggs void	smc91cxx_statchg __P((struct device *));
    206  1.26    briggs void	smc91cxx_tick __P((void *));
    207  1.26    briggs 
    208   1.2   thorpej int	smc91cxx_mediachange __P((struct ifnet *));
    209   1.2   thorpej void	smc91cxx_mediastatus __P((struct ifnet *, struct ifmediareq *));
    210   1.2   thorpej 
    211   1.2   thorpej int	smc91cxx_set_media __P((struct smc91cxx_softc *, int));
    212   1.2   thorpej 
    213   1.2   thorpej void	smc91cxx_init __P((struct smc91cxx_softc *));
    214   1.2   thorpej void	smc91cxx_read __P((struct smc91cxx_softc *));
    215   1.2   thorpej void	smc91cxx_reset __P((struct smc91cxx_softc *));
    216   1.2   thorpej void	smc91cxx_start __P((struct ifnet *));
    217  1.43       scw void	smc91cxx_copy_tx_frame __P((struct smc91cxx_softc *, struct mbuf *));
    218   1.2   thorpej void	smc91cxx_resume __P((struct smc91cxx_softc *));
    219   1.2   thorpej void	smc91cxx_stop __P((struct smc91cxx_softc *));
    220   1.2   thorpej void	smc91cxx_watchdog __P((struct ifnet *));
    221   1.2   thorpej int	smc91cxx_ioctl __P((struct ifnet *, u_long, caddr_t));
    222   1.2   thorpej 
    223   1.2   thorpej static __inline int ether_cmp __P((void *, void *));
    224   1.2   thorpej static __inline int
    225   1.2   thorpej ether_cmp(va, vb)
    226   1.2   thorpej 	void *va, *vb;
    227   1.2   thorpej {
    228   1.2   thorpej 	u_int8_t *a = va;
    229   1.2   thorpej 	u_int8_t *b = vb;
    230   1.2   thorpej 
    231   1.2   thorpej 	return ((a[5] != b[5]) || (a[4] != b[4]) || (a[3] != b[3]) ||
    232   1.2   thorpej 		(a[2] != b[2]) || (a[1] != b[1]) || (a[0] != b[0]));
    233   1.2   thorpej }
    234   1.2   thorpej 
    235   1.2   thorpej void
    236   1.2   thorpej smc91cxx_attach(sc, myea)
    237   1.2   thorpej 	struct smc91cxx_softc *sc;
    238   1.2   thorpej 	u_int8_t *myea;
    239   1.2   thorpej {
    240   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    241   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    242   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    243  1.26    briggs 	struct ifmedia *ifm = &sc->sc_mii.mii_media;
    244   1.2   thorpej 	const char *idstr;
    245  1.26    briggs 	u_int32_t miicapabilities;
    246   1.2   thorpej 	u_int16_t tmp;
    247   1.2   thorpej 	u_int8_t enaddr[ETHER_ADDR_LEN];
    248  1.45       scw 	int i, aui, mult, scale, memsize;
    249  1.26    briggs 	char pbuf[9];
    250   1.2   thorpej 
    251   1.2   thorpej 	/* Make sure the chip is stopped. */
    252   1.2   thorpej 	smc91cxx_stop(sc);
    253   1.2   thorpej 
    254   1.2   thorpej 	SMC_SELECT_BANK(sc, 3);
    255   1.2   thorpej 	tmp = bus_space_read_2(bst, bsh, REVISION_REG_W);
    256  1.26    briggs 	sc->sc_chipid = RR_ID(tmp);
    257  1.20   thorpej 	/* check magic number */
    258  1.20   thorpej 	if ((tmp & BSR_DETECT_MASK) != BSR_DETECT_VALUE) {
    259  1.20   thorpej 		idstr = NULL;
    260  1.20   thorpej 		printf("%s: invalid BSR 0x%04x\n", sc->sc_dev.dv_xname, tmp);
    261  1.20   thorpej 	} else
    262  1.26    briggs 		idstr = smc91cxx_idstrs[sc->sc_chipid];
    263   1.2   thorpej 	printf("%s: ", sc->sc_dev.dv_xname);
    264   1.2   thorpej 	if (idstr != NULL)
    265   1.2   thorpej 		printf("%s, ", idstr);
    266   1.2   thorpej 	else
    267  1.26    briggs 		printf("unknown chip id %d, ", sc->sc_chipid);
    268  1.26    briggs 	printf("revision %d, ", RR_REV(tmp));
    269  1.26    briggs 
    270  1.26    briggs 	SMC_SELECT_BANK(sc, 0);
    271  1.45       scw 	switch (sc->sc_chipid) {
    272  1.45       scw 	default:
    273  1.45       scw 		mult = MCR_MEM_MULT(bus_space_read_2(bst, bsh, MEM_CFG_REG_W));
    274  1.45       scw 		scale = MIR_SCALE_91C9x;
    275  1.45       scw 		break;
    276  1.45       scw 
    277  1.45       scw 	case CHIP_91C111:
    278  1.45       scw 		mult = MIR_MULT_91C111;
    279  1.45       scw 		scale = MIR_SCALE_91C111;
    280  1.45       scw 	}
    281  1.26    briggs 	memsize = bus_space_read_2(bst, bsh, MEM_INFO_REG_W) & MIR_TOTAL_MASK;
    282  1.26    briggs 	if (memsize == 255) memsize++;
    283  1.45       scw 	memsize *= scale * mult;
    284  1.26    briggs 
    285  1.26    briggs 	format_bytes(pbuf, sizeof(pbuf), memsize);
    286  1.29    briggs 	printf("buffer size: %s\n", pbuf);
    287   1.2   thorpej 
    288   1.2   thorpej 	/* Read the station address from the chip. */
    289   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    290   1.2   thorpej 	if (myea == NULL) {
    291   1.2   thorpej 		myea = enaddr;
    292   1.2   thorpej 		for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
    293   1.2   thorpej 			tmp = bus_space_read_2(bst, bsh, IAR_ADDR0_REG_W + i);
    294   1.2   thorpej 			myea[i + 1] = (tmp >> 8) & 0xff;
    295   1.2   thorpej 			myea[i] = tmp & 0xff;
    296   1.2   thorpej 		}
    297   1.2   thorpej 	}
    298   1.2   thorpej 	printf("%s: MAC address %s, ", sc->sc_dev.dv_xname,
    299   1.2   thorpej 	    ether_sprintf(myea));
    300   1.2   thorpej 
    301   1.2   thorpej 	/* Initialize the ifnet structure. */
    302  1.34   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    303   1.2   thorpej 	ifp->if_softc = sc;
    304   1.2   thorpej 	ifp->if_start = smc91cxx_start;
    305   1.2   thorpej 	ifp->if_ioctl = smc91cxx_ioctl;
    306   1.2   thorpej 	ifp->if_watchdog = smc91cxx_watchdog;
    307   1.2   thorpej 	ifp->if_flags =
    308   1.2   thorpej 	    IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    309  1.32   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    310   1.2   thorpej 
    311   1.2   thorpej 	/* Attach the interface. */
    312   1.2   thorpej 	if_attach(ifp);
    313   1.2   thorpej 	ether_ifattach(ifp, myea);
    314   1.2   thorpej 
    315  1.26    briggs 	/*
    316  1.26    briggs 	 * Initialize our media structures and MII info.  We will
    317  1.26    briggs 	 * probe the MII if we are on the SMC91Cxx
    318  1.26    briggs 	 */
    319  1.26    briggs 	sc->sc_mii.mii_ifp = ifp;
    320  1.26    briggs 	sc->sc_mii.mii_readreg = smc91cxx_mii_readreg;
    321  1.26    briggs 	sc->sc_mii.mii_writereg = smc91cxx_mii_writereg;
    322  1.26    briggs 	sc->sc_mii.mii_statchg = smc91cxx_statchg;
    323  1.44      fair 	ifmedia_init(ifm, IFM_IMASK, smc91cxx_mediachange, smc91cxx_mediastatus);
    324  1.26    briggs 
    325  1.26    briggs 	SMC_SELECT_BANK(sc, 1);
    326  1.26    briggs 	tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    327  1.26    briggs 
    328  1.35   thorpej 	miicapabilities = BMSR_MEDIAMASK|BMSR_ANEG;
    329  1.26    briggs 	switch (sc->sc_chipid) {
    330  1.26    briggs 	case CHIP_91100:
    331  1.26    briggs 		/*
    332  1.26    briggs 		 * The 91100 does not have full-duplex capabilities,
    333  1.26    briggs 		 * even if the PHY does.
    334  1.26    briggs 		 */
    335  1.26    briggs 		miicapabilities &= ~(BMSR_100TXFDX | BMSR_10TFDX);
    336  1.26    briggs 	case CHIP_91100FD:
    337  1.45       scw 	case CHIP_91C111:
    338  1.26    briggs 		if (tmp & CR_MII_SELECT) {
    339  1.45       scw 			printf("default media MII");
    340  1.45       scw 			if (sc->sc_chipid == CHIP_91C111) {
    341  1.45       scw 				printf(" (%s PHY)\n", (tmp & CR_AUI_SELECT) ?
    342  1.45       scw 				    "external" : "internal");
    343  1.45       scw 				sc->sc_internal_phy = !(tmp & CR_AUI_SELECT);
    344  1.45       scw 			} else
    345  1.45       scw 				printf("\n");
    346  1.26    briggs 			mii_attach(&sc->sc_dev, &sc->sc_mii, miicapabilities,
    347  1.26    briggs 			    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    348  1.26    briggs 			if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    349  1.26    briggs 				ifmedia_add(&sc->sc_mii.mii_media,
    350  1.26    briggs 				    IFM_ETHER|IFM_NONE, 0, NULL);
    351  1.26    briggs 				ifmedia_set(&sc->sc_mii.mii_media,
    352  1.26    briggs 				    IFM_ETHER|IFM_NONE);
    353  1.26    briggs 			} else {
    354  1.26    briggs 				ifmedia_set(&sc->sc_mii.mii_media,
    355  1.26    briggs 				    IFM_ETHER|IFM_AUTO);
    356  1.26    briggs 			}
    357  1.26    briggs 			sc->sc_flags |= SMC_FLAGS_HAS_MII;
    358  1.26    briggs 			break;
    359  1.45       scw 		} else
    360  1.45       scw 		if (sc->sc_chipid == CHIP_91C111) {
    361  1.45       scw 			/*
    362  1.45       scw 			 * XXX: Should bring it out of low-power mode
    363  1.45       scw 			 */
    364  1.45       scw 			printf("EPH interface in low power mode\n");
    365  1.45       scw 			sc->sc_internal_phy = 0;
    366  1.45       scw 			return;
    367  1.26    briggs 		}
    368  1.26    briggs 		/*FALLTHROUGH*/
    369  1.26    briggs 	default:
    370  1.26    briggs 		printf("default media %s\n", (aui = (tmp & CR_AUI_SELECT)) ?
    371  1.26    briggs 		    "AUI" : "UTP");
    372  1.26    briggs 		for (i = 0; i < NSMC91CxxMEDIA; i++)
    373  1.26    briggs 			ifmedia_add(ifm, smc91cxx_media[i], 0, NULL);
    374  1.26    briggs 		ifmedia_set(ifm, IFM_ETHER | (aui ? IFM_10_5 : IFM_10_T));
    375  1.26    briggs 		break;
    376  1.26    briggs 	}
    377   1.2   thorpej 
    378   1.5  explorer #if NRND > 0
    379  1.15  explorer 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
    380  1.15  explorer 			  RND_TYPE_NET, 0);
    381   1.5  explorer #endif
    382  1.25     jhawk 
    383  1.25     jhawk 	/* The attach is successful. */
    384  1.25     jhawk 	sc->sc_flags |= SMC_FLAGS_ATTACHED;
    385   1.2   thorpej }
    386   1.2   thorpej 
    387   1.2   thorpej /*
    388   1.2   thorpej  * Change media according to request.
    389   1.2   thorpej  */
    390   1.2   thorpej int
    391   1.2   thorpej smc91cxx_mediachange(ifp)
    392   1.2   thorpej 	struct ifnet *ifp;
    393   1.2   thorpej {
    394   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    395   1.2   thorpej 
    396  1.26    briggs 	return (smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_media));
    397   1.2   thorpej }
    398   1.2   thorpej 
    399   1.2   thorpej int
    400   1.2   thorpej smc91cxx_set_media(sc, media)
    401   1.2   thorpej 	struct smc91cxx_softc *sc;
    402   1.2   thorpej 	int media;
    403   1.2   thorpej {
    404   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    405   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    406   1.2   thorpej 	u_int16_t tmp;
    407   1.2   thorpej 
    408   1.4   thorpej 	/*
    409   1.4   thorpej 	 * If the interface is not currently powered on, just return.
    410   1.4   thorpej 	 * When it is enabled later, smc91cxx_init() will properly set
    411   1.4   thorpej 	 * up the media for us.
    412   1.4   thorpej 	 */
    413  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0)
    414   1.4   thorpej 		return (0);
    415   1.4   thorpej 
    416   1.2   thorpej 	if (IFM_TYPE(media) != IFM_ETHER)
    417   1.2   thorpej 		return (EINVAL);
    418   1.2   thorpej 
    419  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII)
    420  1.26    briggs 		return (mii_mediachg(&sc->sc_mii));
    421  1.26    briggs 
    422   1.2   thorpej 	switch (IFM_SUBTYPE(media)) {
    423   1.2   thorpej 	case IFM_10_T:
    424   1.2   thorpej 	case IFM_10_5:
    425   1.2   thorpej 		SMC_SELECT_BANK(sc, 1);
    426   1.2   thorpej 		tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    427   1.2   thorpej 		if (IFM_SUBTYPE(media) == IFM_10_5)
    428   1.2   thorpej 			tmp |= CR_AUI_SELECT;
    429   1.2   thorpej 		else
    430   1.2   thorpej 			tmp &= ~CR_AUI_SELECT;
    431   1.2   thorpej 		bus_space_write_2(bst, bsh, CONFIG_REG_W, tmp);
    432   1.2   thorpej 		delay(20000);	/* XXX is this needed? */
    433   1.2   thorpej 		break;
    434   1.2   thorpej 
    435   1.2   thorpej 	default:
    436   1.2   thorpej 		return (EINVAL);
    437   1.2   thorpej 	}
    438   1.2   thorpej 
    439   1.2   thorpej 	return (0);
    440   1.2   thorpej }
    441   1.2   thorpej 
    442   1.2   thorpej /*
    443   1.2   thorpej  * Notify the world which media we're using.
    444   1.2   thorpej  */
    445   1.2   thorpej void
    446   1.2   thorpej smc91cxx_mediastatus(ifp, ifmr)
    447   1.2   thorpej 	struct ifnet *ifp;
    448   1.2   thorpej 	struct ifmediareq *ifmr;
    449   1.2   thorpej {
    450   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    451   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    452   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    453   1.2   thorpej 	u_int16_t tmp;
    454   1.2   thorpej 
    455  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
    456   1.4   thorpej 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    457   1.4   thorpej 		ifmr->ifm_status = 0;
    458   1.4   thorpej 		return;
    459   1.4   thorpej 	}
    460   1.4   thorpej 
    461  1.26    briggs 	/*
    462  1.26    briggs 	 * If we have MII, go ask the PHY what's going on.
    463  1.26    briggs 	 */
    464  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
    465  1.26    briggs 		mii_pollstat(&sc->sc_mii);
    466  1.26    briggs 		ifmr->ifm_active = sc->sc_mii.mii_media_active;
    467  1.26    briggs 		ifmr->ifm_status = sc->sc_mii.mii_media_status;
    468  1.26    briggs 		return;
    469  1.26    briggs 	}
    470  1.26    briggs 
    471   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    472   1.2   thorpej 	tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    473   1.2   thorpej 	ifmr->ifm_active =
    474   1.2   thorpej 	    IFM_ETHER | ((tmp & CR_AUI_SELECT) ? IFM_10_5 : IFM_10_T);
    475   1.2   thorpej }
    476   1.2   thorpej 
    477   1.2   thorpej /*
    478   1.2   thorpej  * Reset and initialize the chip.
    479   1.2   thorpej  */
    480   1.2   thorpej void
    481   1.2   thorpej smc91cxx_init(sc)
    482   1.2   thorpej 	struct smc91cxx_softc *sc;
    483   1.2   thorpej {
    484   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    485   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    486   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    487   1.2   thorpej 	u_int16_t tmp;
    488   1.2   thorpej 	u_int8_t *enaddr;
    489   1.2   thorpej 	int s, i;
    490   1.2   thorpej 
    491  1.11   mycroft 	s = splnet();
    492   1.2   thorpej 
    493   1.2   thorpej 	/*
    494   1.2   thorpej 	 * This resets the registersmostly to defaults, but doesn't
    495   1.2   thorpej 	 * affect the EEPROM.  After the reset cycle, we pause briefly
    496   1.2   thorpej 	 * for the chip to recover.
    497   1.2   thorpej 	 *
    498   1.2   thorpej 	 * XXX how long are we really supposed to delay?  --thorpej
    499   1.2   thorpej 	 */
    500   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
    501   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, RCR_SOFTRESET);
    502   1.2   thorpej 	delay(100);
    503   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
    504   1.2   thorpej 	delay(200);
    505   1.2   thorpej 
    506   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
    507   1.2   thorpej 
    508   1.2   thorpej 	/* Set the Ethernet address. */
    509   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    510   1.2   thorpej 	enaddr = (u_int8_t *)LLADDR(ifp->if_sadl);
    511   1.2   thorpej 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
    512   1.2   thorpej 		tmp = enaddr[i + 1] << 8 | enaddr[i];
    513   1.2   thorpej 		bus_space_write_2(bst, bsh, IAR_ADDR0_REG_W + i, tmp);
    514   1.2   thorpej 	}
    515   1.2   thorpej 
    516   1.2   thorpej 	/*
    517   1.2   thorpej 	 * Set the control register to automatically release successfully
    518   1.2   thorpej 	 * transmitted packets (making the best use of our limited memory)
    519   1.2   thorpej 	 * and enable the EPH interrupt on certain TX errors.
    520   1.2   thorpej 	 */
    521   1.2   thorpej 	bus_space_write_2(bst, bsh, CONTROL_REG_W, (CTR_AUTO_RELEASE |
    522   1.2   thorpej 	    CTR_TE_ENABLE | CTR_CR_ENABLE | CTR_LE_ENABLE));
    523   1.2   thorpej 
    524   1.2   thorpej 	/*
    525   1.2   thorpej 	 * Reset the MMU and wait for it to be un-busy.
    526   1.2   thorpej 	 */
    527   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    528   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RESET);
    529   1.2   thorpej 	while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
    530   1.2   thorpej 		/* XXX bound this loop! */ ;
    531   1.2   thorpej 
    532   1.2   thorpej 	/*
    533   1.2   thorpej 	 * Disable all interrupts.
    534   1.2   thorpej 	 */
    535   1.2   thorpej 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B, 0);
    536   1.2   thorpej 
    537   1.2   thorpej 	/*
    538  1.45       scw 	 * On the 91c111, enable auto-negotiation, and set the LED
    539  1.45       scw 	 * status pins to something sane.
    540  1.45       scw 	 * XXX: Should be some way for MD code to decide the latter.
    541  1.45       scw 	 */
    542  1.45       scw 	SMC_SELECT_BANK(sc, 0);
    543  1.45       scw 	if (sc->sc_chipid == CHIP_91C111) {
    544  1.45       scw 		bus_space_write_2(bst, bsh, RX_PHY_CONTROL_REG_W,
    545  1.45       scw 		    RPC_ANEG |
    546  1.45       scw 		    (RPC_LS_LINK_DETECT << RPC_LSA_SHIFT) |
    547  1.45       scw 		    (RPC_LS_TXRX << RPC_LSB_SHIFT));
    548  1.45       scw 	}
    549  1.45       scw 
    550  1.45       scw 	/*
    551   1.2   thorpej 	 * Set current media.
    552   1.2   thorpej 	 */
    553  1.26    briggs 	smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_cur->ifm_media);
    554   1.2   thorpej 
    555   1.2   thorpej 	/*
    556   1.2   thorpej 	 * Set the receive filter.  We want receive enable and auto
    557   1.2   thorpej 	 * strip of CRC from received packet.  If we are in promisc. mode,
    558   1.2   thorpej 	 * then set that bit as well.
    559   1.2   thorpej 	 *
    560   1.2   thorpej 	 * XXX Initialize multicast filter.  For now, we just accept
    561   1.2   thorpej 	 * XXX all multicast.
    562   1.2   thorpej 	 */
    563   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
    564   1.2   thorpej 
    565   1.2   thorpej 	tmp = RCR_ENABLE | RCR_STRIP_CRC | RCR_ALMUL;
    566   1.2   thorpej 	if (ifp->if_flags & IFF_PROMISC)
    567   1.2   thorpej 		tmp |= RCR_PROMISC;
    568   1.2   thorpej 
    569   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, tmp);
    570   1.2   thorpej 
    571   1.2   thorpej 	/*
    572   1.2   thorpej 	 * Set transmitter control to "enabled".
    573   1.2   thorpej 	 */
    574   1.2   thorpej 	tmp = TCR_ENABLE;
    575   1.2   thorpej 
    576   1.2   thorpej #ifndef SMC91CXX_SW_PAD
    577   1.2   thorpej 	/*
    578   1.2   thorpej 	 * Enable hardware padding of transmitted packets.
    579   1.2   thorpej 	 * XXX doesn't work?
    580   1.2   thorpej 	 */
    581   1.2   thorpej 	tmp |= TCR_PAD_ENABLE;
    582   1.2   thorpej #endif
    583   1.2   thorpej 
    584   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, tmp);
    585   1.2   thorpej 
    586   1.2   thorpej 	/*
    587   1.2   thorpej 	 * Now, enable interrupts.
    588   1.2   thorpej 	 */
    589   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    590   1.2   thorpej 
    591  1.45       scw 	if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy) {
    592  1.45       scw 		bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
    593  1.45       scw 		    IM_EPH_INT | IM_RX_OVRN_INT |
    594  1.45       scw 		    IM_RCV_INT | IM_TX_INT | IM_MD_INT);
    595  1.45       scw 	} else {
    596  1.45       scw 		bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
    597  1.45       scw 		    IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | IM_TX_INT);
    598  1.45       scw 	}
    599   1.2   thorpej 
    600   1.2   thorpej 	/* Interface is now running, with no output active. */
    601   1.2   thorpej 	ifp->if_flags |= IFF_RUNNING;
    602   1.2   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    603   1.2   thorpej 
    604  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
    605  1.26    briggs 		/* Start the one second clock. */
    606  1.26    briggs 		callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
    607  1.26    briggs 	}
    608  1.26    briggs 
    609   1.2   thorpej 	/*
    610   1.2   thorpej 	 * Attempt to start any pending transmission.
    611   1.2   thorpej 	 */
    612   1.2   thorpej 	smc91cxx_start(ifp);
    613   1.2   thorpej 
    614   1.2   thorpej 	splx(s);
    615   1.2   thorpej }
    616   1.2   thorpej 
    617   1.2   thorpej /*
    618   1.2   thorpej  * Start output on an interface.
    619  1.11   mycroft  * Must be called at splnet or interrupt level.
    620   1.2   thorpej  */
    621   1.2   thorpej void
    622   1.2   thorpej smc91cxx_start(ifp)
    623   1.2   thorpej 	struct ifnet *ifp;
    624   1.2   thorpej {
    625   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    626   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    627   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    628   1.2   thorpej 	u_int len;
    629  1.43       scw 	struct mbuf *m;
    630   1.2   thorpej 	u_int16_t length, npages;
    631   1.2   thorpej 	u_int8_t packetno;
    632   1.2   thorpej 	int timo, pad;
    633   1.2   thorpej 
    634   1.2   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    635   1.2   thorpej 		return;
    636   1.2   thorpej 
    637   1.2   thorpej  again:
    638   1.2   thorpej 	/*
    639   1.2   thorpej 	 * Peek at the next packet.
    640   1.2   thorpej 	 */
    641  1.32   thorpej 	IFQ_POLL(&ifp->if_snd, m);
    642  1.32   thorpej 	if (m == NULL)
    643   1.2   thorpej 		return;
    644   1.2   thorpej 
    645   1.2   thorpej 	/*
    646   1.2   thorpej 	 * Compute the frame length and set pad to give an overall even
    647   1.2   thorpej 	 * number of bytes.  Below, we assume that the packet length
    648   1.2   thorpej 	 * is even.
    649   1.2   thorpej 	 */
    650  1.43       scw 	for (len = 0; m != NULL; m = m->m_next)
    651   1.2   thorpej 		len += m->m_len;
    652   1.2   thorpej 	pad = (len & 1);
    653   1.2   thorpej 
    654   1.2   thorpej 	/*
    655   1.2   thorpej 	 * We drop packets that are too large.  Perhaps we should
    656   1.2   thorpej 	 * truncate them instead?
    657   1.2   thorpej 	 */
    658   1.2   thorpej 	if ((len + pad) > (ETHER_MAX_LEN - ETHER_CRC_LEN)) {
    659   1.2   thorpej 		printf("%s: large packet discarded\n", sc->sc_dev.dv_xname);
    660   1.2   thorpej 		ifp->if_oerrors++;
    661  1.32   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m);
    662   1.2   thorpej 		m_freem(m);
    663   1.2   thorpej 		goto readcheck;
    664   1.2   thorpej 	}
    665   1.2   thorpej 
    666   1.2   thorpej #ifdef SMC91CXX_SW_PAD
    667   1.2   thorpej 	/*
    668   1.2   thorpej 	 * Not using hardware padding; pad to ETHER_MIN_LEN.
    669   1.2   thorpej 	 */
    670   1.2   thorpej 	if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
    671   1.2   thorpej 		pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
    672   1.2   thorpej #endif
    673   1.2   thorpej 
    674   1.2   thorpej 	length = pad + len;
    675   1.2   thorpej 
    676   1.2   thorpej 	/*
    677   1.2   thorpej 	 * The MMU has a 256 byte page size.  The MMU expects us to
    678   1.2   thorpej 	 * ask for "npages - 1".  We include space for the status word,
    679   1.2   thorpej 	 * byte count, and control bytes in the allocation request.
    680   1.2   thorpej 	 */
    681   1.2   thorpej 	npages = (length + 6) >> 8;
    682   1.2   thorpej 
    683   1.2   thorpej 	/*
    684   1.2   thorpej 	 * Now allocate the memory.
    685   1.2   thorpej 	 */
    686   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    687   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ALLOC | npages);
    688   1.2   thorpej 
    689   1.2   thorpej 	timo = MEMORY_WAIT_TIME;
    690   1.2   thorpej 	do {
    691   1.2   thorpej 		if (bus_space_read_1(bst, bsh, INTR_STAT_REG_B) & IM_ALLOC_INT)
    692   1.2   thorpej 			break;
    693   1.2   thorpej 		delay(1);
    694   1.2   thorpej 	} while (--timo);
    695   1.2   thorpej 
    696   1.2   thorpej 	packetno = bus_space_read_1(bst, bsh, ALLOC_RESULT_REG_B);
    697   1.2   thorpej 
    698   1.2   thorpej 	if (packetno & ARR_FAILED || timo == 0) {
    699   1.2   thorpej 		/*
    700   1.2   thorpej 		 * No transmit memory is available.  Record the number
    701   1.2   thorpej 		 * of requestd pages and enable the allocation completion
    702   1.2   thorpej 		 * interrupt.  Set up the watchdog timer in case we miss
    703   1.2   thorpej 		 * the interrupt.  Mark the interface as active so that
    704   1.2   thorpej 		 * no one else attempts to transmit while we're allocating
    705   1.2   thorpej 		 * memory.
    706   1.2   thorpej 		 */
    707   1.2   thorpej 		bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
    708   1.2   thorpej 		    bus_space_read_1(bst, bsh, INTR_MASK_REG_B) | IM_ALLOC_INT);
    709   1.2   thorpej 
    710   1.2   thorpej 		ifp->if_timer = 5;
    711   1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    712   1.2   thorpej 
    713   1.2   thorpej 		return;
    714   1.2   thorpej 	}
    715   1.2   thorpej 
    716   1.2   thorpej 	/*
    717   1.2   thorpej 	 * We have a packet number - set the data window.
    718   1.2   thorpej 	 */
    719   1.2   thorpej 	bus_space_write_1(bst, bsh, PACKET_NUM_REG_B, packetno);
    720   1.2   thorpej 
    721   1.2   thorpej 	/*
    722   1.2   thorpej 	 * Point to the beginning of the packet.
    723   1.2   thorpej 	 */
    724   1.2   thorpej 	bus_space_write_2(bst, bsh, POINTER_REG_W, PTR_AUTOINC /* | 0x0000 */);
    725   1.2   thorpej 
    726   1.2   thorpej 	/*
    727   1.2   thorpej 	 * Send the packet length (+6 for stats, length, and control bytes)
    728   1.2   thorpej 	 * and the status word (set to zeros).
    729   1.2   thorpej 	 */
    730   1.2   thorpej 	bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    731   1.2   thorpej 	bus_space_write_1(bst, bsh, DATA_REG_B, (length + 6) & 0xff);
    732   1.2   thorpej 	bus_space_write_1(bst, bsh, DATA_REG_B, ((length + 6) >> 8) & 0xff);
    733   1.2   thorpej 
    734   1.2   thorpej 	/*
    735   1.2   thorpej 	 * Get the packet from the kernel.  This will include the Ethernet
    736   1.2   thorpej 	 * frame header, MAC address, etc.
    737   1.2   thorpej 	 */
    738  1.32   thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m);
    739   1.2   thorpej 
    740   1.2   thorpej 	/*
    741   1.2   thorpej 	 * Push the packet out to the card.
    742   1.2   thorpej 	 */
    743  1.43       scw 	smc91cxx_copy_tx_frame(sc, m);
    744   1.2   thorpej 
    745   1.2   thorpej #ifdef SMC91CXX_SW_PAD
    746   1.2   thorpej 	/*
    747   1.2   thorpej 	 * Push out padding.
    748   1.2   thorpej 	 */
    749   1.2   thorpej 	while (pad > 1) {
    750   1.2   thorpej 		bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    751   1.2   thorpej 		pad -= 2;
    752   1.2   thorpej 	}
    753   1.2   thorpej 	if (pad)
    754   1.2   thorpej 		bus_space_write_1(bst, bsh, DATA_REG_B, 0);
    755   1.2   thorpej #endif
    756   1.2   thorpej 
    757   1.2   thorpej 	/*
    758   1.2   thorpej 	 * Push out control byte and unused packet byte.  The control byte
    759   1.2   thorpej 	 * is 0, meaning the packet is even lengthed and no special
    760   1.2   thorpej 	 * CRC handling is necessary.
    761   1.2   thorpej 	 */
    762   1.2   thorpej 	bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    763   1.2   thorpej 
    764   1.2   thorpej 	/*
    765   1.2   thorpej 	 * Enable transmit interrupts and let the chip go.  Set a watchdog
    766   1.2   thorpej 	 * in case we miss the interrupt.
    767   1.2   thorpej 	 */
    768   1.2   thorpej 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
    769   1.2   thorpej 	    bus_space_read_1(bst, bsh, INTR_MASK_REG_B) |
    770   1.2   thorpej 	    IM_TX_INT | IM_TX_EMPTY_INT);
    771   1.2   thorpej 
    772   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ENQUEUE);
    773   1.2   thorpej 
    774   1.2   thorpej 	ifp->if_timer = 5;
    775   1.2   thorpej 
    776   1.2   thorpej #if NBPFILTER > 0
    777   1.2   thorpej 	/* Hand off a copy to the bpf. */
    778   1.2   thorpej 	if (ifp->if_bpf)
    779  1.43       scw 		bpf_mtap(ifp->if_bpf, m);
    780   1.2   thorpej #endif
    781   1.2   thorpej 
    782   1.2   thorpej 	ifp->if_opackets++;
    783  1.43       scw 	m_freem(m);
    784   1.2   thorpej 
    785   1.2   thorpej  readcheck:
    786   1.2   thorpej 	/*
    787   1.2   thorpej 	 * Check for incoming pcakets.  We don't want to overflow the small
    788   1.2   thorpej 	 * RX FIFO.  If nothing has arrived, attempt to queue another
    789   1.2   thorpej 	 * transmit packet.
    790   1.2   thorpej 	 */
    791   1.2   thorpej 	if (bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) & FIFO_REMPTY)
    792   1.2   thorpej 		goto again;
    793   1.2   thorpej }
    794   1.2   thorpej 
    795   1.2   thorpej /*
    796  1.43       scw  * Squirt a (possibly misaligned) mbuf to the device
    797  1.43       scw  */
    798  1.43       scw void
    799  1.43       scw smc91cxx_copy_tx_frame(sc, m0)
    800  1.43       scw 	struct smc91cxx_softc *sc;
    801  1.43       scw 	struct mbuf *m0;
    802  1.43       scw {
    803  1.43       scw 	bus_space_tag_t bst = sc->sc_bst;
    804  1.43       scw 	bus_space_handle_t bsh = sc->sc_bsh;
    805  1.43       scw 	struct mbuf *m;
    806  1.43       scw 	int len, leftover;
    807  1.43       scw 	u_int16_t dbuf;
    808  1.43       scw 	u_int8_t *p;
    809  1.43       scw #ifdef DIAGNOSTIC
    810  1.43       scw 	u_int8_t *lim;
    811  1.43       scw #endif
    812  1.43       scw 
    813  1.43       scw 	/* start out with no leftover data */
    814  1.43       scw 	leftover = 0;
    815  1.43       scw 	dbuf = 0;
    816  1.43       scw 
    817  1.43       scw 	/* Process the chain of mbufs */
    818  1.43       scw 	for (m = m0; m != NULL; m = m->m_next) {
    819  1.43       scw 		/*
    820  1.43       scw 		 * Process all of the data in a single mbuf.
    821  1.43       scw 		 */
    822  1.43       scw 		p = mtod(m, u_int8_t *);
    823  1.43       scw 		len = m->m_len;
    824  1.43       scw #ifdef DIAGNOSTIC
    825  1.43       scw 		lim = p + len;
    826  1.43       scw #endif
    827  1.43       scw 
    828  1.43       scw 		while (len > 0) {
    829  1.43       scw 			if (leftover) {
    830  1.43       scw 				/*
    831  1.43       scw 				 * Data left over (from mbuf or realignment).
    832  1.43       scw 				 * Buffer the next byte, and write it and
    833  1.43       scw 				 * the leftover data out.
    834  1.43       scw 				 */
    835  1.43       scw 				dbuf |= *p++ << 8;
    836  1.43       scw 				len--;
    837  1.43       scw 				bus_space_write_2(bst, bsh, DATA_REG_W, dbuf);
    838  1.43       scw 				leftover = 0;
    839  1.43       scw 			} else if ((long) p & 1) {
    840  1.43       scw 				/*
    841  1.43       scw 				 * Misaligned data.  Buffer the next byte.
    842  1.43       scw 				 */
    843  1.43       scw 				dbuf = *p++;
    844  1.43       scw 				len--;
    845  1.43       scw 				leftover = 1;
    846  1.43       scw 			} else {
    847  1.43       scw 				/*
    848  1.43       scw 				 * Aligned data.  This is the case we like.
    849  1.43       scw 				 *
    850  1.43       scw 				 * Write-region out as much as we can, then
    851  1.43       scw 				 * buffer the remaining byte (if any).
    852  1.43       scw 				 */
    853  1.43       scw 				leftover = len & 1;
    854  1.43       scw 				len &= ~1;
    855  1.43       scw 				bus_space_write_multi_stream_2(bst, bsh,
    856  1.43       scw 				    DATA_REG_W, (u_int16_t *)p, len >> 1);
    857  1.43       scw 				p += len;
    858  1.43       scw 
    859  1.43       scw 				if (leftover)
    860  1.43       scw 					dbuf = *p++;
    861  1.43       scw 				len = 0;
    862  1.43       scw 			}
    863  1.43       scw 		}
    864  1.43       scw 		if (len < 0)
    865  1.43       scw 			panic("smc91cxx_copy_tx_frame: negative len");
    866  1.43       scw #ifdef DIAGNOSTIC
    867  1.43       scw 		if (p != lim)
    868  1.43       scw 			panic("smc91cxx_copy_tx_frame: p != lim");
    869  1.43       scw #endif
    870  1.43       scw 	}
    871  1.43       scw 	if (leftover)
    872  1.43       scw 		bus_space_write_1(bst, bsh, DATA_REG_B, dbuf);
    873  1.43       scw }
    874  1.43       scw 
    875  1.43       scw /*
    876   1.2   thorpej  * Interrupt service routine.
    877   1.2   thorpej  */
    878   1.2   thorpej int
    879   1.2   thorpej smc91cxx_intr(arg)
    880   1.2   thorpej 	void *arg;
    881   1.2   thorpej {
    882   1.2   thorpej 	struct smc91cxx_softc *sc = arg;
    883   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    884   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    885   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    886   1.2   thorpej 	u_int8_t mask, interrupts, status;
    887   1.2   thorpej 	u_int16_t packetno, tx_status, card_stats;
    888   1.2   thorpej 
    889  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 ||
    890  1.22    itojun 	    (sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
    891   1.4   thorpej 		return (0);
    892   1.4   thorpej 
    893   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    894   1.2   thorpej 
    895   1.2   thorpej 	/*
    896   1.2   thorpej 	 * Obtain the current interrupt mask.
    897   1.2   thorpej 	 */
    898   1.2   thorpej 	mask = bus_space_read_1(bst, bsh, INTR_MASK_REG_B);
    899   1.2   thorpej 
    900   1.2   thorpej 	/*
    901   1.2   thorpej 	 * Get the set of interrupt which occurred and eliminate any
    902   1.2   thorpej 	 * which are not enabled.
    903   1.2   thorpej 	 */
    904   1.2   thorpej 	interrupts = bus_space_read_1(bst, bsh, INTR_STAT_REG_B);
    905   1.2   thorpej 	status = interrupts & mask;
    906   1.2   thorpej 
    907   1.2   thorpej 	/* Ours? */
    908   1.2   thorpej 	if (status == 0)
    909   1.2   thorpej 		return (0);
    910   1.2   thorpej 
    911   1.2   thorpej 	/*
    912   1.2   thorpej 	 * It's ours; disable all interrupts while we process them.
    913   1.2   thorpej 	 */
    914   1.2   thorpej 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B, 0);
    915   1.2   thorpej 
    916   1.2   thorpej 	/*
    917   1.2   thorpej 	 * Receive overrun interrupts.
    918   1.2   thorpej 	 */
    919   1.2   thorpej 	if (status & IM_RX_OVRN_INT) {
    920   1.2   thorpej 		bus_space_write_1(bst, bsh, INTR_ACK_REG_B, IM_RX_OVRN_INT);
    921   1.2   thorpej 		ifp->if_ierrors++;
    922   1.2   thorpej 	}
    923   1.2   thorpej 
    924   1.2   thorpej 	/*
    925   1.2   thorpej 	 * Receive interrupts.
    926   1.2   thorpej 	 */
    927   1.2   thorpej 	if (status & IM_RCV_INT) {
    928   1.2   thorpej #if 1 /* DIAGNOSTIC */
    929   1.2   thorpej 		packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
    930  1.36     pooka 		if (packetno & FIFO_REMPTY) {
    931   1.2   thorpej 			printf("%s: receive interrupt on empty fifo\n",
    932   1.2   thorpej 			    sc->sc_dev.dv_xname);
    933  1.36     pooka 			goto out;
    934  1.36     pooka 		} else
    935   1.2   thorpej #endif
    936   1.2   thorpej 		smc91cxx_read(sc);
    937   1.2   thorpej 	}
    938   1.2   thorpej 
    939   1.2   thorpej 	/*
    940   1.2   thorpej 	 * Memory allocation interrupts.
    941   1.2   thorpej 	 */
    942   1.2   thorpej 	if (status & IM_ALLOC_INT) {
    943   1.2   thorpej 		/* Disable this interrupt. */
    944   1.2   thorpej 		mask &= ~IM_ALLOC_INT;
    945   1.2   thorpej 
    946   1.2   thorpej 		/*
    947   1.2   thorpej 		 * Release the just-allocated memory.  We will reallocate
    948   1.2   thorpej 		 * it through the normal start logic.
    949   1.2   thorpej 		 */
    950   1.2   thorpej 		while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
    951   1.2   thorpej 			/* XXX bound this loop! */ ;
    952   1.2   thorpej 		bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_FREEPKT);
    953   1.2   thorpej 
    954   1.2   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
    955   1.2   thorpej 		ifp->if_timer = 0;
    956   1.2   thorpej 	}
    957   1.2   thorpej 
    958   1.2   thorpej 	/*
    959   1.2   thorpej 	 * Transmit complete interrupt.  Handle transmission error messages.
    960   1.2   thorpej 	 * This will only be called on error condition because of AUTO RELEASE
    961   1.2   thorpej 	 * mode.
    962   1.2   thorpej 	 */
    963   1.2   thorpej 	if (status & IM_TX_INT) {
    964   1.2   thorpej 		bus_space_write_1(bst, bsh, INTR_ACK_REG_B, IM_TX_INT);
    965   1.2   thorpej 
    966   1.2   thorpej 		packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) &
    967   1.2   thorpej 		    FIFO_TX_MASK;
    968   1.2   thorpej 
    969   1.2   thorpej 		/*
    970   1.2   thorpej 		 * Select this as the packet to read from.
    971   1.2   thorpej 		 */
    972   1.2   thorpej 		bus_space_write_1(bst, bsh, PACKET_NUM_REG_B, packetno);
    973   1.2   thorpej 
    974   1.2   thorpej 		/*
    975   1.2   thorpej 		 * Position the pointer to the beginning of the packet.
    976   1.2   thorpej 		 */
    977   1.2   thorpej 		bus_space_write_2(bst, bsh, POINTER_REG_W,
    978   1.2   thorpej 		    PTR_AUTOINC | PTR_READ /* | 0x0000 */);
    979   1.2   thorpej 
    980   1.2   thorpej 		/*
    981   1.2   thorpej 		 * Fetch the TX status word.  This will be a copy of
    982   1.2   thorpej 		 * the EPH_STATUS_REG_W at the time of the transmission
    983   1.2   thorpej 		 * failure.
    984   1.2   thorpej 		 */
    985   1.2   thorpej 		tx_status = bus_space_read_2(bst, bsh, DATA_REG_W);
    986   1.2   thorpej 
    987   1.2   thorpej 		if (tx_status & EPHSR_TX_SUC)
    988   1.2   thorpej 			printf("%s: successful packet caused TX interrupt?!\n",
    989   1.2   thorpej 			    sc->sc_dev.dv_xname);
    990   1.2   thorpej 		else
    991   1.2   thorpej 			ifp->if_oerrors++;
    992   1.2   thorpej 
    993   1.2   thorpej 		if (tx_status & EPHSR_LATCOL)
    994   1.2   thorpej 			ifp->if_collisions++;
    995   1.2   thorpej 
    996   1.2   thorpej 		/*
    997   1.2   thorpej 		 * Some of these errors disable the transmitter; reenable it.
    998   1.2   thorpej 		 */
    999   1.2   thorpej 		SMC_SELECT_BANK(sc, 0);
   1000   1.2   thorpej #ifdef SMC91CXX_SW_PAD
   1001   1.2   thorpej 		bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, TCR_ENABLE);
   1002   1.2   thorpej #else
   1003   1.2   thorpej 		bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W,
   1004   1.2   thorpej 		    TCR_ENABLE | TCR_PAD_ENABLE);
   1005   1.2   thorpej #endif
   1006   1.2   thorpej 
   1007   1.2   thorpej 		/*
   1008   1.2   thorpej 		 * Kill the failed packet and wait for the MMU to unbusy.
   1009   1.2   thorpej 		 */
   1010   1.2   thorpej 		SMC_SELECT_BANK(sc, 2);
   1011   1.2   thorpej 		while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
   1012   1.2   thorpej 			/* XXX bound this loop! */ ;
   1013   1.2   thorpej 		bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_FREEPKT);
   1014   1.2   thorpej 
   1015   1.2   thorpej 		ifp->if_timer = 0;
   1016   1.2   thorpej 	}
   1017   1.2   thorpej 
   1018   1.2   thorpej 	/*
   1019   1.2   thorpej 	 * Transmit underrun interrupts.  We use this opportunity to
   1020   1.2   thorpej 	 * update transmit statistics from the card.
   1021   1.2   thorpej 	 */
   1022   1.2   thorpej 	if (status & IM_TX_EMPTY_INT) {
   1023   1.2   thorpej 		bus_space_write_1(bst, bsh, INTR_ACK_REG_B, IM_TX_EMPTY_INT);
   1024   1.2   thorpej 
   1025   1.2   thorpej 		/* Disable this interrupt. */
   1026   1.2   thorpej 		mask &= ~IM_TX_EMPTY_INT;
   1027   1.2   thorpej 
   1028   1.2   thorpej 		SMC_SELECT_BANK(sc, 0);
   1029   1.2   thorpej 		card_stats = bus_space_read_2(bst, bsh, COUNTER_REG_W);
   1030   1.2   thorpej 
   1031   1.2   thorpej 		/* Single collisions. */
   1032   1.2   thorpej 		ifp->if_collisions += card_stats & ECR_COLN_MASK;
   1033   1.2   thorpej 
   1034   1.2   thorpej 		/* Multiple collisions. */
   1035   1.2   thorpej 		ifp->if_collisions += (card_stats & ECR_MCOLN_MASK) >> 4;
   1036   1.2   thorpej 
   1037   1.2   thorpej 		SMC_SELECT_BANK(sc, 2);
   1038   1.2   thorpej 
   1039   1.2   thorpej 		ifp->if_timer = 0;
   1040  1.45       scw 	}
   1041  1.45       scw 
   1042  1.45       scw 	if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy &&
   1043  1.45       scw 	    (status & IM_MD_INT)) {
   1044  1.45       scw 		/*
   1045  1.45       scw 		 * Internal PHY status change
   1046  1.45       scw 		 */
   1047  1.45       scw 		mii_tick(&sc->sc_mii);
   1048   1.2   thorpej 	}
   1049   1.2   thorpej 
   1050   1.2   thorpej 	/*
   1051   1.2   thorpej 	 * Other errors.  Reset the interface.
   1052   1.2   thorpej 	 */
   1053   1.2   thorpej 	if (status & IM_EPH_INT) {
   1054   1.2   thorpej 		smc91cxx_stop(sc);
   1055   1.2   thorpej 		smc91cxx_init(sc);
   1056   1.2   thorpej 	}
   1057   1.2   thorpej 
   1058   1.2   thorpej 	/*
   1059   1.2   thorpej 	 * Attempt to queue more packets for transmission.
   1060   1.2   thorpej 	 */
   1061   1.2   thorpej 	smc91cxx_start(ifp);
   1062   1.2   thorpej 
   1063  1.36     pooka out:
   1064   1.2   thorpej 	/*
   1065   1.2   thorpej 	 * Reenable the interrupts we wish to receive now that processing
   1066   1.2   thorpej 	 * is complete.
   1067   1.2   thorpej 	 */
   1068   1.2   thorpej 	mask |= bus_space_read_1(bst, bsh, INTR_MASK_REG_B);
   1069   1.2   thorpej 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B, mask);
   1070   1.5  explorer 
   1071   1.5  explorer #if NRND > 0
   1072   1.5  explorer 	if (status)
   1073   1.5  explorer 		rnd_add_uint32(&sc->rnd_source, status);
   1074   1.5  explorer #endif
   1075   1.2   thorpej 
   1076   1.2   thorpej 	return (1);
   1077   1.2   thorpej }
   1078   1.2   thorpej 
   1079   1.2   thorpej /*
   1080   1.2   thorpej  * Read a packet from the card and pass it up to the kernel.
   1081   1.2   thorpej  * NOTE!  WE EXPECT TO BE IN REGISTER WINDOW 2!
   1082   1.2   thorpej  */
   1083   1.2   thorpej void
   1084   1.2   thorpej smc91cxx_read(sc)
   1085   1.2   thorpej 	struct smc91cxx_softc *sc;
   1086   1.2   thorpej {
   1087   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1088   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
   1089   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
   1090   1.2   thorpej 	struct ether_header *eh;
   1091   1.2   thorpej 	struct mbuf *m;
   1092   1.2   thorpej 	u_int16_t status, packetno, packetlen;
   1093   1.2   thorpej 	u_int8_t *data;
   1094  1.41       scw 	u_int32_t dr;
   1095   1.2   thorpej 
   1096   1.2   thorpej  again:
   1097   1.2   thorpej 	/*
   1098   1.2   thorpej 	 * Set data pointer to the beginning of the packet.  Since
   1099   1.2   thorpej 	 * PTR_RCV is set, the packet number will be found automatically
   1100   1.2   thorpej 	 * in FIFO_PORTS_REG_W, FIFO_RX_MASK.
   1101   1.2   thorpej 	 */
   1102   1.2   thorpej 	bus_space_write_2(bst, bsh, POINTER_REG_W,
   1103   1.2   thorpej 	    PTR_READ | PTR_RCV | PTR_AUTOINC /* | 0x0000 */);
   1104   1.2   thorpej 
   1105   1.2   thorpej 	/*
   1106   1.2   thorpej 	 * First two words are status and packet length.
   1107   1.2   thorpej 	 */
   1108  1.41       scw 	if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
   1109  1.41       scw 		status = bus_space_read_2(bst, bsh, DATA_REG_W);
   1110  1.41       scw 		packetlen = bus_space_read_2(bst, bsh, DATA_REG_W);
   1111  1.41       scw 	} else {
   1112  1.41       scw 		dr = bus_space_read_4(bst, bsh, DATA_REG_W);
   1113  1.41       scw #if BYTE_ORDER == LITTLE_ENDIAN
   1114  1.41       scw 		status = (u_int16_t)dr;
   1115  1.41       scw 		packetlen = (u_int16_t)(dr >> 16);
   1116  1.41       scw #else
   1117  1.41       scw 		packetlen = (u_int16_t)dr;
   1118  1.41       scw 		status = (u_int16_t)(dr >> 16);
   1119  1.41       scw #endif
   1120  1.41       scw 	}
   1121  1.41       scw 
   1122  1.41       scw 	packetlen &= RLEN_MASK;
   1123   1.2   thorpej 
   1124   1.2   thorpej 	/*
   1125   1.2   thorpej 	 * The packet length includes 3 extra words: status, length,
   1126   1.2   thorpej 	 * and an extra word that includes the control byte.
   1127   1.2   thorpej 	 */
   1128   1.2   thorpej 	packetlen -= 6;
   1129   1.2   thorpej 
   1130   1.2   thorpej 	/*
   1131   1.2   thorpej 	 * Account for receive errors and discard.
   1132   1.2   thorpej 	 */
   1133   1.2   thorpej 	if (status & RS_ERRORS) {
   1134   1.2   thorpej 		ifp->if_ierrors++;
   1135   1.2   thorpej 		goto out;
   1136   1.2   thorpej 	}
   1137   1.2   thorpej 
   1138   1.2   thorpej 	/*
   1139   1.2   thorpej 	 * Adjust for odd-length packet.
   1140   1.2   thorpej 	 */
   1141   1.2   thorpej 	if (status & RS_ODDFRAME)
   1142   1.2   thorpej 		packetlen++;
   1143   1.2   thorpej 
   1144   1.2   thorpej 	/*
   1145   1.2   thorpej 	 * Allocate a header mbuf.
   1146   1.2   thorpej 	 */
   1147   1.2   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1148   1.2   thorpej 	if (m == NULL)
   1149   1.2   thorpej 		goto out;
   1150   1.2   thorpej 	m->m_pkthdr.rcvif = ifp;
   1151  1.33    itojun 	m->m_pkthdr.len = packetlen;
   1152   1.2   thorpej 
   1153   1.2   thorpej 	/*
   1154   1.2   thorpej 	 * Always put the packet in a cluster.
   1155   1.2   thorpej 	 * XXX should chain small mbufs if less than threshold.
   1156   1.2   thorpej 	 */
   1157   1.2   thorpej 	MCLGET(m, M_DONTWAIT);
   1158   1.2   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1159   1.2   thorpej 		m_freem(m);
   1160   1.2   thorpej 		ifp->if_ierrors++;
   1161   1.2   thorpej 		printf("%s: can't allocate cluster for incoming packet\n",
   1162   1.2   thorpej 		    sc->sc_dev.dv_xname);
   1163   1.2   thorpej 		goto out;
   1164   1.2   thorpej 	}
   1165   1.2   thorpej 
   1166   1.2   thorpej 	/*
   1167  1.38   thorpej 	 * Pull the packet off the interface.  Make sure the payload
   1168  1.38   thorpej 	 * is aligned.
   1169   1.2   thorpej 	 */
   1170  1.41       scw 	if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
   1171  1.41       scw 		m->m_data = (caddr_t) ALIGN(mtod(m, caddr_t) +
   1172  1.41       scw 		    sizeof(struct ether_header)) - sizeof(struct ether_header);
   1173  1.41       scw 
   1174  1.41       scw 		eh = mtod(m, struct ether_header *);
   1175  1.41       scw 		data = mtod(m, u_int8_t *);
   1176  1.41       scw 		if (packetlen > 1)
   1177  1.41       scw 			bus_space_read_multi_stream_2(bst, bsh, DATA_REG_W,
   1178  1.41       scw 			    (u_int16_t *)data, packetlen >> 1);
   1179  1.41       scw 		if (packetlen & 1) {
   1180  1.41       scw 			data += packetlen & ~1;
   1181  1.41       scw 			*data = bus_space_read_1(bst, bsh, DATA_REG_B);
   1182  1.41       scw 		}
   1183  1.41       scw 	} else {
   1184  1.43       scw 		u_int8_t *dp;
   1185  1.43       scw 
   1186  1.41       scw 		m->m_data = (caddr_t) ALIGN(mtod(m, caddr_t));
   1187  1.41       scw 		eh = mtod(m, struct ether_header *);
   1188  1.43       scw 		dp = data = mtod(m, u_int8_t *);
   1189  1.41       scw 		if (packetlen > 3)
   1190  1.41       scw 			bus_space_read_multi_stream_4(bst, bsh, DATA_REG_W,
   1191  1.41       scw 			    (u_int32_t *)data, packetlen >> 2);
   1192  1.41       scw 		if (packetlen & 3) {
   1193  1.41       scw 			data += packetlen & ~3;
   1194  1.41       scw 			*((u_int32_t *)data) =
   1195  1.41       scw 			    bus_space_read_stream_4(bst, bsh, DATA_REG_W);
   1196  1.41       scw 		}
   1197   1.2   thorpej 	}
   1198   1.2   thorpej 
   1199   1.2   thorpej 	ifp->if_ipackets++;
   1200   1.2   thorpej 
   1201  1.21    itojun 	/*
   1202  1.21    itojun 	 * Make sure to behave as IFF_SIMPLEX in all cases.
   1203  1.21    itojun 	 * This is to cope with SMC91C92 (Megahertz XJ10BT), which
   1204  1.21    itojun 	 * loops back packets to itself on promiscuous mode.
   1205  1.21    itojun 	 * (should be ensured by chipset configuration)
   1206  1.21    itojun 	 */
   1207  1.19    itojun 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
   1208  1.19    itojun 		/*
   1209  1.23    itojun 		 * Drop packet looped back from myself.
   1210  1.19    itojun 		 */
   1211  1.23    itojun 		if (ether_cmp(eh->ether_shost, LLADDR(ifp->if_sadl)) == 0) {
   1212   1.2   thorpej 			m_freem(m);
   1213   1.2   thorpej 			goto out;
   1214   1.2   thorpej 		}
   1215   1.2   thorpej 	}
   1216  1.21    itojun 
   1217  1.43       scw 	m->m_pkthdr.len = m->m_len = packetlen;
   1218  1.43       scw 
   1219  1.21    itojun #if NBPFILTER > 0
   1220  1.21    itojun 	/*
   1221  1.21    itojun 	 * Hand the packet off to bpf listeners.
   1222  1.21    itojun 	 */
   1223  1.21    itojun 	if (ifp->if_bpf)
   1224  1.21    itojun 		bpf_mtap(ifp->if_bpf, m);
   1225  1.21    itojun #endif
   1226   1.2   thorpej 
   1227  1.17   thorpej 	(*ifp->if_input)(ifp, m);
   1228   1.2   thorpej 
   1229   1.2   thorpej  out:
   1230   1.2   thorpej 	/*
   1231   1.2   thorpej 	 * Tell the card to free the memory occupied by this packet.
   1232   1.2   thorpej 	 */
   1233   1.2   thorpej 	while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
   1234   1.2   thorpej 		/* XXX bound this loop! */ ;
   1235   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RELEASE);
   1236   1.2   thorpej 
   1237   1.2   thorpej 	/*
   1238   1.2   thorpej 	 * Check for another packet.
   1239   1.2   thorpej 	 */
   1240   1.2   thorpej 	packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
   1241   1.2   thorpej 	if (packetno & FIFO_REMPTY)
   1242   1.2   thorpej 		return;
   1243   1.2   thorpej 	goto again;
   1244   1.2   thorpej }
   1245   1.2   thorpej 
   1246   1.2   thorpej /*
   1247   1.2   thorpej  * Process an ioctl request.
   1248   1.2   thorpej  */
   1249   1.2   thorpej int
   1250   1.2   thorpej smc91cxx_ioctl(ifp, cmd, data)
   1251   1.2   thorpej 	struct ifnet *ifp;
   1252   1.2   thorpej 	u_long cmd;
   1253   1.2   thorpej 	caddr_t data;
   1254   1.2   thorpej {
   1255   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
   1256   1.2   thorpej 	struct ifaddr *ifa = (struct ifaddr *)data;
   1257   1.2   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1258   1.2   thorpej 	int s, error = 0;
   1259   1.2   thorpej 
   1260  1.11   mycroft 	s = splnet();
   1261   1.2   thorpej 
   1262   1.2   thorpej 	switch (cmd) {
   1263   1.2   thorpej 	case SIOCSIFADDR:
   1264   1.4   thorpej 		if ((error = smc91cxx_enable(sc)) != 0)
   1265   1.4   thorpej 			break;
   1266   1.2   thorpej 		ifp->if_flags |= IFF_UP;
   1267   1.2   thorpej 		switch (ifa->ifa_addr->sa_family) {
   1268   1.2   thorpej #ifdef INET
   1269   1.2   thorpej 		case AF_INET:
   1270   1.2   thorpej 		smc91cxx_init(sc);
   1271   1.2   thorpej 		arp_ifinit(ifp, ifa);
   1272   1.2   thorpej 		break;
   1273   1.2   thorpej #endif
   1274   1.2   thorpej #ifdef NS
   1275   1.2   thorpej 		case AF_NS:
   1276   1.2   thorpej 		    {
   1277   1.2   thorpej 			struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
   1278   1.2   thorpej 
   1279   1.2   thorpej 			if (ns_nullhost(*ina))
   1280   1.2   thorpej 				ina->x_host =
   1281   1.2   thorpej 				    *(union ns_host *)LLADDR(ifp->if_sadl);
   1282   1.2   thorpej 			else {
   1283  1.34   thorpej 				memcpy(LLADDR(ifp->if_sadl), ina->x_host.c_host,
   1284   1.2   thorpej 				    ETHER_ADDR_LEN);
   1285   1.2   thorpej 			}
   1286   1.2   thorpej 
   1287   1.2   thorpej 			/*
   1288   1.2   thorpej 			 * Set new address.  Reset, because the receiver
   1289   1.2   thorpej 			 * has to be stopped before we can set the new
   1290   1.2   thorpej 			 * MAC address.
   1291   1.2   thorpej 			 */
   1292   1.2   thorpej 			smc91cxx_reset(sc);
   1293   1.2   thorpej 			break;
   1294   1.2   thorpej 		    }
   1295   1.2   thorpej #endif
   1296   1.2   thorpej 		default:
   1297   1.2   thorpej 			smc91cxx_init(sc);
   1298   1.2   thorpej 			break;
   1299   1.2   thorpej 		}
   1300   1.2   thorpej 		break;
   1301   1.2   thorpej 
   1302   1.2   thorpej #if defined(CCITT) && defined(LLC)
   1303   1.2   thorpej 	case SIOCSIFCONF_X25:
   1304   1.4   thorpej 		if ((error = smc91cxx_enable(sc)) != 0)
   1305   1.4   thorpej 			break;
   1306   1.2   thorpej 		ifp->if_flags |= IFF_UP;
   1307   1.2   thorpej 		ifa->ifa_rtrequest = cons_rtrequest;	/* XXX */
   1308   1.2   thorpej 		error = x25_llcglue(PRC_IFUP, ifa->ifa_addr);
   1309   1.2   thorpej 		if (error == 0)
   1310   1.2   thorpej 			smc91cxx_init(sc);
   1311   1.2   thorpej 		break;
   1312   1.2   thorpej #endif
   1313   1.2   thorpej 
   1314   1.2   thorpej 	case SIOCSIFFLAGS:
   1315   1.2   thorpej 		if ((ifp->if_flags & IFF_UP) == 0 &&
   1316   1.2   thorpej 		    (ifp->if_flags & IFF_RUNNING) != 0) {
   1317   1.2   thorpej 			/*
   1318   1.2   thorpej 			 * If interface is marked down and it is running,
   1319   1.2   thorpej 			 * stop it.
   1320   1.2   thorpej 			 */
   1321   1.2   thorpej 			smc91cxx_stop(sc);
   1322   1.2   thorpej 			ifp->if_flags &= ~IFF_RUNNING;
   1323   1.4   thorpej 			smc91cxx_disable(sc);
   1324   1.2   thorpej 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
   1325   1.2   thorpej 			   (ifp->if_flags & IFF_RUNNING) == 0) {
   1326   1.2   thorpej 			/*
   1327   1.2   thorpej 			 * If interface is marked up and it is stopped,
   1328   1.2   thorpej 			 * start it.
   1329   1.2   thorpej 			 */
   1330   1.4   thorpej 			if ((error = smc91cxx_enable(sc)) != 0)
   1331   1.4   thorpej 				break;
   1332   1.2   thorpej 			smc91cxx_init(sc);
   1333  1.14   thorpej 		} else if ((ifp->if_flags & IFF_UP) != 0) {
   1334   1.2   thorpej 			/*
   1335   1.2   thorpej 			 * Reset the interface to pick up changes in any
   1336   1.2   thorpej 			 * other flags that affect hardware registers.
   1337   1.2   thorpej 			 */
   1338   1.2   thorpej 			smc91cxx_reset(sc);
   1339   1.2   thorpej 		}
   1340   1.2   thorpej 		break;
   1341   1.2   thorpej 
   1342   1.2   thorpej 	case SIOCADDMULTI:
   1343   1.2   thorpej 	case SIOCDELMULTI:
   1344  1.25     jhawk 		if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
   1345   1.4   thorpej 			error = EIO;
   1346   1.4   thorpej 			break;
   1347   1.4   thorpej 		}
   1348   1.4   thorpej 
   1349   1.2   thorpej 		error = (cmd == SIOCADDMULTI) ?
   1350   1.2   thorpej 		    ether_addmulti(ifr, &sc->sc_ec) :
   1351   1.2   thorpej 		    ether_delmulti(ifr, &sc->sc_ec);
   1352   1.2   thorpej 		if (error == ENETRESET) {
   1353   1.2   thorpej 			/*
   1354   1.2   thorpej 			 * Multicast list has changed; set the hardware
   1355   1.2   thorpej 			 * filter accordingly.
   1356   1.2   thorpej 			 */
   1357   1.2   thorpej 			smc91cxx_reset(sc);
   1358   1.2   thorpej 			error = 0;
   1359   1.2   thorpej 		}
   1360   1.2   thorpej 		break;
   1361   1.2   thorpej 
   1362   1.2   thorpej 	case SIOCGIFMEDIA:
   1363   1.2   thorpej 	case SIOCSIFMEDIA:
   1364  1.26    briggs 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1365   1.2   thorpej 		break;
   1366   1.2   thorpej 
   1367   1.2   thorpej 	default:
   1368   1.2   thorpej 		error = EINVAL;
   1369   1.2   thorpej 		break;
   1370   1.2   thorpej 	}
   1371   1.2   thorpej 
   1372   1.2   thorpej 	splx(s);
   1373   1.2   thorpej 	return (error);
   1374   1.2   thorpej }
   1375   1.2   thorpej 
   1376   1.2   thorpej /*
   1377   1.2   thorpej  * Reset the interface.
   1378   1.2   thorpej  */
   1379   1.2   thorpej void
   1380   1.2   thorpej smc91cxx_reset(sc)
   1381   1.2   thorpej 	struct smc91cxx_softc *sc;
   1382   1.2   thorpej {
   1383   1.2   thorpej 	int s;
   1384   1.2   thorpej 
   1385  1.11   mycroft 	s = splnet();
   1386   1.2   thorpej 	smc91cxx_stop(sc);
   1387   1.2   thorpej 	smc91cxx_init(sc);
   1388   1.2   thorpej 	splx(s);
   1389   1.2   thorpej }
   1390   1.2   thorpej 
   1391   1.2   thorpej /*
   1392   1.2   thorpej  * Watchdog timer.
   1393   1.2   thorpej  */
   1394   1.2   thorpej void
   1395   1.2   thorpej smc91cxx_watchdog(ifp)
   1396   1.2   thorpej 	struct ifnet *ifp;
   1397   1.2   thorpej {
   1398   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
   1399   1.2   thorpej 
   1400   1.2   thorpej 	log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
   1401   1.2   thorpej 	ifp->if_oerrors++;
   1402   1.2   thorpej 	smc91cxx_reset(sc);
   1403   1.2   thorpej }
   1404   1.2   thorpej 
   1405   1.2   thorpej /*
   1406   1.2   thorpej  * Stop output on the interface.
   1407   1.2   thorpej  */
   1408   1.2   thorpej void
   1409   1.2   thorpej smc91cxx_stop(sc)
   1410   1.2   thorpej 	struct smc91cxx_softc *sc;
   1411   1.2   thorpej {
   1412   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
   1413   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
   1414   1.2   thorpej 
   1415   1.2   thorpej 	/*
   1416   1.2   thorpej 	 * Clear interrupt mask; disable all interrupts.
   1417   1.2   thorpej 	 */
   1418   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
   1419   1.2   thorpej 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B, 0);
   1420   1.2   thorpej 
   1421   1.2   thorpej 	/*
   1422   1.2   thorpej 	 * Disable transmitter and receiver.
   1423   1.2   thorpej 	 */
   1424   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
   1425   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
   1426   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
   1427   1.2   thorpej 
   1428   1.2   thorpej 	/*
   1429   1.2   thorpej 	 * Cancel watchdog timer.
   1430   1.2   thorpej 	 */
   1431   1.2   thorpej 	sc->sc_ec.ec_if.if_timer = 0;
   1432   1.4   thorpej }
   1433   1.4   thorpej 
   1434   1.4   thorpej /*
   1435   1.4   thorpej  * Enable power on the interface.
   1436   1.4   thorpej  */
   1437   1.4   thorpej int
   1438   1.4   thorpej smc91cxx_enable(sc)
   1439   1.4   thorpej 	struct smc91cxx_softc *sc;
   1440   1.4   thorpej {
   1441   1.4   thorpej 
   1442  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 && sc->sc_enable != NULL) {
   1443   1.4   thorpej 		if ((*sc->sc_enable)(sc) != 0) {
   1444   1.4   thorpej 			printf("%s: device enable failed\n",
   1445   1.4   thorpej 			    sc->sc_dev.dv_xname);
   1446   1.4   thorpej 			return (EIO);
   1447   1.4   thorpej 		}
   1448   1.4   thorpej 	}
   1449   1.4   thorpej 
   1450  1.25     jhawk 	sc->sc_flags |= SMC_FLAGS_ENABLED;
   1451   1.4   thorpej 	return (0);
   1452   1.4   thorpej }
   1453   1.4   thorpej 
   1454   1.4   thorpej /*
   1455   1.4   thorpej  * Disable power on the interface.
   1456   1.4   thorpej  */
   1457   1.4   thorpej void
   1458   1.4   thorpej smc91cxx_disable(sc)
   1459   1.4   thorpej 	struct smc91cxx_softc *sc;
   1460   1.4   thorpej {
   1461   1.4   thorpej 
   1462  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) != 0 && sc->sc_disable != NULL) {
   1463   1.4   thorpej 		(*sc->sc_disable)(sc);
   1464  1.25     jhawk 		sc->sc_flags &= ~SMC_FLAGS_ENABLED;
   1465   1.4   thorpej 	}
   1466  1.13   thorpej }
   1467  1.13   thorpej 
   1468  1.13   thorpej int
   1469  1.13   thorpej smc91cxx_activate(self, act)
   1470  1.13   thorpej 	struct device *self;
   1471  1.13   thorpej 	enum devact act;
   1472  1.13   thorpej {
   1473  1.13   thorpej 	struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
   1474  1.13   thorpej 	int rv = 0, s;
   1475  1.13   thorpej 
   1476  1.13   thorpej 	s = splnet();
   1477  1.13   thorpej 	switch (act) {
   1478  1.13   thorpej 	case DVACT_ACTIVATE:
   1479  1.13   thorpej 		rv = EOPNOTSUPP;
   1480  1.13   thorpej 		break;
   1481  1.13   thorpej 
   1482  1.13   thorpej 	case DVACT_DEACTIVATE:
   1483  1.24     enami 		if_deactivate(&sc->sc_ec.ec_if);
   1484  1.13   thorpej 		break;
   1485  1.13   thorpej 	}
   1486  1.13   thorpej 	splx(s);
   1487  1.13   thorpej 	return (rv);
   1488  1.22    itojun }
   1489  1.22    itojun 
   1490  1.22    itojun int
   1491  1.22    itojun smc91cxx_detach(self, flags)
   1492  1.22    itojun 	struct device *self;
   1493  1.22    itojun 	int flags;
   1494  1.22    itojun {
   1495  1.22    itojun 	struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
   1496  1.22    itojun 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1497  1.22    itojun 
   1498  1.25     jhawk 	/* Succeed now if there's no work to do. */
   1499  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ATTACHED) == 0)
   1500  1.25     jhawk 		return (0);
   1501  1.25     jhawk 
   1502  1.25     jhawk 
   1503  1.25     jhawk 	/* smc91cxx_disable() checks SMC_FLAGS_ENABLED */
   1504  1.22    itojun 	smc91cxx_disable(sc);
   1505  1.22    itojun 
   1506  1.22    itojun 	/* smc91cxx_attach() never fails */
   1507  1.22    itojun 
   1508  1.22    itojun 	/* Delete all media. */
   1509  1.26    briggs 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   1510  1.22    itojun 
   1511  1.22    itojun #if NRND > 0
   1512  1.22    itojun 	rnd_detach_source(&sc->rnd_source);
   1513  1.22    itojun #endif
   1514  1.22    itojun 	ether_ifdetach(ifp);
   1515  1.22    itojun 	if_detach(ifp);
   1516  1.22    itojun 
   1517  1.22    itojun 	return (0);
   1518   1.2   thorpej }
   1519  1.26    briggs 
   1520  1.26    briggs u_int32_t
   1521  1.26    briggs smc91cxx_mii_bitbang_read(self)
   1522  1.26    briggs 	struct device *self;
   1523  1.26    briggs {
   1524  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1525  1.26    briggs 
   1526  1.26    briggs 	/* We're already in bank 3. */
   1527  1.26    briggs 	return (bus_space_read_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W));
   1528  1.26    briggs }
   1529  1.26    briggs 
   1530  1.26    briggs void
   1531  1.26    briggs smc91cxx_mii_bitbang_write(self, val)
   1532  1.26    briggs 	struct device *self;
   1533  1.26    briggs 	u_int32_t val;
   1534  1.26    briggs {
   1535  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1536  1.26    briggs 
   1537  1.26    briggs 	/* We're already in bank 3. */
   1538  1.26    briggs 	bus_space_write_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W, val);
   1539  1.26    briggs }
   1540  1.26    briggs 
   1541  1.26    briggs int
   1542  1.26    briggs smc91cxx_mii_readreg(self, phy, reg)
   1543  1.26    briggs 	struct device *self;
   1544  1.26    briggs 	int phy, reg;
   1545  1.26    briggs {
   1546  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1547  1.26    briggs 	int val;
   1548  1.26    briggs 
   1549  1.26    briggs 	SMC_SELECT_BANK(sc, 3);
   1550  1.26    briggs 
   1551  1.26    briggs 	val = mii_bitbang_readreg(self, &smc91cxx_mii_bitbang_ops, phy, reg);
   1552  1.26    briggs 
   1553  1.26    briggs 	SMC_SELECT_BANK(sc, 2);
   1554  1.26    briggs 
   1555  1.26    briggs 	return (val);
   1556  1.26    briggs }
   1557  1.26    briggs 
   1558  1.26    briggs void
   1559  1.26    briggs smc91cxx_mii_writereg(self, phy, reg, val)
   1560  1.26    briggs 	struct device *self;
   1561  1.26    briggs 	int phy, reg, val;
   1562  1.26    briggs {
   1563  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1564  1.26    briggs 
   1565  1.26    briggs 	SMC_SELECT_BANK(sc, 3);
   1566  1.26    briggs 
   1567  1.26    briggs 	mii_bitbang_writereg(self, &smc91cxx_mii_bitbang_ops, phy, reg, val);
   1568  1.26    briggs 
   1569  1.26    briggs 	SMC_SELECT_BANK(sc, 2);
   1570  1.26    briggs }
   1571  1.26    briggs 
   1572  1.26    briggs void
   1573  1.26    briggs smc91cxx_statchg(self)
   1574  1.26    briggs 	struct device *self;
   1575  1.26    briggs {
   1576  1.26    briggs 	struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
   1577  1.26    briggs 	bus_space_tag_t bst = sc->sc_bst;
   1578  1.26    briggs 	bus_space_handle_t bsh = sc->sc_bsh;
   1579  1.26    briggs 	int mctl;
   1580  1.26    briggs 
   1581  1.26    briggs 	SMC_SELECT_BANK(sc, 0);
   1582  1.26    briggs 	mctl = bus_space_read_2(bst, bsh, TXMIT_CONTROL_REG_W);
   1583  1.26    briggs 	if (sc->sc_mii.mii_media_active & IFM_FDX)
   1584  1.26    briggs 		mctl |= TCR_SWFDUP;
   1585  1.26    briggs 	else
   1586  1.26    briggs 		mctl &= ~TCR_SWFDUP;
   1587  1.26    briggs 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, mctl);
   1588  1.26    briggs 	SMC_SELECT_BANK(sc, 2);	/* back to operating window */
   1589  1.26    briggs }
   1590  1.26    briggs 
   1591  1.26    briggs /*
   1592  1.26    briggs  * One second timer, used to tick the MII.
   1593  1.26    briggs  */
   1594  1.26    briggs void
   1595  1.26    briggs smc91cxx_tick(arg)
   1596  1.26    briggs 	void *arg;
   1597  1.26    briggs {
   1598  1.26    briggs 	struct smc91cxx_softc *sc = arg;
   1599  1.26    briggs 	int s;
   1600  1.26    briggs 
   1601  1.26    briggs #ifdef DIAGNOSTIC
   1602  1.26    briggs 	if ((sc->sc_flags & SMC_FLAGS_HAS_MII) == 0)
   1603  1.26    briggs 		panic("smc91cxx_tick");
   1604  1.26    briggs #endif
   1605  1.26    briggs 
   1606  1.26    briggs 	if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
   1607  1.26    briggs 		return;
   1608  1.26    briggs 
   1609  1.26    briggs 	s = splnet();
   1610  1.26    briggs 	mii_tick(&sc->sc_mii);
   1611  1.26    briggs 	splx(s);
   1612  1.26    briggs 
   1613  1.26    briggs 	callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
   1614  1.26    briggs }
   1615  1.26    briggs 
   1616