smc91cxx.c revision 1.49 1 1.49 thorpej /* $NetBSD: smc91cxx.c,v 1.49 2004/10/30 18:08:40 thorpej Exp $ */
2 1.2 thorpej
3 1.2 thorpej /*-
4 1.2 thorpej * Copyright (c) 1997 The NetBSD Foundation, Inc.
5 1.2 thorpej * All rights reserved.
6 1.2 thorpej *
7 1.2 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.2 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.2 thorpej * NASA Ames Research Center.
10 1.2 thorpej *
11 1.2 thorpej * Redistribution and use in source and binary forms, with or without
12 1.2 thorpej * modification, are permitted provided that the following conditions
13 1.2 thorpej * are met:
14 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.2 thorpej * notice, this list of conditions and the following disclaimer.
16 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.2 thorpej * documentation and/or other materials provided with the distribution.
19 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.2 thorpej * must display the following acknowledgement:
21 1.2 thorpej * This product includes software developed by the NetBSD
22 1.2 thorpej * Foundation, Inc. and its contributors.
23 1.2 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.2 thorpej * contributors may be used to endorse or promote products derived
25 1.2 thorpej * from this software without specific prior written permission.
26 1.2 thorpej *
27 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.2 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.2 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.3 jtc * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.3 jtc * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.2 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.2 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.2 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.2 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.2 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.2 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.2 thorpej */
39 1.2 thorpej
40 1.2 thorpej /*
41 1.2 thorpej * Copyright (c) 1996 Gardner Buchanan <gbuchanan (at) shl.com>
42 1.2 thorpej * All rights reserved.
43 1.2 thorpej *
44 1.2 thorpej * Redistribution and use in source and binary forms, with or without
45 1.2 thorpej * modification, are permitted provided that the following conditions
46 1.2 thorpej * are met:
47 1.2 thorpej * 1. Redistributions of source code must retain the above copyright
48 1.2 thorpej * notice, this list of conditions and the following disclaimer.
49 1.2 thorpej * 2. Redistributions in binary form must reproduce the above copyright
50 1.2 thorpej * notice, this list of conditions and the following disclaimer in the
51 1.2 thorpej * documentation and/or other materials provided with the distribution.
52 1.2 thorpej * 3. All advertising materials mentioning features or use of this software
53 1.2 thorpej * must display the following acknowledgement:
54 1.2 thorpej * This product includes software developed by Gardner Buchanan.
55 1.2 thorpej * 4. The name of Gardner Buchanan may not be used to endorse or promote
56 1.2 thorpej * products derived from this software without specific prior written
57 1.2 thorpej * permission.
58 1.2 thorpej *
59 1.2 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
60 1.2 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
61 1.2 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
62 1.2 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
63 1.2 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
64 1.2 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
65 1.2 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
66 1.2 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
67 1.2 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
68 1.2 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
69 1.2 thorpej *
70 1.2 thorpej * from FreeBSD Id: if_sn.c,v 1.4 1996/03/18 15:47:16 gardner Exp
71 1.2 thorpej */
72 1.2 thorpej
73 1.2 thorpej /*
74 1.2 thorpej * Core driver for the SMC 91Cxx family of Ethernet chips.
75 1.2 thorpej *
76 1.2 thorpej * Memory allocation interrupt logic is drived from an SMC 91C90 driver
77 1.2 thorpej * written for NetBSD/amiga by Michael Hitch.
78 1.2 thorpej */
79 1.37 lukem
80 1.37 lukem #include <sys/cdefs.h>
81 1.49 thorpej __KERNEL_RCSID(0, "$NetBSD: smc91cxx.c,v 1.49 2004/10/30 18:08:40 thorpej Exp $");
82 1.2 thorpej
83 1.7 jonathan #include "opt_inet.h"
84 1.8 jonathan #include "opt_ccitt.h"
85 1.9 jonathan #include "opt_llc.h"
86 1.10 jonathan #include "opt_ns.h"
87 1.2 thorpej #include "bpfilter.h"
88 1.5 explorer #include "rnd.h"
89 1.2 thorpej
90 1.2 thorpej #include <sys/param.h>
91 1.2 thorpej #include <sys/systm.h>
92 1.2 thorpej #include <sys/mbuf.h>
93 1.2 thorpej #include <sys/syslog.h>
94 1.2 thorpej #include <sys/socket.h>
95 1.2 thorpej #include <sys/device.h>
96 1.26 briggs #include <sys/kernel.h>
97 1.2 thorpej #include <sys/malloc.h>
98 1.2 thorpej #include <sys/ioctl.h>
99 1.2 thorpej #include <sys/errno.h>
100 1.5 explorer #if NRND > 0
101 1.5 explorer #include <sys/rnd.h>
102 1.5 explorer #endif
103 1.2 thorpej
104 1.2 thorpej #include <machine/bus.h>
105 1.2 thorpej #include <machine/intr.h>
106 1.2 thorpej
107 1.2 thorpej #include <net/if.h>
108 1.2 thorpej #include <net/if_dl.h>
109 1.2 thorpej #include <net/if_ether.h>
110 1.2 thorpej #include <net/if_media.h>
111 1.2 thorpej
112 1.2 thorpej #ifdef INET
113 1.2 thorpej #include <netinet/in.h>
114 1.2 thorpej #include <netinet/if_inarp.h>
115 1.2 thorpej #include <netinet/in_systm.h>
116 1.2 thorpej #include <netinet/in_var.h>
117 1.2 thorpej #include <netinet/ip.h>
118 1.2 thorpej #endif
119 1.2 thorpej
120 1.2 thorpej #ifdef NS
121 1.2 thorpej #include <netns/ns.h>
122 1.2 thorpej #include <netns/ns_if.h>
123 1.2 thorpej #endif
124 1.2 thorpej
125 1.2 thorpej #if defined(CCITT) && defined(LLC)
126 1.2 thorpej #include <sys/socketvar.h>
127 1.2 thorpej #include <netccitt/x25.h>
128 1.2 thorpej #include <netccitt/pk.h>
129 1.2 thorpej #include <netccitt/pk_var.h>
130 1.2 thorpej #include <netccitt/pk_extern.h>
131 1.2 thorpej #endif
132 1.2 thorpej
133 1.2 thorpej #if NBPFILTER > 0
134 1.2 thorpej #include <net/bpf.h>
135 1.2 thorpej #include <net/bpfdesc.h>
136 1.2 thorpej #endif
137 1.2 thorpej
138 1.26 briggs #include <dev/mii/mii.h>
139 1.26 briggs #include <dev/mii/miivar.h>
140 1.26 briggs #include <dev/mii/mii_bitbang.h>
141 1.26 briggs
142 1.2 thorpej #include <dev/ic/smc91cxxreg.h>
143 1.2 thorpej #include <dev/ic/smc91cxxvar.h>
144 1.40 thorpej
145 1.40 thorpej #ifndef __BUS_SPACE_HAS_STREAM_METHODS
146 1.40 thorpej #define bus_space_write_multi_stream_2 bus_space_write_multi_2
147 1.42 bsh #define bus_space_write_multi_stream_4 bus_space_write_multi_4
148 1.40 thorpej #define bus_space_read_multi_stream_2 bus_space_read_multi_2
149 1.42 bsh #define bus_space_read_multi_stream_4 bus_space_read_multi_4
150 1.42 bsh
151 1.42 bsh #define bus_space_write_stream_4 bus_space_write_4
152 1.42 bsh #define bus_space_read_stream_4 bus_space_read_4
153 1.40 thorpej #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
154 1.2 thorpej
155 1.2 thorpej /* XXX Hardware padding doesn't work yet(?) */
156 1.2 thorpej #define SMC91CXX_SW_PAD
157 1.2 thorpej
158 1.2 thorpej const char *smc91cxx_idstrs[] = {
159 1.2 thorpej NULL, /* 0 */
160 1.2 thorpej NULL, /* 1 */
161 1.2 thorpej NULL, /* 2 */
162 1.2 thorpej "SMC91C90/91C92", /* 3 */
163 1.39 chs "SMC91C94/91C96", /* 4 */
164 1.2 thorpej "SMC91C95", /* 5 */
165 1.2 thorpej NULL, /* 6 */
166 1.2 thorpej "SMC91C100", /* 7 */
167 1.26 briggs "SMC91C100FD", /* 8 */
168 1.45 scw "SMC91C111", /* 9 */
169 1.2 thorpej NULL, /* 10 */
170 1.2 thorpej NULL, /* 11 */
171 1.2 thorpej NULL, /* 12 */
172 1.2 thorpej NULL, /* 13 */
173 1.2 thorpej NULL, /* 14 */
174 1.2 thorpej NULL, /* 15 */
175 1.2 thorpej };
176 1.2 thorpej
177 1.2 thorpej /* Supported media types. */
178 1.2 thorpej const int smc91cxx_media[] = {
179 1.2 thorpej IFM_ETHER|IFM_10_T,
180 1.2 thorpej IFM_ETHER|IFM_10_5,
181 1.2 thorpej };
182 1.2 thorpej #define NSMC91CxxMEDIA (sizeof(smc91cxx_media) / sizeof(smc91cxx_media[0]))
183 1.2 thorpej
184 1.26 briggs /*
185 1.26 briggs * MII bit-bang glue.
186 1.26 briggs */
187 1.26 briggs u_int32_t smc91cxx_mii_bitbang_read __P((struct device *));
188 1.26 briggs void smc91cxx_mii_bitbang_write __P((struct device *, u_int32_t));
189 1.26 briggs
190 1.26 briggs const struct mii_bitbang_ops smc91cxx_mii_bitbang_ops = {
191 1.26 briggs smc91cxx_mii_bitbang_read,
192 1.26 briggs smc91cxx_mii_bitbang_write,
193 1.26 briggs {
194 1.26 briggs MR_MDO, /* MII_BIT_MDO */
195 1.26 briggs MR_MDI, /* MII_BIT_MDI */
196 1.26 briggs MR_MCLK, /* MII_BIT_MDC */
197 1.26 briggs MR_MDOE, /* MII_BIT_DIR_HOST_PHY */
198 1.26 briggs 0, /* MII_BIT_DIR_PHY_HOST */
199 1.26 briggs }
200 1.26 briggs };
201 1.26 briggs
202 1.26 briggs /* MII callbacks */
203 1.26 briggs int smc91cxx_mii_readreg __P((struct device *, int, int));
204 1.26 briggs void smc91cxx_mii_writereg __P((struct device *, int, int, int));
205 1.26 briggs void smc91cxx_statchg __P((struct device *));
206 1.26 briggs void smc91cxx_tick __P((void *));
207 1.26 briggs
208 1.2 thorpej int smc91cxx_mediachange __P((struct ifnet *));
209 1.2 thorpej void smc91cxx_mediastatus __P((struct ifnet *, struct ifmediareq *));
210 1.2 thorpej
211 1.2 thorpej int smc91cxx_set_media __P((struct smc91cxx_softc *, int));
212 1.2 thorpej
213 1.2 thorpej void smc91cxx_init __P((struct smc91cxx_softc *));
214 1.2 thorpej void smc91cxx_read __P((struct smc91cxx_softc *));
215 1.2 thorpej void smc91cxx_reset __P((struct smc91cxx_softc *));
216 1.2 thorpej void smc91cxx_start __P((struct ifnet *));
217 1.43 scw void smc91cxx_copy_tx_frame __P((struct smc91cxx_softc *, struct mbuf *));
218 1.2 thorpej void smc91cxx_resume __P((struct smc91cxx_softc *));
219 1.2 thorpej void smc91cxx_stop __P((struct smc91cxx_softc *));
220 1.2 thorpej void smc91cxx_watchdog __P((struct ifnet *));
221 1.2 thorpej int smc91cxx_ioctl __P((struct ifnet *, u_long, caddr_t));
222 1.2 thorpej
223 1.2 thorpej static __inline int ether_cmp __P((void *, void *));
224 1.2 thorpej static __inline int
225 1.2 thorpej ether_cmp(va, vb)
226 1.2 thorpej void *va, *vb;
227 1.2 thorpej {
228 1.2 thorpej u_int8_t *a = va;
229 1.2 thorpej u_int8_t *b = vb;
230 1.2 thorpej
231 1.2 thorpej return ((a[5] != b[5]) || (a[4] != b[4]) || (a[3] != b[3]) ||
232 1.2 thorpej (a[2] != b[2]) || (a[1] != b[1]) || (a[0] != b[0]));
233 1.2 thorpej }
234 1.2 thorpej
235 1.2 thorpej void
236 1.2 thorpej smc91cxx_attach(sc, myea)
237 1.2 thorpej struct smc91cxx_softc *sc;
238 1.2 thorpej u_int8_t *myea;
239 1.2 thorpej {
240 1.2 thorpej struct ifnet *ifp = &sc->sc_ec.ec_if;
241 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
242 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
243 1.26 briggs struct ifmedia *ifm = &sc->sc_mii.mii_media;
244 1.2 thorpej const char *idstr;
245 1.26 briggs u_int32_t miicapabilities;
246 1.2 thorpej u_int16_t tmp;
247 1.2 thorpej u_int8_t enaddr[ETHER_ADDR_LEN];
248 1.45 scw int i, aui, mult, scale, memsize;
249 1.26 briggs char pbuf[9];
250 1.2 thorpej
251 1.47 mycroft tmp = bus_space_read_2(bst, bsh, BANK_SELECT_REG_W);
252 1.47 mycroft /* check magic number */
253 1.47 mycroft if ((tmp & BSR_DETECT_MASK) != BSR_DETECT_VALUE) {
254 1.47 mycroft aprint_error("%s: failed to detect chip, bsr=%04x\n",
255 1.47 mycroft sc->sc_dev.dv_xname, tmp);
256 1.47 mycroft return;
257 1.47 mycroft }
258 1.47 mycroft
259 1.2 thorpej /* Make sure the chip is stopped. */
260 1.2 thorpej smc91cxx_stop(sc);
261 1.2 thorpej
262 1.2 thorpej SMC_SELECT_BANK(sc, 3);
263 1.2 thorpej tmp = bus_space_read_2(bst, bsh, REVISION_REG_W);
264 1.26 briggs sc->sc_chipid = RR_ID(tmp);
265 1.47 mycroft idstr = smc91cxx_idstrs[sc->sc_chipid];
266 1.47 mycroft
267 1.47 mycroft aprint_normal("%s: ", sc->sc_dev.dv_xname);
268 1.2 thorpej if (idstr != NULL)
269 1.47 mycroft aprint_normal("%s, ", idstr);
270 1.2 thorpej else
271 1.47 mycroft aprint_normal("unknown chip id %d, ", sc->sc_chipid);
272 1.47 mycroft aprint_normal("revision %d, ", RR_REV(tmp));
273 1.26 briggs
274 1.26 briggs SMC_SELECT_BANK(sc, 0);
275 1.45 scw switch (sc->sc_chipid) {
276 1.45 scw default:
277 1.45 scw mult = MCR_MEM_MULT(bus_space_read_2(bst, bsh, MEM_CFG_REG_W));
278 1.45 scw scale = MIR_SCALE_91C9x;
279 1.45 scw break;
280 1.45 scw
281 1.45 scw case CHIP_91C111:
282 1.45 scw mult = MIR_MULT_91C111;
283 1.45 scw scale = MIR_SCALE_91C111;
284 1.45 scw }
285 1.26 briggs memsize = bus_space_read_2(bst, bsh, MEM_INFO_REG_W) & MIR_TOTAL_MASK;
286 1.26 briggs if (memsize == 255) memsize++;
287 1.45 scw memsize *= scale * mult;
288 1.26 briggs
289 1.26 briggs format_bytes(pbuf, sizeof(pbuf), memsize);
290 1.47 mycroft aprint_normal("buffer size: %s\n", pbuf);
291 1.2 thorpej
292 1.2 thorpej /* Read the station address from the chip. */
293 1.2 thorpej SMC_SELECT_BANK(sc, 1);
294 1.2 thorpej if (myea == NULL) {
295 1.2 thorpej myea = enaddr;
296 1.2 thorpej for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
297 1.2 thorpej tmp = bus_space_read_2(bst, bsh, IAR_ADDR0_REG_W + i);
298 1.2 thorpej myea[i + 1] = (tmp >> 8) & 0xff;
299 1.2 thorpej myea[i] = tmp & 0xff;
300 1.2 thorpej }
301 1.2 thorpej }
302 1.47 mycroft aprint_normal("%s: MAC address %s, ", sc->sc_dev.dv_xname,
303 1.2 thorpej ether_sprintf(myea));
304 1.2 thorpej
305 1.2 thorpej /* Initialize the ifnet structure. */
306 1.34 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
307 1.2 thorpej ifp->if_softc = sc;
308 1.2 thorpej ifp->if_start = smc91cxx_start;
309 1.2 thorpej ifp->if_ioctl = smc91cxx_ioctl;
310 1.2 thorpej ifp->if_watchdog = smc91cxx_watchdog;
311 1.2 thorpej ifp->if_flags =
312 1.2 thorpej IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
313 1.32 thorpej IFQ_SET_READY(&ifp->if_snd);
314 1.2 thorpej
315 1.2 thorpej /* Attach the interface. */
316 1.2 thorpej if_attach(ifp);
317 1.2 thorpej ether_ifattach(ifp, myea);
318 1.2 thorpej
319 1.26 briggs /*
320 1.26 briggs * Initialize our media structures and MII info. We will
321 1.26 briggs * probe the MII if we are on the SMC91Cxx
322 1.26 briggs */
323 1.26 briggs sc->sc_mii.mii_ifp = ifp;
324 1.26 briggs sc->sc_mii.mii_readreg = smc91cxx_mii_readreg;
325 1.26 briggs sc->sc_mii.mii_writereg = smc91cxx_mii_writereg;
326 1.26 briggs sc->sc_mii.mii_statchg = smc91cxx_statchg;
327 1.44 fair ifmedia_init(ifm, IFM_IMASK, smc91cxx_mediachange, smc91cxx_mediastatus);
328 1.26 briggs
329 1.26 briggs SMC_SELECT_BANK(sc, 1);
330 1.26 briggs tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
331 1.26 briggs
332 1.35 thorpej miicapabilities = BMSR_MEDIAMASK|BMSR_ANEG;
333 1.26 briggs switch (sc->sc_chipid) {
334 1.26 briggs case CHIP_91100:
335 1.26 briggs /*
336 1.26 briggs * The 91100 does not have full-duplex capabilities,
337 1.26 briggs * even if the PHY does.
338 1.26 briggs */
339 1.26 briggs miicapabilities &= ~(BMSR_100TXFDX | BMSR_10TFDX);
340 1.26 briggs case CHIP_91100FD:
341 1.45 scw case CHIP_91C111:
342 1.26 briggs if (tmp & CR_MII_SELECT) {
343 1.47 mycroft aprint_normal("default media MII");
344 1.45 scw if (sc->sc_chipid == CHIP_91C111) {
345 1.47 mycroft aprint_normal(" (%s PHY)\n", (tmp & CR_AUI_SELECT) ?
346 1.45 scw "external" : "internal");
347 1.45 scw sc->sc_internal_phy = !(tmp & CR_AUI_SELECT);
348 1.45 scw } else
349 1.47 mycroft aprint_normal("\n");
350 1.26 briggs mii_attach(&sc->sc_dev, &sc->sc_mii, miicapabilities,
351 1.26 briggs MII_PHY_ANY, MII_OFFSET_ANY, 0);
352 1.26 briggs if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
353 1.26 briggs ifmedia_add(&sc->sc_mii.mii_media,
354 1.26 briggs IFM_ETHER|IFM_NONE, 0, NULL);
355 1.26 briggs ifmedia_set(&sc->sc_mii.mii_media,
356 1.26 briggs IFM_ETHER|IFM_NONE);
357 1.26 briggs } else {
358 1.26 briggs ifmedia_set(&sc->sc_mii.mii_media,
359 1.26 briggs IFM_ETHER|IFM_AUTO);
360 1.26 briggs }
361 1.26 briggs sc->sc_flags |= SMC_FLAGS_HAS_MII;
362 1.26 briggs break;
363 1.45 scw } else
364 1.45 scw if (sc->sc_chipid == CHIP_91C111) {
365 1.45 scw /*
366 1.45 scw * XXX: Should bring it out of low-power mode
367 1.45 scw */
368 1.47 mycroft aprint_normal("EPH interface in low power mode\n");
369 1.45 scw sc->sc_internal_phy = 0;
370 1.45 scw return;
371 1.26 briggs }
372 1.26 briggs /*FALLTHROUGH*/
373 1.26 briggs default:
374 1.47 mycroft aprint_normal("default media %s\n", (aui = (tmp & CR_AUI_SELECT)) ?
375 1.26 briggs "AUI" : "UTP");
376 1.26 briggs for (i = 0; i < NSMC91CxxMEDIA; i++)
377 1.26 briggs ifmedia_add(ifm, smc91cxx_media[i], 0, NULL);
378 1.26 briggs ifmedia_set(ifm, IFM_ETHER | (aui ? IFM_10_5 : IFM_10_T));
379 1.26 briggs break;
380 1.26 briggs }
381 1.2 thorpej
382 1.5 explorer #if NRND > 0
383 1.15 explorer rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
384 1.15 explorer RND_TYPE_NET, 0);
385 1.5 explorer #endif
386 1.25 jhawk
387 1.25 jhawk /* The attach is successful. */
388 1.25 jhawk sc->sc_flags |= SMC_FLAGS_ATTACHED;
389 1.2 thorpej }
390 1.2 thorpej
391 1.2 thorpej /*
392 1.2 thorpej * Change media according to request.
393 1.2 thorpej */
394 1.2 thorpej int
395 1.2 thorpej smc91cxx_mediachange(ifp)
396 1.2 thorpej struct ifnet *ifp;
397 1.2 thorpej {
398 1.2 thorpej struct smc91cxx_softc *sc = ifp->if_softc;
399 1.2 thorpej
400 1.26 briggs return (smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_media));
401 1.2 thorpej }
402 1.2 thorpej
403 1.2 thorpej int
404 1.2 thorpej smc91cxx_set_media(sc, media)
405 1.2 thorpej struct smc91cxx_softc *sc;
406 1.2 thorpej int media;
407 1.2 thorpej {
408 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
409 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
410 1.2 thorpej u_int16_t tmp;
411 1.2 thorpej
412 1.4 thorpej /*
413 1.4 thorpej * If the interface is not currently powered on, just return.
414 1.4 thorpej * When it is enabled later, smc91cxx_init() will properly set
415 1.4 thorpej * up the media for us.
416 1.4 thorpej */
417 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0)
418 1.4 thorpej return (0);
419 1.4 thorpej
420 1.2 thorpej if (IFM_TYPE(media) != IFM_ETHER)
421 1.2 thorpej return (EINVAL);
422 1.2 thorpej
423 1.26 briggs if (sc->sc_flags & SMC_FLAGS_HAS_MII)
424 1.26 briggs return (mii_mediachg(&sc->sc_mii));
425 1.26 briggs
426 1.2 thorpej switch (IFM_SUBTYPE(media)) {
427 1.2 thorpej case IFM_10_T:
428 1.2 thorpej case IFM_10_5:
429 1.2 thorpej SMC_SELECT_BANK(sc, 1);
430 1.2 thorpej tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
431 1.2 thorpej if (IFM_SUBTYPE(media) == IFM_10_5)
432 1.2 thorpej tmp |= CR_AUI_SELECT;
433 1.2 thorpej else
434 1.2 thorpej tmp &= ~CR_AUI_SELECT;
435 1.2 thorpej bus_space_write_2(bst, bsh, CONFIG_REG_W, tmp);
436 1.2 thorpej delay(20000); /* XXX is this needed? */
437 1.2 thorpej break;
438 1.2 thorpej
439 1.2 thorpej default:
440 1.2 thorpej return (EINVAL);
441 1.2 thorpej }
442 1.2 thorpej
443 1.2 thorpej return (0);
444 1.2 thorpej }
445 1.2 thorpej
446 1.2 thorpej /*
447 1.2 thorpej * Notify the world which media we're using.
448 1.2 thorpej */
449 1.2 thorpej void
450 1.2 thorpej smc91cxx_mediastatus(ifp, ifmr)
451 1.2 thorpej struct ifnet *ifp;
452 1.2 thorpej struct ifmediareq *ifmr;
453 1.2 thorpej {
454 1.2 thorpej struct smc91cxx_softc *sc = ifp->if_softc;
455 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
456 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
457 1.2 thorpej u_int16_t tmp;
458 1.2 thorpej
459 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
460 1.4 thorpej ifmr->ifm_active = IFM_ETHER | IFM_NONE;
461 1.4 thorpej ifmr->ifm_status = 0;
462 1.4 thorpej return;
463 1.4 thorpej }
464 1.4 thorpej
465 1.26 briggs /*
466 1.26 briggs * If we have MII, go ask the PHY what's going on.
467 1.26 briggs */
468 1.26 briggs if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
469 1.26 briggs mii_pollstat(&sc->sc_mii);
470 1.26 briggs ifmr->ifm_active = sc->sc_mii.mii_media_active;
471 1.26 briggs ifmr->ifm_status = sc->sc_mii.mii_media_status;
472 1.26 briggs return;
473 1.26 briggs }
474 1.26 briggs
475 1.2 thorpej SMC_SELECT_BANK(sc, 1);
476 1.2 thorpej tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
477 1.2 thorpej ifmr->ifm_active =
478 1.2 thorpej IFM_ETHER | ((tmp & CR_AUI_SELECT) ? IFM_10_5 : IFM_10_T);
479 1.2 thorpej }
480 1.2 thorpej
481 1.2 thorpej /*
482 1.2 thorpej * Reset and initialize the chip.
483 1.2 thorpej */
484 1.2 thorpej void
485 1.2 thorpej smc91cxx_init(sc)
486 1.2 thorpej struct smc91cxx_softc *sc;
487 1.2 thorpej {
488 1.2 thorpej struct ifnet *ifp = &sc->sc_ec.ec_if;
489 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
490 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
491 1.2 thorpej u_int16_t tmp;
492 1.2 thorpej u_int8_t *enaddr;
493 1.2 thorpej int s, i;
494 1.2 thorpej
495 1.11 mycroft s = splnet();
496 1.2 thorpej
497 1.2 thorpej /*
498 1.46 wiz * This resets the registers mostly to defaults, but doesn't
499 1.2 thorpej * affect the EEPROM. After the reset cycle, we pause briefly
500 1.2 thorpej * for the chip to recover.
501 1.2 thorpej *
502 1.2 thorpej * XXX how long are we really supposed to delay? --thorpej
503 1.2 thorpej */
504 1.2 thorpej SMC_SELECT_BANK(sc, 0);
505 1.2 thorpej bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, RCR_SOFTRESET);
506 1.2 thorpej delay(100);
507 1.2 thorpej bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
508 1.2 thorpej delay(200);
509 1.2 thorpej
510 1.2 thorpej bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
511 1.2 thorpej
512 1.2 thorpej /* Set the Ethernet address. */
513 1.2 thorpej SMC_SELECT_BANK(sc, 1);
514 1.2 thorpej enaddr = (u_int8_t *)LLADDR(ifp->if_sadl);
515 1.2 thorpej for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
516 1.2 thorpej tmp = enaddr[i + 1] << 8 | enaddr[i];
517 1.2 thorpej bus_space_write_2(bst, bsh, IAR_ADDR0_REG_W + i, tmp);
518 1.2 thorpej }
519 1.2 thorpej
520 1.2 thorpej /*
521 1.2 thorpej * Set the control register to automatically release successfully
522 1.2 thorpej * transmitted packets (making the best use of our limited memory)
523 1.2 thorpej * and enable the EPH interrupt on certain TX errors.
524 1.2 thorpej */
525 1.2 thorpej bus_space_write_2(bst, bsh, CONTROL_REG_W, (CTR_AUTO_RELEASE |
526 1.2 thorpej CTR_TE_ENABLE | CTR_CR_ENABLE | CTR_LE_ENABLE));
527 1.2 thorpej
528 1.2 thorpej /*
529 1.2 thorpej * Reset the MMU and wait for it to be un-busy.
530 1.2 thorpej */
531 1.2 thorpej SMC_SELECT_BANK(sc, 2);
532 1.2 thorpej bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RESET);
533 1.48 mycroft for (;;) {
534 1.48 mycroft tmp = bus_space_read_2(bst, bsh, MMU_CMD_REG_W);
535 1.48 mycroft if (tmp == 0xffff) /* card went away! */
536 1.48 mycroft return;
537 1.48 mycroft if ((tmp & MMUCR_BUSY) == 0)
538 1.48 mycroft break;
539 1.48 mycroft }
540 1.2 thorpej
541 1.2 thorpej /*
542 1.2 thorpej * Disable all interrupts.
543 1.2 thorpej */
544 1.2 thorpej bus_space_write_1(bst, bsh, INTR_MASK_REG_B, 0);
545 1.2 thorpej
546 1.2 thorpej /*
547 1.45 scw * On the 91c111, enable auto-negotiation, and set the LED
548 1.45 scw * status pins to something sane.
549 1.45 scw * XXX: Should be some way for MD code to decide the latter.
550 1.45 scw */
551 1.45 scw SMC_SELECT_BANK(sc, 0);
552 1.45 scw if (sc->sc_chipid == CHIP_91C111) {
553 1.45 scw bus_space_write_2(bst, bsh, RX_PHY_CONTROL_REG_W,
554 1.45 scw RPC_ANEG |
555 1.45 scw (RPC_LS_LINK_DETECT << RPC_LSA_SHIFT) |
556 1.45 scw (RPC_LS_TXRX << RPC_LSB_SHIFT));
557 1.45 scw }
558 1.45 scw
559 1.45 scw /*
560 1.2 thorpej * Set current media.
561 1.2 thorpej */
562 1.26 briggs smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_cur->ifm_media);
563 1.2 thorpej
564 1.2 thorpej /*
565 1.2 thorpej * Set the receive filter. We want receive enable and auto
566 1.2 thorpej * strip of CRC from received packet. If we are in promisc. mode,
567 1.2 thorpej * then set that bit as well.
568 1.2 thorpej *
569 1.2 thorpej * XXX Initialize multicast filter. For now, we just accept
570 1.2 thorpej * XXX all multicast.
571 1.2 thorpej */
572 1.2 thorpej SMC_SELECT_BANK(sc, 0);
573 1.2 thorpej
574 1.2 thorpej tmp = RCR_ENABLE | RCR_STRIP_CRC | RCR_ALMUL;
575 1.2 thorpej if (ifp->if_flags & IFF_PROMISC)
576 1.2 thorpej tmp |= RCR_PROMISC;
577 1.2 thorpej
578 1.2 thorpej bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, tmp);
579 1.2 thorpej
580 1.2 thorpej /*
581 1.2 thorpej * Set transmitter control to "enabled".
582 1.2 thorpej */
583 1.2 thorpej tmp = TCR_ENABLE;
584 1.2 thorpej
585 1.2 thorpej #ifndef SMC91CXX_SW_PAD
586 1.2 thorpej /*
587 1.2 thorpej * Enable hardware padding of transmitted packets.
588 1.2 thorpej * XXX doesn't work?
589 1.2 thorpej */
590 1.2 thorpej tmp |= TCR_PAD_ENABLE;
591 1.2 thorpej #endif
592 1.2 thorpej
593 1.2 thorpej bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, tmp);
594 1.2 thorpej
595 1.2 thorpej /*
596 1.2 thorpej * Now, enable interrupts.
597 1.2 thorpej */
598 1.2 thorpej SMC_SELECT_BANK(sc, 2);
599 1.2 thorpej
600 1.45 scw if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy) {
601 1.45 scw bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
602 1.45 scw IM_EPH_INT | IM_RX_OVRN_INT |
603 1.45 scw IM_RCV_INT | IM_TX_INT | IM_MD_INT);
604 1.45 scw } else {
605 1.45 scw bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
606 1.45 scw IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | IM_TX_INT);
607 1.45 scw }
608 1.2 thorpej
609 1.2 thorpej /* Interface is now running, with no output active. */
610 1.2 thorpej ifp->if_flags |= IFF_RUNNING;
611 1.2 thorpej ifp->if_flags &= ~IFF_OACTIVE;
612 1.2 thorpej
613 1.26 briggs if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
614 1.26 briggs /* Start the one second clock. */
615 1.26 briggs callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
616 1.26 briggs }
617 1.26 briggs
618 1.2 thorpej /*
619 1.2 thorpej * Attempt to start any pending transmission.
620 1.2 thorpej */
621 1.2 thorpej smc91cxx_start(ifp);
622 1.2 thorpej
623 1.2 thorpej splx(s);
624 1.2 thorpej }
625 1.2 thorpej
626 1.2 thorpej /*
627 1.2 thorpej * Start output on an interface.
628 1.11 mycroft * Must be called at splnet or interrupt level.
629 1.2 thorpej */
630 1.2 thorpej void
631 1.2 thorpej smc91cxx_start(ifp)
632 1.2 thorpej struct ifnet *ifp;
633 1.2 thorpej {
634 1.2 thorpej struct smc91cxx_softc *sc = ifp->if_softc;
635 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
636 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
637 1.2 thorpej u_int len;
638 1.43 scw struct mbuf *m;
639 1.2 thorpej u_int16_t length, npages;
640 1.2 thorpej u_int8_t packetno;
641 1.2 thorpej int timo, pad;
642 1.2 thorpej
643 1.2 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
644 1.2 thorpej return;
645 1.2 thorpej
646 1.2 thorpej again:
647 1.2 thorpej /*
648 1.2 thorpej * Peek at the next packet.
649 1.2 thorpej */
650 1.32 thorpej IFQ_POLL(&ifp->if_snd, m);
651 1.32 thorpej if (m == NULL)
652 1.2 thorpej return;
653 1.2 thorpej
654 1.2 thorpej /*
655 1.2 thorpej * Compute the frame length and set pad to give an overall even
656 1.2 thorpej * number of bytes. Below, we assume that the packet length
657 1.2 thorpej * is even.
658 1.2 thorpej */
659 1.43 scw for (len = 0; m != NULL; m = m->m_next)
660 1.2 thorpej len += m->m_len;
661 1.2 thorpej pad = (len & 1);
662 1.2 thorpej
663 1.2 thorpej /*
664 1.2 thorpej * We drop packets that are too large. Perhaps we should
665 1.2 thorpej * truncate them instead?
666 1.2 thorpej */
667 1.2 thorpej if ((len + pad) > (ETHER_MAX_LEN - ETHER_CRC_LEN)) {
668 1.2 thorpej printf("%s: large packet discarded\n", sc->sc_dev.dv_xname);
669 1.2 thorpej ifp->if_oerrors++;
670 1.32 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
671 1.2 thorpej m_freem(m);
672 1.2 thorpej goto readcheck;
673 1.2 thorpej }
674 1.2 thorpej
675 1.2 thorpej #ifdef SMC91CXX_SW_PAD
676 1.2 thorpej /*
677 1.2 thorpej * Not using hardware padding; pad to ETHER_MIN_LEN.
678 1.2 thorpej */
679 1.2 thorpej if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
680 1.2 thorpej pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
681 1.2 thorpej #endif
682 1.2 thorpej
683 1.2 thorpej length = pad + len;
684 1.2 thorpej
685 1.2 thorpej /*
686 1.2 thorpej * The MMU has a 256 byte page size. The MMU expects us to
687 1.2 thorpej * ask for "npages - 1". We include space for the status word,
688 1.2 thorpej * byte count, and control bytes in the allocation request.
689 1.2 thorpej */
690 1.2 thorpej npages = (length + 6) >> 8;
691 1.2 thorpej
692 1.2 thorpej /*
693 1.2 thorpej * Now allocate the memory.
694 1.2 thorpej */
695 1.2 thorpej SMC_SELECT_BANK(sc, 2);
696 1.2 thorpej bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ALLOC | npages);
697 1.2 thorpej
698 1.2 thorpej timo = MEMORY_WAIT_TIME;
699 1.2 thorpej do {
700 1.2 thorpej if (bus_space_read_1(bst, bsh, INTR_STAT_REG_B) & IM_ALLOC_INT)
701 1.2 thorpej break;
702 1.2 thorpej delay(1);
703 1.2 thorpej } while (--timo);
704 1.2 thorpej
705 1.2 thorpej packetno = bus_space_read_1(bst, bsh, ALLOC_RESULT_REG_B);
706 1.2 thorpej
707 1.2 thorpej if (packetno & ARR_FAILED || timo == 0) {
708 1.2 thorpej /*
709 1.2 thorpej * No transmit memory is available. Record the number
710 1.2 thorpej * of requestd pages and enable the allocation completion
711 1.2 thorpej * interrupt. Set up the watchdog timer in case we miss
712 1.2 thorpej * the interrupt. Mark the interface as active so that
713 1.2 thorpej * no one else attempts to transmit while we're allocating
714 1.2 thorpej * memory.
715 1.2 thorpej */
716 1.2 thorpej bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
717 1.2 thorpej bus_space_read_1(bst, bsh, INTR_MASK_REG_B) | IM_ALLOC_INT);
718 1.2 thorpej
719 1.2 thorpej ifp->if_timer = 5;
720 1.2 thorpej ifp->if_flags |= IFF_OACTIVE;
721 1.2 thorpej
722 1.2 thorpej return;
723 1.2 thorpej }
724 1.2 thorpej
725 1.2 thorpej /*
726 1.2 thorpej * We have a packet number - set the data window.
727 1.2 thorpej */
728 1.2 thorpej bus_space_write_1(bst, bsh, PACKET_NUM_REG_B, packetno);
729 1.2 thorpej
730 1.2 thorpej /*
731 1.2 thorpej * Point to the beginning of the packet.
732 1.2 thorpej */
733 1.2 thorpej bus_space_write_2(bst, bsh, POINTER_REG_W, PTR_AUTOINC /* | 0x0000 */);
734 1.2 thorpej
735 1.2 thorpej /*
736 1.2 thorpej * Send the packet length (+6 for stats, length, and control bytes)
737 1.2 thorpej * and the status word (set to zeros).
738 1.2 thorpej */
739 1.2 thorpej bus_space_write_2(bst, bsh, DATA_REG_W, 0);
740 1.2 thorpej bus_space_write_1(bst, bsh, DATA_REG_B, (length + 6) & 0xff);
741 1.2 thorpej bus_space_write_1(bst, bsh, DATA_REG_B, ((length + 6) >> 8) & 0xff);
742 1.2 thorpej
743 1.2 thorpej /*
744 1.2 thorpej * Get the packet from the kernel. This will include the Ethernet
745 1.2 thorpej * frame header, MAC address, etc.
746 1.2 thorpej */
747 1.32 thorpej IFQ_DEQUEUE(&ifp->if_snd, m);
748 1.2 thorpej
749 1.2 thorpej /*
750 1.2 thorpej * Push the packet out to the card.
751 1.2 thorpej */
752 1.43 scw smc91cxx_copy_tx_frame(sc, m);
753 1.2 thorpej
754 1.2 thorpej #ifdef SMC91CXX_SW_PAD
755 1.2 thorpej /*
756 1.2 thorpej * Push out padding.
757 1.2 thorpej */
758 1.2 thorpej while (pad > 1) {
759 1.2 thorpej bus_space_write_2(bst, bsh, DATA_REG_W, 0);
760 1.2 thorpej pad -= 2;
761 1.2 thorpej }
762 1.2 thorpej if (pad)
763 1.2 thorpej bus_space_write_1(bst, bsh, DATA_REG_B, 0);
764 1.2 thorpej #endif
765 1.2 thorpej
766 1.2 thorpej /*
767 1.2 thorpej * Push out control byte and unused packet byte. The control byte
768 1.2 thorpej * is 0, meaning the packet is even lengthed and no special
769 1.2 thorpej * CRC handling is necessary.
770 1.2 thorpej */
771 1.2 thorpej bus_space_write_2(bst, bsh, DATA_REG_W, 0);
772 1.2 thorpej
773 1.2 thorpej /*
774 1.2 thorpej * Enable transmit interrupts and let the chip go. Set a watchdog
775 1.2 thorpej * in case we miss the interrupt.
776 1.2 thorpej */
777 1.2 thorpej bus_space_write_1(bst, bsh, INTR_MASK_REG_B,
778 1.2 thorpej bus_space_read_1(bst, bsh, INTR_MASK_REG_B) |
779 1.2 thorpej IM_TX_INT | IM_TX_EMPTY_INT);
780 1.2 thorpej
781 1.2 thorpej bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ENQUEUE);
782 1.2 thorpej
783 1.2 thorpej ifp->if_timer = 5;
784 1.2 thorpej
785 1.2 thorpej #if NBPFILTER > 0
786 1.2 thorpej /* Hand off a copy to the bpf. */
787 1.2 thorpej if (ifp->if_bpf)
788 1.43 scw bpf_mtap(ifp->if_bpf, m);
789 1.2 thorpej #endif
790 1.2 thorpej
791 1.2 thorpej ifp->if_opackets++;
792 1.43 scw m_freem(m);
793 1.2 thorpej
794 1.2 thorpej readcheck:
795 1.2 thorpej /*
796 1.2 thorpej * Check for incoming pcakets. We don't want to overflow the small
797 1.2 thorpej * RX FIFO. If nothing has arrived, attempt to queue another
798 1.2 thorpej * transmit packet.
799 1.2 thorpej */
800 1.2 thorpej if (bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) & FIFO_REMPTY)
801 1.2 thorpej goto again;
802 1.2 thorpej }
803 1.2 thorpej
804 1.2 thorpej /*
805 1.43 scw * Squirt a (possibly misaligned) mbuf to the device
806 1.43 scw */
807 1.43 scw void
808 1.43 scw smc91cxx_copy_tx_frame(sc, m0)
809 1.43 scw struct smc91cxx_softc *sc;
810 1.43 scw struct mbuf *m0;
811 1.43 scw {
812 1.43 scw bus_space_tag_t bst = sc->sc_bst;
813 1.43 scw bus_space_handle_t bsh = sc->sc_bsh;
814 1.43 scw struct mbuf *m;
815 1.43 scw int len, leftover;
816 1.43 scw u_int16_t dbuf;
817 1.43 scw u_int8_t *p;
818 1.43 scw #ifdef DIAGNOSTIC
819 1.43 scw u_int8_t *lim;
820 1.43 scw #endif
821 1.43 scw
822 1.43 scw /* start out with no leftover data */
823 1.43 scw leftover = 0;
824 1.43 scw dbuf = 0;
825 1.43 scw
826 1.43 scw /* Process the chain of mbufs */
827 1.43 scw for (m = m0; m != NULL; m = m->m_next) {
828 1.43 scw /*
829 1.43 scw * Process all of the data in a single mbuf.
830 1.43 scw */
831 1.43 scw p = mtod(m, u_int8_t *);
832 1.43 scw len = m->m_len;
833 1.43 scw #ifdef DIAGNOSTIC
834 1.43 scw lim = p + len;
835 1.43 scw #endif
836 1.43 scw
837 1.43 scw while (len > 0) {
838 1.43 scw if (leftover) {
839 1.43 scw /*
840 1.43 scw * Data left over (from mbuf or realignment).
841 1.43 scw * Buffer the next byte, and write it and
842 1.43 scw * the leftover data out.
843 1.43 scw */
844 1.43 scw dbuf |= *p++ << 8;
845 1.43 scw len--;
846 1.43 scw bus_space_write_2(bst, bsh, DATA_REG_W, dbuf);
847 1.43 scw leftover = 0;
848 1.43 scw } else if ((long) p & 1) {
849 1.43 scw /*
850 1.43 scw * Misaligned data. Buffer the next byte.
851 1.43 scw */
852 1.43 scw dbuf = *p++;
853 1.43 scw len--;
854 1.43 scw leftover = 1;
855 1.43 scw } else {
856 1.43 scw /*
857 1.43 scw * Aligned data. This is the case we like.
858 1.43 scw *
859 1.43 scw * Write-region out as much as we can, then
860 1.43 scw * buffer the remaining byte (if any).
861 1.43 scw */
862 1.43 scw leftover = len & 1;
863 1.43 scw len &= ~1;
864 1.43 scw bus_space_write_multi_stream_2(bst, bsh,
865 1.43 scw DATA_REG_W, (u_int16_t *)p, len >> 1);
866 1.43 scw p += len;
867 1.43 scw
868 1.43 scw if (leftover)
869 1.43 scw dbuf = *p++;
870 1.43 scw len = 0;
871 1.43 scw }
872 1.43 scw }
873 1.43 scw if (len < 0)
874 1.43 scw panic("smc91cxx_copy_tx_frame: negative len");
875 1.43 scw #ifdef DIAGNOSTIC
876 1.43 scw if (p != lim)
877 1.43 scw panic("smc91cxx_copy_tx_frame: p != lim");
878 1.43 scw #endif
879 1.43 scw }
880 1.43 scw if (leftover)
881 1.43 scw bus_space_write_1(bst, bsh, DATA_REG_B, dbuf);
882 1.43 scw }
883 1.43 scw
884 1.43 scw /*
885 1.2 thorpej * Interrupt service routine.
886 1.2 thorpej */
887 1.2 thorpej int
888 1.2 thorpej smc91cxx_intr(arg)
889 1.2 thorpej void *arg;
890 1.2 thorpej {
891 1.2 thorpej struct smc91cxx_softc *sc = arg;
892 1.2 thorpej struct ifnet *ifp = &sc->sc_ec.ec_if;
893 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
894 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
895 1.2 thorpej u_int8_t mask, interrupts, status;
896 1.2 thorpej u_int16_t packetno, tx_status, card_stats;
897 1.2 thorpej
898 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 ||
899 1.22 itojun (sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
900 1.4 thorpej return (0);
901 1.4 thorpej
902 1.2 thorpej SMC_SELECT_BANK(sc, 2);
903 1.2 thorpej
904 1.2 thorpej /*
905 1.2 thorpej * Obtain the current interrupt mask.
906 1.2 thorpej */
907 1.2 thorpej mask = bus_space_read_1(bst, bsh, INTR_MASK_REG_B);
908 1.2 thorpej
909 1.2 thorpej /*
910 1.2 thorpej * Get the set of interrupt which occurred and eliminate any
911 1.2 thorpej * which are not enabled.
912 1.2 thorpej */
913 1.2 thorpej interrupts = bus_space_read_1(bst, bsh, INTR_STAT_REG_B);
914 1.2 thorpej status = interrupts & mask;
915 1.2 thorpej
916 1.2 thorpej /* Ours? */
917 1.2 thorpej if (status == 0)
918 1.2 thorpej return (0);
919 1.2 thorpej
920 1.2 thorpej /*
921 1.2 thorpej * It's ours; disable all interrupts while we process them.
922 1.2 thorpej */
923 1.2 thorpej bus_space_write_1(bst, bsh, INTR_MASK_REG_B, 0);
924 1.2 thorpej
925 1.2 thorpej /*
926 1.2 thorpej * Receive overrun interrupts.
927 1.2 thorpej */
928 1.2 thorpej if (status & IM_RX_OVRN_INT) {
929 1.2 thorpej bus_space_write_1(bst, bsh, INTR_ACK_REG_B, IM_RX_OVRN_INT);
930 1.2 thorpej ifp->if_ierrors++;
931 1.2 thorpej }
932 1.2 thorpej
933 1.2 thorpej /*
934 1.2 thorpej * Receive interrupts.
935 1.2 thorpej */
936 1.2 thorpej if (status & IM_RCV_INT) {
937 1.2 thorpej #if 1 /* DIAGNOSTIC */
938 1.2 thorpej packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
939 1.36 pooka if (packetno & FIFO_REMPTY) {
940 1.2 thorpej printf("%s: receive interrupt on empty fifo\n",
941 1.2 thorpej sc->sc_dev.dv_xname);
942 1.36 pooka goto out;
943 1.36 pooka } else
944 1.2 thorpej #endif
945 1.2 thorpej smc91cxx_read(sc);
946 1.2 thorpej }
947 1.2 thorpej
948 1.2 thorpej /*
949 1.2 thorpej * Memory allocation interrupts.
950 1.2 thorpej */
951 1.2 thorpej if (status & IM_ALLOC_INT) {
952 1.2 thorpej /* Disable this interrupt. */
953 1.2 thorpej mask &= ~IM_ALLOC_INT;
954 1.2 thorpej
955 1.2 thorpej /*
956 1.2 thorpej * Release the just-allocated memory. We will reallocate
957 1.2 thorpej * it through the normal start logic.
958 1.2 thorpej */
959 1.2 thorpej while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
960 1.2 thorpej /* XXX bound this loop! */ ;
961 1.2 thorpej bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_FREEPKT);
962 1.2 thorpej
963 1.2 thorpej ifp->if_flags &= ~IFF_OACTIVE;
964 1.2 thorpej ifp->if_timer = 0;
965 1.2 thorpej }
966 1.2 thorpej
967 1.2 thorpej /*
968 1.2 thorpej * Transmit complete interrupt. Handle transmission error messages.
969 1.2 thorpej * This will only be called on error condition because of AUTO RELEASE
970 1.2 thorpej * mode.
971 1.2 thorpej */
972 1.2 thorpej if (status & IM_TX_INT) {
973 1.2 thorpej bus_space_write_1(bst, bsh, INTR_ACK_REG_B, IM_TX_INT);
974 1.2 thorpej
975 1.2 thorpej packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) &
976 1.2 thorpej FIFO_TX_MASK;
977 1.2 thorpej
978 1.2 thorpej /*
979 1.2 thorpej * Select this as the packet to read from.
980 1.2 thorpej */
981 1.2 thorpej bus_space_write_1(bst, bsh, PACKET_NUM_REG_B, packetno);
982 1.2 thorpej
983 1.2 thorpej /*
984 1.2 thorpej * Position the pointer to the beginning of the packet.
985 1.2 thorpej */
986 1.2 thorpej bus_space_write_2(bst, bsh, POINTER_REG_W,
987 1.2 thorpej PTR_AUTOINC | PTR_READ /* | 0x0000 */);
988 1.2 thorpej
989 1.2 thorpej /*
990 1.2 thorpej * Fetch the TX status word. This will be a copy of
991 1.2 thorpej * the EPH_STATUS_REG_W at the time of the transmission
992 1.2 thorpej * failure.
993 1.2 thorpej */
994 1.2 thorpej tx_status = bus_space_read_2(bst, bsh, DATA_REG_W);
995 1.2 thorpej
996 1.2 thorpej if (tx_status & EPHSR_TX_SUC)
997 1.2 thorpej printf("%s: successful packet caused TX interrupt?!\n",
998 1.2 thorpej sc->sc_dev.dv_xname);
999 1.2 thorpej else
1000 1.2 thorpej ifp->if_oerrors++;
1001 1.2 thorpej
1002 1.2 thorpej if (tx_status & EPHSR_LATCOL)
1003 1.2 thorpej ifp->if_collisions++;
1004 1.2 thorpej
1005 1.2 thorpej /*
1006 1.2 thorpej * Some of these errors disable the transmitter; reenable it.
1007 1.2 thorpej */
1008 1.2 thorpej SMC_SELECT_BANK(sc, 0);
1009 1.2 thorpej #ifdef SMC91CXX_SW_PAD
1010 1.2 thorpej bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, TCR_ENABLE);
1011 1.2 thorpej #else
1012 1.2 thorpej bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W,
1013 1.2 thorpej TCR_ENABLE | TCR_PAD_ENABLE);
1014 1.2 thorpej #endif
1015 1.2 thorpej
1016 1.2 thorpej /*
1017 1.2 thorpej * Kill the failed packet and wait for the MMU to unbusy.
1018 1.2 thorpej */
1019 1.2 thorpej SMC_SELECT_BANK(sc, 2);
1020 1.2 thorpej while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
1021 1.2 thorpej /* XXX bound this loop! */ ;
1022 1.2 thorpej bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_FREEPKT);
1023 1.2 thorpej
1024 1.2 thorpej ifp->if_timer = 0;
1025 1.2 thorpej }
1026 1.2 thorpej
1027 1.2 thorpej /*
1028 1.2 thorpej * Transmit underrun interrupts. We use this opportunity to
1029 1.2 thorpej * update transmit statistics from the card.
1030 1.2 thorpej */
1031 1.2 thorpej if (status & IM_TX_EMPTY_INT) {
1032 1.2 thorpej bus_space_write_1(bst, bsh, INTR_ACK_REG_B, IM_TX_EMPTY_INT);
1033 1.2 thorpej
1034 1.2 thorpej /* Disable this interrupt. */
1035 1.2 thorpej mask &= ~IM_TX_EMPTY_INT;
1036 1.2 thorpej
1037 1.2 thorpej SMC_SELECT_BANK(sc, 0);
1038 1.2 thorpej card_stats = bus_space_read_2(bst, bsh, COUNTER_REG_W);
1039 1.2 thorpej
1040 1.2 thorpej /* Single collisions. */
1041 1.2 thorpej ifp->if_collisions += card_stats & ECR_COLN_MASK;
1042 1.2 thorpej
1043 1.2 thorpej /* Multiple collisions. */
1044 1.2 thorpej ifp->if_collisions += (card_stats & ECR_MCOLN_MASK) >> 4;
1045 1.2 thorpej
1046 1.2 thorpej SMC_SELECT_BANK(sc, 2);
1047 1.2 thorpej
1048 1.2 thorpej ifp->if_timer = 0;
1049 1.45 scw }
1050 1.45 scw
1051 1.45 scw if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy &&
1052 1.45 scw (status & IM_MD_INT)) {
1053 1.45 scw /*
1054 1.45 scw * Internal PHY status change
1055 1.45 scw */
1056 1.45 scw mii_tick(&sc->sc_mii);
1057 1.2 thorpej }
1058 1.2 thorpej
1059 1.2 thorpej /*
1060 1.2 thorpej * Other errors. Reset the interface.
1061 1.2 thorpej */
1062 1.2 thorpej if (status & IM_EPH_INT) {
1063 1.2 thorpej smc91cxx_stop(sc);
1064 1.2 thorpej smc91cxx_init(sc);
1065 1.2 thorpej }
1066 1.2 thorpej
1067 1.2 thorpej /*
1068 1.2 thorpej * Attempt to queue more packets for transmission.
1069 1.2 thorpej */
1070 1.2 thorpej smc91cxx_start(ifp);
1071 1.2 thorpej
1072 1.36 pooka out:
1073 1.2 thorpej /*
1074 1.2 thorpej * Reenable the interrupts we wish to receive now that processing
1075 1.2 thorpej * is complete.
1076 1.2 thorpej */
1077 1.2 thorpej mask |= bus_space_read_1(bst, bsh, INTR_MASK_REG_B);
1078 1.2 thorpej bus_space_write_1(bst, bsh, INTR_MASK_REG_B, mask);
1079 1.5 explorer
1080 1.5 explorer #if NRND > 0
1081 1.5 explorer if (status)
1082 1.5 explorer rnd_add_uint32(&sc->rnd_source, status);
1083 1.5 explorer #endif
1084 1.2 thorpej
1085 1.2 thorpej return (1);
1086 1.2 thorpej }
1087 1.2 thorpej
1088 1.2 thorpej /*
1089 1.2 thorpej * Read a packet from the card and pass it up to the kernel.
1090 1.2 thorpej * NOTE! WE EXPECT TO BE IN REGISTER WINDOW 2!
1091 1.2 thorpej */
1092 1.2 thorpej void
1093 1.2 thorpej smc91cxx_read(sc)
1094 1.2 thorpej struct smc91cxx_softc *sc;
1095 1.2 thorpej {
1096 1.2 thorpej struct ifnet *ifp = &sc->sc_ec.ec_if;
1097 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
1098 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
1099 1.2 thorpej struct ether_header *eh;
1100 1.2 thorpej struct mbuf *m;
1101 1.2 thorpej u_int16_t status, packetno, packetlen;
1102 1.2 thorpej u_int8_t *data;
1103 1.41 scw u_int32_t dr;
1104 1.2 thorpej
1105 1.2 thorpej again:
1106 1.2 thorpej /*
1107 1.2 thorpej * Set data pointer to the beginning of the packet. Since
1108 1.2 thorpej * PTR_RCV is set, the packet number will be found automatically
1109 1.2 thorpej * in FIFO_PORTS_REG_W, FIFO_RX_MASK.
1110 1.2 thorpej */
1111 1.2 thorpej bus_space_write_2(bst, bsh, POINTER_REG_W,
1112 1.2 thorpej PTR_READ | PTR_RCV | PTR_AUTOINC /* | 0x0000 */);
1113 1.2 thorpej
1114 1.2 thorpej /*
1115 1.2 thorpej * First two words are status and packet length.
1116 1.2 thorpej */
1117 1.41 scw if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
1118 1.41 scw status = bus_space_read_2(bst, bsh, DATA_REG_W);
1119 1.41 scw packetlen = bus_space_read_2(bst, bsh, DATA_REG_W);
1120 1.41 scw } else {
1121 1.41 scw dr = bus_space_read_4(bst, bsh, DATA_REG_W);
1122 1.41 scw #if BYTE_ORDER == LITTLE_ENDIAN
1123 1.41 scw status = (u_int16_t)dr;
1124 1.41 scw packetlen = (u_int16_t)(dr >> 16);
1125 1.41 scw #else
1126 1.41 scw packetlen = (u_int16_t)dr;
1127 1.41 scw status = (u_int16_t)(dr >> 16);
1128 1.41 scw #endif
1129 1.41 scw }
1130 1.41 scw
1131 1.41 scw packetlen &= RLEN_MASK;
1132 1.2 thorpej
1133 1.2 thorpej /*
1134 1.2 thorpej * The packet length includes 3 extra words: status, length,
1135 1.2 thorpej * and an extra word that includes the control byte.
1136 1.2 thorpej */
1137 1.2 thorpej packetlen -= 6;
1138 1.2 thorpej
1139 1.2 thorpej /*
1140 1.2 thorpej * Account for receive errors and discard.
1141 1.2 thorpej */
1142 1.2 thorpej if (status & RS_ERRORS) {
1143 1.2 thorpej ifp->if_ierrors++;
1144 1.2 thorpej goto out;
1145 1.2 thorpej }
1146 1.2 thorpej
1147 1.2 thorpej /*
1148 1.2 thorpej * Adjust for odd-length packet.
1149 1.2 thorpej */
1150 1.2 thorpej if (status & RS_ODDFRAME)
1151 1.2 thorpej packetlen++;
1152 1.2 thorpej
1153 1.2 thorpej /*
1154 1.2 thorpej * Allocate a header mbuf.
1155 1.2 thorpej */
1156 1.2 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1157 1.2 thorpej if (m == NULL)
1158 1.2 thorpej goto out;
1159 1.2 thorpej m->m_pkthdr.rcvif = ifp;
1160 1.33 itojun m->m_pkthdr.len = packetlen;
1161 1.2 thorpej
1162 1.2 thorpej /*
1163 1.2 thorpej * Always put the packet in a cluster.
1164 1.2 thorpej * XXX should chain small mbufs if less than threshold.
1165 1.2 thorpej */
1166 1.2 thorpej MCLGET(m, M_DONTWAIT);
1167 1.2 thorpej if ((m->m_flags & M_EXT) == 0) {
1168 1.2 thorpej m_freem(m);
1169 1.2 thorpej ifp->if_ierrors++;
1170 1.2 thorpej printf("%s: can't allocate cluster for incoming packet\n",
1171 1.2 thorpej sc->sc_dev.dv_xname);
1172 1.2 thorpej goto out;
1173 1.2 thorpej }
1174 1.2 thorpej
1175 1.2 thorpej /*
1176 1.38 thorpej * Pull the packet off the interface. Make sure the payload
1177 1.38 thorpej * is aligned.
1178 1.2 thorpej */
1179 1.41 scw if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
1180 1.41 scw m->m_data = (caddr_t) ALIGN(mtod(m, caddr_t) +
1181 1.41 scw sizeof(struct ether_header)) - sizeof(struct ether_header);
1182 1.41 scw
1183 1.41 scw eh = mtod(m, struct ether_header *);
1184 1.41 scw data = mtod(m, u_int8_t *);
1185 1.41 scw if (packetlen > 1)
1186 1.41 scw bus_space_read_multi_stream_2(bst, bsh, DATA_REG_W,
1187 1.41 scw (u_int16_t *)data, packetlen >> 1);
1188 1.41 scw if (packetlen & 1) {
1189 1.41 scw data += packetlen & ~1;
1190 1.41 scw *data = bus_space_read_1(bst, bsh, DATA_REG_B);
1191 1.41 scw }
1192 1.41 scw } else {
1193 1.43 scw u_int8_t *dp;
1194 1.43 scw
1195 1.41 scw m->m_data = (caddr_t) ALIGN(mtod(m, caddr_t));
1196 1.41 scw eh = mtod(m, struct ether_header *);
1197 1.43 scw dp = data = mtod(m, u_int8_t *);
1198 1.41 scw if (packetlen > 3)
1199 1.41 scw bus_space_read_multi_stream_4(bst, bsh, DATA_REG_W,
1200 1.41 scw (u_int32_t *)data, packetlen >> 2);
1201 1.41 scw if (packetlen & 3) {
1202 1.41 scw data += packetlen & ~3;
1203 1.41 scw *((u_int32_t *)data) =
1204 1.41 scw bus_space_read_stream_4(bst, bsh, DATA_REG_W);
1205 1.41 scw }
1206 1.2 thorpej }
1207 1.2 thorpej
1208 1.2 thorpej ifp->if_ipackets++;
1209 1.2 thorpej
1210 1.21 itojun /*
1211 1.21 itojun * Make sure to behave as IFF_SIMPLEX in all cases.
1212 1.21 itojun * This is to cope with SMC91C92 (Megahertz XJ10BT), which
1213 1.21 itojun * loops back packets to itself on promiscuous mode.
1214 1.21 itojun * (should be ensured by chipset configuration)
1215 1.21 itojun */
1216 1.19 itojun if ((ifp->if_flags & IFF_PROMISC) != 0) {
1217 1.19 itojun /*
1218 1.23 itojun * Drop packet looped back from myself.
1219 1.19 itojun */
1220 1.23 itojun if (ether_cmp(eh->ether_shost, LLADDR(ifp->if_sadl)) == 0) {
1221 1.2 thorpej m_freem(m);
1222 1.2 thorpej goto out;
1223 1.2 thorpej }
1224 1.2 thorpej }
1225 1.21 itojun
1226 1.43 scw m->m_pkthdr.len = m->m_len = packetlen;
1227 1.43 scw
1228 1.21 itojun #if NBPFILTER > 0
1229 1.21 itojun /*
1230 1.21 itojun * Hand the packet off to bpf listeners.
1231 1.21 itojun */
1232 1.21 itojun if (ifp->if_bpf)
1233 1.21 itojun bpf_mtap(ifp->if_bpf, m);
1234 1.21 itojun #endif
1235 1.2 thorpej
1236 1.17 thorpej (*ifp->if_input)(ifp, m);
1237 1.2 thorpej
1238 1.2 thorpej out:
1239 1.2 thorpej /*
1240 1.2 thorpej * Tell the card to free the memory occupied by this packet.
1241 1.2 thorpej */
1242 1.2 thorpej while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
1243 1.2 thorpej /* XXX bound this loop! */ ;
1244 1.2 thorpej bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RELEASE);
1245 1.2 thorpej
1246 1.2 thorpej /*
1247 1.2 thorpej * Check for another packet.
1248 1.2 thorpej */
1249 1.2 thorpej packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
1250 1.2 thorpej if (packetno & FIFO_REMPTY)
1251 1.2 thorpej return;
1252 1.2 thorpej goto again;
1253 1.2 thorpej }
1254 1.2 thorpej
1255 1.2 thorpej /*
1256 1.2 thorpej * Process an ioctl request.
1257 1.2 thorpej */
1258 1.2 thorpej int
1259 1.2 thorpej smc91cxx_ioctl(ifp, cmd, data)
1260 1.2 thorpej struct ifnet *ifp;
1261 1.2 thorpej u_long cmd;
1262 1.2 thorpej caddr_t data;
1263 1.2 thorpej {
1264 1.2 thorpej struct smc91cxx_softc *sc = ifp->if_softc;
1265 1.2 thorpej struct ifaddr *ifa = (struct ifaddr *)data;
1266 1.2 thorpej struct ifreq *ifr = (struct ifreq *)data;
1267 1.2 thorpej int s, error = 0;
1268 1.2 thorpej
1269 1.11 mycroft s = splnet();
1270 1.2 thorpej
1271 1.2 thorpej switch (cmd) {
1272 1.2 thorpej case SIOCSIFADDR:
1273 1.4 thorpej if ((error = smc91cxx_enable(sc)) != 0)
1274 1.4 thorpej break;
1275 1.2 thorpej ifp->if_flags |= IFF_UP;
1276 1.2 thorpej switch (ifa->ifa_addr->sa_family) {
1277 1.2 thorpej #ifdef INET
1278 1.2 thorpej case AF_INET:
1279 1.2 thorpej smc91cxx_init(sc);
1280 1.2 thorpej arp_ifinit(ifp, ifa);
1281 1.2 thorpej break;
1282 1.2 thorpej #endif
1283 1.2 thorpej #ifdef NS
1284 1.2 thorpej case AF_NS:
1285 1.2 thorpej {
1286 1.2 thorpej struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1287 1.2 thorpej
1288 1.2 thorpej if (ns_nullhost(*ina))
1289 1.2 thorpej ina->x_host =
1290 1.2 thorpej *(union ns_host *)LLADDR(ifp->if_sadl);
1291 1.2 thorpej else {
1292 1.34 thorpej memcpy(LLADDR(ifp->if_sadl), ina->x_host.c_host,
1293 1.2 thorpej ETHER_ADDR_LEN);
1294 1.2 thorpej }
1295 1.2 thorpej
1296 1.2 thorpej /*
1297 1.2 thorpej * Set new address. Reset, because the receiver
1298 1.2 thorpej * has to be stopped before we can set the new
1299 1.2 thorpej * MAC address.
1300 1.2 thorpej */
1301 1.2 thorpej smc91cxx_reset(sc);
1302 1.2 thorpej break;
1303 1.2 thorpej }
1304 1.2 thorpej #endif
1305 1.2 thorpej default:
1306 1.2 thorpej smc91cxx_init(sc);
1307 1.2 thorpej break;
1308 1.2 thorpej }
1309 1.2 thorpej break;
1310 1.2 thorpej
1311 1.2 thorpej #if defined(CCITT) && defined(LLC)
1312 1.2 thorpej case SIOCSIFCONF_X25:
1313 1.4 thorpej if ((error = smc91cxx_enable(sc)) != 0)
1314 1.4 thorpej break;
1315 1.2 thorpej ifp->if_flags |= IFF_UP;
1316 1.2 thorpej ifa->ifa_rtrequest = cons_rtrequest; /* XXX */
1317 1.2 thorpej error = x25_llcglue(PRC_IFUP, ifa->ifa_addr);
1318 1.2 thorpej if (error == 0)
1319 1.2 thorpej smc91cxx_init(sc);
1320 1.2 thorpej break;
1321 1.2 thorpej #endif
1322 1.2 thorpej
1323 1.2 thorpej case SIOCSIFFLAGS:
1324 1.2 thorpej if ((ifp->if_flags & IFF_UP) == 0 &&
1325 1.2 thorpej (ifp->if_flags & IFF_RUNNING) != 0) {
1326 1.2 thorpej /*
1327 1.2 thorpej * If interface is marked down and it is running,
1328 1.2 thorpej * stop it.
1329 1.2 thorpej */
1330 1.2 thorpej smc91cxx_stop(sc);
1331 1.2 thorpej ifp->if_flags &= ~IFF_RUNNING;
1332 1.4 thorpej smc91cxx_disable(sc);
1333 1.2 thorpej } else if ((ifp->if_flags & IFF_UP) != 0 &&
1334 1.2 thorpej (ifp->if_flags & IFF_RUNNING) == 0) {
1335 1.2 thorpej /*
1336 1.2 thorpej * If interface is marked up and it is stopped,
1337 1.2 thorpej * start it.
1338 1.2 thorpej */
1339 1.4 thorpej if ((error = smc91cxx_enable(sc)) != 0)
1340 1.4 thorpej break;
1341 1.2 thorpej smc91cxx_init(sc);
1342 1.14 thorpej } else if ((ifp->if_flags & IFF_UP) != 0) {
1343 1.2 thorpej /*
1344 1.2 thorpej * Reset the interface to pick up changes in any
1345 1.2 thorpej * other flags that affect hardware registers.
1346 1.2 thorpej */
1347 1.2 thorpej smc91cxx_reset(sc);
1348 1.2 thorpej }
1349 1.2 thorpej break;
1350 1.2 thorpej
1351 1.2 thorpej case SIOCADDMULTI:
1352 1.2 thorpej case SIOCDELMULTI:
1353 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
1354 1.4 thorpej error = EIO;
1355 1.4 thorpej break;
1356 1.4 thorpej }
1357 1.4 thorpej
1358 1.2 thorpej error = (cmd == SIOCADDMULTI) ?
1359 1.2 thorpej ether_addmulti(ifr, &sc->sc_ec) :
1360 1.2 thorpej ether_delmulti(ifr, &sc->sc_ec);
1361 1.2 thorpej if (error == ENETRESET) {
1362 1.2 thorpej /*
1363 1.2 thorpej * Multicast list has changed; set the hardware
1364 1.2 thorpej * filter accordingly.
1365 1.2 thorpej */
1366 1.49 thorpej if (ifp->if_flags & IFF_RUNNING)
1367 1.49 thorpej smc91cxx_reset(sc);
1368 1.2 thorpej error = 0;
1369 1.2 thorpej }
1370 1.2 thorpej break;
1371 1.2 thorpej
1372 1.2 thorpej case SIOCGIFMEDIA:
1373 1.2 thorpej case SIOCSIFMEDIA:
1374 1.26 briggs error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1375 1.2 thorpej break;
1376 1.2 thorpej
1377 1.2 thorpej default:
1378 1.2 thorpej error = EINVAL;
1379 1.2 thorpej break;
1380 1.2 thorpej }
1381 1.2 thorpej
1382 1.2 thorpej splx(s);
1383 1.2 thorpej return (error);
1384 1.2 thorpej }
1385 1.2 thorpej
1386 1.2 thorpej /*
1387 1.2 thorpej * Reset the interface.
1388 1.2 thorpej */
1389 1.2 thorpej void
1390 1.2 thorpej smc91cxx_reset(sc)
1391 1.2 thorpej struct smc91cxx_softc *sc;
1392 1.2 thorpej {
1393 1.2 thorpej int s;
1394 1.2 thorpej
1395 1.11 mycroft s = splnet();
1396 1.2 thorpej smc91cxx_stop(sc);
1397 1.2 thorpej smc91cxx_init(sc);
1398 1.2 thorpej splx(s);
1399 1.2 thorpej }
1400 1.2 thorpej
1401 1.2 thorpej /*
1402 1.2 thorpej * Watchdog timer.
1403 1.2 thorpej */
1404 1.2 thorpej void
1405 1.2 thorpej smc91cxx_watchdog(ifp)
1406 1.2 thorpej struct ifnet *ifp;
1407 1.2 thorpej {
1408 1.2 thorpej struct smc91cxx_softc *sc = ifp->if_softc;
1409 1.2 thorpej
1410 1.2 thorpej log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
1411 1.2 thorpej ifp->if_oerrors++;
1412 1.2 thorpej smc91cxx_reset(sc);
1413 1.2 thorpej }
1414 1.2 thorpej
1415 1.2 thorpej /*
1416 1.2 thorpej * Stop output on the interface.
1417 1.2 thorpej */
1418 1.2 thorpej void
1419 1.2 thorpej smc91cxx_stop(sc)
1420 1.2 thorpej struct smc91cxx_softc *sc;
1421 1.2 thorpej {
1422 1.2 thorpej bus_space_tag_t bst = sc->sc_bst;
1423 1.2 thorpej bus_space_handle_t bsh = sc->sc_bsh;
1424 1.2 thorpej
1425 1.2 thorpej /*
1426 1.2 thorpej * Clear interrupt mask; disable all interrupts.
1427 1.2 thorpej */
1428 1.2 thorpej SMC_SELECT_BANK(sc, 2);
1429 1.2 thorpej bus_space_write_1(bst, bsh, INTR_MASK_REG_B, 0);
1430 1.2 thorpej
1431 1.2 thorpej /*
1432 1.2 thorpej * Disable transmitter and receiver.
1433 1.2 thorpej */
1434 1.2 thorpej SMC_SELECT_BANK(sc, 0);
1435 1.2 thorpej bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
1436 1.2 thorpej bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
1437 1.2 thorpej
1438 1.2 thorpej /*
1439 1.2 thorpej * Cancel watchdog timer.
1440 1.2 thorpej */
1441 1.2 thorpej sc->sc_ec.ec_if.if_timer = 0;
1442 1.4 thorpej }
1443 1.4 thorpej
1444 1.4 thorpej /*
1445 1.4 thorpej * Enable power on the interface.
1446 1.4 thorpej */
1447 1.4 thorpej int
1448 1.4 thorpej smc91cxx_enable(sc)
1449 1.4 thorpej struct smc91cxx_softc *sc;
1450 1.4 thorpej {
1451 1.4 thorpej
1452 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 && sc->sc_enable != NULL) {
1453 1.4 thorpej if ((*sc->sc_enable)(sc) != 0) {
1454 1.4 thorpej printf("%s: device enable failed\n",
1455 1.4 thorpej sc->sc_dev.dv_xname);
1456 1.4 thorpej return (EIO);
1457 1.4 thorpej }
1458 1.4 thorpej }
1459 1.4 thorpej
1460 1.25 jhawk sc->sc_flags |= SMC_FLAGS_ENABLED;
1461 1.4 thorpej return (0);
1462 1.4 thorpej }
1463 1.4 thorpej
1464 1.4 thorpej /*
1465 1.4 thorpej * Disable power on the interface.
1466 1.4 thorpej */
1467 1.4 thorpej void
1468 1.4 thorpej smc91cxx_disable(sc)
1469 1.4 thorpej struct smc91cxx_softc *sc;
1470 1.4 thorpej {
1471 1.4 thorpej
1472 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ENABLED) != 0 && sc->sc_disable != NULL) {
1473 1.4 thorpej (*sc->sc_disable)(sc);
1474 1.25 jhawk sc->sc_flags &= ~SMC_FLAGS_ENABLED;
1475 1.4 thorpej }
1476 1.13 thorpej }
1477 1.13 thorpej
1478 1.13 thorpej int
1479 1.13 thorpej smc91cxx_activate(self, act)
1480 1.13 thorpej struct device *self;
1481 1.13 thorpej enum devact act;
1482 1.13 thorpej {
1483 1.13 thorpej struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
1484 1.13 thorpej int rv = 0, s;
1485 1.13 thorpej
1486 1.13 thorpej s = splnet();
1487 1.13 thorpej switch (act) {
1488 1.13 thorpej case DVACT_ACTIVATE:
1489 1.13 thorpej rv = EOPNOTSUPP;
1490 1.13 thorpej break;
1491 1.13 thorpej
1492 1.13 thorpej case DVACT_DEACTIVATE:
1493 1.24 enami if_deactivate(&sc->sc_ec.ec_if);
1494 1.13 thorpej break;
1495 1.13 thorpej }
1496 1.13 thorpej splx(s);
1497 1.13 thorpej return (rv);
1498 1.22 itojun }
1499 1.22 itojun
1500 1.22 itojun int
1501 1.22 itojun smc91cxx_detach(self, flags)
1502 1.22 itojun struct device *self;
1503 1.22 itojun int flags;
1504 1.22 itojun {
1505 1.22 itojun struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
1506 1.22 itojun struct ifnet *ifp = &sc->sc_ec.ec_if;
1507 1.22 itojun
1508 1.25 jhawk /* Succeed now if there's no work to do. */
1509 1.25 jhawk if ((sc->sc_flags & SMC_FLAGS_ATTACHED) == 0)
1510 1.25 jhawk return (0);
1511 1.25 jhawk
1512 1.25 jhawk
1513 1.25 jhawk /* smc91cxx_disable() checks SMC_FLAGS_ENABLED */
1514 1.22 itojun smc91cxx_disable(sc);
1515 1.22 itojun
1516 1.22 itojun /* smc91cxx_attach() never fails */
1517 1.22 itojun
1518 1.22 itojun /* Delete all media. */
1519 1.26 briggs ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
1520 1.22 itojun
1521 1.22 itojun #if NRND > 0
1522 1.22 itojun rnd_detach_source(&sc->rnd_source);
1523 1.22 itojun #endif
1524 1.22 itojun ether_ifdetach(ifp);
1525 1.22 itojun if_detach(ifp);
1526 1.22 itojun
1527 1.22 itojun return (0);
1528 1.2 thorpej }
1529 1.26 briggs
1530 1.26 briggs u_int32_t
1531 1.26 briggs smc91cxx_mii_bitbang_read(self)
1532 1.26 briggs struct device *self;
1533 1.26 briggs {
1534 1.26 briggs struct smc91cxx_softc *sc = (void *) self;
1535 1.26 briggs
1536 1.26 briggs /* We're already in bank 3. */
1537 1.26 briggs return (bus_space_read_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W));
1538 1.26 briggs }
1539 1.26 briggs
1540 1.26 briggs void
1541 1.26 briggs smc91cxx_mii_bitbang_write(self, val)
1542 1.26 briggs struct device *self;
1543 1.26 briggs u_int32_t val;
1544 1.26 briggs {
1545 1.26 briggs struct smc91cxx_softc *sc = (void *) self;
1546 1.26 briggs
1547 1.26 briggs /* We're already in bank 3. */
1548 1.26 briggs bus_space_write_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W, val);
1549 1.26 briggs }
1550 1.26 briggs
1551 1.26 briggs int
1552 1.26 briggs smc91cxx_mii_readreg(self, phy, reg)
1553 1.26 briggs struct device *self;
1554 1.26 briggs int phy, reg;
1555 1.26 briggs {
1556 1.26 briggs struct smc91cxx_softc *sc = (void *) self;
1557 1.26 briggs int val;
1558 1.26 briggs
1559 1.26 briggs SMC_SELECT_BANK(sc, 3);
1560 1.26 briggs
1561 1.26 briggs val = mii_bitbang_readreg(self, &smc91cxx_mii_bitbang_ops, phy, reg);
1562 1.26 briggs
1563 1.26 briggs SMC_SELECT_BANK(sc, 2);
1564 1.26 briggs
1565 1.26 briggs return (val);
1566 1.26 briggs }
1567 1.26 briggs
1568 1.26 briggs void
1569 1.26 briggs smc91cxx_mii_writereg(self, phy, reg, val)
1570 1.26 briggs struct device *self;
1571 1.26 briggs int phy, reg, val;
1572 1.26 briggs {
1573 1.26 briggs struct smc91cxx_softc *sc = (void *) self;
1574 1.26 briggs
1575 1.26 briggs SMC_SELECT_BANK(sc, 3);
1576 1.26 briggs
1577 1.26 briggs mii_bitbang_writereg(self, &smc91cxx_mii_bitbang_ops, phy, reg, val);
1578 1.26 briggs
1579 1.26 briggs SMC_SELECT_BANK(sc, 2);
1580 1.26 briggs }
1581 1.26 briggs
1582 1.26 briggs void
1583 1.26 briggs smc91cxx_statchg(self)
1584 1.26 briggs struct device *self;
1585 1.26 briggs {
1586 1.26 briggs struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
1587 1.26 briggs bus_space_tag_t bst = sc->sc_bst;
1588 1.26 briggs bus_space_handle_t bsh = sc->sc_bsh;
1589 1.26 briggs int mctl;
1590 1.26 briggs
1591 1.26 briggs SMC_SELECT_BANK(sc, 0);
1592 1.26 briggs mctl = bus_space_read_2(bst, bsh, TXMIT_CONTROL_REG_W);
1593 1.26 briggs if (sc->sc_mii.mii_media_active & IFM_FDX)
1594 1.26 briggs mctl |= TCR_SWFDUP;
1595 1.26 briggs else
1596 1.26 briggs mctl &= ~TCR_SWFDUP;
1597 1.26 briggs bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, mctl);
1598 1.26 briggs SMC_SELECT_BANK(sc, 2); /* back to operating window */
1599 1.26 briggs }
1600 1.26 briggs
1601 1.26 briggs /*
1602 1.26 briggs * One second timer, used to tick the MII.
1603 1.26 briggs */
1604 1.26 briggs void
1605 1.26 briggs smc91cxx_tick(arg)
1606 1.26 briggs void *arg;
1607 1.26 briggs {
1608 1.26 briggs struct smc91cxx_softc *sc = arg;
1609 1.26 briggs int s;
1610 1.26 briggs
1611 1.26 briggs #ifdef DIAGNOSTIC
1612 1.26 briggs if ((sc->sc_flags & SMC_FLAGS_HAS_MII) == 0)
1613 1.26 briggs panic("smc91cxx_tick");
1614 1.26 briggs #endif
1615 1.26 briggs
1616 1.26 briggs if ((sc->sc_dev.dv_flags & DVF_ACTIVE) == 0)
1617 1.26 briggs return;
1618 1.26 briggs
1619 1.26 briggs s = splnet();
1620 1.26 briggs mii_tick(&sc->sc_mii);
1621 1.26 briggs splx(s);
1622 1.26 briggs
1623 1.26 briggs callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
1624 1.26 briggs }
1625 1.26 briggs
1626