Home | History | Annotate | Line # | Download | only in ic
smc91cxx.c revision 1.80
      1  1.80       tls /*	$NetBSD: smc91cxx.c,v 1.80 2012/02/02 19:43:03 tls Exp $	*/
      2   1.2   thorpej 
      3   1.2   thorpej /*-
      4   1.2   thorpej  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5   1.2   thorpej  * All rights reserved.
      6   1.2   thorpej  *
      7   1.2   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.2   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.2   thorpej  * NASA Ames Research Center.
     10   1.2   thorpej  *
     11   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.2   thorpej  * modification, are permitted provided that the following conditions
     13   1.2   thorpej  * are met:
     14   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.2   thorpej  *
     20   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.2   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.2   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.3       jtc  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.3       jtc  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.2   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.2   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.2   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.2   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.2   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.2   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31   1.2   thorpej  */
     32   1.2   thorpej 
     33  1.51     perry /*
     34   1.2   thorpej  * Copyright (c) 1996 Gardner Buchanan <gbuchanan (at) shl.com>
     35   1.2   thorpej  * All rights reserved.
     36  1.51     perry  *
     37   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     38   1.2   thorpej  * modification, are permitted provided that the following conditions
     39   1.2   thorpej  * are met:
     40   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     41   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     42   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     44   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     45   1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     46   1.2   thorpej  *    must display the following acknowledgement:
     47   1.2   thorpej  *	This product includes software developed by Gardner Buchanan.
     48   1.2   thorpej  * 4. The name of Gardner Buchanan may not be used to endorse or promote
     49   1.2   thorpej  *    products derived from this software without specific prior written
     50   1.2   thorpej  *    permission.
     51  1.51     perry  *
     52   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     53   1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     54   1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     55   1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     56   1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     57   1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     58   1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     59   1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     60   1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     61   1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     62  1.51     perry  *
     63   1.2   thorpej  *   from FreeBSD Id: if_sn.c,v 1.4 1996/03/18 15:47:16 gardner Exp
     64  1.51     perry  */
     65   1.2   thorpej 
     66   1.2   thorpej /*
     67   1.2   thorpej  * Core driver for the SMC 91Cxx family of Ethernet chips.
     68   1.2   thorpej  *
     69   1.2   thorpej  * Memory allocation interrupt logic is drived from an SMC 91C90 driver
     70   1.2   thorpej  * written for NetBSD/amiga by Michael Hitch.
     71   1.2   thorpej  */
     72  1.37     lukem 
     73  1.37     lukem #include <sys/cdefs.h>
     74  1.80       tls __KERNEL_RCSID(0, "$NetBSD: smc91cxx.c,v 1.80 2012/02/02 19:43:03 tls Exp $");
     75   1.2   thorpej 
     76   1.7  jonathan #include "opt_inet.h"
     77   1.2   thorpej 
     78  1.51     perry #include <sys/param.h>
     79   1.2   thorpej #include <sys/systm.h>
     80   1.2   thorpej #include <sys/mbuf.h>
     81   1.2   thorpej #include <sys/syslog.h>
     82   1.2   thorpej #include <sys/socket.h>
     83   1.2   thorpej #include <sys/device.h>
     84  1.26    briggs #include <sys/kernel.h>
     85   1.2   thorpej #include <sys/malloc.h>
     86  1.51     perry #include <sys/ioctl.h>
     87   1.2   thorpej #include <sys/errno.h>
     88   1.5  explorer #include <sys/rnd.h>
     89   1.2   thorpej 
     90  1.63        ad #include <sys/bus.h>
     91  1.63        ad #include <sys/intr.h>
     92   1.2   thorpej 
     93   1.2   thorpej #include <net/if.h>
     94   1.2   thorpej #include <net/if_dl.h>
     95   1.2   thorpej #include <net/if_ether.h>
     96  1.51     perry #include <net/if_media.h>
     97   1.2   thorpej 
     98   1.2   thorpej #ifdef INET
     99  1.51     perry #include <netinet/in.h>
    100   1.2   thorpej #include <netinet/if_inarp.h>
    101   1.2   thorpej #include <netinet/in_systm.h>
    102   1.2   thorpej #include <netinet/in_var.h>
    103   1.2   thorpej #include <netinet/ip.h>
    104   1.2   thorpej #endif
    105   1.2   thorpej 
    106   1.2   thorpej #include <net/bpf.h>
    107   1.2   thorpej #include <net/bpfdesc.h>
    108   1.2   thorpej 
    109  1.26    briggs #include <dev/mii/mii.h>
    110  1.26    briggs #include <dev/mii/miivar.h>
    111  1.26    briggs #include <dev/mii/mii_bitbang.h>
    112  1.26    briggs 
    113   1.2   thorpej #include <dev/ic/smc91cxxreg.h>
    114   1.2   thorpej #include <dev/ic/smc91cxxvar.h>
    115  1.40   thorpej 
    116  1.40   thorpej #ifndef __BUS_SPACE_HAS_STREAM_METHODS
    117  1.40   thorpej #define bus_space_write_multi_stream_2 bus_space_write_multi_2
    118  1.42       bsh #define bus_space_write_multi_stream_4 bus_space_write_multi_4
    119  1.40   thorpej #define bus_space_read_multi_stream_2  bus_space_read_multi_2
    120  1.42       bsh #define bus_space_read_multi_stream_4  bus_space_read_multi_4
    121  1.42       bsh 
    122  1.42       bsh #define bus_space_write_stream_4 bus_space_write_4
    123  1.42       bsh #define bus_space_read_stream_4  bus_space_read_4
    124  1.40   thorpej #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
    125   1.2   thorpej 
    126   1.2   thorpej /* XXX Hardware padding doesn't work yet(?) */
    127   1.2   thorpej #define	SMC91CXX_SW_PAD
    128   1.2   thorpej 
    129   1.2   thorpej const char *smc91cxx_idstrs[] = {
    130   1.2   thorpej 	NULL,				/* 0 */
    131   1.2   thorpej 	NULL,				/* 1 */
    132   1.2   thorpej 	NULL,				/* 2 */
    133   1.2   thorpej 	"SMC91C90/91C92",		/* 3 */
    134  1.39       chs 	"SMC91C94/91C96",		/* 4 */
    135   1.2   thorpej 	"SMC91C95",			/* 5 */
    136   1.2   thorpej 	NULL,				/* 6 */
    137   1.2   thorpej 	"SMC91C100",			/* 7 */
    138  1.26    briggs 	"SMC91C100FD",			/* 8 */
    139  1.45       scw 	"SMC91C111",			/* 9 */
    140   1.2   thorpej 	NULL,				/* 10 */
    141   1.2   thorpej 	NULL,				/* 11 */
    142   1.2   thorpej 	NULL,				/* 12 */
    143   1.2   thorpej 	NULL,				/* 13 */
    144   1.2   thorpej 	NULL,				/* 14 */
    145   1.2   thorpej 	NULL,				/* 15 */
    146   1.2   thorpej };
    147   1.2   thorpej 
    148   1.2   thorpej /* Supported media types. */
    149   1.2   thorpej const int smc91cxx_media[] = {
    150   1.2   thorpej 	IFM_ETHER|IFM_10_T,
    151   1.2   thorpej 	IFM_ETHER|IFM_10_5,
    152   1.2   thorpej };
    153   1.2   thorpej #define	NSMC91CxxMEDIA	(sizeof(smc91cxx_media) / sizeof(smc91cxx_media[0]))
    154   1.2   thorpej 
    155  1.26    briggs /*
    156  1.26    briggs  * MII bit-bang glue.
    157  1.26    briggs  */
    158  1.75    cegger u_int32_t smc91cxx_mii_bitbang_read(device_t);
    159  1.75    cegger void smc91cxx_mii_bitbang_write(device_t, u_int32_t);
    160  1.26    briggs 
    161  1.26    briggs const struct mii_bitbang_ops smc91cxx_mii_bitbang_ops = {
    162  1.26    briggs 	smc91cxx_mii_bitbang_read,
    163  1.26    briggs 	smc91cxx_mii_bitbang_write,
    164  1.26    briggs 	{
    165  1.26    briggs 		MR_MDO,		/* MII_BIT_MDO */
    166  1.26    briggs 		MR_MDI,		/* MII_BIT_MDI */
    167  1.26    briggs 		MR_MCLK,	/* MII_BIT_MDC */
    168  1.26    briggs 		MR_MDOE,	/* MII_BIT_DIR_HOST_PHY */
    169  1.26    briggs 		0,		/* MII_BIT_DIR_PHY_HOST */
    170  1.26    briggs 	}
    171  1.26    briggs };
    172  1.26    briggs 
    173  1.26    briggs /* MII callbacks */
    174  1.75    cegger int	smc91cxx_mii_readreg(device_t, int, int);
    175  1.75    cegger void	smc91cxx_mii_writereg(device_t, int, int, int);
    176  1.75    cegger void	smc91cxx_statchg(device_t);
    177  1.50     perry void	smc91cxx_tick(void *);
    178  1.50     perry 
    179  1.50     perry int	smc91cxx_mediachange(struct ifnet *);
    180  1.50     perry void	smc91cxx_mediastatus(struct ifnet *, struct ifmediareq *);
    181  1.50     perry 
    182  1.50     perry int	smc91cxx_set_media(struct smc91cxx_softc *, int);
    183  1.50     perry 
    184  1.50     perry void	smc91cxx_init(struct smc91cxx_softc *);
    185  1.50     perry void	smc91cxx_read(struct smc91cxx_softc *);
    186  1.50     perry void	smc91cxx_reset(struct smc91cxx_softc *);
    187  1.50     perry void	smc91cxx_start(struct ifnet *);
    188  1.67      matt uint8_t	smc91cxx_copy_tx_frame(struct smc91cxx_softc *, struct mbuf *);
    189  1.50     perry void	smc91cxx_resume(struct smc91cxx_softc *);
    190  1.50     perry void	smc91cxx_stop(struct smc91cxx_softc *);
    191  1.50     perry void	smc91cxx_watchdog(struct ifnet *);
    192  1.59  christos int	smc91cxx_ioctl(struct ifnet *, u_long, void *);
    193   1.2   thorpej 
    194  1.61    dyoung static inline int ether_cmp(const void *, const void *);
    195  1.54     perry static inline int
    196  1.73       dsl ether_cmp(const void *va, const void *vb)
    197   1.2   thorpej {
    198  1.61    dyoung 	const u_int8_t *a = va;
    199  1.61    dyoung 	const u_int8_t *b = vb;
    200   1.2   thorpej 
    201   1.2   thorpej 	return ((a[5] != b[5]) || (a[4] != b[4]) || (a[3] != b[3]) ||
    202   1.2   thorpej 		(a[2] != b[2]) || (a[1] != b[1]) || (a[0] != b[0]));
    203   1.2   thorpej }
    204   1.2   thorpej 
    205  1.67      matt static inline void
    206  1.67      matt smc91cxx_intr_mask_write(bus_space_tag_t bst, bus_space_handle_t bsh,
    207  1.67      matt 	uint8_t mask)
    208  1.67      matt {
    209  1.67      matt 	KDASSERT((mask & IM_ERCV_INT) == 0);
    210  1.67      matt #ifdef SMC91CXX_NO_BYTE_WRITE
    211  1.67      matt #if BYTE_ORDER == LITTLE_ENDIAN
    212  1.67      matt 	bus_space_write_2(bst, bsh, INTR_STAT_REG_B, mask << 8);
    213  1.67      matt #else
    214  1.68  nakayama 	bus_space_write_2(bst, bsh, INTR_STAT_REG_B, mask);
    215  1.67      matt #endif
    216  1.67      matt #else
    217  1.67      matt 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B, mask);
    218  1.67      matt #endif
    219  1.67      matt 	KDASSERT(!(bus_space_read_1(bst, bsh, INTR_MASK_REG_B) & IM_ERCV_INT));
    220  1.67      matt }
    221  1.67      matt 
    222  1.67      matt static inline void
    223  1.67      matt smc91cxx_intr_ack_write(bus_space_tag_t bst, bus_space_handle_t bsh,
    224  1.67      matt 	uint8_t mask)
    225  1.67      matt {
    226  1.67      matt #ifdef SMC91CXX_NO_BYTE_WRITE
    227  1.67      matt #if BYTE_ORDER == LITTLE_ENDIAN
    228  1.67      matt 	bus_space_write_2(bst, bsh, INTR_ACK_REG_B,
    229  1.67      matt 	    mask | (bus_space_read_2(bst, bsh, INTR_ACK_REG_B) & 0xff00));
    230  1.67      matt #else
    231  1.67      matt 	bus_space_write_2(bst, bsh, INTR_ACK_REG_B,
    232  1.67      matt 	    (mask << 8) | (bus_space_read_2(bst, bsh, INTR_ACK_REG_B) & 0xff));
    233  1.67      matt #endif
    234  1.67      matt #else
    235  1.67      matt 	bus_space_write_1(bst, bsh, INTR_ACK_REG_B, mask);
    236  1.67      matt #endif
    237  1.67      matt 	KDASSERT(!(bus_space_read_1(bst, bsh, INTR_MASK_REG_B) & IM_ERCV_INT));
    238  1.67      matt }
    239  1.67      matt 
    240   1.2   thorpej void
    241  1.72       dsl smc91cxx_attach(struct smc91cxx_softc *sc, u_int8_t *myea)
    242   1.2   thorpej {
    243   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    244   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    245   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    246  1.26    briggs 	struct ifmedia *ifm = &sc->sc_mii.mii_media;
    247   1.2   thorpej 	const char *idstr;
    248  1.26    briggs 	u_int32_t miicapabilities;
    249   1.2   thorpej 	u_int16_t tmp;
    250   1.2   thorpej 	u_int8_t enaddr[ETHER_ADDR_LEN];
    251  1.45       scw 	int i, aui, mult, scale, memsize;
    252  1.26    briggs 	char pbuf[9];
    253   1.2   thorpej 
    254  1.47   mycroft 	tmp = bus_space_read_2(bst, bsh, BANK_SELECT_REG_W);
    255  1.47   mycroft 	/* check magic number */
    256  1.47   mycroft 	if ((tmp & BSR_DETECT_MASK) != BSR_DETECT_VALUE) {
    257  1.65    cegger 		aprint_error_dev(&sc->sc_dev, "failed to detect chip, bsr=%04x\n", tmp);
    258  1.47   mycroft 		return;
    259  1.47   mycroft 	}
    260  1.47   mycroft 
    261   1.2   thorpej 	/* Make sure the chip is stopped. */
    262   1.2   thorpej 	smc91cxx_stop(sc);
    263   1.2   thorpej 
    264   1.2   thorpej 	SMC_SELECT_BANK(sc, 3);
    265   1.2   thorpej 	tmp = bus_space_read_2(bst, bsh, REVISION_REG_W);
    266  1.26    briggs 	sc->sc_chipid = RR_ID(tmp);
    267  1.47   mycroft 	idstr = smc91cxx_idstrs[sc->sc_chipid];
    268  1.47   mycroft 
    269  1.65    cegger 	aprint_normal_dev(&sc->sc_dev, "");
    270   1.2   thorpej 	if (idstr != NULL)
    271  1.47   mycroft 		aprint_normal("%s, ", idstr);
    272   1.2   thorpej 	else
    273  1.47   mycroft 		aprint_normal("unknown chip id %d, ", sc->sc_chipid);
    274  1.47   mycroft 	aprint_normal("revision %d, ", RR_REV(tmp));
    275  1.26    briggs 
    276  1.26    briggs 	SMC_SELECT_BANK(sc, 0);
    277  1.45       scw 	switch (sc->sc_chipid) {
    278  1.45       scw 	default:
    279  1.45       scw 		mult = MCR_MEM_MULT(bus_space_read_2(bst, bsh, MEM_CFG_REG_W));
    280  1.45       scw 		scale = MIR_SCALE_91C9x;
    281  1.45       scw 		break;
    282  1.45       scw 
    283  1.45       scw 	case CHIP_91C111:
    284  1.45       scw 		mult = MIR_MULT_91C111;
    285  1.45       scw 		scale = MIR_SCALE_91C111;
    286  1.45       scw 	}
    287  1.26    briggs 	memsize = bus_space_read_2(bst, bsh, MEM_INFO_REG_W) & MIR_TOTAL_MASK;
    288  1.26    briggs 	if (memsize == 255) memsize++;
    289  1.45       scw 	memsize *= scale * mult;
    290  1.26    briggs 
    291  1.26    briggs 	format_bytes(pbuf, sizeof(pbuf), memsize);
    292  1.47   mycroft 	aprint_normal("buffer size: %s\n", pbuf);
    293   1.2   thorpej 
    294   1.2   thorpej 	/* Read the station address from the chip. */
    295   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    296   1.2   thorpej 	if (myea == NULL) {
    297   1.2   thorpej 		myea = enaddr;
    298   1.2   thorpej 		for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
    299   1.2   thorpej 			tmp = bus_space_read_2(bst, bsh, IAR_ADDR0_REG_W + i);
    300   1.2   thorpej 			myea[i + 1] = (tmp >> 8) & 0xff;
    301   1.2   thorpej 			myea[i] = tmp & 0xff;
    302   1.2   thorpej 		}
    303   1.2   thorpej 	}
    304  1.65    cegger 	aprint_normal_dev(&sc->sc_dev, "MAC address %s, ",
    305   1.2   thorpej 	    ether_sprintf(myea));
    306   1.2   thorpej 
    307   1.2   thorpej 	/* Initialize the ifnet structure. */
    308  1.65    cegger 	strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
    309   1.2   thorpej 	ifp->if_softc = sc;
    310   1.2   thorpej 	ifp->if_start = smc91cxx_start;
    311   1.2   thorpej 	ifp->if_ioctl = smc91cxx_ioctl;
    312   1.2   thorpej 	ifp->if_watchdog = smc91cxx_watchdog;
    313   1.2   thorpej 	ifp->if_flags =
    314   1.2   thorpej 	    IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS | IFF_MULTICAST;
    315  1.32   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    316   1.2   thorpej 
    317   1.2   thorpej 	/* Attach the interface. */
    318   1.2   thorpej 	if_attach(ifp);
    319   1.2   thorpej 	ether_ifattach(ifp, myea);
    320   1.2   thorpej 
    321  1.26    briggs 	/*
    322  1.26    briggs 	 * Initialize our media structures and MII info.  We will
    323  1.26    briggs 	 * probe the MII if we are on the SMC91Cxx
    324  1.26    briggs 	 */
    325  1.26    briggs 	sc->sc_mii.mii_ifp = ifp;
    326  1.26    briggs 	sc->sc_mii.mii_readreg = smc91cxx_mii_readreg;
    327  1.26    briggs 	sc->sc_mii.mii_writereg = smc91cxx_mii_writereg;
    328  1.26    briggs 	sc->sc_mii.mii_statchg = smc91cxx_statchg;
    329  1.44      fair 	ifmedia_init(ifm, IFM_IMASK, smc91cxx_mediachange, smc91cxx_mediastatus);
    330  1.26    briggs 
    331  1.26    briggs 	SMC_SELECT_BANK(sc, 1);
    332  1.26    briggs 	tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    333  1.26    briggs 
    334  1.35   thorpej 	miicapabilities = BMSR_MEDIAMASK|BMSR_ANEG;
    335  1.26    briggs 	switch (sc->sc_chipid) {
    336  1.26    briggs 	case CHIP_91100:
    337  1.26    briggs 		/*
    338  1.26    briggs 		 * The 91100 does not have full-duplex capabilities,
    339  1.26    briggs 		 * even if the PHY does.
    340  1.26    briggs 		 */
    341  1.26    briggs 		miicapabilities &= ~(BMSR_100TXFDX | BMSR_10TFDX);
    342  1.26    briggs 	case CHIP_91100FD:
    343  1.45       scw 	case CHIP_91C111:
    344  1.26    briggs 		if (tmp & CR_MII_SELECT) {
    345  1.47   mycroft 			aprint_normal("default media MII");
    346  1.45       scw 			if (sc->sc_chipid == CHIP_91C111) {
    347  1.47   mycroft 				aprint_normal(" (%s PHY)\n", (tmp & CR_AUI_SELECT) ?
    348  1.45       scw 				    "external" : "internal");
    349  1.45       scw 				sc->sc_internal_phy = !(tmp & CR_AUI_SELECT);
    350  1.45       scw 			} else
    351  1.47   mycroft 				aprint_normal("\n");
    352  1.26    briggs 			mii_attach(&sc->sc_dev, &sc->sc_mii, miicapabilities,
    353  1.26    briggs 			    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    354  1.26    briggs 			if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    355  1.26    briggs 				ifmedia_add(&sc->sc_mii.mii_media,
    356  1.26    briggs 				    IFM_ETHER|IFM_NONE, 0, NULL);
    357  1.26    briggs 				ifmedia_set(&sc->sc_mii.mii_media,
    358  1.26    briggs 				    IFM_ETHER|IFM_NONE);
    359  1.26    briggs 			} else {
    360  1.26    briggs 				ifmedia_set(&sc->sc_mii.mii_media,
    361  1.26    briggs 				    IFM_ETHER|IFM_AUTO);
    362  1.26    briggs 			}
    363  1.26    briggs 			sc->sc_flags |= SMC_FLAGS_HAS_MII;
    364  1.26    briggs 			break;
    365  1.45       scw 		} else
    366  1.45       scw 		if (sc->sc_chipid == CHIP_91C111) {
    367  1.45       scw 			/*
    368  1.45       scw 			 * XXX: Should bring it out of low-power mode
    369  1.45       scw 			 */
    370  1.47   mycroft 			aprint_normal("EPH interface in low power mode\n");
    371  1.45       scw 			sc->sc_internal_phy = 0;
    372  1.45       scw 			return;
    373  1.26    briggs 		}
    374  1.26    briggs 		/*FALLTHROUGH*/
    375  1.26    briggs 	default:
    376  1.47   mycroft 		aprint_normal("default media %s\n", (aui = (tmp & CR_AUI_SELECT)) ?
    377  1.26    briggs 		    "AUI" : "UTP");
    378  1.26    briggs 		for (i = 0; i < NSMC91CxxMEDIA; i++)
    379  1.26    briggs 			ifmedia_add(ifm, smc91cxx_media[i], 0, NULL);
    380  1.26    briggs 		ifmedia_set(ifm, IFM_ETHER | (aui ? IFM_10_5 : IFM_10_T));
    381  1.26    briggs 		break;
    382  1.26    briggs 	}
    383   1.2   thorpej 
    384  1.65    cegger 	rnd_attach_source(&sc->rnd_source, device_xname(&sc->sc_dev),
    385  1.15  explorer 			  RND_TYPE_NET, 0);
    386  1.25     jhawk 
    387  1.60  kiyohara 	callout_init(&sc->sc_mii_callout, 0);
    388  1.60  kiyohara 
    389  1.25     jhawk 	/* The attach is successful. */
    390  1.25     jhawk 	sc->sc_flags |= SMC_FLAGS_ATTACHED;
    391   1.2   thorpej }
    392   1.2   thorpej 
    393   1.2   thorpej /*
    394   1.2   thorpej  * Change media according to request.
    395   1.2   thorpej  */
    396   1.2   thorpej int
    397  1.72       dsl smc91cxx_mediachange(struct ifnet *ifp)
    398   1.2   thorpej {
    399   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    400   1.2   thorpej 
    401  1.26    briggs 	return (smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_media));
    402   1.2   thorpej }
    403   1.2   thorpej 
    404   1.2   thorpej int
    405  1.72       dsl smc91cxx_set_media(struct smc91cxx_softc *sc, int media)
    406   1.2   thorpej {
    407   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    408   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    409   1.2   thorpej 	u_int16_t tmp;
    410  1.64    dyoung 	int rc;
    411   1.2   thorpej 
    412   1.4   thorpej 	/*
    413   1.4   thorpej 	 * If the interface is not currently powered on, just return.
    414   1.4   thorpej 	 * When it is enabled later, smc91cxx_init() will properly set
    415   1.4   thorpej 	 * up the media for us.
    416   1.4   thorpej 	 */
    417  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0)
    418   1.4   thorpej 		return (0);
    419   1.4   thorpej 
    420   1.2   thorpej 	if (IFM_TYPE(media) != IFM_ETHER)
    421   1.2   thorpej 		return (EINVAL);
    422   1.2   thorpej 
    423  1.64    dyoung 	if ((sc->sc_flags & SMC_FLAGS_HAS_MII) == 0 ||
    424  1.64    dyoung 	    (rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
    425  1.64    dyoung 		rc = 0;
    426  1.26    briggs 
    427   1.2   thorpej 	switch (IFM_SUBTYPE(media)) {
    428   1.2   thorpej 	case IFM_10_T:
    429   1.2   thorpej 	case IFM_10_5:
    430   1.2   thorpej 		SMC_SELECT_BANK(sc, 1);
    431   1.2   thorpej 		tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    432   1.2   thorpej 		if (IFM_SUBTYPE(media) == IFM_10_5)
    433   1.2   thorpej 			tmp |= CR_AUI_SELECT;
    434   1.2   thorpej 		else
    435   1.2   thorpej 			tmp &= ~CR_AUI_SELECT;
    436   1.2   thorpej 		bus_space_write_2(bst, bsh, CONFIG_REG_W, tmp);
    437   1.2   thorpej 		delay(20000);	/* XXX is this needed? */
    438   1.2   thorpej 		break;
    439   1.2   thorpej 
    440   1.2   thorpej 	default:
    441   1.2   thorpej 		return (EINVAL);
    442   1.2   thorpej 	}
    443   1.2   thorpej 
    444  1.64    dyoung 	return rc;
    445   1.2   thorpej }
    446   1.2   thorpej 
    447   1.2   thorpej /*
    448   1.2   thorpej  * Notify the world which media we're using.
    449   1.2   thorpej  */
    450   1.2   thorpej void
    451  1.72       dsl smc91cxx_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    452   1.2   thorpej {
    453   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    454   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    455   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    456   1.2   thorpej 	u_int16_t tmp;
    457   1.2   thorpej 
    458  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
    459   1.4   thorpej 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    460   1.4   thorpej 		ifmr->ifm_status = 0;
    461   1.4   thorpej 		return;
    462   1.4   thorpej 	}
    463   1.4   thorpej 
    464  1.26    briggs 	/*
    465  1.26    briggs 	 * If we have MII, go ask the PHY what's going on.
    466  1.26    briggs 	 */
    467  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
    468  1.26    briggs 		mii_pollstat(&sc->sc_mii);
    469  1.26    briggs 		ifmr->ifm_active = sc->sc_mii.mii_media_active;
    470  1.26    briggs 		ifmr->ifm_status = sc->sc_mii.mii_media_status;
    471  1.26    briggs 		return;
    472  1.26    briggs 	}
    473  1.26    briggs 
    474   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    475   1.2   thorpej 	tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    476   1.2   thorpej 	ifmr->ifm_active =
    477   1.2   thorpej 	    IFM_ETHER | ((tmp & CR_AUI_SELECT) ? IFM_10_5 : IFM_10_T);
    478   1.2   thorpej }
    479   1.2   thorpej 
    480   1.2   thorpej /*
    481   1.2   thorpej  * Reset and initialize the chip.
    482   1.2   thorpej  */
    483   1.2   thorpej void
    484  1.72       dsl smc91cxx_init(struct smc91cxx_softc *sc)
    485   1.2   thorpej {
    486   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    487   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    488   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    489   1.2   thorpej 	u_int16_t tmp;
    490  1.61    dyoung 	const u_int8_t *enaddr;
    491   1.2   thorpej 	int s, i;
    492   1.2   thorpej 
    493  1.11   mycroft 	s = splnet();
    494   1.2   thorpej 
    495   1.2   thorpej 	/*
    496  1.46       wiz 	 * This resets the registers mostly to defaults, but doesn't
    497   1.2   thorpej 	 * affect the EEPROM.  After the reset cycle, we pause briefly
    498   1.2   thorpej 	 * for the chip to recover.
    499   1.2   thorpej 	 *
    500   1.2   thorpej 	 * XXX how long are we really supposed to delay?  --thorpej
    501   1.2   thorpej 	 */
    502   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
    503   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, RCR_SOFTRESET);
    504   1.2   thorpej 	delay(100);
    505   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
    506   1.2   thorpej 	delay(200);
    507   1.2   thorpej 
    508   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
    509   1.2   thorpej 
    510   1.2   thorpej 	/* Set the Ethernet address. */
    511   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    512  1.61    dyoung 	enaddr = (const u_int8_t *)CLLADDR(ifp->if_sadl);
    513   1.2   thorpej 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
    514   1.2   thorpej 		tmp = enaddr[i + 1] << 8 | enaddr[i];
    515   1.2   thorpej 		bus_space_write_2(bst, bsh, IAR_ADDR0_REG_W + i, tmp);
    516   1.2   thorpej 	}
    517   1.2   thorpej 
    518   1.2   thorpej 	/*
    519   1.2   thorpej 	 * Set the control register to automatically release successfully
    520   1.2   thorpej 	 * transmitted packets (making the best use of our limited memory)
    521   1.2   thorpej 	 * and enable the EPH interrupt on certain TX errors.
    522   1.2   thorpej 	 */
    523   1.2   thorpej 	bus_space_write_2(bst, bsh, CONTROL_REG_W, (CTR_AUTO_RELEASE |
    524   1.2   thorpej 	    CTR_TE_ENABLE | CTR_CR_ENABLE | CTR_LE_ENABLE));
    525   1.2   thorpej 
    526   1.2   thorpej 	/*
    527   1.2   thorpej 	 * Reset the MMU and wait for it to be un-busy.
    528   1.2   thorpej 	 */
    529   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    530   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RESET);
    531  1.67      matt 	sc->sc_txpacketno = ARR_FAILED;
    532  1.48   mycroft 	for (;;) {
    533  1.48   mycroft 		tmp = bus_space_read_2(bst, bsh, MMU_CMD_REG_W);
    534  1.48   mycroft 		if (tmp == 0xffff)	/* card went away! */
    535  1.48   mycroft 			return;
    536  1.48   mycroft 		if ((tmp & MMUCR_BUSY) == 0)
    537  1.48   mycroft 			break;
    538  1.48   mycroft 	}
    539   1.2   thorpej 
    540   1.2   thorpej 	/*
    541   1.2   thorpej 	 * Disable all interrupts.
    542   1.2   thorpej 	 */
    543  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, 0);
    544   1.2   thorpej 
    545   1.2   thorpej 	/*
    546  1.45       scw 	 * On the 91c111, enable auto-negotiation, and set the LED
    547  1.45       scw 	 * status pins to something sane.
    548  1.45       scw 	 * XXX: Should be some way for MD code to decide the latter.
    549  1.45       scw 	 */
    550  1.45       scw 	SMC_SELECT_BANK(sc, 0);
    551  1.45       scw 	if (sc->sc_chipid == CHIP_91C111) {
    552  1.45       scw 		bus_space_write_2(bst, bsh, RX_PHY_CONTROL_REG_W,
    553  1.45       scw 		    RPC_ANEG |
    554  1.45       scw 		    (RPC_LS_LINK_DETECT << RPC_LSA_SHIFT) |
    555  1.45       scw 		    (RPC_LS_TXRX << RPC_LSB_SHIFT));
    556  1.45       scw 	}
    557  1.45       scw 
    558  1.45       scw 	/*
    559   1.2   thorpej 	 * Set current media.
    560   1.2   thorpej 	 */
    561  1.26    briggs 	smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_cur->ifm_media);
    562   1.2   thorpej 
    563   1.2   thorpej 	/*
    564   1.2   thorpej 	 * Set the receive filter.  We want receive enable and auto
    565   1.2   thorpej 	 * strip of CRC from received packet.  If we are in promisc. mode,
    566   1.2   thorpej 	 * then set that bit as well.
    567   1.2   thorpej 	 *
    568   1.2   thorpej 	 * XXX Initialize multicast filter.  For now, we just accept
    569   1.2   thorpej 	 * XXX all multicast.
    570   1.2   thorpej 	 */
    571   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
    572   1.2   thorpej 
    573   1.2   thorpej 	tmp = RCR_ENABLE | RCR_STRIP_CRC | RCR_ALMUL;
    574   1.2   thorpej 	if (ifp->if_flags & IFF_PROMISC)
    575   1.2   thorpej 		tmp |= RCR_PROMISC;
    576   1.2   thorpej 
    577   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, tmp);
    578   1.2   thorpej 
    579   1.2   thorpej 	/*
    580   1.2   thorpej 	 * Set transmitter control to "enabled".
    581   1.2   thorpej 	 */
    582   1.2   thorpej 	tmp = TCR_ENABLE;
    583   1.2   thorpej 
    584   1.2   thorpej #ifndef SMC91CXX_SW_PAD
    585   1.2   thorpej 	/*
    586   1.2   thorpej 	 * Enable hardware padding of transmitted packets.
    587   1.2   thorpej 	 * XXX doesn't work?
    588   1.2   thorpej 	 */
    589   1.2   thorpej 	tmp |= TCR_PAD_ENABLE;
    590   1.2   thorpej #endif
    591   1.2   thorpej 
    592   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, tmp);
    593   1.2   thorpej 
    594   1.2   thorpej 	/*
    595   1.2   thorpej 	 * Now, enable interrupts.
    596   1.2   thorpej 	 */
    597   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    598   1.2   thorpej 
    599  1.67      matt 	sc->sc_intmask = IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT;
    600  1.45       scw 	if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy) {
    601  1.67      matt 		sc->sc_intmask |= IM_MD_INT;
    602  1.45       scw 	}
    603  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, sc->sc_intmask);
    604   1.2   thorpej 
    605   1.2   thorpej 	/* Interface is now running, with no output active. */
    606   1.2   thorpej 	ifp->if_flags |= IFF_RUNNING;
    607   1.2   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    608   1.2   thorpej 
    609  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
    610  1.26    briggs 		/* Start the one second clock. */
    611  1.26    briggs 		callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
    612  1.26    briggs 	}
    613  1.26    briggs 
    614   1.2   thorpej 	/*
    615   1.2   thorpej 	 * Attempt to start any pending transmission.
    616   1.2   thorpej 	 */
    617   1.2   thorpej 	smc91cxx_start(ifp);
    618   1.2   thorpej 
    619   1.2   thorpej 	splx(s);
    620   1.2   thorpej }
    621   1.2   thorpej 
    622   1.2   thorpej /*
    623   1.2   thorpej  * Start output on an interface.
    624  1.11   mycroft  * Must be called at splnet or interrupt level.
    625   1.2   thorpej  */
    626   1.2   thorpej void
    627  1.72       dsl smc91cxx_start(struct ifnet *ifp)
    628   1.2   thorpej {
    629   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    630   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    631   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    632   1.2   thorpej 	u_int len;
    633  1.43       scw 	struct mbuf *m;
    634   1.2   thorpej 	u_int16_t length, npages;
    635  1.67      matt 	u_int16_t oddbyte;
    636   1.2   thorpej 	u_int8_t packetno;
    637   1.2   thorpej 	int timo, pad;
    638   1.2   thorpej 
    639   1.2   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    640   1.2   thorpej 		return;
    641   1.2   thorpej 
    642   1.2   thorpej  again:
    643   1.2   thorpej 	/*
    644   1.2   thorpej 	 * Peek at the next packet.
    645   1.2   thorpej 	 */
    646  1.32   thorpej 	IFQ_POLL(&ifp->if_snd, m);
    647  1.32   thorpej 	if (m == NULL)
    648   1.2   thorpej 		return;
    649   1.2   thorpej 
    650   1.2   thorpej 	/*
    651   1.2   thorpej 	 * Compute the frame length and set pad to give an overall even
    652   1.2   thorpej 	 * number of bytes.  Below, we assume that the packet length
    653   1.2   thorpej 	 * is even.
    654   1.2   thorpej 	 */
    655  1.43       scw 	for (len = 0; m != NULL; m = m->m_next)
    656   1.2   thorpej 		len += m->m_len;
    657   1.2   thorpej 	pad = (len & 1);
    658   1.2   thorpej 
    659   1.2   thorpej 	/*
    660   1.2   thorpej 	 * We drop packets that are too large.  Perhaps we should
    661   1.2   thorpej 	 * truncate them instead?
    662   1.2   thorpej 	 */
    663   1.2   thorpej 	if ((len + pad) > (ETHER_MAX_LEN - ETHER_CRC_LEN)) {
    664  1.65    cegger 		printf("%s: large packet discarded\n", device_xname(&sc->sc_dev));
    665   1.2   thorpej 		ifp->if_oerrors++;
    666  1.32   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m);
    667   1.2   thorpej 		m_freem(m);
    668   1.2   thorpej 		goto readcheck;
    669   1.2   thorpej 	}
    670   1.2   thorpej 
    671   1.2   thorpej #ifdef SMC91CXX_SW_PAD
    672   1.2   thorpej 	/*
    673   1.2   thorpej 	 * Not using hardware padding; pad to ETHER_MIN_LEN.
    674   1.2   thorpej 	 */
    675   1.2   thorpej 	if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
    676   1.2   thorpej 		pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
    677   1.2   thorpej #endif
    678   1.2   thorpej 
    679   1.2   thorpej 	length = pad + len;
    680   1.2   thorpej 
    681   1.2   thorpej 	/*
    682   1.2   thorpej 	 * The MMU has a 256 byte page size.  The MMU expects us to
    683   1.2   thorpej 	 * ask for "npages - 1".  We include space for the status word,
    684   1.2   thorpej 	 * byte count, and control bytes in the allocation request.
    685   1.2   thorpej 	 */
    686  1.67      matt 	npages = ((length & ~1) + 6) >> 8;
    687   1.2   thorpej 
    688   1.2   thorpej 	/*
    689   1.2   thorpej 	 * Now allocate the memory.
    690   1.2   thorpej 	 */
    691   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    692   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ALLOC | npages);
    693   1.2   thorpej 
    694   1.2   thorpej 	timo = MEMORY_WAIT_TIME;
    695  1.67      matt 	if (__predict_false((sc->sc_txpacketno & ARR_FAILED) == 0)) {
    696  1.67      matt 		packetno = sc->sc_txpacketno;
    697  1.67      matt 		sc->sc_txpacketno = ARR_FAILED;
    698  1.67      matt 	} else {
    699  1.67      matt 		do {
    700  1.67      matt 			if (bus_space_read_1(bst, bsh,
    701  1.67      matt 			    		     INTR_STAT_REG_B) & IM_ALLOC_INT)
    702  1.67      matt 				break;
    703  1.67      matt 			delay(1);
    704  1.67      matt 		} while (--timo);
    705  1.67      matt 	}
    706   1.2   thorpej 
    707   1.2   thorpej 	packetno = bus_space_read_1(bst, bsh, ALLOC_RESULT_REG_B);
    708   1.2   thorpej 
    709   1.2   thorpej 	if (packetno & ARR_FAILED || timo == 0) {
    710   1.2   thorpej 		/*
    711   1.2   thorpej 		 * No transmit memory is available.  Record the number
    712   1.2   thorpej 		 * of requestd pages and enable the allocation completion
    713   1.2   thorpej 		 * interrupt.  Set up the watchdog timer in case we miss
    714   1.2   thorpej 		 * the interrupt.  Mark the interface as active so that
    715   1.2   thorpej 		 * no one else attempts to transmit while we're allocating
    716   1.2   thorpej 		 * memory.
    717   1.2   thorpej 		 */
    718  1.67      matt 		sc->sc_intmask |= IM_ALLOC_INT;
    719  1.67      matt 		smc91cxx_intr_mask_write(bst, bsh, sc->sc_intmask);
    720   1.2   thorpej 		ifp->if_timer = 5;
    721   1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    722   1.2   thorpej 
    723   1.2   thorpej 		return;
    724   1.2   thorpej 	}
    725   1.2   thorpej 
    726   1.2   thorpej 	/*
    727   1.2   thorpej 	 * We have a packet number - set the data window.
    728   1.2   thorpej 	 */
    729   1.2   thorpej 	bus_space_write_1(bst, bsh, PACKET_NUM_REG_B, packetno);
    730   1.2   thorpej 
    731   1.2   thorpej 	/*
    732   1.2   thorpej 	 * Point to the beginning of the packet.
    733   1.2   thorpej 	 */
    734   1.2   thorpej 	bus_space_write_2(bst, bsh, POINTER_REG_W, PTR_AUTOINC /* | 0x0000 */);
    735   1.2   thorpej 
    736   1.2   thorpej 	/*
    737   1.2   thorpej 	 * Send the packet length (+6 for stats, length, and control bytes)
    738   1.2   thorpej 	 * and the status word (set to zeros).
    739   1.2   thorpej 	 */
    740   1.2   thorpej 	bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    741  1.52     pooka 	bus_space_write_2(bst, bsh, DATA_REG_W, (length + 6) & 0x7ff);
    742   1.2   thorpej 
    743   1.2   thorpej 	/*
    744   1.2   thorpej 	 * Get the packet from the kernel.  This will include the Ethernet
    745   1.2   thorpej 	 * frame header, MAC address, etc.
    746   1.2   thorpej 	 */
    747  1.32   thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m);
    748   1.2   thorpej 
    749   1.2   thorpej 	/*
    750   1.2   thorpej 	 * Push the packet out to the card.
    751   1.2   thorpej 	 */
    752  1.67      matt 	oddbyte = smc91cxx_copy_tx_frame(sc, m);
    753   1.2   thorpej 
    754   1.2   thorpej #ifdef SMC91CXX_SW_PAD
    755  1.70       rjs #ifdef SMC91CXX_NO_BYTE_WRITE
    756  1.67      matt #if BYTE_ORDER == LITTLE_ENDIAN
    757  1.67      matt 	if (pad > 1 && (pad & 1)) {
    758  1.67      matt 		bus_space_write_2(bst, bsh, DATA_REG_W, oddbyte << 0);
    759  1.67      matt 		oddbyte = 0;
    760  1.67      matt 	}
    761  1.67      matt #else
    762  1.68  nakayama 	if (pad > 1 && (pad & 1)) {
    763  1.67      matt 		bus_space_write_2(bst, bsh, DATA_REG_W, oddbyte << 8);
    764  1.67      matt 		oddbyte = 0;
    765  1.67      matt 	}
    766  1.67      matt #endif
    767  1.70       rjs #endif
    768  1.67      matt 
    769   1.2   thorpej 	/*
    770   1.2   thorpej 	 * Push out padding.
    771   1.2   thorpej 	 */
    772   1.2   thorpej 	while (pad > 1) {
    773   1.2   thorpej 		bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    774   1.2   thorpej 		pad -= 2;
    775   1.2   thorpej 	}
    776   1.2   thorpej #endif
    777   1.2   thorpej 
    778  1.70       rjs #ifdef SMC91CXX_NO_BYTE_WRITE
    779   1.2   thorpej 	/*
    780   1.2   thorpej 	 * Push out control byte and unused packet byte.  The control byte
    781   1.2   thorpej 	 * is 0, meaning the packet is even lengthed and no special
    782   1.2   thorpej 	 * CRC handling is necessary.
    783   1.2   thorpej 	 */
    784  1.67      matt #if BYTE_ORDER == LITTLE_ENDIAN
    785  1.67      matt 	bus_space_write_2(bst, bsh, DATA_REG_W,
    786  1.67      matt 	    oddbyte | (pad ? (CTLB_ODD << 8) : 0));
    787  1.67      matt #else
    788  1.67      matt 	bus_space_write_2(bst, bsh, DATA_REG_W,
    789  1.67      matt 	    (oddbyte << 8) | (pad ? CTLB_ODD : 0));
    790  1.67      matt #endif
    791  1.70       rjs #else
    792  1.70       rjs 	if (pad)
    793  1.70       rjs 		bus_space_write_1(bst, bsh, DATA_REG_B, 0);
    794  1.70       rjs #endif
    795   1.2   thorpej 
    796   1.2   thorpej 	/*
    797   1.2   thorpej 	 * Enable transmit interrupts and let the chip go.  Set a watchdog
    798   1.2   thorpej 	 * in case we miss the interrupt.
    799   1.2   thorpej 	 */
    800  1.67      matt 	sc->sc_intmask |= IM_TX_INT | IM_TX_EMPTY_INT;
    801  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, sc->sc_intmask);
    802   1.2   thorpej 
    803   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ENQUEUE);
    804   1.2   thorpej 
    805   1.2   thorpej 	ifp->if_timer = 5;
    806   1.2   thorpej 
    807   1.2   thorpej 	/* Hand off a copy to the bpf. */
    808  1.78     joerg 	bpf_mtap(ifp, m);
    809   1.2   thorpej 
    810   1.2   thorpej 	ifp->if_opackets++;
    811  1.43       scw 	m_freem(m);
    812   1.2   thorpej 
    813   1.2   thorpej  readcheck:
    814   1.2   thorpej 	/*
    815   1.2   thorpej 	 * Check for incoming pcakets.  We don't want to overflow the small
    816   1.2   thorpej 	 * RX FIFO.  If nothing has arrived, attempt to queue another
    817   1.2   thorpej 	 * transmit packet.
    818   1.2   thorpej 	 */
    819   1.2   thorpej 	if (bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) & FIFO_REMPTY)
    820   1.2   thorpej 		goto again;
    821   1.2   thorpej }
    822   1.2   thorpej 
    823   1.2   thorpej /*
    824  1.43       scw  * Squirt a (possibly misaligned) mbuf to the device
    825  1.43       scw  */
    826  1.67      matt uint8_t
    827  1.72       dsl smc91cxx_copy_tx_frame(struct smc91cxx_softc *sc, struct mbuf *m0)
    828  1.43       scw {
    829  1.43       scw 	bus_space_tag_t bst = sc->sc_bst;
    830  1.43       scw 	bus_space_handle_t bsh = sc->sc_bsh;
    831  1.43       scw 	struct mbuf *m;
    832  1.43       scw 	int len, leftover;
    833  1.43       scw 	u_int16_t dbuf;
    834  1.43       scw 	u_int8_t *p;
    835  1.43       scw #ifdef DIAGNOSTIC
    836  1.43       scw 	u_int8_t *lim;
    837  1.43       scw #endif
    838  1.43       scw 
    839  1.43       scw 	/* start out with no leftover data */
    840  1.43       scw 	leftover = 0;
    841  1.43       scw 	dbuf = 0;
    842  1.43       scw 
    843  1.43       scw 	/* Process the chain of mbufs */
    844  1.43       scw 	for (m = m0; m != NULL; m = m->m_next) {
    845  1.43       scw 		/*
    846  1.43       scw 		 * Process all of the data in a single mbuf.
    847  1.43       scw 		 */
    848  1.43       scw 		p = mtod(m, u_int8_t *);
    849  1.43       scw 		len = m->m_len;
    850  1.43       scw #ifdef DIAGNOSTIC
    851  1.43       scw 		lim = p + len;
    852  1.43       scw #endif
    853  1.43       scw 
    854  1.43       scw 		while (len > 0) {
    855  1.43       scw 			if (leftover) {
    856  1.43       scw 				/*
    857  1.43       scw 				 * Data left over (from mbuf or realignment).
    858  1.43       scw 				 * Buffer the next byte, and write it and
    859  1.43       scw 				 * the leftover data out.
    860  1.43       scw 				 */
    861  1.43       scw 				dbuf |= *p++ << 8;
    862  1.43       scw 				len--;
    863  1.43       scw 				bus_space_write_2(bst, bsh, DATA_REG_W, dbuf);
    864  1.43       scw 				leftover = 0;
    865  1.43       scw 			} else if ((long) p & 1) {
    866  1.43       scw 				/*
    867  1.43       scw 				 * Misaligned data.  Buffer the next byte.
    868  1.43       scw 				 */
    869  1.43       scw 				dbuf = *p++;
    870  1.43       scw 				len--;
    871  1.43       scw 				leftover = 1;
    872  1.43       scw 			} else {
    873  1.43       scw 				/*
    874  1.43       scw 				 * Aligned data.  This is the case we like.
    875  1.43       scw 				 *
    876  1.43       scw 				 * Write-region out as much as we can, then
    877  1.43       scw 				 * buffer the remaining byte (if any).
    878  1.43       scw 				 */
    879  1.43       scw 				leftover = len & 1;
    880  1.43       scw 				len &= ~1;
    881  1.43       scw 				bus_space_write_multi_stream_2(bst, bsh,
    882  1.43       scw 				    DATA_REG_W, (u_int16_t *)p, len >> 1);
    883  1.43       scw 				p += len;
    884  1.43       scw 
    885  1.43       scw 				if (leftover)
    886  1.43       scw 					dbuf = *p++;
    887  1.43       scw 				len = 0;
    888  1.43       scw 			}
    889  1.43       scw 		}
    890  1.43       scw 		if (len < 0)
    891  1.43       scw 			panic("smc91cxx_copy_tx_frame: negative len");
    892  1.43       scw #ifdef DIAGNOSTIC
    893  1.43       scw 		if (p != lim)
    894  1.43       scw 			panic("smc91cxx_copy_tx_frame: p != lim");
    895  1.43       scw #endif
    896  1.43       scw 	}
    897  1.70       rjs #ifndef SMC91CXX_NO_BYTE_WRITE
    898  1.70       rjs 	if (leftover)
    899  1.70       rjs 		bus_space_write_1(bst, bsh, DATA_REG_B, dbuf);
    900  1.70       rjs #endif
    901  1.67      matt 	return dbuf;
    902  1.43       scw }
    903  1.43       scw 
    904  1.43       scw /*
    905   1.2   thorpej  * Interrupt service routine.
    906   1.2   thorpej  */
    907   1.2   thorpej int
    908  1.72       dsl smc91cxx_intr(void *arg)
    909   1.2   thorpej {
    910   1.2   thorpej 	struct smc91cxx_softc *sc = arg;
    911   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    912   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    913   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    914   1.2   thorpej 	u_int8_t mask, interrupts, status;
    915  1.70       rjs 	u_int16_t packetno, tx_status, card_stats;
    916  1.70       rjs #ifdef SMC91CXX_NO_BYTE_WRITE
    917  1.70       rjs 	u_int16_t v;
    918  1.70       rjs #endif
    919   1.2   thorpej 
    920  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 ||
    921  1.55   thorpej 	    !device_is_active(&sc->sc_dev))
    922   1.4   thorpej 		return (0);
    923   1.4   thorpej 
    924   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    925   1.2   thorpej 
    926   1.2   thorpej 	/*
    927  1.67      matt 	 * Obtain the current interrupt status and mask.
    928   1.2   thorpej 	 */
    929  1.70       rjs #ifdef SMC91CXX_NO_BYTE_WRITE
    930  1.67      matt 	v = bus_space_read_2(bst, bsh, INTR_STAT_REG_B);
    931   1.2   thorpej 
    932   1.2   thorpej 	/*
    933   1.2   thorpej 	 * Get the set of interrupt which occurred and eliminate any
    934   1.2   thorpej 	 * which are not enabled.
    935   1.2   thorpej 	 */
    936  1.67      matt #if BYTE_ORDER == LITTLE_ENDIAN
    937  1.67      matt 	mask = v >> 8;
    938  1.67      matt 	interrupts = v & 0xff;
    939  1.67      matt #else
    940  1.67      matt 	interrupts = v >> 8;
    941  1.67      matt 	mask = v & 0xff;
    942  1.67      matt #endif
    943  1.67      matt 	KDASSERT(mask == sc->sc_intmask);
    944  1.70       rjs #else
    945  1.70       rjs 	mask = bus_space_read_1(bst, bsh, INTR_MASK_REG_B);
    946  1.70       rjs 
    947  1.70       rjs 	/*
    948  1.70       rjs 	 * Get the set of interrupt which occurred and eliminate any
    949  1.70       rjs 	 * which are not enabled.
    950  1.70       rjs 	 */
    951  1.70       rjs 	interrupts = bus_space_read_1(bst, bsh, INTR_STAT_REG_B);
    952  1.70       rjs #endif
    953   1.2   thorpej 	status = interrupts & mask;
    954   1.2   thorpej 
    955   1.2   thorpej 	/* Ours? */
    956   1.2   thorpej 	if (status == 0)
    957   1.2   thorpej 		return (0);
    958   1.2   thorpej 
    959   1.2   thorpej 	/*
    960   1.2   thorpej 	 * It's ours; disable all interrupts while we process them.
    961   1.2   thorpej 	 */
    962  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, 0);
    963   1.2   thorpej 
    964   1.2   thorpej 	/*
    965   1.2   thorpej 	 * Receive overrun interrupts.
    966   1.2   thorpej 	 */
    967   1.2   thorpej 	if (status & IM_RX_OVRN_INT) {
    968  1.67      matt 		smc91cxx_intr_ack_write(bst, bsh, IM_RX_OVRN_INT);
    969   1.2   thorpej 		ifp->if_ierrors++;
    970   1.2   thorpej 	}
    971   1.2   thorpej 
    972   1.2   thorpej 	/*
    973   1.2   thorpej 	 * Receive interrupts.
    974   1.2   thorpej 	 */
    975   1.2   thorpej 	if (status & IM_RCV_INT) {
    976   1.2   thorpej #if 1 /* DIAGNOSTIC */
    977   1.2   thorpej 		packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
    978  1.36     pooka 		if (packetno & FIFO_REMPTY) {
    979  1.65    cegger 			aprint_error_dev(&sc->sc_dev, "receive interrupt on empty fifo\n");
    980  1.36     pooka 			goto out;
    981  1.36     pooka 		} else
    982   1.2   thorpej #endif
    983   1.2   thorpej 		smc91cxx_read(sc);
    984   1.2   thorpej 	}
    985   1.2   thorpej 
    986   1.2   thorpej 	/*
    987   1.2   thorpej 	 * Memory allocation interrupts.
    988   1.2   thorpej 	 */
    989   1.2   thorpej 	if (status & IM_ALLOC_INT) {
    990   1.2   thorpej 		/* Disable this interrupt. */
    991   1.2   thorpej 		mask &= ~IM_ALLOC_INT;
    992  1.67      matt 		sc->sc_intmask &= ~IM_ALLOC_INT;
    993   1.2   thorpej 
    994   1.2   thorpej 		/*
    995  1.67      matt 		 * Save allocated packet number for use in start
    996   1.2   thorpej 		 */
    997  1.67      matt 		packetno = bus_space_read_1(bst, bsh, ALLOC_RESULT_REG_B);
    998  1.67      matt 		KASSERT(sc->sc_txpacketno & ARR_FAILED);
    999  1.67      matt 		sc->sc_txpacketno = packetno;
   1000   1.2   thorpej 
   1001  1.67      matt 		/*
   1002  1.67      matt 		 * We can transmit again!
   1003  1.67      matt 		 */
   1004   1.2   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
   1005   1.2   thorpej 		ifp->if_timer = 0;
   1006   1.2   thorpej 	}
   1007   1.2   thorpej 
   1008   1.2   thorpej 	/*
   1009   1.2   thorpej 	 * Transmit complete interrupt.  Handle transmission error messages.
   1010   1.2   thorpej 	 * This will only be called on error condition because of AUTO RELEASE
   1011   1.2   thorpej 	 * mode.
   1012   1.2   thorpej 	 */
   1013   1.2   thorpej 	if (status & IM_TX_INT) {
   1014  1.67      matt 		smc91cxx_intr_ack_write(bst, bsh, IM_TX_INT);
   1015   1.2   thorpej 
   1016   1.2   thorpej 		packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) &
   1017   1.2   thorpej 		    FIFO_TX_MASK;
   1018   1.2   thorpej 
   1019   1.2   thorpej 		/*
   1020   1.2   thorpej 		 * Select this as the packet to read from.
   1021   1.2   thorpej 		 */
   1022   1.2   thorpej 		bus_space_write_1(bst, bsh, PACKET_NUM_REG_B, packetno);
   1023   1.2   thorpej 
   1024   1.2   thorpej 		/*
   1025   1.2   thorpej 		 * Position the pointer to the beginning of the packet.
   1026   1.2   thorpej 		 */
   1027   1.2   thorpej 		bus_space_write_2(bst, bsh, POINTER_REG_W,
   1028   1.2   thorpej 		    PTR_AUTOINC | PTR_READ /* | 0x0000 */);
   1029   1.2   thorpej 
   1030   1.2   thorpej 		/*
   1031   1.2   thorpej 		 * Fetch the TX status word.  This will be a copy of
   1032   1.2   thorpej 		 * the EPH_STATUS_REG_W at the time of the transmission
   1033   1.2   thorpej 		 * failure.
   1034   1.2   thorpej 		 */
   1035   1.2   thorpej 		tx_status = bus_space_read_2(bst, bsh, DATA_REG_W);
   1036   1.2   thorpej 
   1037  1.67      matt 		if (tx_status & EPHSR_TX_SUC) {
   1038  1.67      matt 			static struct timeval txsuc_last;
   1039  1.67      matt 			static int txsuc_count;
   1040  1.67      matt 			if (ppsratecheck(&txsuc_last, &txsuc_count, 1))
   1041  1.67      matt 				printf("%s: successful packet caused TX"
   1042  1.74    cegger 				    " interrupt?!\n", device_xname(&sc->sc_dev));
   1043  1.67      matt 		} else
   1044   1.2   thorpej 			ifp->if_oerrors++;
   1045   1.2   thorpej 
   1046   1.2   thorpej 		if (tx_status & EPHSR_LATCOL)
   1047   1.2   thorpej 			ifp->if_collisions++;
   1048   1.2   thorpej 
   1049  1.67      matt 		/* Disable this interrupt (start will reenable if needed). */
   1050  1.67      matt 		mask &= ~IM_TX_INT;
   1051  1.67      matt 		sc->sc_intmask &= ~IM_TX_INT;
   1052  1.67      matt 
   1053   1.2   thorpej 		/*
   1054   1.2   thorpej 		 * Some of these errors disable the transmitter; reenable it.
   1055   1.2   thorpej 		 */
   1056   1.2   thorpej 		SMC_SELECT_BANK(sc, 0);
   1057   1.2   thorpej #ifdef SMC91CXX_SW_PAD
   1058   1.2   thorpej 		bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, TCR_ENABLE);
   1059   1.2   thorpej #else
   1060   1.2   thorpej 		bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W,
   1061   1.2   thorpej 		    TCR_ENABLE | TCR_PAD_ENABLE);
   1062   1.2   thorpej #endif
   1063   1.2   thorpej 
   1064   1.2   thorpej 		/*
   1065   1.2   thorpej 		 * Kill the failed packet and wait for the MMU to unbusy.
   1066   1.2   thorpej 		 */
   1067   1.2   thorpej 		SMC_SELECT_BANK(sc, 2);
   1068   1.2   thorpej 		while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
   1069   1.2   thorpej 			/* XXX bound this loop! */ ;
   1070   1.2   thorpej 		bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_FREEPKT);
   1071   1.2   thorpej 
   1072   1.2   thorpej 		ifp->if_timer = 0;
   1073   1.2   thorpej 	}
   1074   1.2   thorpej 
   1075   1.2   thorpej 	/*
   1076   1.2   thorpej 	 * Transmit underrun interrupts.  We use this opportunity to
   1077   1.2   thorpej 	 * update transmit statistics from the card.
   1078   1.2   thorpej 	 */
   1079   1.2   thorpej 	if (status & IM_TX_EMPTY_INT) {
   1080  1.67      matt 		smc91cxx_intr_ack_write(bst, bsh, IM_TX_EMPTY_INT);
   1081   1.2   thorpej 
   1082   1.2   thorpej 		/* Disable this interrupt. */
   1083   1.2   thorpej 		mask &= ~IM_TX_EMPTY_INT;
   1084  1.67      matt 		sc->sc_intmask &= ~IM_TX_EMPTY_INT;
   1085   1.2   thorpej 
   1086   1.2   thorpej 		SMC_SELECT_BANK(sc, 0);
   1087   1.2   thorpej 		card_stats = bus_space_read_2(bst, bsh, COUNTER_REG_W);
   1088   1.2   thorpej 
   1089   1.2   thorpej 		/* Single collisions. */
   1090   1.2   thorpej 		ifp->if_collisions += card_stats & ECR_COLN_MASK;
   1091   1.2   thorpej 
   1092   1.2   thorpej 		/* Multiple collisions. */
   1093   1.2   thorpej 		ifp->if_collisions += (card_stats & ECR_MCOLN_MASK) >> 4;
   1094   1.2   thorpej 
   1095   1.2   thorpej 		SMC_SELECT_BANK(sc, 2);
   1096   1.2   thorpej 
   1097   1.2   thorpej 		ifp->if_timer = 0;
   1098  1.45       scw 	}
   1099  1.45       scw 
   1100  1.45       scw 	if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy &&
   1101  1.45       scw 	    (status & IM_MD_INT)) {
   1102  1.45       scw 		/*
   1103  1.45       scw 		 * Internal PHY status change
   1104  1.45       scw 		 */
   1105  1.45       scw 		mii_tick(&sc->sc_mii);
   1106   1.2   thorpej 	}
   1107   1.2   thorpej 
   1108   1.2   thorpej 	/*
   1109   1.2   thorpej 	 * Other errors.  Reset the interface.
   1110   1.2   thorpej 	 */
   1111   1.2   thorpej 	if (status & IM_EPH_INT) {
   1112   1.2   thorpej 		smc91cxx_stop(sc);
   1113   1.2   thorpej 		smc91cxx_init(sc);
   1114   1.2   thorpej 	}
   1115   1.2   thorpej 
   1116   1.2   thorpej 	/*
   1117   1.2   thorpej 	 * Attempt to queue more packets for transmission.
   1118   1.2   thorpej 	 */
   1119   1.2   thorpej 	smc91cxx_start(ifp);
   1120   1.2   thorpej 
   1121  1.36     pooka out:
   1122   1.2   thorpej 	/*
   1123   1.2   thorpej 	 * Reenable the interrupts we wish to receive now that processing
   1124   1.2   thorpej 	 * is complete.
   1125   1.2   thorpej 	 */
   1126  1.67      matt 	mask |= sc->sc_intmask;
   1127  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, mask);
   1128   1.5  explorer 
   1129   1.5  explorer 	if (status)
   1130   1.5  explorer 		rnd_add_uint32(&sc->rnd_source, status);
   1131   1.2   thorpej 
   1132   1.2   thorpej 	return (1);
   1133   1.2   thorpej }
   1134   1.2   thorpej 
   1135   1.2   thorpej /*
   1136   1.2   thorpej  * Read a packet from the card and pass it up to the kernel.
   1137   1.2   thorpej  * NOTE!  WE EXPECT TO BE IN REGISTER WINDOW 2!
   1138   1.2   thorpej  */
   1139   1.2   thorpej void
   1140  1.72       dsl smc91cxx_read(struct smc91cxx_softc *sc)
   1141   1.2   thorpej {
   1142   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1143   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
   1144   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
   1145   1.2   thorpej 	struct ether_header *eh;
   1146   1.2   thorpej 	struct mbuf *m;
   1147   1.2   thorpej 	u_int16_t status, packetno, packetlen;
   1148   1.2   thorpej 	u_int8_t *data;
   1149  1.41       scw 	u_int32_t dr;
   1150   1.2   thorpej 
   1151   1.2   thorpej  again:
   1152   1.2   thorpej 	/*
   1153   1.2   thorpej 	 * Set data pointer to the beginning of the packet.  Since
   1154   1.2   thorpej 	 * PTR_RCV is set, the packet number will be found automatically
   1155   1.2   thorpej 	 * in FIFO_PORTS_REG_W, FIFO_RX_MASK.
   1156   1.2   thorpej 	 */
   1157  1.67      matt 	packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
   1158  1.67      matt 	if (packetno & FIFO_REMPTY)
   1159  1.67      matt 		return;
   1160  1.67      matt 
   1161   1.2   thorpej 	bus_space_write_2(bst, bsh, POINTER_REG_W,
   1162   1.2   thorpej 	    PTR_READ | PTR_RCV | PTR_AUTOINC /* | 0x0000 */);
   1163   1.2   thorpej 
   1164   1.2   thorpej 	/*
   1165   1.2   thorpej 	 * First two words are status and packet length.
   1166   1.2   thorpej 	 */
   1167  1.41       scw 	if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
   1168  1.41       scw 		status = bus_space_read_2(bst, bsh, DATA_REG_W);
   1169  1.41       scw 		packetlen = bus_space_read_2(bst, bsh, DATA_REG_W);
   1170  1.41       scw 	} else {
   1171  1.41       scw 		dr = bus_space_read_4(bst, bsh, DATA_REG_W);
   1172  1.41       scw #if BYTE_ORDER == LITTLE_ENDIAN
   1173  1.41       scw 		status = (u_int16_t)dr;
   1174  1.41       scw 		packetlen = (u_int16_t)(dr >> 16);
   1175  1.41       scw #else
   1176  1.41       scw 		packetlen = (u_int16_t)dr;
   1177  1.41       scw 		status = (u_int16_t)(dr >> 16);
   1178  1.41       scw #endif
   1179  1.41       scw 	}
   1180  1.41       scw 
   1181  1.41       scw 	packetlen &= RLEN_MASK;
   1182  1.67      matt 	if (packetlen < ETHER_MIN_LEN - ETHER_CRC_LEN + 6 || packetlen > 1534) {
   1183  1.67      matt 		ifp->if_ierrors++;
   1184  1.67      matt 		goto out;
   1185  1.67      matt 	}
   1186   1.2   thorpej 
   1187   1.2   thorpej 	/*
   1188   1.2   thorpej 	 * The packet length includes 3 extra words: status, length,
   1189   1.2   thorpej 	 * and an extra word that includes the control byte.
   1190   1.2   thorpej 	 */
   1191   1.2   thorpej 	packetlen -= 6;
   1192   1.2   thorpej 
   1193   1.2   thorpej 	/*
   1194   1.2   thorpej 	 * Account for receive errors and discard.
   1195   1.2   thorpej 	 */
   1196   1.2   thorpej 	if (status & RS_ERRORS) {
   1197   1.2   thorpej 		ifp->if_ierrors++;
   1198   1.2   thorpej 		goto out;
   1199   1.2   thorpej 	}
   1200   1.2   thorpej 
   1201   1.2   thorpej 	/*
   1202   1.2   thorpej 	 * Adjust for odd-length packet.
   1203   1.2   thorpej 	 */
   1204   1.2   thorpej 	if (status & RS_ODDFRAME)
   1205   1.2   thorpej 		packetlen++;
   1206   1.2   thorpej 
   1207   1.2   thorpej 	/*
   1208   1.2   thorpej 	 * Allocate a header mbuf.
   1209   1.2   thorpej 	 */
   1210   1.2   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1211   1.2   thorpej 	if (m == NULL)
   1212   1.2   thorpej 		goto out;
   1213   1.2   thorpej 	m->m_pkthdr.rcvif = ifp;
   1214  1.33    itojun 	m->m_pkthdr.len = packetlen;
   1215   1.2   thorpej 
   1216   1.2   thorpej 	/*
   1217   1.2   thorpej 	 * Always put the packet in a cluster.
   1218   1.2   thorpej 	 * XXX should chain small mbufs if less than threshold.
   1219   1.2   thorpej 	 */
   1220   1.2   thorpej 	MCLGET(m, M_DONTWAIT);
   1221   1.2   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1222   1.2   thorpej 		m_freem(m);
   1223   1.2   thorpej 		ifp->if_ierrors++;
   1224  1.65    cegger 		aprint_error_dev(&sc->sc_dev, "can't allocate cluster for incoming packet\n");
   1225   1.2   thorpej 		goto out;
   1226   1.2   thorpej 	}
   1227   1.2   thorpej 
   1228   1.2   thorpej 	/*
   1229  1.38   thorpej 	 * Pull the packet off the interface.  Make sure the payload
   1230  1.38   thorpej 	 * is aligned.
   1231   1.2   thorpej 	 */
   1232  1.41       scw 	if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
   1233  1.59  christos 		m->m_data = (char *) ALIGN(mtod(m, char *) +
   1234  1.41       scw 		    sizeof(struct ether_header)) - sizeof(struct ether_header);
   1235  1.41       scw 
   1236  1.41       scw 		eh = mtod(m, struct ether_header *);
   1237  1.41       scw 		data = mtod(m, u_int8_t *);
   1238  1.67      matt 		KASSERT(trunc_page((uintptr_t)data) == trunc_page((uintptr_t)data + packetlen - 1));
   1239  1.41       scw 		if (packetlen > 1)
   1240  1.41       scw 			bus_space_read_multi_stream_2(bst, bsh, DATA_REG_W,
   1241  1.41       scw 			    (u_int16_t *)data, packetlen >> 1);
   1242  1.41       scw 		if (packetlen & 1) {
   1243  1.41       scw 			data += packetlen & ~1;
   1244  1.41       scw 			*data = bus_space_read_1(bst, bsh, DATA_REG_B);
   1245  1.41       scw 		}
   1246  1.41       scw 	} else {
   1247  1.43       scw 		u_int8_t *dp;
   1248  1.43       scw 
   1249  1.59  christos 		m->m_data = (void *) ALIGN(mtod(m, void *));
   1250  1.41       scw 		eh = mtod(m, struct ether_header *);
   1251  1.43       scw 		dp = data = mtod(m, u_int8_t *);
   1252  1.67      matt 		KASSERT(trunc_page((uintptr_t)data) == trunc_page((uintptr_t)data + packetlen - 1));
   1253  1.41       scw 		if (packetlen > 3)
   1254  1.41       scw 			bus_space_read_multi_stream_4(bst, bsh, DATA_REG_W,
   1255  1.41       scw 			    (u_int32_t *)data, packetlen >> 2);
   1256  1.41       scw 		if (packetlen & 3) {
   1257  1.41       scw 			data += packetlen & ~3;
   1258  1.41       scw 			*((u_int32_t *)data) =
   1259  1.41       scw 			    bus_space_read_stream_4(bst, bsh, DATA_REG_W);
   1260  1.41       scw 		}
   1261   1.2   thorpej 	}
   1262   1.2   thorpej 
   1263   1.2   thorpej 	ifp->if_ipackets++;
   1264   1.2   thorpej 
   1265  1.21    itojun 	/*
   1266  1.21    itojun 	 * Make sure to behave as IFF_SIMPLEX in all cases.
   1267  1.21    itojun 	 * This is to cope with SMC91C92 (Megahertz XJ10BT), which
   1268  1.21    itojun 	 * loops back packets to itself on promiscuous mode.
   1269  1.21    itojun 	 * (should be ensured by chipset configuration)
   1270  1.21    itojun 	 */
   1271  1.19    itojun 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
   1272  1.19    itojun 		/*
   1273  1.23    itojun 		 * Drop packet looped back from myself.
   1274  1.19    itojun 		 */
   1275  1.61    dyoung 		if (ether_cmp(eh->ether_shost, CLLADDR(ifp->if_sadl)) == 0) {
   1276   1.2   thorpej 			m_freem(m);
   1277   1.2   thorpej 			goto out;
   1278   1.2   thorpej 		}
   1279   1.2   thorpej 	}
   1280  1.21    itojun 
   1281  1.43       scw 	m->m_pkthdr.len = m->m_len = packetlen;
   1282  1.43       scw 
   1283  1.21    itojun 	/*
   1284  1.21    itojun 	 * Hand the packet off to bpf listeners.
   1285  1.21    itojun 	 */
   1286  1.78     joerg 	bpf_mtap(ifp, m);
   1287   1.2   thorpej 
   1288  1.17   thorpej 	(*ifp->if_input)(ifp, m);
   1289   1.2   thorpej 
   1290   1.2   thorpej  out:
   1291   1.2   thorpej 	/*
   1292   1.2   thorpej 	 * Tell the card to free the memory occupied by this packet.
   1293   1.2   thorpej 	 */
   1294   1.2   thorpej 	while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
   1295   1.2   thorpej 		/* XXX bound this loop! */ ;
   1296   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RELEASE);
   1297   1.2   thorpej 
   1298   1.2   thorpej 	/*
   1299   1.2   thorpej 	 * Check for another packet.
   1300   1.2   thorpej 	 */
   1301   1.2   thorpej 	packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
   1302   1.2   thorpej 	if (packetno & FIFO_REMPTY)
   1303   1.2   thorpej 		return;
   1304   1.2   thorpej 	goto again;
   1305   1.2   thorpej }
   1306   1.2   thorpej 
   1307   1.2   thorpej /*
   1308   1.2   thorpej  * Process an ioctl request.
   1309   1.2   thorpej  */
   1310   1.2   thorpej int
   1311  1.72       dsl smc91cxx_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1312   1.2   thorpej {
   1313   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
   1314   1.2   thorpej 	struct ifaddr *ifa = (struct ifaddr *)data;
   1315   1.2   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1316   1.2   thorpej 	int s, error = 0;
   1317   1.2   thorpej 
   1318  1.11   mycroft 	s = splnet();
   1319   1.2   thorpej 
   1320   1.2   thorpej 	switch (cmd) {
   1321  1.71    dyoung 	case SIOCINITIFADDR:
   1322   1.4   thorpej 		if ((error = smc91cxx_enable(sc)) != 0)
   1323   1.4   thorpej 			break;
   1324   1.2   thorpej 		ifp->if_flags |= IFF_UP;
   1325  1.71    dyoung 		smc91cxx_init(sc);
   1326   1.2   thorpej 		switch (ifa->ifa_addr->sa_family) {
   1327   1.2   thorpej #ifdef INET
   1328   1.2   thorpej 		case AF_INET:
   1329  1.71    dyoung 			arp_ifinit(ifp, ifa);
   1330  1.71    dyoung 			break;
   1331   1.2   thorpej #endif
   1332   1.2   thorpej 		default:
   1333   1.2   thorpej 			break;
   1334   1.2   thorpej 		}
   1335   1.2   thorpej 		break;
   1336   1.2   thorpej 
   1337   1.2   thorpej 
   1338   1.2   thorpej 	case SIOCSIFFLAGS:
   1339  1.71    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   1340  1.71    dyoung 			break;
   1341  1.71    dyoung 		/* XXX re-use ether_ioctl() */
   1342  1.71    dyoung 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
   1343  1.71    dyoung 		case IFF_RUNNING:
   1344   1.2   thorpej 			/*
   1345   1.2   thorpej 			 * If interface is marked down and it is running,
   1346   1.2   thorpej 			 * stop it.
   1347   1.2   thorpej 			 */
   1348   1.2   thorpej 			smc91cxx_stop(sc);
   1349   1.2   thorpej 			ifp->if_flags &= ~IFF_RUNNING;
   1350   1.4   thorpej 			smc91cxx_disable(sc);
   1351  1.71    dyoung 			break;
   1352  1.71    dyoung 		case IFF_UP:
   1353   1.2   thorpej 			/*
   1354   1.2   thorpej 			 * If interface is marked up and it is stopped,
   1355   1.2   thorpej 			 * start it.
   1356   1.2   thorpej 			 */
   1357   1.4   thorpej 			if ((error = smc91cxx_enable(sc)) != 0)
   1358   1.4   thorpej 				break;
   1359   1.2   thorpej 			smc91cxx_init(sc);
   1360  1.71    dyoung 			break;
   1361  1.71    dyoung 		case IFF_UP|IFF_RUNNING:
   1362   1.2   thorpej 			/*
   1363   1.2   thorpej 			 * Reset the interface to pick up changes in any
   1364   1.2   thorpej 			 * other flags that affect hardware registers.
   1365   1.2   thorpej 			 */
   1366   1.2   thorpej 			smc91cxx_reset(sc);
   1367  1.71    dyoung 			break;
   1368  1.71    dyoung 		case 0:
   1369  1.71    dyoung 			break;
   1370   1.2   thorpej 		}
   1371   1.2   thorpej 		break;
   1372   1.2   thorpej 
   1373   1.2   thorpej 	case SIOCADDMULTI:
   1374   1.2   thorpej 	case SIOCDELMULTI:
   1375  1.25     jhawk 		if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
   1376   1.4   thorpej 			error = EIO;
   1377   1.4   thorpej 			break;
   1378   1.4   thorpej 		}
   1379   1.4   thorpej 
   1380  1.62    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   1381   1.2   thorpej 			/*
   1382   1.2   thorpej 			 * Multicast list has changed; set the hardware
   1383   1.2   thorpej 			 * filter accordingly.
   1384   1.2   thorpej 			 */
   1385  1.49   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1386  1.49   thorpej 				smc91cxx_reset(sc);
   1387   1.2   thorpej 			error = 0;
   1388   1.2   thorpej 		}
   1389   1.2   thorpej 		break;
   1390   1.2   thorpej 
   1391   1.2   thorpej 	case SIOCGIFMEDIA:
   1392   1.2   thorpej 	case SIOCSIFMEDIA:
   1393  1.26    briggs 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1394   1.2   thorpej 		break;
   1395   1.2   thorpej 
   1396   1.2   thorpej 	default:
   1397  1.71    dyoung 		error = ether_ioctl(ifp, cmd, data);
   1398   1.2   thorpej 		break;
   1399   1.2   thorpej 	}
   1400   1.2   thorpej 
   1401   1.2   thorpej 	splx(s);
   1402   1.2   thorpej 	return (error);
   1403   1.2   thorpej }
   1404   1.2   thorpej 
   1405   1.2   thorpej /*
   1406   1.2   thorpej  * Reset the interface.
   1407   1.2   thorpej  */
   1408   1.2   thorpej void
   1409  1.72       dsl smc91cxx_reset(struct smc91cxx_softc *sc)
   1410   1.2   thorpej {
   1411   1.2   thorpej 	int s;
   1412   1.2   thorpej 
   1413  1.11   mycroft 	s = splnet();
   1414   1.2   thorpej 	smc91cxx_stop(sc);
   1415   1.2   thorpej 	smc91cxx_init(sc);
   1416   1.2   thorpej 	splx(s);
   1417   1.2   thorpej }
   1418   1.2   thorpej 
   1419   1.2   thorpej /*
   1420   1.2   thorpej  * Watchdog timer.
   1421   1.2   thorpej  */
   1422   1.2   thorpej void
   1423  1.72       dsl smc91cxx_watchdog(struct ifnet *ifp)
   1424   1.2   thorpej {
   1425   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
   1426   1.2   thorpej 
   1427  1.65    cegger 	log(LOG_ERR, "%s: device timeout\n", device_xname(&sc->sc_dev));
   1428   1.2   thorpej 	ifp->if_oerrors++;
   1429   1.2   thorpej 	smc91cxx_reset(sc);
   1430   1.2   thorpej }
   1431   1.2   thorpej 
   1432   1.2   thorpej /*
   1433   1.2   thorpej  * Stop output on the interface.
   1434   1.2   thorpej  */
   1435   1.2   thorpej void
   1436  1.72       dsl smc91cxx_stop(struct smc91cxx_softc *sc)
   1437   1.2   thorpej {
   1438   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
   1439   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
   1440   1.2   thorpej 
   1441   1.2   thorpej 	/*
   1442   1.2   thorpej 	 * Clear interrupt mask; disable all interrupts.
   1443   1.2   thorpej 	 */
   1444   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
   1445  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, 0);
   1446   1.2   thorpej 
   1447   1.2   thorpej 	/*
   1448   1.2   thorpej 	 * Disable transmitter and receiver.
   1449   1.2   thorpej 	 */
   1450   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
   1451   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
   1452   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
   1453   1.2   thorpej 
   1454   1.2   thorpej 	/*
   1455   1.2   thorpej 	 * Cancel watchdog timer.
   1456   1.2   thorpej 	 */
   1457   1.2   thorpej 	sc->sc_ec.ec_if.if_timer = 0;
   1458   1.4   thorpej }
   1459   1.4   thorpej 
   1460   1.4   thorpej /*
   1461   1.4   thorpej  * Enable power on the interface.
   1462   1.4   thorpej  */
   1463   1.4   thorpej int
   1464  1.72       dsl smc91cxx_enable(struct smc91cxx_softc *sc)
   1465   1.4   thorpej {
   1466   1.4   thorpej 
   1467  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 && sc->sc_enable != NULL) {
   1468   1.4   thorpej 		if ((*sc->sc_enable)(sc) != 0) {
   1469  1.65    cegger 			aprint_error_dev(&sc->sc_dev, "device enable failed\n");
   1470   1.4   thorpej 			return (EIO);
   1471   1.4   thorpej 		}
   1472   1.4   thorpej 	}
   1473   1.4   thorpej 
   1474  1.25     jhawk 	sc->sc_flags |= SMC_FLAGS_ENABLED;
   1475   1.4   thorpej 	return (0);
   1476   1.4   thorpej }
   1477   1.4   thorpej 
   1478   1.4   thorpej /*
   1479   1.4   thorpej  * Disable power on the interface.
   1480   1.4   thorpej  */
   1481   1.4   thorpej void
   1482  1.72       dsl smc91cxx_disable(struct smc91cxx_softc *sc)
   1483   1.4   thorpej {
   1484   1.4   thorpej 
   1485  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) != 0 && sc->sc_disable != NULL) {
   1486   1.4   thorpej 		(*sc->sc_disable)(sc);
   1487  1.25     jhawk 		sc->sc_flags &= ~SMC_FLAGS_ENABLED;
   1488   1.4   thorpej 	}
   1489  1.13   thorpej }
   1490  1.13   thorpej 
   1491  1.13   thorpej int
   1492  1.75    cegger smc91cxx_activate(device_t self, enum devact act)
   1493  1.13   thorpej {
   1494  1.76    dyoung 	struct smc91cxx_softc *sc = device_private(self);
   1495  1.13   thorpej 
   1496  1.13   thorpej 	switch (act) {
   1497  1.13   thorpej 	case DVACT_DEACTIVATE:
   1498  1.24     enami 		if_deactivate(&sc->sc_ec.ec_if);
   1499  1.76    dyoung 		return 0;
   1500  1.76    dyoung 	default:
   1501  1.76    dyoung 		return EOPNOTSUPP;
   1502  1.13   thorpej 	}
   1503  1.22    itojun }
   1504  1.22    itojun 
   1505  1.22    itojun int
   1506  1.75    cegger smc91cxx_detach(device_t self, int flags)
   1507  1.22    itojun {
   1508  1.22    itojun 	struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
   1509  1.22    itojun 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1510  1.22    itojun 
   1511  1.25     jhawk 	/* Succeed now if there's no work to do. */
   1512  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ATTACHED) == 0)
   1513  1.25     jhawk 		return (0);
   1514  1.25     jhawk 
   1515  1.25     jhawk 
   1516  1.25     jhawk 	/* smc91cxx_disable() checks SMC_FLAGS_ENABLED */
   1517  1.22    itojun 	smc91cxx_disable(sc);
   1518  1.22    itojun 
   1519  1.22    itojun 	/* smc91cxx_attach() never fails */
   1520  1.22    itojun 
   1521  1.22    itojun 	/* Delete all media. */
   1522  1.26    briggs 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   1523  1.22    itojun 
   1524  1.22    itojun 	rnd_detach_source(&sc->rnd_source);
   1525  1.80       tls 
   1526  1.22    itojun 	ether_ifdetach(ifp);
   1527  1.22    itojun 	if_detach(ifp);
   1528  1.22    itojun 
   1529  1.22    itojun 	return (0);
   1530   1.2   thorpej }
   1531  1.26    briggs 
   1532  1.26    briggs u_int32_t
   1533  1.75    cegger smc91cxx_mii_bitbang_read(device_t self)
   1534  1.26    briggs {
   1535  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1536  1.26    briggs 
   1537  1.26    briggs 	/* We're already in bank 3. */
   1538  1.26    briggs 	return (bus_space_read_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W));
   1539  1.26    briggs }
   1540  1.26    briggs 
   1541  1.26    briggs void
   1542  1.75    cegger smc91cxx_mii_bitbang_write(device_t self, u_int32_t val)
   1543  1.26    briggs {
   1544  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1545  1.26    briggs 
   1546  1.26    briggs 	/* We're already in bank 3. */
   1547  1.26    briggs 	bus_space_write_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W, val);
   1548  1.26    briggs }
   1549  1.26    briggs 
   1550  1.26    briggs int
   1551  1.75    cegger smc91cxx_mii_readreg(device_t self, int phy, int reg)
   1552  1.26    briggs {
   1553  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1554  1.26    briggs 	int val;
   1555  1.26    briggs 
   1556  1.26    briggs 	SMC_SELECT_BANK(sc, 3);
   1557  1.26    briggs 
   1558  1.26    briggs 	val = mii_bitbang_readreg(self, &smc91cxx_mii_bitbang_ops, phy, reg);
   1559  1.26    briggs 
   1560  1.26    briggs 	SMC_SELECT_BANK(sc, 2);
   1561  1.26    briggs 
   1562  1.26    briggs 	return (val);
   1563  1.26    briggs }
   1564  1.26    briggs 
   1565  1.26    briggs void
   1566  1.75    cegger smc91cxx_mii_writereg(device_t self, int phy, int reg, int val)
   1567  1.26    briggs {
   1568  1.26    briggs 	struct smc91cxx_softc *sc = (void *) self;
   1569  1.26    briggs 
   1570  1.26    briggs 	SMC_SELECT_BANK(sc, 3);
   1571  1.26    briggs 
   1572  1.26    briggs 	mii_bitbang_writereg(self, &smc91cxx_mii_bitbang_ops, phy, reg, val);
   1573  1.26    briggs 
   1574  1.26    briggs 	SMC_SELECT_BANK(sc, 2);
   1575  1.26    briggs }
   1576  1.26    briggs 
   1577  1.26    briggs void
   1578  1.75    cegger smc91cxx_statchg(device_t self)
   1579  1.26    briggs {
   1580  1.26    briggs 	struct smc91cxx_softc *sc = (struct smc91cxx_softc *)self;
   1581  1.26    briggs 	bus_space_tag_t bst = sc->sc_bst;
   1582  1.26    briggs 	bus_space_handle_t bsh = sc->sc_bsh;
   1583  1.26    briggs 	int mctl;
   1584  1.26    briggs 
   1585  1.26    briggs 	SMC_SELECT_BANK(sc, 0);
   1586  1.26    briggs 	mctl = bus_space_read_2(bst, bsh, TXMIT_CONTROL_REG_W);
   1587  1.26    briggs 	if (sc->sc_mii.mii_media_active & IFM_FDX)
   1588  1.26    briggs 		mctl |= TCR_SWFDUP;
   1589  1.26    briggs 	else
   1590  1.26    briggs 		mctl &= ~TCR_SWFDUP;
   1591  1.26    briggs 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, mctl);
   1592  1.26    briggs 	SMC_SELECT_BANK(sc, 2);	/* back to operating window */
   1593  1.26    briggs }
   1594  1.26    briggs 
   1595  1.26    briggs /*
   1596  1.26    briggs  * One second timer, used to tick the MII.
   1597  1.26    briggs  */
   1598  1.26    briggs void
   1599  1.72       dsl smc91cxx_tick(void *arg)
   1600  1.26    briggs {
   1601  1.26    briggs 	struct smc91cxx_softc *sc = arg;
   1602  1.26    briggs 	int s;
   1603  1.26    briggs 
   1604  1.26    briggs #ifdef DIAGNOSTIC
   1605  1.26    briggs 	if ((sc->sc_flags & SMC_FLAGS_HAS_MII) == 0)
   1606  1.26    briggs 		panic("smc91cxx_tick");
   1607  1.26    briggs #endif
   1608  1.26    briggs 
   1609  1.55   thorpej 	if (!device_is_active(&sc->sc_dev))
   1610  1.26    briggs 		return;
   1611  1.26    briggs 
   1612  1.26    briggs 	s = splnet();
   1613  1.26    briggs 	mii_tick(&sc->sc_mii);
   1614  1.26    briggs 	splx(s);
   1615  1.26    briggs 
   1616  1.26    briggs 	callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
   1617  1.26    briggs }
   1618  1.26    briggs 
   1619