Home | History | Annotate | Line # | Download | only in ic
smc91cxx.c revision 1.99
      1  1.99   msaitoh /*	$NetBSD: smc91cxx.c,v 1.99 2019/02/05 06:17:02 msaitoh Exp $	*/
      2   1.2   thorpej 
      3   1.2   thorpej /*-
      4   1.2   thorpej  * Copyright (c) 1997 The NetBSD Foundation, Inc.
      5   1.2   thorpej  * All rights reserved.
      6   1.2   thorpej  *
      7   1.2   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.2   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9   1.2   thorpej  * NASA Ames Research Center.
     10   1.2   thorpej  *
     11   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     12   1.2   thorpej  * modification, are permitted provided that the following conditions
     13   1.2   thorpej  * are met:
     14   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     15   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     16   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     19   1.2   thorpej  *
     20   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21   1.2   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22   1.2   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23   1.3       jtc  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24   1.3       jtc  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25   1.2   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26   1.2   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27   1.2   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28   1.2   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29   1.2   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30   1.2   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31   1.2   thorpej  */
     32   1.2   thorpej 
     33  1.51     perry /*
     34   1.2   thorpej  * Copyright (c) 1996 Gardner Buchanan <gbuchanan (at) shl.com>
     35   1.2   thorpej  * All rights reserved.
     36  1.51     perry  *
     37   1.2   thorpej  * Redistribution and use in source and binary forms, with or without
     38   1.2   thorpej  * modification, are permitted provided that the following conditions
     39   1.2   thorpej  * are met:
     40   1.2   thorpej  * 1. Redistributions of source code must retain the above copyright
     41   1.2   thorpej  *    notice, this list of conditions and the following disclaimer.
     42   1.2   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     43   1.2   thorpej  *    notice, this list of conditions and the following disclaimer in the
     44   1.2   thorpej  *    documentation and/or other materials provided with the distribution.
     45   1.2   thorpej  * 3. All advertising materials mentioning features or use of this software
     46   1.2   thorpej  *    must display the following acknowledgement:
     47   1.2   thorpej  *	This product includes software developed by Gardner Buchanan.
     48   1.2   thorpej  * 4. The name of Gardner Buchanan may not be used to endorse or promote
     49   1.2   thorpej  *    products derived from this software without specific prior written
     50   1.2   thorpej  *    permission.
     51  1.51     perry  *
     52   1.2   thorpej  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     53   1.2   thorpej  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     54   1.2   thorpej  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     55   1.2   thorpej  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     56   1.2   thorpej  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     57   1.2   thorpej  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     58   1.2   thorpej  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     59   1.2   thorpej  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     60   1.2   thorpej  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     61   1.2   thorpej  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     62  1.51     perry  *
     63   1.2   thorpej  *   from FreeBSD Id: if_sn.c,v 1.4 1996/03/18 15:47:16 gardner Exp
     64  1.51     perry  */
     65   1.2   thorpej 
     66   1.2   thorpej /*
     67   1.2   thorpej  * Core driver for the SMC 91Cxx family of Ethernet chips.
     68   1.2   thorpej  *
     69   1.2   thorpej  * Memory allocation interrupt logic is drived from an SMC 91C90 driver
     70   1.2   thorpej  * written for NetBSD/amiga by Michael Hitch.
     71   1.2   thorpej  */
     72  1.37     lukem 
     73  1.37     lukem #include <sys/cdefs.h>
     74  1.99   msaitoh __KERNEL_RCSID(0, "$NetBSD: smc91cxx.c,v 1.99 2019/02/05 06:17:02 msaitoh Exp $");
     75   1.2   thorpej 
     76   1.7  jonathan #include "opt_inet.h"
     77   1.2   thorpej 
     78  1.51     perry #include <sys/param.h>
     79   1.2   thorpej #include <sys/systm.h>
     80   1.2   thorpej #include <sys/mbuf.h>
     81   1.2   thorpej #include <sys/syslog.h>
     82   1.2   thorpej #include <sys/socket.h>
     83   1.2   thorpej #include <sys/device.h>
     84  1.26    briggs #include <sys/kernel.h>
     85   1.2   thorpej #include <sys/malloc.h>
     86  1.51     perry #include <sys/ioctl.h>
     87   1.2   thorpej #include <sys/errno.h>
     88  1.89  riastrad #include <sys/rndsource.h>
     89   1.2   thorpej 
     90  1.63        ad #include <sys/bus.h>
     91  1.63        ad #include <sys/intr.h>
     92   1.2   thorpej 
     93   1.2   thorpej #include <net/if.h>
     94   1.2   thorpej #include <net/if_dl.h>
     95   1.2   thorpej #include <net/if_ether.h>
     96  1.51     perry #include <net/if_media.h>
     97  1.96   msaitoh #include <net/bpf.h>
     98   1.2   thorpej 
     99   1.2   thorpej #ifdef INET
    100  1.51     perry #include <netinet/in.h>
    101   1.2   thorpej #include <netinet/if_inarp.h>
    102   1.2   thorpej #include <netinet/in_systm.h>
    103   1.2   thorpej #include <netinet/in_var.h>
    104   1.2   thorpej #include <netinet/ip.h>
    105   1.2   thorpej #endif
    106   1.2   thorpej 
    107  1.26    briggs #include <dev/mii/mii.h>
    108  1.26    briggs #include <dev/mii/miivar.h>
    109  1.26    briggs #include <dev/mii/mii_bitbang.h>
    110  1.26    briggs 
    111   1.2   thorpej #include <dev/ic/smc91cxxreg.h>
    112   1.2   thorpej #include <dev/ic/smc91cxxvar.h>
    113  1.40   thorpej 
    114  1.40   thorpej #ifndef __BUS_SPACE_HAS_STREAM_METHODS
    115  1.40   thorpej #define bus_space_write_multi_stream_2 bus_space_write_multi_2
    116  1.42       bsh #define bus_space_write_multi_stream_4 bus_space_write_multi_4
    117  1.40   thorpej #define bus_space_read_multi_stream_2  bus_space_read_multi_2
    118  1.42       bsh #define bus_space_read_multi_stream_4  bus_space_read_multi_4
    119  1.42       bsh 
    120  1.42       bsh #define bus_space_write_stream_4 bus_space_write_4
    121  1.42       bsh #define bus_space_read_stream_4  bus_space_read_4
    122  1.40   thorpej #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
    123   1.2   thorpej 
    124   1.2   thorpej /* XXX Hardware padding doesn't work yet(?) */
    125   1.2   thorpej #define	SMC91CXX_SW_PAD
    126   1.2   thorpej 
    127  1.86       chs const char *smc91cxx_idstrs[] = {
    128   1.2   thorpej 	NULL,				/* 0 */
    129   1.2   thorpej 	NULL,				/* 1 */
    130   1.2   thorpej 	NULL,				/* 2 */
    131   1.2   thorpej 	"SMC91C90/91C92",		/* 3 */
    132  1.39       chs 	"SMC91C94/91C96",		/* 4 */
    133   1.2   thorpej 	"SMC91C95",			/* 5 */
    134   1.2   thorpej 	NULL,				/* 6 */
    135   1.2   thorpej 	"SMC91C100",			/* 7 */
    136  1.26    briggs 	"SMC91C100FD",			/* 8 */
    137  1.45       scw 	"SMC91C111",			/* 9 */
    138   1.2   thorpej 	NULL,				/* 10 */
    139   1.2   thorpej 	NULL,				/* 11 */
    140   1.2   thorpej 	NULL,				/* 12 */
    141   1.2   thorpej 	NULL,				/* 13 */
    142   1.2   thorpej 	NULL,				/* 14 */
    143   1.2   thorpej 	NULL,				/* 15 */
    144   1.2   thorpej };
    145   1.2   thorpej 
    146   1.2   thorpej /* Supported media types. */
    147  1.85       chs static const int smc91cxx_media[] = {
    148   1.2   thorpej 	IFM_ETHER|IFM_10_T,
    149   1.2   thorpej 	IFM_ETHER|IFM_10_5,
    150   1.2   thorpej };
    151   1.2   thorpej #define	NSMC91CxxMEDIA	(sizeof(smc91cxx_media) / sizeof(smc91cxx_media[0]))
    152   1.2   thorpej 
    153  1.26    briggs /*
    154  1.26    briggs  * MII bit-bang glue.
    155  1.26    briggs  */
    156  1.75    cegger u_int32_t smc91cxx_mii_bitbang_read(device_t);
    157  1.75    cegger void smc91cxx_mii_bitbang_write(device_t, u_int32_t);
    158  1.26    briggs 
    159  1.85       chs static const struct mii_bitbang_ops smc91cxx_mii_bitbang_ops = {
    160  1.26    briggs 	smc91cxx_mii_bitbang_read,
    161  1.26    briggs 	smc91cxx_mii_bitbang_write,
    162  1.26    briggs 	{
    163  1.26    briggs 		MR_MDO,		/* MII_BIT_MDO */
    164  1.26    briggs 		MR_MDI,		/* MII_BIT_MDI */
    165  1.26    briggs 		MR_MCLK,	/* MII_BIT_MDC */
    166  1.26    briggs 		MR_MDOE,	/* MII_BIT_DIR_HOST_PHY */
    167  1.26    briggs 		0,		/* MII_BIT_DIR_PHY_HOST */
    168  1.26    briggs 	}
    169  1.26    briggs };
    170  1.26    briggs 
    171  1.26    briggs /* MII callbacks */
    172  1.98   msaitoh int	smc91cxx_mii_readreg(device_t, int, int, uint16_t *);
    173  1.98   msaitoh int	smc91cxx_mii_writereg(device_t, int, int, uint16_t);
    174  1.82      matt void	smc91cxx_statchg(struct ifnet *);
    175  1.50     perry void	smc91cxx_tick(void *);
    176  1.50     perry 
    177  1.50     perry int	smc91cxx_mediachange(struct ifnet *);
    178  1.50     perry void	smc91cxx_mediastatus(struct ifnet *, struct ifmediareq *);
    179  1.50     perry 
    180  1.50     perry int	smc91cxx_set_media(struct smc91cxx_softc *, int);
    181  1.50     perry 
    182  1.50     perry void	smc91cxx_init(struct smc91cxx_softc *);
    183  1.50     perry void	smc91cxx_read(struct smc91cxx_softc *);
    184  1.50     perry void	smc91cxx_reset(struct smc91cxx_softc *);
    185  1.50     perry void	smc91cxx_start(struct ifnet *);
    186  1.67      matt uint8_t	smc91cxx_copy_tx_frame(struct smc91cxx_softc *, struct mbuf *);
    187  1.50     perry void	smc91cxx_resume(struct smc91cxx_softc *);
    188  1.50     perry void	smc91cxx_stop(struct smc91cxx_softc *);
    189  1.50     perry void	smc91cxx_watchdog(struct ifnet *);
    190  1.59  christos int	smc91cxx_ioctl(struct ifnet *, u_long, void *);
    191   1.2   thorpej 
    192  1.61    dyoung static inline int ether_cmp(const void *, const void *);
    193  1.54     perry static inline int
    194  1.73       dsl ether_cmp(const void *va, const void *vb)
    195   1.2   thorpej {
    196  1.61    dyoung 	const u_int8_t *a = va;
    197  1.61    dyoung 	const u_int8_t *b = vb;
    198   1.2   thorpej 
    199   1.2   thorpej 	return ((a[5] != b[5]) || (a[4] != b[4]) || (a[3] != b[3]) ||
    200   1.2   thorpej 		(a[2] != b[2]) || (a[1] != b[1]) || (a[0] != b[0]));
    201   1.2   thorpej }
    202   1.2   thorpej 
    203  1.67      matt static inline void
    204  1.67      matt smc91cxx_intr_mask_write(bus_space_tag_t bst, bus_space_handle_t bsh,
    205  1.67      matt 	uint8_t mask)
    206  1.67      matt {
    207  1.67      matt 	KDASSERT((mask & IM_ERCV_INT) == 0);
    208  1.67      matt #ifdef SMC91CXX_NO_BYTE_WRITE
    209  1.67      matt 	bus_space_write_2(bst, bsh, INTR_STAT_REG_B, mask << 8);
    210  1.67      matt #else
    211  1.67      matt 	bus_space_write_1(bst, bsh, INTR_MASK_REG_B, mask);
    212  1.67      matt #endif
    213  1.67      matt 	KDASSERT(!(bus_space_read_1(bst, bsh, INTR_MASK_REG_B) & IM_ERCV_INT));
    214  1.67      matt }
    215  1.67      matt 
    216  1.67      matt static inline void
    217  1.67      matt smc91cxx_intr_ack_write(bus_space_tag_t bst, bus_space_handle_t bsh,
    218  1.85       chs 	uint8_t ack, uint8_t mask)
    219  1.67      matt {
    220  1.67      matt #ifdef SMC91CXX_NO_BYTE_WRITE
    221  1.85       chs 	bus_space_write_2(bst, bsh, INTR_ACK_REG_B, ack | (mask << 8));
    222  1.67      matt #else
    223  1.85       chs 	bus_space_write_1(bst, bsh, INTR_ACK_REG_B, ack);
    224  1.67      matt #endif
    225  1.67      matt 	KDASSERT(!(bus_space_read_1(bst, bsh, INTR_MASK_REG_B) & IM_ERCV_INT));
    226  1.67      matt }
    227  1.67      matt 
    228   1.2   thorpej void
    229  1.72       dsl smc91cxx_attach(struct smc91cxx_softc *sc, u_int8_t *myea)
    230   1.2   thorpej {
    231   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    232   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    233   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    234  1.26    briggs 	struct ifmedia *ifm = &sc->sc_mii.mii_media;
    235   1.2   thorpej 	const char *idstr;
    236  1.26    briggs 	u_int32_t miicapabilities;
    237   1.2   thorpej 	u_int16_t tmp;
    238   1.2   thorpej 	u_int8_t enaddr[ETHER_ADDR_LEN];
    239  1.45       scw 	int i, aui, mult, scale, memsize;
    240  1.26    briggs 	char pbuf[9];
    241   1.2   thorpej 
    242  1.47   mycroft 	tmp = bus_space_read_2(bst, bsh, BANK_SELECT_REG_W);
    243  1.47   mycroft 	/* check magic number */
    244  1.47   mycroft 	if ((tmp & BSR_DETECT_MASK) != BSR_DETECT_VALUE) {
    245  1.85       chs 		aprint_error_dev(sc->sc_dev,
    246  1.85       chs 		     "failed to detect chip, bsr=%04x\n", tmp);
    247  1.47   mycroft 		return;
    248  1.47   mycroft 	}
    249  1.47   mycroft 
    250   1.2   thorpej 	/* Make sure the chip is stopped. */
    251   1.2   thorpej 	smc91cxx_stop(sc);
    252   1.2   thorpej 
    253   1.2   thorpej 	SMC_SELECT_BANK(sc, 3);
    254   1.2   thorpej 	tmp = bus_space_read_2(bst, bsh, REVISION_REG_W);
    255  1.26    briggs 	sc->sc_chipid = RR_ID(tmp);
    256  1.47   mycroft 	idstr = smc91cxx_idstrs[sc->sc_chipid];
    257  1.47   mycroft 
    258  1.83       chs 	aprint_normal_dev(sc->sc_dev, "");
    259   1.2   thorpej 	if (idstr != NULL)
    260  1.47   mycroft 		aprint_normal("%s, ", idstr);
    261   1.2   thorpej 	else
    262  1.47   mycroft 		aprint_normal("unknown chip id %d, ", sc->sc_chipid);
    263  1.47   mycroft 	aprint_normal("revision %d, ", RR_REV(tmp));
    264  1.26    briggs 
    265  1.26    briggs 	SMC_SELECT_BANK(sc, 0);
    266  1.45       scw 	switch (sc->sc_chipid) {
    267  1.45       scw 	default:
    268  1.45       scw 		mult = MCR_MEM_MULT(bus_space_read_2(bst, bsh, MEM_CFG_REG_W));
    269  1.45       scw 		scale = MIR_SCALE_91C9x;
    270  1.45       scw 		break;
    271  1.45       scw 
    272  1.45       scw 	case CHIP_91C111:
    273  1.45       scw 		mult = MIR_MULT_91C111;
    274  1.45       scw 		scale = MIR_SCALE_91C111;
    275  1.45       scw 	}
    276  1.26    briggs 	memsize = bus_space_read_2(bst, bsh, MEM_INFO_REG_W) & MIR_TOTAL_MASK;
    277  1.85       chs 	if (memsize == 255)
    278  1.85       chs 		memsize++;
    279  1.45       scw 	memsize *= scale * mult;
    280  1.26    briggs 
    281  1.26    briggs 	format_bytes(pbuf, sizeof(pbuf), memsize);
    282  1.47   mycroft 	aprint_normal("buffer size: %s\n", pbuf);
    283   1.2   thorpej 
    284   1.2   thorpej 	/* Read the station address from the chip. */
    285   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    286   1.2   thorpej 	if (myea == NULL) {
    287   1.2   thorpej 		myea = enaddr;
    288   1.2   thorpej 		for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
    289   1.2   thorpej 			tmp = bus_space_read_2(bst, bsh, IAR_ADDR0_REG_W + i);
    290   1.2   thorpej 			myea[i + 1] = (tmp >> 8) & 0xff;
    291   1.2   thorpej 			myea[i] = tmp & 0xff;
    292   1.2   thorpej 		}
    293   1.2   thorpej 	}
    294  1.83       chs 	aprint_normal_dev(sc->sc_dev, "MAC address %s, ",
    295   1.2   thorpej 	    ether_sprintf(myea));
    296   1.2   thorpej 
    297   1.2   thorpej 	/* Initialize the ifnet structure. */
    298  1.83       chs 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    299   1.2   thorpej 	ifp->if_softc = sc;
    300   1.2   thorpej 	ifp->if_start = smc91cxx_start;
    301   1.2   thorpej 	ifp->if_ioctl = smc91cxx_ioctl;
    302   1.2   thorpej 	ifp->if_watchdog = smc91cxx_watchdog;
    303  1.99   msaitoh 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    304  1.32   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    305   1.2   thorpej 
    306   1.2   thorpej 	/* Attach the interface. */
    307   1.2   thorpej 	if_attach(ifp);
    308  1.95     ozaki 	if_deferred_start_init(ifp, NULL);
    309   1.2   thorpej 	ether_ifattach(ifp, myea);
    310   1.2   thorpej 
    311  1.26    briggs 	/*
    312  1.26    briggs 	 * Initialize our media structures and MII info.  We will
    313  1.26    briggs 	 * probe the MII if we are on the SMC91Cxx
    314  1.26    briggs 	 */
    315  1.26    briggs 	sc->sc_mii.mii_ifp = ifp;
    316  1.26    briggs 	sc->sc_mii.mii_readreg = smc91cxx_mii_readreg;
    317  1.26    briggs 	sc->sc_mii.mii_writereg = smc91cxx_mii_writereg;
    318  1.26    briggs 	sc->sc_mii.mii_statchg = smc91cxx_statchg;
    319  1.93   msaitoh 	ifmedia_init(ifm, IFM_IMASK, smc91cxx_mediachange,
    320  1.93   msaitoh 	    smc91cxx_mediastatus);
    321  1.26    briggs 
    322  1.26    briggs 	SMC_SELECT_BANK(sc, 1);
    323  1.26    briggs 	tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    324  1.26    briggs 
    325  1.35   thorpej 	miicapabilities = BMSR_MEDIAMASK|BMSR_ANEG;
    326  1.26    briggs 	switch (sc->sc_chipid) {
    327  1.26    briggs 	case CHIP_91100:
    328  1.26    briggs 		/*
    329  1.26    briggs 		 * The 91100 does not have full-duplex capabilities,
    330  1.26    briggs 		 * even if the PHY does.
    331  1.26    briggs 		 */
    332  1.26    briggs 		miicapabilities &= ~(BMSR_100TXFDX | BMSR_10TFDX);
    333  1.87  christos 		/*FALLTHROUGH*/
    334  1.26    briggs 	case CHIP_91100FD:
    335  1.45       scw 	case CHIP_91C111:
    336  1.26    briggs 		if (tmp & CR_MII_SELECT) {
    337  1.47   mycroft 			aprint_normal("default media MII");
    338  1.45       scw 			if (sc->sc_chipid == CHIP_91C111) {
    339  1.85       chs 				aprint_normal(" (%s PHY)\n",
    340  1.85       chs 				    (tmp & CR_AUI_SELECT) ?
    341  1.45       scw 				    "external" : "internal");
    342  1.45       scw 				sc->sc_internal_phy = !(tmp & CR_AUI_SELECT);
    343  1.45       scw 			} else
    344  1.47   mycroft 				aprint_normal("\n");
    345  1.83       chs 			mii_attach(sc->sc_dev, &sc->sc_mii, miicapabilities,
    346  1.26    briggs 			    MII_PHY_ANY, MII_OFFSET_ANY, 0);
    347  1.26    briggs 			if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    348  1.26    briggs 				ifmedia_add(&sc->sc_mii.mii_media,
    349  1.26    briggs 				    IFM_ETHER|IFM_NONE, 0, NULL);
    350  1.26    briggs 				ifmedia_set(&sc->sc_mii.mii_media,
    351  1.26    briggs 				    IFM_ETHER|IFM_NONE);
    352  1.26    briggs 			} else {
    353  1.26    briggs 				ifmedia_set(&sc->sc_mii.mii_media,
    354  1.26    briggs 				    IFM_ETHER|IFM_AUTO);
    355  1.26    briggs 			}
    356  1.26    briggs 			sc->sc_flags |= SMC_FLAGS_HAS_MII;
    357  1.26    briggs 			break;
    358  1.45       scw 		} else
    359  1.45       scw 		if (sc->sc_chipid == CHIP_91C111) {
    360  1.45       scw 			/*
    361  1.45       scw 			 * XXX: Should bring it out of low-power mode
    362  1.45       scw 			 */
    363  1.47   mycroft 			aprint_normal("EPH interface in low power mode\n");
    364  1.45       scw 			sc->sc_internal_phy = 0;
    365  1.45       scw 			return;
    366  1.26    briggs 		}
    367  1.26    briggs 		/*FALLTHROUGH*/
    368  1.26    briggs 	default:
    369  1.85       chs 		aprint_normal("default media %s\n",
    370  1.85       chs 		    (aui = (tmp & CR_AUI_SELECT)) ?
    371  1.26    briggs 		    "AUI" : "UTP");
    372  1.26    briggs 		for (i = 0; i < NSMC91CxxMEDIA; i++)
    373  1.26    briggs 			ifmedia_add(ifm, smc91cxx_media[i], 0, NULL);
    374  1.26    briggs 		ifmedia_set(ifm, IFM_ETHER | (aui ? IFM_10_5 : IFM_10_T));
    375  1.26    briggs 		break;
    376  1.26    briggs 	}
    377   1.2   thorpej 
    378  1.83       chs 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
    379  1.88       tls 			  RND_TYPE_NET, RND_FLAG_DEFAULT);
    380  1.25     jhawk 
    381  1.60  kiyohara 	callout_init(&sc->sc_mii_callout, 0);
    382  1.60  kiyohara 
    383  1.25     jhawk 	/* The attach is successful. */
    384  1.25     jhawk 	sc->sc_flags |= SMC_FLAGS_ATTACHED;
    385   1.2   thorpej }
    386   1.2   thorpej 
    387   1.2   thorpej /*
    388   1.2   thorpej  * Change media according to request.
    389   1.2   thorpej  */
    390   1.2   thorpej int
    391  1.72       dsl smc91cxx_mediachange(struct ifnet *ifp)
    392   1.2   thorpej {
    393   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    394   1.2   thorpej 
    395  1.26    briggs 	return (smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_media));
    396   1.2   thorpej }
    397   1.2   thorpej 
    398   1.2   thorpej int
    399  1.72       dsl smc91cxx_set_media(struct smc91cxx_softc *sc, int media)
    400   1.2   thorpej {
    401   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    402   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    403   1.2   thorpej 	u_int16_t tmp;
    404  1.64    dyoung 	int rc;
    405   1.2   thorpej 
    406   1.4   thorpej 	/*
    407   1.4   thorpej 	 * If the interface is not currently powered on, just return.
    408   1.4   thorpej 	 * When it is enabled later, smc91cxx_init() will properly set
    409   1.4   thorpej 	 * up the media for us.
    410   1.4   thorpej 	 */
    411  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0)
    412   1.4   thorpej 		return (0);
    413   1.4   thorpej 
    414   1.2   thorpej 	if (IFM_TYPE(media) != IFM_ETHER)
    415   1.2   thorpej 		return (EINVAL);
    416   1.2   thorpej 
    417  1.64    dyoung 	if ((sc->sc_flags & SMC_FLAGS_HAS_MII) == 0 ||
    418  1.64    dyoung 	    (rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
    419  1.64    dyoung 		rc = 0;
    420  1.26    briggs 
    421   1.2   thorpej 	switch (IFM_SUBTYPE(media)) {
    422   1.2   thorpej 	case IFM_10_T:
    423   1.2   thorpej 	case IFM_10_5:
    424   1.2   thorpej 		SMC_SELECT_BANK(sc, 1);
    425   1.2   thorpej 		tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    426   1.2   thorpej 		if (IFM_SUBTYPE(media) == IFM_10_5)
    427   1.2   thorpej 			tmp |= CR_AUI_SELECT;
    428   1.2   thorpej 		else
    429   1.2   thorpej 			tmp &= ~CR_AUI_SELECT;
    430   1.2   thorpej 		bus_space_write_2(bst, bsh, CONFIG_REG_W, tmp);
    431   1.2   thorpej 		delay(20000);	/* XXX is this needed? */
    432   1.2   thorpej 		break;
    433   1.2   thorpej 
    434   1.2   thorpej 	default:
    435   1.2   thorpej 		return (EINVAL);
    436   1.2   thorpej 	}
    437   1.2   thorpej 
    438  1.64    dyoung 	return rc;
    439   1.2   thorpej }
    440   1.2   thorpej 
    441   1.2   thorpej /*
    442   1.2   thorpej  * Notify the world which media we're using.
    443   1.2   thorpej  */
    444   1.2   thorpej void
    445  1.72       dsl smc91cxx_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
    446   1.2   thorpej {
    447   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    448   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    449   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    450   1.2   thorpej 	u_int16_t tmp;
    451   1.2   thorpej 
    452  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
    453   1.4   thorpej 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
    454   1.4   thorpej 		ifmr->ifm_status = 0;
    455   1.4   thorpej 		return;
    456   1.4   thorpej 	}
    457   1.4   thorpej 
    458  1.26    briggs 	/*
    459  1.26    briggs 	 * If we have MII, go ask the PHY what's going on.
    460  1.26    briggs 	 */
    461  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
    462  1.26    briggs 		mii_pollstat(&sc->sc_mii);
    463  1.26    briggs 		ifmr->ifm_active = sc->sc_mii.mii_media_active;
    464  1.26    briggs 		ifmr->ifm_status = sc->sc_mii.mii_media_status;
    465  1.26    briggs 		return;
    466  1.26    briggs 	}
    467  1.26    briggs 
    468   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    469   1.2   thorpej 	tmp = bus_space_read_2(bst, bsh, CONFIG_REG_W);
    470   1.2   thorpej 	ifmr->ifm_active =
    471   1.2   thorpej 	    IFM_ETHER | ((tmp & CR_AUI_SELECT) ? IFM_10_5 : IFM_10_T);
    472   1.2   thorpej }
    473   1.2   thorpej 
    474   1.2   thorpej /*
    475   1.2   thorpej  * Reset and initialize the chip.
    476   1.2   thorpej  */
    477   1.2   thorpej void
    478  1.72       dsl smc91cxx_init(struct smc91cxx_softc *sc)
    479   1.2   thorpej {
    480   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    481   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    482   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    483   1.2   thorpej 	u_int16_t tmp;
    484  1.61    dyoung 	const u_int8_t *enaddr;
    485   1.2   thorpej 	int s, i;
    486   1.2   thorpej 
    487  1.11   mycroft 	s = splnet();
    488   1.2   thorpej 
    489   1.2   thorpej 	/*
    490  1.46       wiz 	 * This resets the registers mostly to defaults, but doesn't
    491  1.85       chs 	 * affect the EEPROM.  The longest reset recovery time of those devices
    492  1.85       chs 	 * supported is the 91C111. Section 7.8 of its datasheet asks for 50ms.
    493   1.2   thorpej 	 */
    494   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
    495   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, RCR_SOFTRESET);
    496  1.85       chs 	delay(5);
    497   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
    498  1.85       chs 	delay(50000);
    499   1.2   thorpej 
    500   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
    501   1.2   thorpej 
    502   1.2   thorpej 	/* Set the Ethernet address. */
    503   1.2   thorpej 	SMC_SELECT_BANK(sc, 1);
    504  1.61    dyoung 	enaddr = (const u_int8_t *)CLLADDR(ifp->if_sadl);
    505   1.2   thorpej 	for (i = 0; i < ETHER_ADDR_LEN; i += 2) {
    506   1.2   thorpej 		tmp = enaddr[i + 1] << 8 | enaddr[i];
    507   1.2   thorpej 		bus_space_write_2(bst, bsh, IAR_ADDR0_REG_W + i, tmp);
    508   1.2   thorpej 	}
    509   1.2   thorpej 
    510   1.2   thorpej 	/*
    511   1.2   thorpej 	 * Set the control register to automatically release successfully
    512   1.2   thorpej 	 * transmitted packets (making the best use of our limited memory)
    513   1.2   thorpej 	 * and enable the EPH interrupt on certain TX errors.
    514   1.2   thorpej 	 */
    515   1.2   thorpej 	bus_space_write_2(bst, bsh, CONTROL_REG_W, (CTR_AUTO_RELEASE |
    516   1.2   thorpej 	    CTR_TE_ENABLE | CTR_CR_ENABLE | CTR_LE_ENABLE));
    517   1.2   thorpej 
    518   1.2   thorpej 	/*
    519   1.2   thorpej 	 * Reset the MMU and wait for it to be un-busy.
    520   1.2   thorpej 	 */
    521   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    522   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RESET);
    523  1.67      matt 	sc->sc_txpacketno = ARR_FAILED;
    524  1.48   mycroft 	for (;;) {
    525  1.48   mycroft 		tmp = bus_space_read_2(bst, bsh, MMU_CMD_REG_W);
    526  1.90  dholland 		if (tmp == 0xffff) {
    527  1.90  dholland 			/* card went away! */
    528  1.90  dholland 			splx(s);
    529  1.48   mycroft 			return;
    530  1.90  dholland 		}
    531  1.48   mycroft 		if ((tmp & MMUCR_BUSY) == 0)
    532  1.48   mycroft 			break;
    533  1.48   mycroft 	}
    534   1.2   thorpej 
    535   1.2   thorpej 	/*
    536   1.2   thorpej 	 * Disable all interrupts.
    537   1.2   thorpej 	 */
    538  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, 0);
    539   1.2   thorpej 
    540   1.2   thorpej 	/*
    541  1.45       scw 	 * On the 91c111, enable auto-negotiation, and set the LED
    542  1.45       scw 	 * status pins to something sane.
    543  1.45       scw 	 * XXX: Should be some way for MD code to decide the latter.
    544  1.45       scw 	 */
    545  1.45       scw 	SMC_SELECT_BANK(sc, 0);
    546  1.45       scw 	if (sc->sc_chipid == CHIP_91C111) {
    547  1.45       scw 		bus_space_write_2(bst, bsh, RX_PHY_CONTROL_REG_W,
    548  1.45       scw 		    RPC_ANEG |
    549  1.45       scw 		    (RPC_LS_LINK_DETECT << RPC_LSA_SHIFT) |
    550  1.45       scw 		    (RPC_LS_TXRX << RPC_LSB_SHIFT));
    551  1.45       scw 	}
    552  1.45       scw 
    553  1.45       scw 	/*
    554   1.2   thorpej 	 * Set current media.
    555   1.2   thorpej 	 */
    556  1.26    briggs 	smc91cxx_set_media(sc, sc->sc_mii.mii_media.ifm_cur->ifm_media);
    557   1.2   thorpej 
    558   1.2   thorpej 	/*
    559   1.2   thorpej 	 * Set the receive filter.  We want receive enable and auto
    560   1.2   thorpej 	 * strip of CRC from received packet.  If we are in promisc. mode,
    561   1.2   thorpej 	 * then set that bit as well.
    562   1.2   thorpej 	 *
    563   1.2   thorpej 	 * XXX Initialize multicast filter.  For now, we just accept
    564   1.2   thorpej 	 * XXX all multicast.
    565   1.2   thorpej 	 */
    566   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
    567   1.2   thorpej 
    568   1.2   thorpej 	tmp = RCR_ENABLE | RCR_STRIP_CRC | RCR_ALMUL;
    569   1.2   thorpej 	if (ifp->if_flags & IFF_PROMISC)
    570   1.2   thorpej 		tmp |= RCR_PROMISC;
    571   1.2   thorpej 
    572   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, tmp);
    573   1.2   thorpej 
    574   1.2   thorpej 	/*
    575   1.2   thorpej 	 * Set transmitter control to "enabled".
    576   1.2   thorpej 	 */
    577   1.2   thorpej 	tmp = TCR_ENABLE;
    578   1.2   thorpej 
    579   1.2   thorpej #ifndef SMC91CXX_SW_PAD
    580   1.2   thorpej 	/*
    581   1.2   thorpej 	 * Enable hardware padding of transmitted packets.
    582   1.2   thorpej 	 * XXX doesn't work?
    583   1.2   thorpej 	 */
    584   1.2   thorpej 	tmp |= TCR_PAD_ENABLE;
    585   1.2   thorpej #endif
    586   1.2   thorpej 
    587   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, tmp);
    588   1.2   thorpej 
    589   1.2   thorpej 	/*
    590   1.2   thorpej 	 * Now, enable interrupts.
    591   1.2   thorpej 	 */
    592   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    593   1.2   thorpej 
    594  1.67      matt 	sc->sc_intmask = IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT;
    595  1.45       scw 	if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy) {
    596  1.67      matt 		sc->sc_intmask |= IM_MD_INT;
    597  1.45       scw 	}
    598  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, sc->sc_intmask);
    599   1.2   thorpej 
    600   1.2   thorpej 	/* Interface is now running, with no output active. */
    601   1.2   thorpej 	ifp->if_flags |= IFF_RUNNING;
    602   1.2   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    603   1.2   thorpej 
    604  1.26    briggs 	if (sc->sc_flags & SMC_FLAGS_HAS_MII) {
    605  1.26    briggs 		/* Start the one second clock. */
    606  1.26    briggs 		callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
    607  1.26    briggs 	}
    608  1.26    briggs 
    609   1.2   thorpej 	/*
    610   1.2   thorpej 	 * Attempt to start any pending transmission.
    611   1.2   thorpej 	 */
    612   1.2   thorpej 	smc91cxx_start(ifp);
    613   1.2   thorpej 
    614   1.2   thorpej 	splx(s);
    615   1.2   thorpej }
    616   1.2   thorpej 
    617   1.2   thorpej /*
    618   1.2   thorpej  * Start output on an interface.
    619  1.11   mycroft  * Must be called at splnet or interrupt level.
    620   1.2   thorpej  */
    621   1.2   thorpej void
    622  1.72       dsl smc91cxx_start(struct ifnet *ifp)
    623   1.2   thorpej {
    624   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
    625   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    626   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    627   1.2   thorpej 	u_int len;
    628  1.43       scw 	struct mbuf *m;
    629   1.2   thorpej 	u_int16_t length, npages;
    630  1.67      matt 	u_int16_t oddbyte;
    631   1.2   thorpej 	u_int8_t packetno;
    632   1.2   thorpej 	int timo, pad;
    633   1.2   thorpej 
    634   1.2   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    635   1.2   thorpej 		return;
    636   1.2   thorpej 
    637   1.2   thorpej  again:
    638   1.2   thorpej 	/*
    639   1.2   thorpej 	 * Peek at the next packet.
    640   1.2   thorpej 	 */
    641  1.32   thorpej 	IFQ_POLL(&ifp->if_snd, m);
    642  1.32   thorpej 	if (m == NULL)
    643   1.2   thorpej 		return;
    644   1.2   thorpej 
    645   1.2   thorpej 	/*
    646   1.2   thorpej 	 * Compute the frame length and set pad to give an overall even
    647   1.2   thorpej 	 * number of bytes.  Below, we assume that the packet length
    648   1.2   thorpej 	 * is even.
    649   1.2   thorpej 	 */
    650  1.43       scw 	for (len = 0; m != NULL; m = m->m_next)
    651   1.2   thorpej 		len += m->m_len;
    652   1.2   thorpej 
    653   1.2   thorpej 	/*
    654   1.2   thorpej 	 * We drop packets that are too large.  Perhaps we should
    655   1.2   thorpej 	 * truncate them instead?
    656   1.2   thorpej 	 */
    657  1.85       chs 	if (len > (ETHER_MAX_LEN - ETHER_CRC_LEN)) {
    658  1.85       chs 		printf("%s: large packet discarded\n",
    659  1.85       chs 		    device_xname(sc->sc_dev));
    660   1.2   thorpej 		ifp->if_oerrors++;
    661  1.32   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m);
    662   1.2   thorpej 		m_freem(m);
    663   1.2   thorpej 		goto readcheck;
    664   1.2   thorpej 	}
    665   1.2   thorpej 
    666  1.85       chs 	pad = 0;
    667   1.2   thorpej #ifdef SMC91CXX_SW_PAD
    668   1.2   thorpej 	/*
    669   1.2   thorpej 	 * Not using hardware padding; pad to ETHER_MIN_LEN.
    670   1.2   thorpej 	 */
    671   1.2   thorpej 	if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN))
    672   1.2   thorpej 		pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
    673   1.2   thorpej #endif
    674   1.2   thorpej 
    675   1.2   thorpej 	length = pad + len;
    676   1.2   thorpej 
    677   1.2   thorpej 	/*
    678   1.2   thorpej 	 * The MMU has a 256 byte page size.  The MMU expects us to
    679   1.2   thorpej 	 * ask for "npages - 1".  We include space for the status word,
    680   1.2   thorpej 	 * byte count, and control bytes in the allocation request.
    681   1.2   thorpej 	 */
    682  1.67      matt 	npages = ((length & ~1) + 6) >> 8;
    683   1.2   thorpej 
    684   1.2   thorpej 	/*
    685   1.2   thorpej 	 * Now allocate the memory.
    686   1.2   thorpej 	 */
    687   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    688   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ALLOC | npages);
    689   1.2   thorpej 
    690   1.2   thorpej 	timo = MEMORY_WAIT_TIME;
    691  1.67      matt 	if (__predict_false((sc->sc_txpacketno & ARR_FAILED) == 0)) {
    692  1.67      matt 		packetno = sc->sc_txpacketno;
    693  1.67      matt 		sc->sc_txpacketno = ARR_FAILED;
    694  1.67      matt 	} else {
    695  1.67      matt 		do {
    696  1.67      matt 			if (bus_space_read_1(bst, bsh,
    697  1.67      matt 			    		     INTR_STAT_REG_B) & IM_ALLOC_INT)
    698  1.67      matt 				break;
    699  1.67      matt 			delay(1);
    700  1.67      matt 		} while (--timo);
    701  1.67      matt 	}
    702   1.2   thorpej 
    703   1.2   thorpej 	packetno = bus_space_read_1(bst, bsh, ALLOC_RESULT_REG_B);
    704   1.2   thorpej 
    705   1.2   thorpej 	if (packetno & ARR_FAILED || timo == 0) {
    706   1.2   thorpej 		/*
    707   1.2   thorpej 		 * No transmit memory is available.  Record the number
    708  1.85       chs 		 * of requested pages and enable the allocation completion
    709   1.2   thorpej 		 * interrupt.  Set up the watchdog timer in case we miss
    710   1.2   thorpej 		 * the interrupt.  Mark the interface as active so that
    711   1.2   thorpej 		 * no one else attempts to transmit while we're allocating
    712   1.2   thorpej 		 * memory.
    713   1.2   thorpej 		 */
    714  1.67      matt 		sc->sc_intmask |= IM_ALLOC_INT;
    715  1.67      matt 		smc91cxx_intr_mask_write(bst, bsh, sc->sc_intmask);
    716   1.2   thorpej 		ifp->if_timer = 5;
    717   1.2   thorpej 		ifp->if_flags |= IFF_OACTIVE;
    718   1.2   thorpej 
    719   1.2   thorpej 		return;
    720   1.2   thorpej 	}
    721   1.2   thorpej 
    722   1.2   thorpej 	/*
    723   1.2   thorpej 	 * We have a packet number - set the data window.
    724   1.2   thorpej 	 */
    725  1.85       chs 	bus_space_write_2(bst, bsh, PACKET_NUM_REG_B, packetno);
    726   1.2   thorpej 
    727   1.2   thorpej 	/*
    728   1.2   thorpej 	 * Point to the beginning of the packet.
    729   1.2   thorpej 	 */
    730   1.2   thorpej 	bus_space_write_2(bst, bsh, POINTER_REG_W, PTR_AUTOINC /* | 0x0000 */);
    731   1.2   thorpej 
    732   1.2   thorpej 	/*
    733   1.2   thorpej 	 * Send the packet length (+6 for stats, length, and control bytes)
    734   1.2   thorpej 	 * and the status word (set to zeros).
    735   1.2   thorpej 	 */
    736   1.2   thorpej 	bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    737  1.52     pooka 	bus_space_write_2(bst, bsh, DATA_REG_W, (length + 6) & 0x7ff);
    738   1.2   thorpej 
    739   1.2   thorpej 	/*
    740   1.2   thorpej 	 * Get the packet from the kernel.  This will include the Ethernet
    741   1.2   thorpej 	 * frame header, MAC address, etc.
    742   1.2   thorpej 	 */
    743  1.32   thorpej 	IFQ_DEQUEUE(&ifp->if_snd, m);
    744   1.2   thorpej 
    745   1.2   thorpej 	/*
    746  1.85       chs 	 * Push the packet out to the card.  The copying function only does
    747  1.85       chs 	 * whole words and returns the straggling byte (if any).
    748   1.2   thorpej 	 */
    749  1.67      matt 	oddbyte = smc91cxx_copy_tx_frame(sc, m);
    750   1.2   thorpej 
    751   1.2   thorpej #ifdef SMC91CXX_SW_PAD
    752  1.67      matt 	if (pad > 1 && (pad & 1)) {
    753  1.85       chs 		bus_space_write_2(bst, bsh, DATA_REG_W, oddbyte);
    754  1.67      matt 		oddbyte = 0;
    755  1.85       chs 		pad -= 1;
    756  1.67      matt 	}
    757  1.67      matt 
    758   1.2   thorpej 	/*
    759   1.2   thorpej 	 * Push out padding.
    760   1.2   thorpej 	 */
    761   1.2   thorpej 	while (pad > 1) {
    762   1.2   thorpej 		bus_space_write_2(bst, bsh, DATA_REG_W, 0);
    763   1.2   thorpej 		pad -= 2;
    764   1.2   thorpej 	}
    765   1.2   thorpej #endif
    766   1.2   thorpej 
    767   1.2   thorpej 	/*
    768   1.2   thorpej 	 * Push out control byte and unused packet byte.  The control byte
    769  1.85       chs 	 * denotes whether this is an odd or even length packet, and that
    770  1.85       chs 	 * no special CRC handling is necessary.
    771   1.2   thorpej 	 */
    772  1.67      matt 	bus_space_write_2(bst, bsh, DATA_REG_W,
    773  1.85       chs 	    oddbyte | ((length & 1) ? (CTLB_ODD << 8) : 0));
    774   1.2   thorpej 
    775   1.2   thorpej 	/*
    776   1.2   thorpej 	 * Enable transmit interrupts and let the chip go.  Set a watchdog
    777   1.2   thorpej 	 * in case we miss the interrupt.
    778   1.2   thorpej 	 */
    779  1.67      matt 	sc->sc_intmask |= IM_TX_INT | IM_TX_EMPTY_INT;
    780  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, sc->sc_intmask);
    781   1.2   thorpej 
    782   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_ENQUEUE);
    783   1.2   thorpej 
    784   1.2   thorpej 	ifp->if_timer = 5;
    785   1.2   thorpej 
    786   1.2   thorpej 	/* Hand off a copy to the bpf. */
    787  1.97   msaitoh 	bpf_mtap(ifp, m, BPF_D_OUT);
    788   1.2   thorpej 
    789   1.2   thorpej 	ifp->if_opackets++;
    790  1.43       scw 	m_freem(m);
    791   1.2   thorpej 
    792   1.2   thorpej  readcheck:
    793   1.2   thorpej 	/*
    794  1.85       chs 	 * Check for incoming packets.  We don't want to overflow the small
    795   1.2   thorpej 	 * RX FIFO.  If nothing has arrived, attempt to queue another
    796   1.2   thorpej 	 * transmit packet.
    797   1.2   thorpej 	 */
    798   1.2   thorpej 	if (bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) & FIFO_REMPTY)
    799   1.2   thorpej 		goto again;
    800   1.2   thorpej }
    801   1.2   thorpej 
    802   1.2   thorpej /*
    803  1.43       scw  * Squirt a (possibly misaligned) mbuf to the device
    804  1.43       scw  */
    805  1.67      matt uint8_t
    806  1.72       dsl smc91cxx_copy_tx_frame(struct smc91cxx_softc *sc, struct mbuf *m0)
    807  1.43       scw {
    808  1.43       scw 	bus_space_tag_t bst = sc->sc_bst;
    809  1.43       scw 	bus_space_handle_t bsh = sc->sc_bsh;
    810  1.43       scw 	struct mbuf *m;
    811  1.43       scw 	int len, leftover;
    812  1.43       scw 	u_int16_t dbuf;
    813  1.43       scw 	u_int8_t *p;
    814  1.43       scw #ifdef DIAGNOSTIC
    815  1.43       scw 	u_int8_t *lim;
    816  1.43       scw #endif
    817  1.43       scw 
    818  1.43       scw 	/* start out with no leftover data */
    819  1.43       scw 	leftover = 0;
    820  1.43       scw 	dbuf = 0;
    821  1.43       scw 
    822  1.43       scw 	/* Process the chain of mbufs */
    823  1.43       scw 	for (m = m0; m != NULL; m = m->m_next) {
    824  1.43       scw 		/*
    825  1.43       scw 		 * Process all of the data in a single mbuf.
    826  1.43       scw 		 */
    827  1.43       scw 		p = mtod(m, u_int8_t *);
    828  1.43       scw 		len = m->m_len;
    829  1.43       scw #ifdef DIAGNOSTIC
    830  1.43       scw 		lim = p + len;
    831  1.43       scw #endif
    832  1.43       scw 
    833  1.43       scw 		while (len > 0) {
    834  1.43       scw 			if (leftover) {
    835  1.43       scw 				/*
    836  1.43       scw 				 * Data left over (from mbuf or realignment).
    837  1.43       scw 				 * Buffer the next byte, and write it and
    838  1.43       scw 				 * the leftover data out.
    839  1.43       scw 				 */
    840  1.43       scw 				dbuf |= *p++ << 8;
    841  1.43       scw 				len--;
    842  1.43       scw 				bus_space_write_2(bst, bsh, DATA_REG_W, dbuf);
    843  1.43       scw 				leftover = 0;
    844  1.43       scw 			} else if ((long) p & 1) {
    845  1.43       scw 				/*
    846  1.43       scw 				 * Misaligned data.  Buffer the next byte.
    847  1.43       scw 				 */
    848  1.43       scw 				dbuf = *p++;
    849  1.43       scw 				len--;
    850  1.43       scw 				leftover = 1;
    851  1.43       scw 			} else {
    852  1.43       scw 				/*
    853  1.43       scw 				 * Aligned data.  This is the case we like.
    854  1.43       scw 				 *
    855  1.43       scw 				 * Write-region out as much as we can, then
    856  1.43       scw 				 * buffer the remaining byte (if any).
    857  1.43       scw 				 */
    858  1.43       scw 				leftover = len & 1;
    859  1.43       scw 				len &= ~1;
    860  1.43       scw 				bus_space_write_multi_stream_2(bst, bsh,
    861  1.43       scw 				    DATA_REG_W, (u_int16_t *)p, len >> 1);
    862  1.43       scw 				p += len;
    863  1.43       scw 
    864  1.43       scw 				if (leftover)
    865  1.43       scw 					dbuf = *p++;
    866  1.43       scw 				len = 0;
    867  1.43       scw 			}
    868  1.43       scw 		}
    869  1.43       scw 		if (len < 0)
    870  1.43       scw 			panic("smc91cxx_copy_tx_frame: negative len");
    871  1.43       scw #ifdef DIAGNOSTIC
    872  1.43       scw 		if (p != lim)
    873  1.43       scw 			panic("smc91cxx_copy_tx_frame: p != lim");
    874  1.43       scw #endif
    875  1.43       scw 	}
    876  1.85       chs 
    877  1.67      matt 	return dbuf;
    878  1.43       scw }
    879  1.43       scw 
    880  1.43       scw /*
    881   1.2   thorpej  * Interrupt service routine.
    882   1.2   thorpej  */
    883   1.2   thorpej int
    884  1.72       dsl smc91cxx_intr(void *arg)
    885   1.2   thorpej {
    886   1.2   thorpej 	struct smc91cxx_softc *sc = arg;
    887   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
    888   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
    889   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
    890   1.2   thorpej 	u_int8_t mask, interrupts, status;
    891  1.70       rjs 	u_int16_t packetno, tx_status, card_stats;
    892  1.70       rjs 	u_int16_t v;
    893   1.2   thorpej 
    894  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 ||
    895  1.83       chs 	    !device_is_active(sc->sc_dev))
    896   1.4   thorpej 		return (0);
    897   1.4   thorpej 
    898   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
    899   1.2   thorpej 
    900   1.2   thorpej 	/*
    901  1.67      matt 	 * Obtain the current interrupt status and mask.
    902   1.2   thorpej 	 */
    903  1.67      matt 	v = bus_space_read_2(bst, bsh, INTR_STAT_REG_B);
    904   1.2   thorpej 
    905   1.2   thorpej 	/*
    906   1.2   thorpej 	 * Get the set of interrupt which occurred and eliminate any
    907   1.2   thorpej 	 * which are not enabled.
    908   1.2   thorpej 	 */
    909  1.67      matt 	mask = v >> 8;
    910  1.67      matt 	interrupts = v & 0xff;
    911  1.67      matt 	KDASSERT(mask == sc->sc_intmask);
    912   1.2   thorpej 	status = interrupts & mask;
    913   1.2   thorpej 
    914   1.2   thorpej 	/* Ours? */
    915   1.2   thorpej 	if (status == 0)
    916   1.2   thorpej 		return (0);
    917   1.2   thorpej 
    918   1.2   thorpej 	/*
    919   1.2   thorpej 	 * It's ours; disable all interrupts while we process them.
    920   1.2   thorpej 	 */
    921  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, 0);
    922   1.2   thorpej 
    923   1.2   thorpej 	/*
    924   1.2   thorpej 	 * Receive overrun interrupts.
    925   1.2   thorpej 	 */
    926   1.2   thorpej 	if (status & IM_RX_OVRN_INT) {
    927  1.85       chs 		smc91cxx_intr_ack_write(bst, bsh, IM_RX_OVRN_INT, 0);
    928   1.2   thorpej 		ifp->if_ierrors++;
    929   1.2   thorpej 	}
    930   1.2   thorpej 
    931   1.2   thorpej 	/*
    932   1.2   thorpej 	 * Receive interrupts.
    933   1.2   thorpej 	 */
    934   1.2   thorpej 	if (status & IM_RCV_INT) {
    935   1.2   thorpej 		smc91cxx_read(sc);
    936   1.2   thorpej 	}
    937   1.2   thorpej 
    938   1.2   thorpej 	/*
    939   1.2   thorpej 	 * Memory allocation interrupts.
    940   1.2   thorpej 	 */
    941   1.2   thorpej 	if (status & IM_ALLOC_INT) {
    942   1.2   thorpej 		/* Disable this interrupt. */
    943   1.2   thorpej 		mask &= ~IM_ALLOC_INT;
    944  1.67      matt 		sc->sc_intmask &= ~IM_ALLOC_INT;
    945   1.2   thorpej 
    946   1.2   thorpej 		/*
    947  1.67      matt 		 * Save allocated packet number for use in start
    948   1.2   thorpej 		 */
    949  1.67      matt 		packetno = bus_space_read_1(bst, bsh, ALLOC_RESULT_REG_B);
    950  1.67      matt 		KASSERT(sc->sc_txpacketno & ARR_FAILED);
    951  1.67      matt 		sc->sc_txpacketno = packetno;
    952   1.2   thorpej 
    953  1.67      matt 		/*
    954  1.67      matt 		 * We can transmit again!
    955  1.67      matt 		 */
    956   1.2   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
    957   1.2   thorpej 		ifp->if_timer = 0;
    958   1.2   thorpej 	}
    959   1.2   thorpej 
    960   1.2   thorpej 	/*
    961   1.2   thorpej 	 * Transmit complete interrupt.  Handle transmission error messages.
    962   1.2   thorpej 	 * This will only be called on error condition because of AUTO RELEASE
    963   1.2   thorpej 	 * mode.
    964   1.2   thorpej 	 */
    965   1.2   thorpej 	if (status & IM_TX_INT) {
    966  1.85       chs 		smc91cxx_intr_ack_write(bst, bsh, IM_TX_INT, 0);
    967   1.2   thorpej 
    968   1.2   thorpej 		packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W) &
    969   1.2   thorpej 		    FIFO_TX_MASK;
    970   1.2   thorpej 
    971   1.2   thorpej 		/*
    972   1.2   thorpej 		 * Select this as the packet to read from.
    973   1.2   thorpej 		 */
    974  1.85       chs 		bus_space_write_2(bst, bsh, PACKET_NUM_REG_B, packetno);
    975   1.2   thorpej 
    976   1.2   thorpej 		/*
    977  1.85       chs 		 * Position the pointer to the beginning of the packet, wait
    978  1.85       chs 		 * for preload.
    979   1.2   thorpej 		 */
    980   1.2   thorpej 		bus_space_write_2(bst, bsh, POINTER_REG_W,
    981   1.2   thorpej 		    PTR_AUTOINC | PTR_READ /* | 0x0000 */);
    982  1.85       chs 		delay(1);
    983   1.2   thorpej 
    984   1.2   thorpej 		/*
    985   1.2   thorpej 		 * Fetch the TX status word.  This will be a copy of
    986   1.2   thorpej 		 * the EPH_STATUS_REG_W at the time of the transmission
    987   1.2   thorpej 		 * failure.
    988   1.2   thorpej 		 */
    989   1.2   thorpej 		tx_status = bus_space_read_2(bst, bsh, DATA_REG_W);
    990   1.2   thorpej 
    991  1.67      matt 		if (tx_status & EPHSR_TX_SUC) {
    992  1.67      matt 			static struct timeval txsuc_last;
    993  1.67      matt 			static int txsuc_count;
    994  1.67      matt 			if (ppsratecheck(&txsuc_last, &txsuc_count, 1))
    995  1.67      matt 				printf("%s: successful packet caused TX"
    996  1.83       chs 				    " interrupt?!\n", device_xname(sc->sc_dev));
    997  1.67      matt 		} else
    998   1.2   thorpej 			ifp->if_oerrors++;
    999   1.2   thorpej 
   1000   1.2   thorpej 		if (tx_status & EPHSR_LATCOL)
   1001   1.2   thorpej 			ifp->if_collisions++;
   1002   1.2   thorpej 
   1003  1.67      matt 		/* Disable this interrupt (start will reenable if needed). */
   1004  1.67      matt 		mask &= ~IM_TX_INT;
   1005  1.67      matt 		sc->sc_intmask &= ~IM_TX_INT;
   1006  1.67      matt 
   1007   1.2   thorpej 		/*
   1008   1.2   thorpej 		 * Some of these errors disable the transmitter; reenable it.
   1009   1.2   thorpej 		 */
   1010   1.2   thorpej 		SMC_SELECT_BANK(sc, 0);
   1011   1.2   thorpej #ifdef SMC91CXX_SW_PAD
   1012   1.2   thorpej 		bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, TCR_ENABLE);
   1013   1.2   thorpej #else
   1014   1.2   thorpej 		bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W,
   1015   1.2   thorpej 		    TCR_ENABLE | TCR_PAD_ENABLE);
   1016   1.2   thorpej #endif
   1017   1.2   thorpej 
   1018   1.2   thorpej 		/*
   1019   1.2   thorpej 		 * Kill the failed packet and wait for the MMU to unbusy.
   1020   1.2   thorpej 		 */
   1021   1.2   thorpej 		SMC_SELECT_BANK(sc, 2);
   1022   1.2   thorpej 		while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
   1023   1.2   thorpej 			/* XXX bound this loop! */ ;
   1024   1.2   thorpej 		bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_FREEPKT);
   1025   1.2   thorpej 
   1026   1.2   thorpej 		ifp->if_timer = 0;
   1027   1.2   thorpej 	}
   1028   1.2   thorpej 
   1029   1.2   thorpej 	/*
   1030   1.2   thorpej 	 * Transmit underrun interrupts.  We use this opportunity to
   1031   1.2   thorpej 	 * update transmit statistics from the card.
   1032   1.2   thorpej 	 */
   1033   1.2   thorpej 	if (status & IM_TX_EMPTY_INT) {
   1034  1.85       chs 		smc91cxx_intr_ack_write(bst, bsh, IM_TX_EMPTY_INT, 0);
   1035   1.2   thorpej 
   1036   1.2   thorpej 		/* Disable this interrupt. */
   1037   1.2   thorpej 		mask &= ~IM_TX_EMPTY_INT;
   1038  1.67      matt 		sc->sc_intmask &= ~IM_TX_EMPTY_INT;
   1039   1.2   thorpej 
   1040   1.2   thorpej 		SMC_SELECT_BANK(sc, 0);
   1041   1.2   thorpej 		card_stats = bus_space_read_2(bst, bsh, COUNTER_REG_W);
   1042   1.2   thorpej 
   1043   1.2   thorpej 		/* Single collisions. */
   1044   1.2   thorpej 		ifp->if_collisions += card_stats & ECR_COLN_MASK;
   1045   1.2   thorpej 
   1046   1.2   thorpej 		/* Multiple collisions. */
   1047   1.2   thorpej 		ifp->if_collisions += (card_stats & ECR_MCOLN_MASK) >> 4;
   1048   1.2   thorpej 
   1049   1.2   thorpej 		SMC_SELECT_BANK(sc, 2);
   1050   1.2   thorpej 
   1051   1.2   thorpej 		ifp->if_timer = 0;
   1052  1.45       scw 	}
   1053  1.45       scw 
   1054  1.85       chs 	/*
   1055  1.85       chs 	 * Internal PHY status change
   1056  1.85       chs 	 */
   1057  1.45       scw 	if (sc->sc_chipid == CHIP_91C111 && sc->sc_internal_phy &&
   1058  1.45       scw 	    (status & IM_MD_INT)) {
   1059  1.85       chs 
   1060  1.45       scw 		/*
   1061  1.45       scw 		 * Internal PHY status change
   1062  1.45       scw 		 */
   1063  1.85       chs 		smc91cxx_intr_ack_write(bst, bsh, IM_MD_INT, 0);
   1064  1.84   msaitoh 		mii_pollstat(&sc->sc_mii);
   1065   1.2   thorpej 	}
   1066   1.2   thorpej 
   1067   1.2   thorpej 	/*
   1068   1.2   thorpej 	 * Other errors.  Reset the interface.
   1069   1.2   thorpej 	 */
   1070   1.2   thorpej 	if (status & IM_EPH_INT) {
   1071   1.2   thorpej 		smc91cxx_stop(sc);
   1072   1.2   thorpej 		smc91cxx_init(sc);
   1073   1.2   thorpej 	}
   1074   1.2   thorpej 
   1075   1.2   thorpej 	/*
   1076   1.2   thorpej 	 * Attempt to queue more packets for transmission.
   1077   1.2   thorpej 	 */
   1078  1.95     ozaki 	if_schedule_deferred_start(ifp);
   1079   1.2   thorpej 
   1080   1.2   thorpej 	/*
   1081   1.2   thorpej 	 * Reenable the interrupts we wish to receive now that processing
   1082   1.2   thorpej 	 * is complete.
   1083   1.2   thorpej 	 */
   1084  1.67      matt 	mask |= sc->sc_intmask;
   1085  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, mask);
   1086   1.5  explorer 
   1087   1.5  explorer 	if (status)
   1088   1.5  explorer 		rnd_add_uint32(&sc->rnd_source, status);
   1089   1.2   thorpej 
   1090   1.2   thorpej 	return (1);
   1091   1.2   thorpej }
   1092   1.2   thorpej 
   1093   1.2   thorpej /*
   1094   1.2   thorpej  * Read a packet from the card and pass it up to the kernel.
   1095   1.2   thorpej  * NOTE!  WE EXPECT TO BE IN REGISTER WINDOW 2!
   1096   1.2   thorpej  */
   1097   1.2   thorpej void
   1098  1.72       dsl smc91cxx_read(struct smc91cxx_softc *sc)
   1099   1.2   thorpej {
   1100   1.2   thorpej 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1101   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
   1102   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
   1103   1.2   thorpej 	struct ether_header *eh;
   1104   1.2   thorpej 	struct mbuf *m;
   1105   1.2   thorpej 	u_int16_t status, packetno, packetlen;
   1106   1.2   thorpej 	u_int8_t *data;
   1107  1.41       scw 	u_int32_t dr;
   1108  1.85       chs 	bool first = true;
   1109   1.2   thorpej 
   1110   1.2   thorpej  again:
   1111   1.2   thorpej 	/*
   1112   1.2   thorpej 	 * Set data pointer to the beginning of the packet.  Since
   1113   1.2   thorpej 	 * PTR_RCV is set, the packet number will be found automatically
   1114   1.2   thorpej 	 * in FIFO_PORTS_REG_W, FIFO_RX_MASK.
   1115   1.2   thorpej 	 */
   1116  1.67      matt 	packetno = bus_space_read_2(bst, bsh, FIFO_PORTS_REG_W);
   1117  1.85       chs 	if (packetno & FIFO_REMPTY) {
   1118  1.85       chs 		if (first) {
   1119  1.85       chs 			aprint_error_dev(sc->sc_dev,
   1120  1.85       chs 			    "receive interrupt on empty fifo\n");
   1121  1.85       chs 		}
   1122  1.67      matt 		return;
   1123  1.85       chs 	}
   1124  1.85       chs 	first = false;
   1125  1.67      matt 
   1126   1.2   thorpej 	bus_space_write_2(bst, bsh, POINTER_REG_W,
   1127   1.2   thorpej 	    PTR_READ | PTR_RCV | PTR_AUTOINC /* | 0x0000 */);
   1128  1.85       chs 	delay(1);
   1129   1.2   thorpej 
   1130   1.2   thorpej 	/*
   1131   1.2   thorpej 	 * First two words are status and packet length.
   1132   1.2   thorpej 	 */
   1133  1.85       chs 	dr = bus_space_read_4(bst, bsh, DATA_REG_W);
   1134  1.85       chs 	status = (u_int16_t)dr;
   1135  1.85       chs 	packetlen = (u_int16_t)(dr >> 16);
   1136  1.41       scw 
   1137  1.41       scw 	packetlen &= RLEN_MASK;
   1138  1.67      matt 	if (packetlen < ETHER_MIN_LEN - ETHER_CRC_LEN + 6 || packetlen > 1534) {
   1139  1.67      matt 		ifp->if_ierrors++;
   1140  1.67      matt 		goto out;
   1141  1.67      matt 	}
   1142   1.2   thorpej 
   1143   1.2   thorpej 	/*
   1144   1.2   thorpej 	 * The packet length includes 3 extra words: status, length,
   1145   1.2   thorpej 	 * and an extra word that includes the control byte.
   1146   1.2   thorpej 	 */
   1147   1.2   thorpej 	packetlen -= 6;
   1148   1.2   thorpej 
   1149   1.2   thorpej 	/*
   1150   1.2   thorpej 	 * Account for receive errors and discard.
   1151   1.2   thorpej 	 */
   1152   1.2   thorpej 	if (status & RS_ERRORS) {
   1153   1.2   thorpej 		ifp->if_ierrors++;
   1154   1.2   thorpej 		goto out;
   1155   1.2   thorpej 	}
   1156   1.2   thorpej 
   1157   1.2   thorpej 	/*
   1158   1.2   thorpej 	 * Adjust for odd-length packet.
   1159   1.2   thorpej 	 */
   1160   1.2   thorpej 	if (status & RS_ODDFRAME)
   1161   1.2   thorpej 		packetlen++;
   1162   1.2   thorpej 
   1163   1.2   thorpej 	/*
   1164   1.2   thorpej 	 * Allocate a header mbuf.
   1165   1.2   thorpej 	 */
   1166   1.2   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1167   1.2   thorpej 	if (m == NULL)
   1168   1.2   thorpej 		goto out;
   1169  1.92     ozaki 	m_set_rcvif(m, ifp);
   1170  1.33    itojun 	m->m_pkthdr.len = packetlen;
   1171   1.2   thorpej 
   1172   1.2   thorpej 	/*
   1173   1.2   thorpej 	 * Always put the packet in a cluster.
   1174   1.2   thorpej 	 * XXX should chain small mbufs if less than threshold.
   1175   1.2   thorpej 	 */
   1176   1.2   thorpej 	MCLGET(m, M_DONTWAIT);
   1177   1.2   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   1178   1.2   thorpej 		m_freem(m);
   1179   1.2   thorpej 		ifp->if_ierrors++;
   1180  1.85       chs 		aprint_error_dev(sc->sc_dev,
   1181  1.85       chs 		     "can't allocate cluster for incoming packet\n");
   1182   1.2   thorpej 		goto out;
   1183   1.2   thorpej 	}
   1184   1.2   thorpej 
   1185   1.2   thorpej 	/*
   1186  1.38   thorpej 	 * Pull the packet off the interface.  Make sure the payload
   1187  1.38   thorpej 	 * is aligned.
   1188   1.2   thorpej 	 */
   1189  1.41       scw 	if ((sc->sc_flags & SMC_FLAGS_32BIT_READ) == 0) {
   1190  1.59  christos 		m->m_data = (char *) ALIGN(mtod(m, char *) +
   1191  1.41       scw 		    sizeof(struct ether_header)) - sizeof(struct ether_header);
   1192  1.41       scw 
   1193  1.41       scw 		eh = mtod(m, struct ether_header *);
   1194  1.41       scw 		data = mtod(m, u_int8_t *);
   1195  1.85       chs 		KASSERT(trunc_page((uintptr_t)data) ==
   1196  1.85       chs 			trunc_page((uintptr_t)data + packetlen - 1));
   1197  1.41       scw 		if (packetlen > 1)
   1198  1.41       scw 			bus_space_read_multi_stream_2(bst, bsh, DATA_REG_W,
   1199  1.41       scw 			    (u_int16_t *)data, packetlen >> 1);
   1200  1.41       scw 		if (packetlen & 1) {
   1201  1.41       scw 			data += packetlen & ~1;
   1202  1.41       scw 			*data = bus_space_read_1(bst, bsh, DATA_REG_B);
   1203  1.41       scw 		}
   1204  1.41       scw 	} else {
   1205  1.59  christos 		m->m_data = (void *) ALIGN(mtod(m, void *));
   1206  1.41       scw 		eh = mtod(m, struct ether_header *);
   1207  1.85       chs 		data = mtod(m, u_int8_t *);
   1208  1.85       chs 		KASSERT(trunc_page((uintptr_t)data) ==
   1209  1.85       chs 			trunc_page((uintptr_t)data + packetlen - 1));
   1210  1.41       scw 		if (packetlen > 3)
   1211  1.41       scw 			bus_space_read_multi_stream_4(bst, bsh, DATA_REG_W,
   1212  1.41       scw 			    (u_int32_t *)data, packetlen >> 2);
   1213  1.41       scw 		if (packetlen & 3) {
   1214  1.41       scw 			data += packetlen & ~3;
   1215  1.41       scw 			*((u_int32_t *)data) =
   1216  1.41       scw 			    bus_space_read_stream_4(bst, bsh, DATA_REG_W);
   1217  1.41       scw 		}
   1218   1.2   thorpej 	}
   1219   1.2   thorpej 
   1220  1.21    itojun 	/*
   1221  1.21    itojun 	 * Make sure to behave as IFF_SIMPLEX in all cases.
   1222  1.21    itojun 	 * This is to cope with SMC91C92 (Megahertz XJ10BT), which
   1223  1.21    itojun 	 * loops back packets to itself on promiscuous mode.
   1224  1.21    itojun 	 * (should be ensured by chipset configuration)
   1225  1.21    itojun 	 */
   1226  1.19    itojun 	if ((ifp->if_flags & IFF_PROMISC) != 0) {
   1227  1.19    itojun 		/*
   1228  1.23    itojun 		 * Drop packet looped back from myself.
   1229  1.19    itojun 		 */
   1230  1.61    dyoung 		if (ether_cmp(eh->ether_shost, CLLADDR(ifp->if_sadl)) == 0) {
   1231   1.2   thorpej 			m_freem(m);
   1232   1.2   thorpej 			goto out;
   1233   1.2   thorpej 		}
   1234   1.2   thorpej 	}
   1235  1.21    itojun 
   1236  1.43       scw 	m->m_pkthdr.len = m->m_len = packetlen;
   1237  1.43       scw 
   1238  1.91     ozaki 	if_percpuq_enqueue(ifp->if_percpuq, m);
   1239   1.2   thorpej 
   1240   1.2   thorpej  out:
   1241   1.2   thorpej 	/*
   1242   1.2   thorpej 	 * Tell the card to free the memory occupied by this packet.
   1243   1.2   thorpej 	 */
   1244   1.2   thorpej 	while (bus_space_read_2(bst, bsh, MMU_CMD_REG_W) & MMUCR_BUSY)
   1245   1.2   thorpej 		/* XXX bound this loop! */ ;
   1246   1.2   thorpej 	bus_space_write_2(bst, bsh, MMU_CMD_REG_W, MMUCR_RELEASE);
   1247   1.2   thorpej 
   1248   1.2   thorpej 	/*
   1249   1.2   thorpej 	 * Check for another packet.
   1250   1.2   thorpej 	 */
   1251   1.2   thorpej 	goto again;
   1252   1.2   thorpej }
   1253   1.2   thorpej 
   1254   1.2   thorpej /*
   1255   1.2   thorpej  * Process an ioctl request.
   1256   1.2   thorpej  */
   1257   1.2   thorpej int
   1258  1.72       dsl smc91cxx_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1259   1.2   thorpej {
   1260   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
   1261   1.2   thorpej 	struct ifaddr *ifa = (struct ifaddr *)data;
   1262   1.2   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1263   1.2   thorpej 	int s, error = 0;
   1264   1.2   thorpej 
   1265  1.11   mycroft 	s = splnet();
   1266   1.2   thorpej 
   1267   1.2   thorpej 	switch (cmd) {
   1268  1.71    dyoung 	case SIOCINITIFADDR:
   1269   1.4   thorpej 		if ((error = smc91cxx_enable(sc)) != 0)
   1270   1.4   thorpej 			break;
   1271   1.2   thorpej 		ifp->if_flags |= IFF_UP;
   1272  1.71    dyoung 		smc91cxx_init(sc);
   1273   1.2   thorpej 		switch (ifa->ifa_addr->sa_family) {
   1274   1.2   thorpej #ifdef INET
   1275   1.2   thorpej 		case AF_INET:
   1276  1.71    dyoung 			arp_ifinit(ifp, ifa);
   1277  1.71    dyoung 			break;
   1278   1.2   thorpej #endif
   1279   1.2   thorpej 		default:
   1280   1.2   thorpej 			break;
   1281   1.2   thorpej 		}
   1282   1.2   thorpej 		break;
   1283   1.2   thorpej 
   1284   1.2   thorpej 
   1285   1.2   thorpej 	case SIOCSIFFLAGS:
   1286  1.71    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
   1287  1.71    dyoung 			break;
   1288  1.71    dyoung 		/* XXX re-use ether_ioctl() */
   1289  1.71    dyoung 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
   1290  1.71    dyoung 		case IFF_RUNNING:
   1291   1.2   thorpej 			/*
   1292   1.2   thorpej 			 * If interface is marked down and it is running,
   1293   1.2   thorpej 			 * stop it.
   1294   1.2   thorpej 			 */
   1295   1.2   thorpej 			smc91cxx_stop(sc);
   1296   1.2   thorpej 			ifp->if_flags &= ~IFF_RUNNING;
   1297   1.4   thorpej 			smc91cxx_disable(sc);
   1298  1.71    dyoung 			break;
   1299  1.71    dyoung 		case IFF_UP:
   1300   1.2   thorpej 			/*
   1301   1.2   thorpej 			 * If interface is marked up and it is stopped,
   1302   1.2   thorpej 			 * start it.
   1303   1.2   thorpej 			 */
   1304   1.4   thorpej 			if ((error = smc91cxx_enable(sc)) != 0)
   1305   1.4   thorpej 				break;
   1306   1.2   thorpej 			smc91cxx_init(sc);
   1307  1.71    dyoung 			break;
   1308  1.71    dyoung 		case IFF_UP|IFF_RUNNING:
   1309   1.2   thorpej 			/*
   1310   1.2   thorpej 			 * Reset the interface to pick up changes in any
   1311   1.2   thorpej 			 * other flags that affect hardware registers.
   1312   1.2   thorpej 			 */
   1313   1.2   thorpej 			smc91cxx_reset(sc);
   1314  1.71    dyoung 			break;
   1315  1.71    dyoung 		case 0:
   1316  1.71    dyoung 			break;
   1317   1.2   thorpej 		}
   1318   1.2   thorpej 		break;
   1319   1.2   thorpej 
   1320   1.2   thorpej 	case SIOCADDMULTI:
   1321   1.2   thorpej 	case SIOCDELMULTI:
   1322  1.25     jhawk 		if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0) {
   1323   1.4   thorpej 			error = EIO;
   1324   1.4   thorpej 			break;
   1325   1.4   thorpej 		}
   1326   1.4   thorpej 
   1327  1.62    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
   1328   1.2   thorpej 			/*
   1329   1.2   thorpej 			 * Multicast list has changed; set the hardware
   1330   1.2   thorpej 			 * filter accordingly.
   1331   1.2   thorpej 			 */
   1332  1.49   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1333  1.49   thorpej 				smc91cxx_reset(sc);
   1334   1.2   thorpej 			error = 0;
   1335   1.2   thorpej 		}
   1336   1.2   thorpej 		break;
   1337   1.2   thorpej 
   1338   1.2   thorpej 	case SIOCGIFMEDIA:
   1339   1.2   thorpej 	case SIOCSIFMEDIA:
   1340  1.26    briggs 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1341   1.2   thorpej 		break;
   1342   1.2   thorpej 
   1343   1.2   thorpej 	default:
   1344  1.71    dyoung 		error = ether_ioctl(ifp, cmd, data);
   1345   1.2   thorpej 		break;
   1346   1.2   thorpej 	}
   1347   1.2   thorpej 
   1348   1.2   thorpej 	splx(s);
   1349   1.2   thorpej 	return (error);
   1350   1.2   thorpej }
   1351   1.2   thorpej 
   1352   1.2   thorpej /*
   1353   1.2   thorpej  * Reset the interface.
   1354   1.2   thorpej  */
   1355   1.2   thorpej void
   1356  1.72       dsl smc91cxx_reset(struct smc91cxx_softc *sc)
   1357   1.2   thorpej {
   1358   1.2   thorpej 	int s;
   1359   1.2   thorpej 
   1360  1.11   mycroft 	s = splnet();
   1361   1.2   thorpej 	smc91cxx_stop(sc);
   1362   1.2   thorpej 	smc91cxx_init(sc);
   1363   1.2   thorpej 	splx(s);
   1364   1.2   thorpej }
   1365   1.2   thorpej 
   1366   1.2   thorpej /*
   1367   1.2   thorpej  * Watchdog timer.
   1368   1.2   thorpej  */
   1369   1.2   thorpej void
   1370  1.72       dsl smc91cxx_watchdog(struct ifnet *ifp)
   1371   1.2   thorpej {
   1372   1.2   thorpej 	struct smc91cxx_softc *sc = ifp->if_softc;
   1373   1.2   thorpej 
   1374  1.83       chs 	log(LOG_ERR, "%s: device timeout\n", device_xname(sc->sc_dev));
   1375   1.2   thorpej 	ifp->if_oerrors++;
   1376   1.2   thorpej 	smc91cxx_reset(sc);
   1377   1.2   thorpej }
   1378   1.2   thorpej 
   1379   1.2   thorpej /*
   1380   1.2   thorpej  * Stop output on the interface.
   1381   1.2   thorpej  */
   1382   1.2   thorpej void
   1383  1.72       dsl smc91cxx_stop(struct smc91cxx_softc *sc)
   1384   1.2   thorpej {
   1385   1.2   thorpej 	bus_space_tag_t bst = sc->sc_bst;
   1386   1.2   thorpej 	bus_space_handle_t bsh = sc->sc_bsh;
   1387   1.2   thorpej 
   1388   1.2   thorpej 	/*
   1389   1.2   thorpej 	 * Clear interrupt mask; disable all interrupts.
   1390   1.2   thorpej 	 */
   1391   1.2   thorpej 	SMC_SELECT_BANK(sc, 2);
   1392  1.67      matt 	smc91cxx_intr_mask_write(bst, bsh, 0);
   1393   1.2   thorpej 
   1394   1.2   thorpej 	/*
   1395   1.2   thorpej 	 * Disable transmitter and receiver.
   1396   1.2   thorpej 	 */
   1397   1.2   thorpej 	SMC_SELECT_BANK(sc, 0);
   1398   1.2   thorpej 	bus_space_write_2(bst, bsh, RECV_CONTROL_REG_W, 0);
   1399   1.2   thorpej 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, 0);
   1400   1.2   thorpej 
   1401   1.2   thorpej 	/*
   1402   1.2   thorpej 	 * Cancel watchdog timer.
   1403   1.2   thorpej 	 */
   1404   1.2   thorpej 	sc->sc_ec.ec_if.if_timer = 0;
   1405   1.4   thorpej }
   1406   1.4   thorpej 
   1407   1.4   thorpej /*
   1408   1.4   thorpej  * Enable power on the interface.
   1409   1.4   thorpej  */
   1410   1.4   thorpej int
   1411  1.72       dsl smc91cxx_enable(struct smc91cxx_softc *sc)
   1412   1.4   thorpej {
   1413   1.4   thorpej 
   1414  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) == 0 && sc->sc_enable != NULL) {
   1415   1.4   thorpej 		if ((*sc->sc_enable)(sc) != 0) {
   1416  1.83       chs 			aprint_error_dev(sc->sc_dev, "device enable failed\n");
   1417   1.4   thorpej 			return (EIO);
   1418   1.4   thorpej 		}
   1419   1.4   thorpej 	}
   1420   1.4   thorpej 
   1421  1.25     jhawk 	sc->sc_flags |= SMC_FLAGS_ENABLED;
   1422   1.4   thorpej 	return (0);
   1423   1.4   thorpej }
   1424   1.4   thorpej 
   1425   1.4   thorpej /*
   1426   1.4   thorpej  * Disable power on the interface.
   1427   1.4   thorpej  */
   1428   1.4   thorpej void
   1429  1.72       dsl smc91cxx_disable(struct smc91cxx_softc *sc)
   1430   1.4   thorpej {
   1431   1.4   thorpej 
   1432  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ENABLED) != 0 && sc->sc_disable != NULL) {
   1433   1.4   thorpej 		(*sc->sc_disable)(sc);
   1434  1.25     jhawk 		sc->sc_flags &= ~SMC_FLAGS_ENABLED;
   1435   1.4   thorpej 	}
   1436  1.13   thorpej }
   1437  1.13   thorpej 
   1438  1.13   thorpej int
   1439  1.75    cegger smc91cxx_activate(device_t self, enum devact act)
   1440  1.13   thorpej {
   1441  1.76    dyoung 	struct smc91cxx_softc *sc = device_private(self);
   1442  1.13   thorpej 
   1443  1.13   thorpej 	switch (act) {
   1444  1.13   thorpej 	case DVACT_DEACTIVATE:
   1445  1.24     enami 		if_deactivate(&sc->sc_ec.ec_if);
   1446  1.76    dyoung 		return 0;
   1447  1.76    dyoung 	default:
   1448  1.76    dyoung 		return EOPNOTSUPP;
   1449  1.13   thorpej 	}
   1450  1.22    itojun }
   1451  1.22    itojun 
   1452  1.22    itojun int
   1453  1.75    cegger smc91cxx_detach(device_t self, int flags)
   1454  1.22    itojun {
   1455  1.81      matt 	struct smc91cxx_softc *sc = device_private(self);
   1456  1.22    itojun 	struct ifnet *ifp = &sc->sc_ec.ec_if;
   1457  1.22    itojun 
   1458  1.25     jhawk 	/* Succeed now if there's no work to do. */
   1459  1.25     jhawk 	if ((sc->sc_flags & SMC_FLAGS_ATTACHED) == 0)
   1460  1.25     jhawk 		return (0);
   1461  1.25     jhawk 
   1462  1.25     jhawk 	/* smc91cxx_disable() checks SMC_FLAGS_ENABLED */
   1463  1.22    itojun 	smc91cxx_disable(sc);
   1464  1.22    itojun 
   1465  1.22    itojun 	/* smc91cxx_attach() never fails */
   1466  1.22    itojun 
   1467  1.22    itojun 	/* Delete all media. */
   1468  1.26    briggs 	ifmedia_delete_instance(&sc->sc_mii.mii_media, IFM_INST_ANY);
   1469  1.22    itojun 
   1470  1.22    itojun 	rnd_detach_source(&sc->rnd_source);
   1471  1.80       tls 
   1472  1.22    itojun 	ether_ifdetach(ifp);
   1473  1.22    itojun 	if_detach(ifp);
   1474  1.22    itojun 
   1475  1.22    itojun 	return (0);
   1476   1.2   thorpej }
   1477  1.26    briggs 
   1478  1.26    briggs u_int32_t
   1479  1.75    cegger smc91cxx_mii_bitbang_read(device_t self)
   1480  1.26    briggs {
   1481  1.81      matt 	struct smc91cxx_softc *sc = device_private(self);
   1482  1.26    briggs 
   1483  1.26    briggs 	/* We're already in bank 3. */
   1484  1.26    briggs 	return (bus_space_read_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W));
   1485  1.26    briggs }
   1486  1.26    briggs 
   1487  1.26    briggs void
   1488  1.75    cegger smc91cxx_mii_bitbang_write(device_t self, u_int32_t val)
   1489  1.26    briggs {
   1490  1.81      matt 	struct smc91cxx_softc *sc = device_private(self);
   1491  1.26    briggs 
   1492  1.26    briggs 	/* We're already in bank 3. */
   1493  1.26    briggs 	bus_space_write_2(sc->sc_bst, sc->sc_bsh, MGMT_REG_W, val);
   1494  1.26    briggs }
   1495  1.26    briggs 
   1496  1.26    briggs int
   1497  1.98   msaitoh smc91cxx_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
   1498  1.26    briggs {
   1499  1.81      matt 	struct smc91cxx_softc *sc = device_private(self);
   1500  1.98   msaitoh 	int rv;
   1501  1.26    briggs 
   1502  1.26    briggs 	SMC_SELECT_BANK(sc, 3);
   1503  1.26    briggs 
   1504  1.98   msaitoh 	rv = mii_bitbang_readreg(self, &smc91cxx_mii_bitbang_ops, phy, reg,
   1505  1.98   msaitoh 	    val);
   1506  1.26    briggs 
   1507  1.26    briggs 	SMC_SELECT_BANK(sc, 2);
   1508  1.26    briggs 
   1509  1.98   msaitoh 	return rv;
   1510  1.26    briggs }
   1511  1.26    briggs 
   1512  1.98   msaitoh int
   1513  1.98   msaitoh smc91cxx_mii_writereg(device_t self, int phy, int reg, uint16_t val)
   1514  1.26    briggs {
   1515  1.81      matt 	struct smc91cxx_softc *sc = device_private(self);
   1516  1.98   msaitoh 	int rv;
   1517  1.26    briggs 
   1518  1.26    briggs 	SMC_SELECT_BANK(sc, 3);
   1519  1.26    briggs 
   1520  1.98   msaitoh 	rv = mii_bitbang_writereg(self, &smc91cxx_mii_bitbang_ops, phy, reg,
   1521  1.98   msaitoh 	    val);
   1522  1.26    briggs 
   1523  1.26    briggs 	SMC_SELECT_BANK(sc, 2);
   1524  1.98   msaitoh 
   1525  1.98   msaitoh 	return rv;
   1526  1.26    briggs }
   1527  1.26    briggs 
   1528  1.26    briggs void
   1529  1.82      matt smc91cxx_statchg(struct ifnet *ifp)
   1530  1.26    briggs {
   1531  1.82      matt 	struct smc91cxx_softc *sc = ifp->if_softc;
   1532  1.26    briggs 	bus_space_tag_t bst = sc->sc_bst;
   1533  1.26    briggs 	bus_space_handle_t bsh = sc->sc_bsh;
   1534  1.26    briggs 	int mctl;
   1535  1.26    briggs 
   1536  1.26    briggs 	SMC_SELECT_BANK(sc, 0);
   1537  1.26    briggs 	mctl = bus_space_read_2(bst, bsh, TXMIT_CONTROL_REG_W);
   1538  1.26    briggs 	if (sc->sc_mii.mii_media_active & IFM_FDX)
   1539  1.26    briggs 		mctl |= TCR_SWFDUP;
   1540  1.26    briggs 	else
   1541  1.26    briggs 		mctl &= ~TCR_SWFDUP;
   1542  1.26    briggs 	bus_space_write_2(bst, bsh, TXMIT_CONTROL_REG_W, mctl);
   1543  1.26    briggs 	SMC_SELECT_BANK(sc, 2);	/* back to operating window */
   1544  1.26    briggs }
   1545  1.26    briggs 
   1546  1.26    briggs /*
   1547  1.26    briggs  * One second timer, used to tick the MII.
   1548  1.26    briggs  */
   1549  1.26    briggs void
   1550  1.72       dsl smc91cxx_tick(void *arg)
   1551  1.26    briggs {
   1552  1.26    briggs 	struct smc91cxx_softc *sc = arg;
   1553  1.26    briggs 	int s;
   1554  1.26    briggs 
   1555  1.26    briggs #ifdef DIAGNOSTIC
   1556  1.26    briggs 	if ((sc->sc_flags & SMC_FLAGS_HAS_MII) == 0)
   1557  1.26    briggs 		panic("smc91cxx_tick");
   1558  1.26    briggs #endif
   1559  1.26    briggs 
   1560  1.83       chs 	if (!device_is_active(sc->sc_dev))
   1561  1.26    briggs 		return;
   1562  1.26    briggs 
   1563  1.26    briggs 	s = splnet();
   1564  1.26    briggs 	mii_tick(&sc->sc_mii);
   1565  1.26    briggs 	splx(s);
   1566  1.26    briggs 
   1567  1.26    briggs 	callout_reset(&sc->sc_mii_callout, hz, smc91cxx_tick, sc);
   1568  1.26    briggs }
   1569