ssdfb.c revision 1.18 1 1.18 tnn /* $NetBSD: ssdfb.c,v 1.18 2021/08/05 19:07:09 tnn Exp $ */
2 1.1 tnn
3 1.1 tnn /*
4 1.1 tnn * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.1 tnn * All rights reserved.
6 1.1 tnn *
7 1.1 tnn * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tnn * by Tobias Nygren.
9 1.1 tnn *
10 1.1 tnn * Redistribution and use in source and binary forms, with or without
11 1.1 tnn * modification, are permitted provided that the following conditions
12 1.1 tnn * are met:
13 1.1 tnn * 1. Redistributions of source code must retain the above copyright
14 1.1 tnn * notice, this list of conditions and the following disclaimer.
15 1.1 tnn * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tnn * notice, this list of conditions and the following disclaimer in the
17 1.1 tnn * documentation and/or other materials provided with the distribution.
18 1.1 tnn *
19 1.1 tnn * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 tnn * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 tnn * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 tnn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 tnn * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 tnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 tnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 tnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 tnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 tnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 tnn * POSSIBILITY OF SUCH DAMAGE.
30 1.1 tnn */
31 1.1 tnn
32 1.1 tnn #include <sys/cdefs.h>
33 1.18 tnn __KERNEL_RCSID(0, "$NetBSD: ssdfb.c,v 1.18 2021/08/05 19:07:09 tnn Exp $");
34 1.1 tnn
35 1.1 tnn #include "opt_ddb.h"
36 1.1 tnn
37 1.1 tnn #include <sys/param.h>
38 1.1 tnn #include <sys/kernel.h>
39 1.3 tnn #include <sys/conf.h>
40 1.1 tnn #include <sys/condvar.h>
41 1.1 tnn #include <sys/kmem.h>
42 1.1 tnn #include <sys/kthread.h>
43 1.12 riastrad
44 1.12 riastrad #include <uvm/uvm_device.h>
45 1.12 riastrad #include <uvm/uvm_extern.h>
46 1.12 riastrad
47 1.1 tnn #include <dev/wscons/wsdisplayvar.h>
48 1.1 tnn #include <dev/rasops/rasops.h>
49 1.1 tnn #include <dev/ic/ssdfbvar.h>
50 1.1 tnn
51 1.1 tnn #if defined(DDB)
52 1.1 tnn #include <machine/db_machdep.h>
53 1.1 tnn #include <ddb/db_extern.h>
54 1.1 tnn #endif
55 1.1 tnn
56 1.1 tnn /* userland interface */
57 1.1 tnn static int ssdfb_ioctl(void *, void *, u_long, void *, int, struct lwp *);
58 1.1 tnn static paddr_t ssdfb_mmap(void *, void *, off_t, int);
59 1.1 tnn
60 1.1 tnn /* wscons screen management */
61 1.1 tnn static int ssdfb_alloc_screen(void *, const struct wsscreen_descr *,
62 1.1 tnn void **, int *, int *, long *);
63 1.1 tnn static void ssdfb_free_screen(void *, void *);
64 1.1 tnn static int ssdfb_show_screen(void *, void *, int,
65 1.1 tnn void (*cb) (void *, int, int), void *);
66 1.1 tnn
67 1.1 tnn /* rasops hooks */
68 1.1 tnn static void ssdfb_putchar(void *, int, int, u_int, long);
69 1.1 tnn static void ssdfb_copycols(void *, int, int, int, int);
70 1.1 tnn static void ssdfb_erasecols(void *, int, int, int, long);
71 1.1 tnn static void ssdfb_copyrows(void *, int, int, int);
72 1.1 tnn static void ssdfb_eraserows(void *, int, int, long);
73 1.1 tnn static void ssdfb_cursor(void *, int, int, int);
74 1.1 tnn
75 1.1 tnn /* hardware interface */
76 1.8 tnn static int ssdfb_init_ssd1306(struct ssdfb_softc *);
77 1.9 tnn static int ssdfb_init_ssd1322(struct ssdfb_softc *);
78 1.18 tnn static int ssdfb_init_ssd1353(struct ssdfb_softc *);
79 1.1 tnn static int ssdfb_set_contrast(struct ssdfb_softc *, uint8_t, bool);
80 1.1 tnn static int ssdfb_set_display_on(struct ssdfb_softc *, bool, bool);
81 1.1 tnn static int ssdfb_set_mode(struct ssdfb_softc *, u_int);
82 1.1 tnn
83 1.1 tnn /* frame buffer damage tracking and synchronization */
84 1.3 tnn static void ssdfb_udv_attach(struct ssdfb_softc *sc);
85 1.1 tnn static bool ssdfb_is_modified(struct ssdfb_softc *sc);
86 1.1 tnn static bool ssdfb_clear_modify(struct ssdfb_softc *sc);
87 1.1 tnn static void ssdfb_damage(struct ssdfb_softc *);
88 1.1 tnn static void ssdfb_thread(void *);
89 1.1 tnn static void ssdfb_set_usepoll(struct ssdfb_softc *, bool);
90 1.1 tnn static int ssdfb_sync(struct ssdfb_softc *, bool);
91 1.9 tnn static int ssdfb_sync_ssd1306(struct ssdfb_softc *, bool);
92 1.9 tnn static int ssdfb_sync_ssd1322(struct ssdfb_softc *, bool);
93 1.18 tnn static int ssdfb_sync_ssd1353(struct ssdfb_softc *, bool);
94 1.9 tnn static uint64_t ssdfb_transpose_block(uint8_t *, size_t);
95 1.1 tnn
96 1.1 tnn /* misc helpers */
97 1.1 tnn static const struct ssdfb_product *
98 1.1 tnn ssdfb_lookup_product(ssdfb_product_id_t);
99 1.1 tnn static int ssdfb_pick_font(int *, struct wsdisplay_font **);
100 1.1 tnn static void ssdfb_clear_screen(struct ssdfb_softc *);
101 1.1 tnn #if defined(DDB)
102 1.1 tnn static void ssdfb_ddb_trap_callback(int);
103 1.1 tnn #endif
104 1.1 tnn
105 1.1 tnn static const char *ssdfb_controller_names[] = {
106 1.1 tnn [SSDFB_CONTROLLER_UNKNOWN] = "unknown",
107 1.1 tnn [SSDFB_CONTROLLER_SSD1306] = "Solomon Systech SSD1306",
108 1.8 tnn [SSDFB_CONTROLLER_SH1106] = "Sino Wealth SH1106",
109 1.18 tnn [SSDFB_CONTROLLER_SSD1322] = "Solomon Systech SSD1322",
110 1.18 tnn [SSDFB_CONTROLLER_SSD1353] = "Solomon Systech SSD1353"
111 1.1 tnn };
112 1.1 tnn
113 1.1 tnn /*
114 1.1 tnn * Display module assemblies supported by this driver.
115 1.1 tnn */
116 1.1 tnn static const struct ssdfb_product ssdfb_products[] = {
117 1.1 tnn {
118 1.1 tnn .p_product_id = SSDFB_PRODUCT_SSD1306_GENERIC,
119 1.1 tnn .p_controller_id = SSDFB_CONTROLLER_SSD1306,
120 1.1 tnn .p_name = "generic",
121 1.1 tnn .p_width = 128,
122 1.1 tnn .p_height = 64,
123 1.9 tnn .p_bits_per_pixel = 1,
124 1.1 tnn .p_panel_shift = 0,
125 1.1 tnn .p_fosc = 0x8,
126 1.1 tnn .p_fosc_div = 0,
127 1.1 tnn .p_precharge = 0x1,
128 1.1 tnn .p_discharge = 0xf,
129 1.1 tnn .p_compin_cfg = SSDFB_COM_PINS_A1_MASK
130 1.1 tnn | SSDFB_COM_PINS_ALTERNATIVE_MASK,
131 1.1 tnn .p_vcomh_deselect_level = SSD1306_VCOMH_DESELECT_LEVEL_0_77_VCC,
132 1.1 tnn .p_default_contrast = 0x7f,
133 1.1 tnn .p_multiplex_ratio = 0x3f,
134 1.9 tnn .p_init = ssdfb_init_ssd1306,
135 1.9 tnn .p_sync = ssdfb_sync_ssd1306
136 1.1 tnn },
137 1.1 tnn {
138 1.1 tnn .p_product_id = SSDFB_PRODUCT_SH1106_GENERIC,
139 1.1 tnn .p_controller_id = SSDFB_CONTROLLER_SH1106,
140 1.1 tnn .p_name = "generic",
141 1.1 tnn .p_width = 128,
142 1.1 tnn .p_height = 64,
143 1.9 tnn .p_bits_per_pixel = 1,
144 1.1 tnn .p_panel_shift = 2,
145 1.1 tnn .p_fosc = 0x5,
146 1.1 tnn .p_fosc_div = 0,
147 1.1 tnn .p_precharge = 0x2,
148 1.1 tnn .p_discharge = 0x2,
149 1.1 tnn .p_compin_cfg = SSDFB_COM_PINS_A1_MASK
150 1.1 tnn | SSDFB_COM_PINS_ALTERNATIVE_MASK,
151 1.1 tnn .p_vcomh_deselect_level = SH1106_VCOMH_DESELECT_LEVEL_DEFAULT,
152 1.1 tnn .p_default_contrast = 0x80,
153 1.1 tnn .p_multiplex_ratio = 0x3f,
154 1.9 tnn .p_init = ssdfb_init_ssd1306,
155 1.9 tnn .p_sync = ssdfb_sync_ssd1306
156 1.1 tnn },
157 1.1 tnn {
158 1.1 tnn .p_product_id = SSDFB_PRODUCT_ADAFRUIT_938,
159 1.1 tnn .p_controller_id = SSDFB_CONTROLLER_SSD1306,
160 1.1 tnn .p_name = "Adafruit Industries, LLC product 938",
161 1.1 tnn .p_width = 128,
162 1.1 tnn .p_height = 64,
163 1.9 tnn .p_bits_per_pixel = 1,
164 1.1 tnn .p_panel_shift = 0,
165 1.1 tnn .p_fosc = 0x8,
166 1.1 tnn .p_fosc_div = 0,
167 1.1 tnn .p_precharge = 0x1,
168 1.1 tnn .p_discharge = 0xf,
169 1.1 tnn .p_compin_cfg = 0x12,
170 1.1 tnn .p_vcomh_deselect_level = 0x40,
171 1.1 tnn .p_default_contrast = 0x8f,
172 1.1 tnn .p_multiplex_ratio = 0x3f,
173 1.9 tnn .p_init = ssdfb_init_ssd1306,
174 1.9 tnn .p_sync = ssdfb_sync_ssd1306
175 1.1 tnn },
176 1.1 tnn {
177 1.1 tnn .p_product_id = SSDFB_PRODUCT_ADAFRUIT_931,
178 1.1 tnn .p_controller_id = SSDFB_CONTROLLER_SSD1306,
179 1.1 tnn .p_name = "Adafruit Industries, LLC product 931",
180 1.1 tnn .p_width = 128,
181 1.1 tnn .p_height = 32,
182 1.9 tnn .p_bits_per_pixel = 1,
183 1.1 tnn .p_panel_shift = 0,
184 1.1 tnn .p_fosc = 0x8,
185 1.1 tnn .p_fosc_div = 0,
186 1.1 tnn .p_precharge = 0x1,
187 1.1 tnn .p_discharge = 0xf,
188 1.1 tnn .p_compin_cfg = 0x2,
189 1.1 tnn .p_vcomh_deselect_level = 0x40,
190 1.1 tnn .p_default_contrast = 0x8f,
191 1.1 tnn .p_multiplex_ratio = 0x1f,
192 1.9 tnn .p_init = ssdfb_init_ssd1306,
193 1.9 tnn .p_sync = ssdfb_sync_ssd1306
194 1.9 tnn },
195 1.9 tnn {
196 1.9 tnn .p_product_id = SSDFB_PRODUCT_SSD1322_GENERIC,
197 1.9 tnn .p_controller_id = SSDFB_CONTROLLER_SSD1322,
198 1.9 tnn .p_name = "generic",
199 1.9 tnn .p_width = 256,
200 1.9 tnn .p_height = 64,
201 1.9 tnn .p_bits_per_pixel = 4,
202 1.9 tnn .p_panel_shift = 28,
203 1.9 tnn .p_vcomh_deselect_level = SSD1322_DEFAULT_VCOMH,
204 1.9 tnn .p_fosc = SSD1322_DEFAULT_FREQUENCY,
205 1.9 tnn .p_fosc_div = SSD1322_DEFAULT_DIVIDER,
206 1.9 tnn .p_default_contrast = SSD1322_DEFAULT_CONTRAST_CURRENT,
207 1.9 tnn .p_multiplex_ratio = 0x3f,
208 1.9 tnn .p_init = ssdfb_init_ssd1322,
209 1.9 tnn .p_sync = ssdfb_sync_ssd1322
210 1.18 tnn },
211 1.18 tnn {
212 1.18 tnn .p_product_id = SSDFB_PRODUCT_SSD1353_GENERIC,
213 1.18 tnn .p_controller_id = SSDFB_CONTROLLER_SSD1353,
214 1.18 tnn .p_name = "generic",
215 1.18 tnn .p_width = 160,
216 1.18 tnn .p_height = 132,
217 1.18 tnn .p_bits_per_pixel = 32,
218 1.18 tnn .p_rgb = true,
219 1.18 tnn .p_panel_shift = 0,
220 1.18 tnn .p_compin_cfg = SSD1353_REMAP_RGB | SSD1353_REMAP_SPLIT_ODD_EVEN
221 1.18 tnn | __SHIFTIN(2, SSD1353_REMAP_PIXEL_FORMAT_MASK),
222 1.18 tnn .p_vcomh_deselect_level = SSD1353_DEFAULT_VCOMH,
223 1.18 tnn .p_fosc = SSD1353_DEFAULT_FREQUENCY,
224 1.18 tnn .p_fosc_div = SSD1353_DEFAULT_DIVIDER,
225 1.18 tnn .p_default_contrast = SSD1353_DEFAULT_CONTRAST_CONTROL,
226 1.18 tnn .p_multiplex_ratio = 0x83,
227 1.18 tnn .p_init = ssdfb_init_ssd1353,
228 1.18 tnn .p_sync = ssdfb_sync_ssd1353
229 1.18 tnn },
230 1.18 tnn {
231 1.18 tnn .p_product_id = SSDFB_PRODUCT_DEP_160128A_RGB,
232 1.18 tnn .p_controller_id = SSDFB_CONTROLLER_SSD1353,
233 1.18 tnn .p_name = "Display Elektronik GmbH DEP 160128A(1)-RGB",
234 1.18 tnn .p_width = 160,
235 1.18 tnn .p_height = 128,
236 1.18 tnn .p_bits_per_pixel = 32,
237 1.18 tnn .p_rgb = true,
238 1.18 tnn .p_panel_shift = 0,
239 1.18 tnn .p_compin_cfg = SSD1353_REMAP_RGB | SSD1353_REMAP_SPLIT_ODD_EVEN
240 1.18 tnn | __SHIFTIN(2, SSD1353_REMAP_PIXEL_FORMAT_MASK),
241 1.18 tnn .p_vcomh_deselect_level = SSD1353_DEFAULT_VCOMH,
242 1.18 tnn .p_fosc = SSD1353_DEFAULT_FREQUENCY,
243 1.18 tnn .p_fosc_div = SSD1353_DEFAULT_DIVIDER,
244 1.18 tnn .p_default_contrast = SSD1353_DEFAULT_CONTRAST_CONTROL,
245 1.18 tnn .p_multiplex_ratio = 0x83,
246 1.18 tnn .p_init = ssdfb_init_ssd1353,
247 1.18 tnn .p_sync = ssdfb_sync_ssd1353
248 1.1 tnn }
249 1.1 tnn };
250 1.1 tnn
251 1.1 tnn static const struct wsdisplay_accessops ssdfb_accessops = {
252 1.1 tnn .ioctl = ssdfb_ioctl,
253 1.1 tnn .mmap = ssdfb_mmap,
254 1.1 tnn .alloc_screen = ssdfb_alloc_screen,
255 1.1 tnn .free_screen = ssdfb_free_screen,
256 1.1 tnn .show_screen = ssdfb_show_screen
257 1.1 tnn };
258 1.1 tnn
259 1.1 tnn #define SSDFB_CMD1(c) do { cmd[0] = (c); error = sc->sc_cmd(sc->sc_cookie, cmd, 1, usepoll); } while(0)
260 1.1 tnn #define SSDFB_CMD2(c, a) do { cmd[0] = (c); cmd[1] = (a); error = sc->sc_cmd(sc->sc_cookie, cmd, 2, usepoll); } while(0)
261 1.9 tnn #define SSDFB_CMD3(c, a, b) do { cmd[0] = (c); cmd[1] = (a); cmd[2] = (b); error = sc->sc_cmd(sc->sc_cookie, cmd, 3, usepoll); } while(0)
262 1.1 tnn
263 1.1 tnn void
264 1.1 tnn ssdfb_attach(struct ssdfb_softc *sc, int flags)
265 1.1 tnn {
266 1.1 tnn struct wsemuldisplaydev_attach_args aa;
267 1.1 tnn struct rasops_info *ri = &sc->sc_ri;
268 1.1 tnn int error = 0;
269 1.1 tnn long defattr;
270 1.1 tnn const struct ssdfb_product *p;
271 1.1 tnn
272 1.1 tnn p = ssdfb_lookup_product(flags & SSDFB_ATTACH_FLAG_PRODUCT_MASK);
273 1.1 tnn if (p == NULL) {
274 1.1 tnn aprint_error(": unknown display assembly\n");
275 1.1 tnn return;
276 1.1 tnn }
277 1.1 tnn sc->sc_p = p;
278 1.1 tnn
279 1.1 tnn aprint_naive("\n");
280 1.1 tnn aprint_normal(": %s (%s)\n",
281 1.1 tnn ssdfb_controller_names[p->p_controller_id],
282 1.1 tnn p->p_name);
283 1.1 tnn
284 1.1 tnn sc->sc_mode = WSDISPLAYIO_MODE_EMUL;
285 1.1 tnn sc->sc_is_console = flags & SSDFB_ATTACH_FLAG_CONSOLE ? true : false;
286 1.1 tnn sc->sc_inverse = flags & SSDFB_ATTACH_FLAG_INVERSE ? true : false;
287 1.1 tnn sc->sc_upsidedown = flags & SSDFB_ATTACH_FLAG_UPSIDEDOWN ? true : false;
288 1.1 tnn sc->sc_backoff = 1;
289 1.1 tnn sc->sc_contrast = sc->sc_p->p_default_contrast;
290 1.9 tnn sc->sc_gddram_len = sc->sc_p->p_width * sc->sc_p->p_height
291 1.9 tnn * sc->sc_p->p_bits_per_pixel / 8;
292 1.1 tnn sc->sc_gddram = kmem_alloc(sc->sc_gddram_len, KM_SLEEP);
293 1.1 tnn if (sc->sc_gddram == NULL)
294 1.1 tnn goto out;
295 1.1 tnn
296 1.1 tnn aprint_normal_dev(sc->sc_dev, "%dx%d%s\n", sc->sc_p->p_width,
297 1.1 tnn sc->sc_p->p_height, sc->sc_is_console ? ", console" : "");
298 1.1 tnn
299 1.1 tnn /*
300 1.1 tnn * Initialize rasops. The native depth is 1-bit monochrome and we
301 1.1 tnn * support this in text emul mode via rasops1. But modern Xorg
302 1.1 tnn * userland has many rendering glitches when running with 1-bit depth
303 1.1 tnn * so to better support this use case we instead declare ourselves as
304 1.1 tnn * an 8-bit display with a two entry constant color map.
305 1.1 tnn */
306 1.1 tnn error = ssdfb_pick_font(&sc->sc_fontcookie, &sc->sc_font);
307 1.1 tnn if (error) {
308 1.1 tnn aprint_error_dev(sc->sc_dev, "no font\n");
309 1.1 tnn goto out;
310 1.1 tnn }
311 1.9 tnn #ifdef SSDFB_USE_NATIVE_DEPTH
312 1.17 tnn ri->ri_depth = sc->sc_p->p_bits_per_pixel;
313 1.9 tnn #else
314 1.17 tnn if (sc->sc_p->p_rgb && sc->sc_p->p_bits_per_pixel == 32) {
315 1.17 tnn ri->ri_depth = sc->sc_p->p_bits_per_pixel;
316 1.17 tnn ri->ri_rnum = 8;
317 1.17 tnn ri->ri_gnum = 8;
318 1.17 tnn ri->ri_bnum = 8;
319 1.17 tnn #if _BYTE_ORDER == _LITTLE_ENDIAN
320 1.17 tnn ri->ri_rpos = 0;
321 1.17 tnn ri->ri_gpos = 8;
322 1.17 tnn ri->ri_bpos = 16;
323 1.17 tnn #else
324 1.17 tnn ri->ri_rpos = 24;
325 1.17 tnn ri->ri_gpos = 16;
326 1.17 tnn ri->ri_bpos = 8;
327 1.17 tnn #endif
328 1.17 tnn } else {
329 1.17 tnn ri->ri_depth = 8;
330 1.17 tnn }
331 1.15 tnn #endif
332 1.1 tnn ri->ri_font = sc->sc_font;
333 1.1 tnn ri->ri_width = sc->sc_p->p_width;
334 1.1 tnn ri->ri_height = sc->sc_p->p_height;
335 1.1 tnn ri->ri_stride = ri->ri_width * ri->ri_depth / 8;
336 1.1 tnn ri->ri_hw = sc;
337 1.17 tnn ri->ri_flg = RI_FULLCLEAR;
338 1.17 tnn if (!sc->sc_p->p_rgb) {
339 1.17 tnn ri->ri_flg |= RI_FORCEMONO;
340 1.17 tnn }
341 1.1 tnn sc->sc_ri_bits_len = round_page(ri->ri_stride * ri->ri_height);
342 1.1 tnn ri->ri_bits = (u_char *)uvm_km_alloc(kernel_map, sc->sc_ri_bits_len,
343 1.1 tnn 0, UVM_KMF_WIRED);
344 1.1 tnn if (ri->ri_bits == NULL)
345 1.1 tnn goto out;
346 1.1 tnn
347 1.1 tnn error = rasops_init(ri,
348 1.1 tnn sc->sc_p->p_height / sc->sc_font->fontheight,
349 1.1 tnn sc->sc_p->p_width / sc->sc_font->fontwidth);
350 1.1 tnn if (error)
351 1.1 tnn goto out;
352 1.1 tnn
353 1.17 tnn if (!sc->sc_p->p_rgb) {
354 1.17 tnn ri->ri_caps &= ~WSSCREEN_WSCOLORS;
355 1.17 tnn }
356 1.1 tnn
357 1.1 tnn /*
358 1.1 tnn * Save original emul ops & insert our damage notification hooks.
359 1.1 tnn */
360 1.1 tnn sc->sc_orig_riops = ri->ri_ops;
361 1.1 tnn ri->ri_ops.putchar = ssdfb_putchar;
362 1.1 tnn ri->ri_ops.copycols = ssdfb_copycols;
363 1.1 tnn ri->ri_ops.erasecols = ssdfb_erasecols;
364 1.1 tnn ri->ri_ops.copyrows = ssdfb_copyrows;
365 1.1 tnn ri->ri_ops.eraserows = ssdfb_eraserows;
366 1.1 tnn ri->ri_ops.cursor = ssdfb_cursor;
367 1.1 tnn
368 1.1 tnn /*
369 1.1 tnn * Set up the screen.
370 1.1 tnn */
371 1.1 tnn sc->sc_screen_descr = (struct wsscreen_descr){
372 1.1 tnn .name = "default",
373 1.1 tnn .ncols = ri->ri_cols,
374 1.1 tnn .nrows = ri->ri_rows,
375 1.1 tnn .textops = &ri->ri_ops,
376 1.1 tnn .fontwidth = ri->ri_font->fontwidth,
377 1.1 tnn .fontheight = ri->ri_font->fontheight,
378 1.1 tnn .capabilities = ri->ri_caps
379 1.1 tnn };
380 1.1 tnn sc->sc_screens[0] = &sc->sc_screen_descr;
381 1.1 tnn sc->sc_screenlist = (struct wsscreen_list){
382 1.1 tnn .nscreens = 1,
383 1.1 tnn .screens = sc->sc_screens
384 1.1 tnn };
385 1.1 tnn
386 1.1 tnn /*
387 1.1 tnn * Initialize hardware.
388 1.1 tnn */
389 1.8 tnn error = p->p_init(sc);
390 1.1 tnn if (error)
391 1.1 tnn goto out;
392 1.1 tnn
393 1.1 tnn if (sc->sc_is_console)
394 1.1 tnn ssdfb_set_usepoll(sc, true);
395 1.1 tnn
396 1.14 tnn mutex_init(&sc->sc_cond_mtx, MUTEX_DEFAULT, IPL_SCHED);
397 1.1 tnn cv_init(&sc->sc_cond, "ssdfb");
398 1.14 tnn error = kthread_create(PRI_SOFTCLOCK, KTHREAD_MUSTJOIN | KTHREAD_MPSAFE,
399 1.14 tnn NULL, ssdfb_thread, sc, &sc->sc_thread, "%s",
400 1.14 tnn device_xname(sc->sc_dev));
401 1.1 tnn if (error) {
402 1.1 tnn cv_destroy(&sc->sc_cond);
403 1.1 tnn mutex_destroy(&sc->sc_cond_mtx);
404 1.1 tnn goto out;
405 1.1 tnn }
406 1.1 tnn
407 1.1 tnn /*
408 1.1 tnn * Attach wsdisplay.
409 1.1 tnn */
410 1.1 tnn if (sc->sc_is_console) {
411 1.1 tnn (*ri->ri_ops.allocattr)(ri, 0, 0, 0, &defattr);
412 1.1 tnn wsdisplay_cnattach(&sc->sc_screen_descr, ri, 0, 0, defattr);
413 1.1 tnn #if defined(DDB)
414 1.1 tnn db_trap_callback = ssdfb_ddb_trap_callback;
415 1.1 tnn #endif
416 1.1 tnn }
417 1.1 tnn aa = (struct wsemuldisplaydev_attach_args){
418 1.1 tnn .console = sc->sc_is_console,
419 1.1 tnn .scrdata = &sc->sc_screenlist,
420 1.1 tnn .accessops = &ssdfb_accessops,
421 1.1 tnn .accesscookie = sc
422 1.1 tnn };
423 1.1 tnn sc->sc_wsdisplay =
424 1.13 thorpej config_found(sc->sc_dev, &aa, wsemuldisplaydevprint, CFARG_EOL);
425 1.1 tnn
426 1.1 tnn return;
427 1.1 tnn out:
428 1.1 tnn aprint_error_dev(sc->sc_dev, "attach failed: %d\n", error);
429 1.1 tnn if (sc->sc_gddram != NULL)
430 1.1 tnn kmem_free(sc->sc_gddram, sc->sc_gddram_len);
431 1.1 tnn if (ri->ri_bits != NULL)
432 1.1 tnn uvm_km_free(kernel_map, (vaddr_t)ri->ri_bits, sc->sc_ri_bits_len,
433 1.1 tnn UVM_KMF_WIRED);
434 1.1 tnn if (sc->sc_fontcookie > 0)
435 1.1 tnn (void) wsfont_unlock(sc->sc_fontcookie);
436 1.1 tnn }
437 1.1 tnn
438 1.1 tnn int
439 1.1 tnn ssdfb_detach(struct ssdfb_softc *sc)
440 1.1 tnn {
441 1.1 tnn mutex_enter(&sc->sc_cond_mtx);
442 1.1 tnn sc->sc_detaching = true;
443 1.1 tnn cv_broadcast(&sc->sc_cond);
444 1.1 tnn mutex_exit(&sc->sc_cond_mtx);
445 1.1 tnn kthread_join(sc->sc_thread);
446 1.1 tnn
447 1.3 tnn if (sc->sc_uobj != NULL) {
448 1.11 ad rw_enter(sc->sc_uobj->vmobjlock, RW_WRITER);
449 1.3 tnn sc->sc_uobj->uo_refs--;
450 1.11 ad rw_exit(sc->sc_uobj->vmobjlock);
451 1.3 tnn }
452 1.1 tnn config_detach(sc->sc_wsdisplay, DETACH_FORCE);
453 1.1 tnn
454 1.1 tnn cv_destroy(&sc->sc_cond);
455 1.1 tnn mutex_destroy(&sc->sc_cond_mtx);
456 1.1 tnn uvm_km_free(kernel_map, (vaddr_t)sc->sc_ri.ri_bits, sc->sc_ri_bits_len,
457 1.1 tnn UVM_KMF_WIRED);
458 1.1 tnn kmem_free(sc->sc_gddram, sc->sc_gddram_len);
459 1.1 tnn (void) wsfont_unlock(sc->sc_fontcookie);
460 1.1 tnn return 0;
461 1.1 tnn }
462 1.1 tnn
463 1.1 tnn static int
464 1.1 tnn ssdfb_ioctl(void *v, void *vs, u_long cmd, void *data, int flag, struct lwp *l)
465 1.1 tnn {
466 1.1 tnn struct ssdfb_softc *sc = v;
467 1.1 tnn struct wsdisplay_param *wdp;
468 1.1 tnn struct wsdisplay_cmap *wc;
469 1.9 tnn u_char cmap[16];
470 1.9 tnn int cmaplen = 1 << sc->sc_p->p_bits_per_pixel;
471 1.9 tnn int i;
472 1.9 tnn struct wsdisplayio_fbinfo *fbi;
473 1.1 tnn int error;
474 1.1 tnn
475 1.1 tnn switch (cmd) {
476 1.1 tnn case WSDISPLAYIO_GTYPE:
477 1.1 tnn *(u_int *)data = WSDISPLAY_TYPE_SSDFB;
478 1.1 tnn return 0;
479 1.1 tnn case WSDISPLAYIO_GINFO:
480 1.1 tnn *(struct wsdisplay_fbinfo *)data = (struct wsdisplay_fbinfo){
481 1.1 tnn .width = sc->sc_ri.ri_width,
482 1.1 tnn .height = sc->sc_ri.ri_height,
483 1.1 tnn .depth = sc->sc_ri.ri_depth,
484 1.9 tnn .cmsize = cmaplen
485 1.1 tnn };
486 1.1 tnn return 0;
487 1.1 tnn case WSDISPLAYIO_GET_FBINFO:
488 1.9 tnn fbi = (struct wsdisplayio_fbinfo *)data;
489 1.9 tnn error = wsdisplayio_get_fbinfo(&sc->sc_ri, fbi);
490 1.17 tnn if (!sc->sc_p->p_rgb) {
491 1.17 tnn fbi->fbi_subtype.fbi_cmapinfo.cmap_entries = cmaplen;
492 1.17 tnn /* fbi->fbi_pixeltype = WSFB_GREYSCALE */;
493 1.17 tnn }
494 1.9 tnn return error;
495 1.1 tnn case WSDISPLAYIO_LINEBYTES:
496 1.1 tnn *(u_int *)data = sc->sc_ri.ri_stride;
497 1.1 tnn return 0;
498 1.1 tnn case WSDISPLAYIO_GETPARAM:
499 1.1 tnn wdp = (struct wsdisplay_param *)data;
500 1.1 tnn if (wdp->param != WSDISPLAYIO_PARAM_CONTRAST)
501 1.1 tnn return EINVAL;
502 1.1 tnn wdp->min = 0;
503 1.1 tnn wdp->max = 0xff;
504 1.1 tnn wdp->curval = sc->sc_contrast;
505 1.1 tnn return 0;
506 1.1 tnn case WSDISPLAYIO_SETPARAM:
507 1.1 tnn wdp = (struct wsdisplay_param *)data;
508 1.1 tnn if (wdp->param != WSDISPLAYIO_PARAM_CONTRAST)
509 1.1 tnn return EINVAL;
510 1.1 tnn if (wdp->curval < 0 || wdp->curval > 0xff)
511 1.1 tnn return EINVAL;
512 1.1 tnn return ssdfb_set_contrast(sc, wdp->curval, sc->sc_usepoll);
513 1.1 tnn case WSDISPLAYIO_GMODE:
514 1.1 tnn *(u_int *)data = sc->sc_mode;
515 1.1 tnn return 0;
516 1.1 tnn case WSDISPLAYIO_SMODE:
517 1.1 tnn return ssdfb_set_mode(sc, *(u_int *)data);
518 1.1 tnn case WSDISPLAYIO_GVIDEO:
519 1.1 tnn *(u_int *)data = sc->sc_display_on
520 1.1 tnn ? WSDISPLAYIO_VIDEO_ON
521 1.1 tnn : WSDISPLAYIO_VIDEO_OFF;
522 1.1 tnn return 0;
523 1.1 tnn case WSDISPLAYIO_SVIDEO:
524 1.1 tnn switch (*(u_int *)data) {
525 1.1 tnn case WSDISPLAYIO_VIDEO_ON:
526 1.1 tnn case WSDISPLAYIO_VIDEO_OFF:
527 1.1 tnn break;
528 1.1 tnn default:
529 1.1 tnn return EINVAL;
530 1.1 tnn }
531 1.1 tnn return ssdfb_set_display_on(sc,
532 1.1 tnn *(u_int *)data == WSDISPLAYIO_VIDEO_ON ? true : false,
533 1.1 tnn sc->sc_usepoll);
534 1.1 tnn #if 0 /* don't let userland mess with polling yet */
535 1.1 tnn case WSDISPLAYIO_SET_POLLING:
536 1.1 tnn switch (*(u_int *)data) {
537 1.1 tnn case 0:
538 1.1 tnn case 1:
539 1.1 tnn break;
540 1.1 tnn default:
541 1.1 tnn return EINVAL;
542 1.1 tnn }
543 1.1 tnn mutex_enter(&sc->sc_cond_mtx);
544 1.1 tnn ssdfb_set_usepoll(sc, *(u_int *)data ? true : false);
545 1.1 tnn cv_broadcast(&sc->sc_cond);
546 1.1 tnn mutex_exit(&sc->sc_cond_mtx);
547 1.1 tnn return 0;
548 1.1 tnn #endif
549 1.1 tnn case WSDISPLAYIO_GETCMAP:
550 1.17 tnn if (sc->sc_p->p_rgb)
551 1.17 tnn return ENOTSUP;
552 1.1 tnn wc = (struct wsdisplay_cmap *)data;
553 1.9 tnn if (wc->index >= cmaplen ||
554 1.9 tnn wc->count > cmaplen - wc->index)
555 1.1 tnn return EINVAL;
556 1.9 tnn for(i = 0; i < cmaplen; i++) {
557 1.9 tnn cmap[i] = 255 * i / (cmaplen - 1);
558 1.9 tnn }
559 1.1 tnn error = copyout(&cmap[wc->index], wc->red, wc->count);
560 1.1 tnn if (error)
561 1.1 tnn return error;
562 1.1 tnn error = copyout(&cmap[wc->index], wc->green, wc->count);
563 1.1 tnn if (error)
564 1.1 tnn return error;
565 1.1 tnn error = copyout(&cmap[wc->index], wc->blue, wc->count);
566 1.1 tnn return error;
567 1.1 tnn case WSDISPLAYIO_PUTCMAP:
568 1.1 tnn return ENODEV;
569 1.1 tnn }
570 1.1 tnn
571 1.1 tnn return EPASSTHROUGH;
572 1.1 tnn }
573 1.1 tnn
574 1.1 tnn static paddr_t
575 1.1 tnn ssdfb_mmap(void *v, void *vs, off_t off, int prot)
576 1.1 tnn {
577 1.1 tnn struct ssdfb_softc *sc = (struct ssdfb_softc *)v;
578 1.1 tnn struct rasops_info *ri = &sc->sc_ri;
579 1.1 tnn vaddr_t va_base = (vaddr_t)ri->ri_bits;
580 1.1 tnn paddr_t pa;
581 1.1 tnn
582 1.1 tnn if (off < 0 || off >= sc->sc_ri_bits_len || (off & PAGE_MASK) != 0)
583 1.1 tnn return -1;
584 1.1 tnn
585 1.1 tnn if (!pmap_extract(pmap_kernel(), va_base + off, &pa))
586 1.1 tnn return -1;
587 1.1 tnn
588 1.1 tnn return atop(pa);
589 1.1 tnn }
590 1.1 tnn
591 1.1 tnn static int
592 1.1 tnn ssdfb_alloc_screen(void *v, const struct wsscreen_descr *descr, void **cookiep,
593 1.1 tnn int *curxp, int *curyp, long *attrp)
594 1.1 tnn {
595 1.1 tnn struct ssdfb_softc *sc = v;
596 1.1 tnn struct rasops_info *ri = &sc->sc_ri;
597 1.1 tnn
598 1.1 tnn if (sc->sc_nscreens > 0)
599 1.1 tnn return ENOMEM;
600 1.1 tnn
601 1.1 tnn ri->ri_ops.allocattr(ri, 0, 0, 0, attrp);
602 1.1 tnn *cookiep = &sc->sc_ri;
603 1.1 tnn *curxp = 0;
604 1.1 tnn *curyp = 0;
605 1.1 tnn sc->sc_nscreens++;
606 1.1 tnn
607 1.1 tnn return 0;
608 1.1 tnn }
609 1.1 tnn
610 1.1 tnn static void
611 1.1 tnn ssdfb_free_screen(void *v, void *cookie)
612 1.1 tnn {
613 1.1 tnn struct ssdfb_softc *sc = v;
614 1.1 tnn
615 1.1 tnn if (sc->sc_is_console)
616 1.1 tnn panic("ssdfb_free_screen: is console");
617 1.1 tnn
618 1.1 tnn sc->sc_nscreens--;
619 1.1 tnn }
620 1.1 tnn
621 1.1 tnn static int
622 1.1 tnn ssdfb_show_screen(void *v, void *cookie, int waitok,
623 1.1 tnn void (*cb) (void *, int, int), void *cb_arg)
624 1.1 tnn {
625 1.1 tnn return 0;
626 1.1 tnn }
627 1.1 tnn
628 1.1 tnn static void
629 1.1 tnn ssdfb_putchar(void *cookie, int row, int col, u_int c, long attr)
630 1.1 tnn {
631 1.1 tnn struct rasops_info *ri = (struct rasops_info *)cookie;
632 1.1 tnn struct ssdfb_softc *sc = ri->ri_hw;
633 1.1 tnn
634 1.1 tnn sc->sc_orig_riops.putchar(cookie, row, col, c, attr);
635 1.1 tnn ssdfb_damage(sc);
636 1.1 tnn }
637 1.1 tnn
638 1.1 tnn static void
639 1.1 tnn ssdfb_copycols(void *cookie, int row, int srccol, int dstcol, int ncols)
640 1.1 tnn {
641 1.1 tnn struct rasops_info *ri = (struct rasops_info *)cookie;
642 1.1 tnn struct ssdfb_softc *sc = ri->ri_hw;
643 1.1 tnn
644 1.1 tnn sc->sc_orig_riops.copycols(cookie, row, srccol, dstcol, ncols);
645 1.1 tnn ssdfb_damage(sc);
646 1.1 tnn }
647 1.1 tnn
648 1.1 tnn static void
649 1.1 tnn ssdfb_erasecols(void *cookie, int row, int startcol, int ncols, long fillattr)
650 1.1 tnn {
651 1.1 tnn struct rasops_info *ri = (struct rasops_info *)cookie;
652 1.1 tnn struct ssdfb_softc *sc = ri->ri_hw;
653 1.1 tnn
654 1.1 tnn sc->sc_orig_riops.erasecols(cookie, row, startcol, ncols, fillattr);
655 1.1 tnn ssdfb_damage(sc);
656 1.1 tnn }
657 1.1 tnn
658 1.1 tnn static void
659 1.1 tnn ssdfb_copyrows(void *cookie, int srcrow, int dstrow, int nrows)
660 1.1 tnn {
661 1.1 tnn struct rasops_info *ri = (struct rasops_info *)cookie;
662 1.1 tnn struct ssdfb_softc *sc = ri->ri_hw;
663 1.1 tnn
664 1.1 tnn sc->sc_orig_riops.copyrows(cookie, srcrow, dstrow, nrows);
665 1.1 tnn ssdfb_damage(sc);
666 1.1 tnn }
667 1.1 tnn
668 1.1 tnn static void
669 1.1 tnn ssdfb_eraserows(void *cookie, int row, int nrows, long fillattr)
670 1.1 tnn {
671 1.1 tnn struct rasops_info *ri = (struct rasops_info *)cookie;
672 1.1 tnn struct ssdfb_softc *sc = ri->ri_hw;
673 1.1 tnn
674 1.1 tnn sc->sc_orig_riops.eraserows(cookie, row, nrows, fillattr);
675 1.1 tnn ssdfb_damage(sc);
676 1.1 tnn }
677 1.1 tnn
678 1.1 tnn static void
679 1.1 tnn ssdfb_cursor(void *cookie, int on, int row, int col)
680 1.1 tnn {
681 1.1 tnn struct rasops_info *ri = (struct rasops_info *)cookie;
682 1.1 tnn struct ssdfb_softc *sc = ri->ri_hw;
683 1.1 tnn
684 1.1 tnn sc->sc_orig_riops.cursor(cookie, on, row, col);
685 1.1 tnn ssdfb_damage(sc);
686 1.1 tnn }
687 1.1 tnn
688 1.1 tnn static int
689 1.8 tnn ssdfb_init_ssd1306(struct ssdfb_softc *sc)
690 1.1 tnn {
691 1.1 tnn int error;
692 1.3 tnn uint8_t cmd[2];
693 1.1 tnn bool usepoll = true;
694 1.1 tnn
695 1.1 tnn /*
696 1.1 tnn * Enter sleep.
697 1.1 tnn */
698 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_DISPLAY_OFF);
699 1.1 tnn if (error)
700 1.1 tnn return error;
701 1.1 tnn SSDFB_CMD1(SSDFB_CMD_DEACTIVATE_SCROLL);
702 1.1 tnn if (error)
703 1.1 tnn return error;
704 1.1 tnn SSDFB_CMD1(SSDFB_CMD_ENTIRE_DISPLAY_OFF);
705 1.1 tnn if (error)
706 1.1 tnn return error;
707 1.1 tnn
708 1.1 tnn /*
709 1.1 tnn * Configure physical display panel layout.
710 1.1 tnn */
711 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_MULTIPLEX_RATIO, sc->sc_p->p_multiplex_ratio);
712 1.1 tnn if (error)
713 1.1 tnn return error;
714 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_DISPLAY_OFFSET, 0);
715 1.1 tnn if (error)
716 1.1 tnn return error;
717 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_DISPLAY_START_LINE_BASE + 0x00);
718 1.1 tnn if (error)
719 1.1 tnn return error;
720 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_COM_PINS_HARDWARE_CFG, sc->sc_p->p_compin_cfg);
721 1.1 tnn if (error)
722 1.1 tnn return error;
723 1.1 tnn if (sc->sc_upsidedown) {
724 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_SEGMENT_REMAP_REVERSE);
725 1.1 tnn if (error)
726 1.1 tnn return error;
727 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_COM_OUTPUT_DIRECTION_REMAP);
728 1.1 tnn if (error)
729 1.1 tnn return error;
730 1.1 tnn } else {
731 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_SEGMENT_REMAP_NORMAL);
732 1.1 tnn if (error)
733 1.1 tnn return error;
734 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_COM_OUTPUT_DIRECTION_NORMAL);
735 1.1 tnn if (error)
736 1.1 tnn return error;
737 1.1 tnn }
738 1.1 tnn SSDFB_CMD1(SSDFB_CMD_SET_NORMAL_DISPLAY + (uint8_t)sc->sc_inverse);
739 1.1 tnn if (error)
740 1.1 tnn return error;
741 1.1 tnn
742 1.1 tnn /*
743 1.1 tnn * Configure timing characteristics.
744 1.1 tnn */
745 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_DISPLAY_CLOCK_RATIO,
746 1.7 tnn __SHIFTIN(sc->sc_p->p_fosc, SSDFB_DISPLAY_CLOCK_OSCILLATOR_MASK) |
747 1.7 tnn __SHIFTIN(sc->sc_p->p_fosc_div, SSDFB_DISPLAY_CLOCK_DIVIDER_MASK));
748 1.1 tnn if (error)
749 1.1 tnn return error;
750 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_CONTRAST_CONTROL, sc->sc_contrast);
751 1.1 tnn if (error)
752 1.1 tnn return error;
753 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_PRECHARGE_PERIOD,
754 1.7 tnn __SHIFTIN(sc->sc_p->p_precharge, SSDFB_PRECHARGE_MASK) |
755 1.7 tnn __SHIFTIN(sc->sc_p->p_discharge, SSDFB_DISCHARGE_MASK));
756 1.1 tnn if (error)
757 1.1 tnn return error;
758 1.1 tnn SSDFB_CMD2(SSDFB_CMD_SET_VCOMH_DESELECT_LEVEL,
759 1.1 tnn sc->sc_p->p_vcomh_deselect_level);
760 1.1 tnn if (error)
761 1.1 tnn return error;
762 1.1 tnn
763 1.1 tnn /*
764 1.9 tnn * Start charge pumps.
765 1.1 tnn */
766 1.1 tnn if (sc->sc_p->p_controller_id == SSDFB_CONTROLLER_SH1106) {
767 1.9 tnn SSDFB_CMD1(SH1106_CMD_SET_CHARGE_PUMP_7V4);
768 1.9 tnn if (error)
769 1.9 tnn return error;
770 1.1 tnn SSDFB_CMD2(SH1106_CMD_SET_DC_DC, SH1106_DC_DC_ON);
771 1.1 tnn if (error)
772 1.1 tnn return error;
773 1.9 tnn } else {
774 1.9 tnn SSDFB_CMD2(SSD1306_CMD_SET_CHARGE_PUMP,
775 1.9 tnn SSD1306_CHARGE_PUMP_ENABLE);
776 1.9 tnn if (error)
777 1.9 tnn return error;
778 1.1 tnn }
779 1.1 tnn
780 1.1 tnn ssdfb_clear_screen(sc);
781 1.9 tnn error = sc->sc_p->p_sync(sc, usepoll);
782 1.9 tnn if (error)
783 1.9 tnn return error;
784 1.9 tnn error = ssdfb_set_display_on(sc, true, usepoll);
785 1.9 tnn
786 1.9 tnn return error;
787 1.9 tnn }
788 1.9 tnn
789 1.9 tnn static int
790 1.9 tnn ssdfb_init_ssd1322(struct ssdfb_softc *sc)
791 1.9 tnn {
792 1.9 tnn int error;
793 1.9 tnn uint8_t cmd[3];
794 1.9 tnn bool usepoll = true;
795 1.9 tnn uint8_t remap;
796 1.9 tnn uint8_t dualcom;
797 1.9 tnn
798 1.9 tnn /*
799 1.9 tnn * Enter sleep.
800 1.9 tnn */
801 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_COMMAND_LOCK, SSD1322_COMMAND_UNLOCK_MAGIC);
802 1.9 tnn if (error)
803 1.9 tnn return error;
804 1.9 tnn SSDFB_CMD1(SSD1322_CMD_SET_SLEEP_MODE_ON);
805 1.9 tnn if (error)
806 1.9 tnn return error;
807 1.9 tnn
808 1.9 tnn /*
809 1.9 tnn * Start charge pumps.
810 1.9 tnn */
811 1.9 tnn SSDFB_CMD2(SSD1322_CMD_FUNCTION_SELECTION,
812 1.9 tnn SSD1322_FUNCTION_SELECTION_INTERNAL_VDD);
813 1.9 tnn if (error)
814 1.9 tnn return error;
815 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_VCOMH, sc->sc_p->p_vcomh_deselect_level);
816 1.9 tnn if (error)
817 1.9 tnn return error;
818 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_PRE_CHARGE_VOLTAGE_LEVEL,
819 1.9 tnn SSD1322_DEFAULT_PRE_CHARGE_VOLTAGE_LEVEL);
820 1.9 tnn if (error)
821 1.9 tnn return error;
822 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_GPIO,
823 1.9 tnn SSD1322_GPIO0_DISABLED | SSD1322_GPIO1_DISABLED);
824 1.9 tnn if (error)
825 1.9 tnn return error;
826 1.9 tnn
827 1.9 tnn /*
828 1.9 tnn * Configure timing characteristics.
829 1.9 tnn */
830 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_FRONT_CLOCK_DIVIDER,
831 1.9 tnn __SHIFTIN(sc->sc_p->p_fosc, SSD1322_FREQUENCY_MASK) |
832 1.9 tnn __SHIFTIN(sc->sc_p->p_fosc_div, SSD1322_DIVIDER_MASK));
833 1.9 tnn if (error)
834 1.9 tnn return error;
835 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_PHASE_LENGTH,
836 1.9 tnn __SHIFTIN(SSD1322_DEFAULT_PHASE_2,
837 1.9 tnn SSD1322_PHASE_LENGTH_PHASE_2_MASK) |
838 1.9 tnn __SHIFTIN(SSD1322_DEFAULT_PHASE_1,
839 1.9 tnn SSD1322_PHASE_LENGTH_PHASE_1_MASK));
840 1.9 tnn if (error)
841 1.9 tnn return error;
842 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_SECOND_PRECHARGE_PERIOD,
843 1.15 tnn SSD1322_DEFAULT_SECOND_PRECHARGE_PERIOD);
844 1.9 tnn if (error)
845 1.9 tnn return error;
846 1.9 tnn
847 1.9 tnn /*
848 1.9 tnn * Configure physical display panel layout.
849 1.9 tnn */
850 1.15 tnn SSDFB_CMD2(SSD1322_CMD_SET_MULTIPLEX_RATIO, sc->sc_p->p_multiplex_ratio);
851 1.9 tnn if (error)
852 1.9 tnn return error;
853 1.9 tnn if (sc->sc_upsidedown)
854 1.9 tnn remap = 0x10;
855 1.9 tnn else
856 1.9 tnn remap = 0x2;
857 1.9 tnn dualcom = 0x1;
858 1.9 tnn if (sc->sc_p->p_multiplex_ratio <= 63)
859 1.9 tnn dualcom |= 0x10;
860 1.9 tnn SSDFB_CMD3(SSD1322_CMD_SET_REMAP_AND_DUAL_COM_LINE_MODE, remap, dualcom);
861 1.9 tnn if (error)
862 1.9 tnn return error;
863 1.9 tnn
864 1.9 tnn /*
865 1.9 tnn * Contrast settings.
866 1.9 tnn */
867 1.9 tnn SSDFB_CMD1(SSD1322_CMD_SET_DEFAULT_GRAY_SCALE_TABLE);
868 1.9 tnn if (error)
869 1.9 tnn return error;
870 1.9 tnn SSDFB_CMD3(SSD1322_CMD_DISPLAY_ENHANCEMENT_A,
871 1.9 tnn SSD1322_DISPLAY_ENHANCEMENT_A_MAGIC1,
872 1.9 tnn SSD1322_DISPLAY_ENHANCEMENT_A_MAGIC2);
873 1.9 tnn if (error)
874 1.9 tnn return error;
875 1.9 tnn SSDFB_CMD3(SSD1322_CMD_DISPLAY_ENHANCEMENT_B,
876 1.9 tnn SSD1322_DISPLAY_ENHANCEMENT_B_MAGIC1,
877 1.9 tnn SSD1322_DISPLAY_ENHANCEMENT_B_MAGIC2);
878 1.9 tnn if (error)
879 1.9 tnn return error;
880 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_CONTRAST_CURRENT,
881 1.9 tnn sc->sc_contrast);
882 1.9 tnn if (error)
883 1.9 tnn return error;
884 1.9 tnn SSDFB_CMD2(SSD1322_CMD_MASTER_CONTRAST_CURRENT_CONTROL,
885 1.9 tnn SSD1322_DEFAULT_MASTER_CONTRAST_CURRENT_CONTROL);
886 1.9 tnn if (error)
887 1.9 tnn return error;
888 1.9 tnn
889 1.9 tnn /*
890 1.9 tnn * Reset display engine state.
891 1.9 tnn */
892 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_DISPLAY_OFFSET, 0x00);
893 1.9 tnn if (error)
894 1.9 tnn return error;
895 1.9 tnn SSDFB_CMD2(SSD1322_CMD_SET_DISPLAY_START_LINE, 0x00);
896 1.9 tnn if (error)
897 1.9 tnn return error;
898 1.9 tnn SSDFB_CMD1(SSD1322_CMD_NORMAL_DISPLAY + (uint8_t)sc->sc_inverse);
899 1.9 tnn if (error)
900 1.9 tnn return error;
901 1.9 tnn SSDFB_CMD1(SSD1322_CMD_EXIT_PARTIAL_DISPLAY);
902 1.9 tnn if (error)
903 1.9 tnn return error;
904 1.9 tnn
905 1.9 tnn ssdfb_clear_screen(sc);
906 1.1 tnn error = ssdfb_sync(sc, usepoll);
907 1.1 tnn if (error)
908 1.1 tnn return error;
909 1.9 tnn
910 1.1 tnn error = ssdfb_set_display_on(sc, true, usepoll);
911 1.1 tnn
912 1.1 tnn return error;
913 1.1 tnn }
914 1.1 tnn
915 1.1 tnn static int
916 1.18 tnn ssdfb_init_ssd1353(struct ssdfb_softc *sc)
917 1.18 tnn {
918 1.18 tnn int error;
919 1.18 tnn uint8_t cmd[3];
920 1.18 tnn bool usepoll = true;
921 1.18 tnn uint8_t remap;
922 1.18 tnn
923 1.18 tnn /*
924 1.18 tnn * Enter sleep.
925 1.18 tnn */
926 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_COMMAND_LOCK, SSD1353_COMMAND_UNLOCK_MAGIC);
927 1.18 tnn if (error)
928 1.18 tnn return error;
929 1.18 tnn SSDFB_CMD1(SSD1353_CMD_RESET);
930 1.18 tnn if (error)
931 1.18 tnn return error;
932 1.18 tnn SSDFB_CMD1(SSD1353_CMD_DEACTIVATE_SCROLL);
933 1.18 tnn if (error)
934 1.18 tnn return error;
935 1.18 tnn SSDFB_CMD1(SSD1353_CMD_SET_DISPLAY_OFF);
936 1.18 tnn if (error)
937 1.18 tnn return error;
938 1.18 tnn
939 1.18 tnn /*
940 1.18 tnn * Start charge pumps.
941 1.18 tnn */
942 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_VCOMH, sc->sc_p->p_vcomh_deselect_level);
943 1.18 tnn if (error)
944 1.18 tnn return error;
945 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_PRE_CHARGE_VOLTAGE_LEVEL,
946 1.18 tnn SSD1353_DEFAULT_PRE_CHARGE_VOLTAGE_LEVEL);
947 1.18 tnn if (error)
948 1.18 tnn return error;
949 1.18 tnn
950 1.18 tnn /*
951 1.18 tnn * Configure timing characteristics.
952 1.18 tnn */
953 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_FRONT_CLOCK_DIVIDER,
954 1.18 tnn __SHIFTIN(sc->sc_p->p_fosc, SSD1322_FREQUENCY_MASK) |
955 1.18 tnn __SHIFTIN(sc->sc_p->p_fosc_div, SSD1322_DIVIDER_MASK));
956 1.18 tnn if (error)
957 1.18 tnn return error;
958 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_PHASE_LENGTH,
959 1.18 tnn __SHIFTIN(SSD1353_DEFAULT_PHASE_2,
960 1.18 tnn SSD1322_PHASE_LENGTH_PHASE_2_MASK) |
961 1.18 tnn __SHIFTIN(SSD1353_DEFAULT_PHASE_1,
962 1.18 tnn SSD1322_PHASE_LENGTH_PHASE_1_MASK));
963 1.18 tnn if (error)
964 1.18 tnn return error;
965 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_SECOND_PRECHARGE_PERIOD,
966 1.18 tnn SSD1353_DEFAULT_SECOND_PRECHARGE_PERIOD);
967 1.18 tnn if (error)
968 1.18 tnn return error;
969 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_SECOND_PRECHARGE_SPEED,
970 1.18 tnn SSD1353_DEFAULT_SECOND_PRECHARGE_SPEED);
971 1.18 tnn if (error)
972 1.18 tnn return error;
973 1.18 tnn
974 1.18 tnn /*
975 1.18 tnn * Configure physical display panel layout.
976 1.18 tnn */
977 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_MULTIPLEX_RATIO, sc->sc_p->p_multiplex_ratio);
978 1.18 tnn if (error)
979 1.18 tnn return error;
980 1.18 tnn remap = sc->sc_p->p_compin_cfg;
981 1.18 tnn if (sc->sc_upsidedown)
982 1.18 tnn remap ^= SSD1353_REMAP_COM_DIRECTION;
983 1.18 tnn else
984 1.18 tnn remap ^= SSD1353_REMAP_SEG_DIRECTION;
985 1.18 tnn SSDFB_CMD2(SSD1353_CMD_REMAP_COLOR_DEPTH, remap);
986 1.18 tnn if (error)
987 1.18 tnn return error;
988 1.18 tnn
989 1.18 tnn /*
990 1.18 tnn * Contrast settings.
991 1.18 tnn */
992 1.18 tnn SSDFB_CMD1(SSD1353_CMD_SET_DEFAULT_GRAY_SCALE_TABLE);
993 1.18 tnn if (error)
994 1.18 tnn return error;
995 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_CONTRAST_CONTROL_A, sc->sc_contrast);
996 1.18 tnn if (error)
997 1.18 tnn return error;
998 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_CONTRAST_CONTROL_B, sc->sc_contrast);
999 1.18 tnn if (error)
1000 1.18 tnn return error;
1001 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_CONTRAST_CONTROL_C, sc->sc_contrast);
1002 1.18 tnn if (error)
1003 1.18 tnn return error;
1004 1.18 tnn SSDFB_CMD2(SSD1353_CMD_MASTER_CURRENT_CONTROL,
1005 1.18 tnn SSD1353_DEFAULT_MASTER_CURRENT_ATTENUATION);
1006 1.18 tnn if (error)
1007 1.18 tnn return error;
1008 1.18 tnn
1009 1.18 tnn /*
1010 1.18 tnn * Reset display engine state.
1011 1.18 tnn */
1012 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_DISPLAY_OFFSET, 0x00);
1013 1.18 tnn if (error)
1014 1.18 tnn return error;
1015 1.18 tnn SSDFB_CMD2(SSD1353_CMD_SET_DISPLAY_START_LINE, 0x00);
1016 1.18 tnn if (error)
1017 1.18 tnn return error;
1018 1.18 tnn SSDFB_CMD1(sc->sc_inverse
1019 1.18 tnn ? SSD1353_CMD_INVERSE_DISPLAY
1020 1.18 tnn : SSD1353_CMD_NORMAL_DISPLAY);
1021 1.18 tnn if (error)
1022 1.18 tnn return error;
1023 1.18 tnn
1024 1.18 tnn ssdfb_clear_screen(sc);
1025 1.18 tnn error = ssdfb_sync(sc, usepoll);
1026 1.18 tnn if (error)
1027 1.18 tnn return error;
1028 1.18 tnn
1029 1.18 tnn error = ssdfb_set_display_on(sc, true, usepoll);
1030 1.18 tnn
1031 1.18 tnn return error;
1032 1.18 tnn }
1033 1.18 tnn
1034 1.18 tnn static int
1035 1.1 tnn ssdfb_set_contrast(struct ssdfb_softc *sc, uint8_t value, bool usepoll)
1036 1.1 tnn {
1037 1.1 tnn uint8_t cmd[2];
1038 1.18 tnn int error;
1039 1.1 tnn
1040 1.18 tnn cmd[1] = sc->sc_contrast = value;
1041 1.9 tnn switch (sc->sc_p->p_controller_id) {
1042 1.9 tnn case SSDFB_CONTROLLER_SSD1322:
1043 1.9 tnn cmd[0] = SSD1322_CMD_SET_CONTRAST_CURRENT;
1044 1.9 tnn break;
1045 1.18 tnn case SSDFB_CONTROLLER_SSD1353:
1046 1.18 tnn cmd[0] = SSD1353_CMD_SET_CONTRAST_CONTROL_A;
1047 1.18 tnn error = sc->sc_cmd(sc->sc_cookie, cmd, sizeof(cmd), usepoll);
1048 1.18 tnn if (error)
1049 1.18 tnn return error;
1050 1.18 tnn cmd[0] = SSD1353_CMD_SET_CONTRAST_CONTROL_B;
1051 1.18 tnn error = sc->sc_cmd(sc->sc_cookie, cmd, sizeof(cmd), usepoll);
1052 1.18 tnn if (error)
1053 1.18 tnn return error;
1054 1.18 tnn cmd[0] = SSD1353_CMD_SET_CONTRAST_CONTROL_C;
1055 1.9 tnn default:
1056 1.9 tnn cmd[0] = SSDFB_CMD_SET_CONTRAST_CONTROL;
1057 1.9 tnn }
1058 1.1 tnn
1059 1.9 tnn return sc->sc_cmd(sc->sc_cookie, cmd, sizeof(cmd), usepoll);
1060 1.1 tnn }
1061 1.1 tnn
1062 1.1 tnn static int
1063 1.1 tnn ssdfb_set_display_on(struct ssdfb_softc *sc, bool value, bool usepoll)
1064 1.1 tnn {
1065 1.1 tnn uint8_t cmd[1];
1066 1.1 tnn int error;
1067 1.1 tnn sc->sc_display_on = value;
1068 1.1 tnn
1069 1.1 tnn SSDFB_CMD1(value ? SSDFB_CMD_SET_DISPLAY_ON : SSDFB_CMD_SET_DISPLAY_OFF);
1070 1.1 tnn
1071 1.1 tnn return error;
1072 1.1 tnn }
1073 1.1 tnn
1074 1.1 tnn static int
1075 1.1 tnn ssdfb_set_mode(struct ssdfb_softc *sc, u_int mode)
1076 1.1 tnn {
1077 1.1 tnn switch (mode) {
1078 1.1 tnn case WSDISPLAYIO_MODE_EMUL:
1079 1.1 tnn case WSDISPLAYIO_MODE_DUMBFB:
1080 1.1 tnn break;
1081 1.1 tnn default:
1082 1.1 tnn return EINVAL;
1083 1.1 tnn }
1084 1.1 tnn if (mode == sc->sc_mode)
1085 1.1 tnn return 0;
1086 1.1 tnn mutex_enter(&sc->sc_cond_mtx);
1087 1.1 tnn sc->sc_mode = mode;
1088 1.1 tnn cv_broadcast(&sc->sc_cond);
1089 1.1 tnn mutex_exit(&sc->sc_cond_mtx);
1090 1.1 tnn ssdfb_clear_screen(sc);
1091 1.1 tnn ssdfb_damage(sc);
1092 1.1 tnn
1093 1.1 tnn return 0;
1094 1.1 tnn }
1095 1.1 tnn
1096 1.1 tnn static void
1097 1.1 tnn ssdfb_damage(struct ssdfb_softc *sc)
1098 1.1 tnn {
1099 1.1 tnn int s;
1100 1.1 tnn
1101 1.1 tnn if (sc->sc_usepoll) {
1102 1.1 tnn (void) ssdfb_sync(sc, true);
1103 1.1 tnn } else {
1104 1.1 tnn /*
1105 1.1 tnn * kernel code isn't permitted to call us via kprintf at
1106 1.1 tnn * splhigh. In case misbehaving code calls us anyway we can't
1107 1.1 tnn * safely take the mutex so we skip the damage notification.
1108 1.1 tnn */
1109 1.1 tnn if (sc->sc_is_console) {
1110 1.1 tnn s = splhigh();
1111 1.1 tnn splx(s);
1112 1.1 tnn if (s == IPL_HIGH)
1113 1.1 tnn return;
1114 1.1 tnn }
1115 1.1 tnn mutex_enter(&sc->sc_cond_mtx);
1116 1.1 tnn sc->sc_modified = true;
1117 1.1 tnn cv_broadcast(&sc->sc_cond);
1118 1.1 tnn mutex_exit(&sc->sc_cond_mtx);
1119 1.1 tnn }
1120 1.1 tnn }
1121 1.1 tnn
1122 1.3 tnn static void
1123 1.3 tnn ssdfb_udv_attach(struct ssdfb_softc *sc)
1124 1.3 tnn {
1125 1.3 tnn extern const struct cdevsw wsdisplay_cdevsw;
1126 1.3 tnn dev_t dev;
1127 1.3 tnn #define WSDISPLAYMINOR(unit, screen) (((unit) << 8) | (screen))
1128 1.3 tnn dev = makedev(cdevsw_lookup_major(&wsdisplay_cdevsw),
1129 1.3 tnn WSDISPLAYMINOR(device_unit(sc->sc_wsdisplay), 0));
1130 1.3 tnn sc->sc_uobj = udv_attach(dev, VM_PROT_READ|VM_PROT_WRITE, 0,
1131 1.3 tnn sc->sc_ri_bits_len);
1132 1.3 tnn }
1133 1.3 tnn
1134 1.1 tnn static bool
1135 1.1 tnn ssdfb_is_modified(struct ssdfb_softc *sc)
1136 1.1 tnn {
1137 1.1 tnn vaddr_t va, va_end;
1138 1.1 tnn
1139 1.1 tnn if (sc->sc_mode == WSDISPLAYIO_MODE_EMUL)
1140 1.1 tnn return sc->sc_modified;
1141 1.1 tnn
1142 1.3 tnn if (sc->sc_uobj == NULL)
1143 1.3 tnn return false;
1144 1.3 tnn
1145 1.1 tnn va = (vaddr_t)sc->sc_ri.ri_bits;
1146 1.1 tnn va_end = va + sc->sc_ri_bits_len;
1147 1.1 tnn while (va < va_end) {
1148 1.1 tnn if (pmap_is_modified(uvm_pageratop(va)))
1149 1.1 tnn return true;
1150 1.1 tnn va += PAGE_SIZE;
1151 1.1 tnn }
1152 1.1 tnn
1153 1.1 tnn return false;
1154 1.1 tnn }
1155 1.1 tnn
1156 1.1 tnn static bool
1157 1.1 tnn ssdfb_clear_modify(struct ssdfb_softc *sc)
1158 1.1 tnn {
1159 1.1 tnn vaddr_t va, va_end;
1160 1.1 tnn bool ret;
1161 1.1 tnn
1162 1.1 tnn if (sc->sc_mode == WSDISPLAYIO_MODE_EMUL) {
1163 1.9 tnn mutex_enter(&sc->sc_cond_mtx);
1164 1.1 tnn ret = sc->sc_modified;
1165 1.1 tnn sc->sc_modified = false;
1166 1.9 tnn mutex_exit(&sc->sc_cond_mtx);
1167 1.1 tnn return ret;
1168 1.1 tnn }
1169 1.1 tnn
1170 1.3 tnn if (sc->sc_uobj == NULL)
1171 1.3 tnn return false;
1172 1.3 tnn
1173 1.1 tnn va = (vaddr_t)sc->sc_ri.ri_bits;
1174 1.1 tnn va_end = va + sc->sc_ri_bits_len;
1175 1.1 tnn ret = false;
1176 1.1 tnn while (va < va_end) {
1177 1.1 tnn if (pmap_clear_modify(uvm_pageratop(va)))
1178 1.1 tnn ret = true;
1179 1.1 tnn va += PAGE_SIZE;
1180 1.1 tnn }
1181 1.1 tnn
1182 1.1 tnn return ret;
1183 1.1 tnn }
1184 1.1 tnn
1185 1.1 tnn static void
1186 1.2 tnn ssdfb_thread(void *arg)
1187 1.2 tnn {
1188 1.1 tnn struct ssdfb_softc *sc = (struct ssdfb_softc *)arg;
1189 1.1 tnn int error;
1190 1.1 tnn
1191 1.1 tnn mutex_enter(&sc->sc_cond_mtx);
1192 1.1 tnn
1193 1.1 tnn if (sc->sc_usepoll)
1194 1.1 tnn ssdfb_set_usepoll(sc, false);
1195 1.1 tnn
1196 1.1 tnn while(!sc->sc_detaching) {
1197 1.3 tnn if (sc->sc_mode == WSDISPLAYIO_MODE_DUMBFB &&
1198 1.3 tnn sc->sc_uobj == NULL) {
1199 1.3 tnn mutex_exit(&sc->sc_cond_mtx);
1200 1.3 tnn ssdfb_udv_attach(sc);
1201 1.3 tnn mutex_enter(&sc->sc_cond_mtx);
1202 1.3 tnn }
1203 1.1 tnn if (!ssdfb_is_modified(sc)) {
1204 1.1 tnn if (cv_timedwait(&sc->sc_cond, &sc->sc_cond_mtx,
1205 1.1 tnn sc->sc_mode == WSDISPLAYIO_MODE_EMUL
1206 1.1 tnn ? 0 : sc->sc_backoff) == EWOULDBLOCK
1207 1.1 tnn && sc->sc_backoff < mstohz(200)) {
1208 1.1 tnn sc->sc_backoff <<= 1;
1209 1.1 tnn }
1210 1.1 tnn continue;
1211 1.1 tnn }
1212 1.1 tnn sc->sc_backoff = 1;
1213 1.9 tnn mutex_exit(&sc->sc_cond_mtx);
1214 1.1 tnn (void) ssdfb_clear_modify(sc);
1215 1.9 tnn if (!sc->sc_usepoll) {
1216 1.9 tnn error = ssdfb_sync(sc, false);
1217 1.9 tnn if (error)
1218 1.9 tnn device_printf(sc->sc_dev,
1219 1.9 tnn "ssdfb_sync: error %d\n",
1220 1.9 tnn error);
1221 1.9 tnn }
1222 1.1 tnn mutex_enter(&sc->sc_cond_mtx);
1223 1.1 tnn }
1224 1.1 tnn
1225 1.1 tnn mutex_exit(&sc->sc_cond_mtx);
1226 1.6 tnn kthread_exit(0);
1227 1.1 tnn }
1228 1.1 tnn
1229 1.1 tnn static void
1230 1.2 tnn ssdfb_set_usepoll(struct ssdfb_softc *sc, bool enable)
1231 1.2 tnn {
1232 1.1 tnn sc->sc_usepoll = enable;
1233 1.1 tnn }
1234 1.1 tnn
1235 1.1 tnn static int
1236 1.2 tnn ssdfb_sync(struct ssdfb_softc *sc, bool usepoll)
1237 1.2 tnn {
1238 1.9 tnn return sc->sc_p->p_sync(sc, usepoll);
1239 1.9 tnn }
1240 1.9 tnn
1241 1.9 tnn static int
1242 1.9 tnn ssdfb_sync_ssd1306(struct ssdfb_softc *sc, bool usepoll)
1243 1.9 tnn {
1244 1.1 tnn struct rasops_info *ri = &sc->sc_ri;
1245 1.1 tnn int block_size = 8;
1246 1.1 tnn int ri_block_stride = ri->ri_stride * block_size;
1247 1.1 tnn int height_in_blocks = sc->sc_p->p_height / block_size;
1248 1.1 tnn int width_in_blocks = sc->sc_p->p_width / block_size;
1249 1.1 tnn int ri_block_step = block_size * ri->ri_depth / 8;
1250 1.1 tnn int x, y;
1251 1.1 tnn union ssdfb_block *blockp;
1252 1.1 tnn uint64_t raw_block;
1253 1.1 tnn uint8_t *src;
1254 1.1 tnn int x1, x2, y1, y2;
1255 1.1 tnn
1256 1.1 tnn /*
1257 1.1 tnn * Transfer rasops bitmap into gddram shadow buffer while keeping track
1258 1.1 tnn * of the bounding box of the dirty region we scribbled over.
1259 1.1 tnn */
1260 1.1 tnn x1 = width_in_blocks;
1261 1.1 tnn x2 = -1;
1262 1.1 tnn y1 = height_in_blocks;
1263 1.1 tnn y2 = -1;
1264 1.1 tnn for (y = 0; y < height_in_blocks; y++) {
1265 1.9 tnn src = &ri->ri_bits[y * ri_block_stride];
1266 1.1 tnn blockp = &sc->sc_gddram[y * width_in_blocks];
1267 1.1 tnn for (x = 0; x < width_in_blocks; x++) {
1268 1.9 tnn raw_block = ssdfb_transpose_block(src, ri->ri_stride);
1269 1.1 tnn if (raw_block != blockp->raw) {
1270 1.1 tnn blockp->raw = raw_block;
1271 1.1 tnn if (x1 > x)
1272 1.1 tnn x1 = x;
1273 1.1 tnn if (x2 < x)
1274 1.1 tnn x2 = x;
1275 1.1 tnn if (y1 > y)
1276 1.1 tnn y1 = y;
1277 1.1 tnn if (y2 < y)
1278 1.1 tnn y2 = y;
1279 1.1 tnn }
1280 1.1 tnn src += ri_block_step;
1281 1.1 tnn blockp++;
1282 1.1 tnn }
1283 1.1 tnn }
1284 1.1 tnn if (x2 != -1)
1285 1.1 tnn return sc->sc_transfer_rect(sc->sc_cookie,
1286 1.1 tnn x1 * block_size + sc->sc_p->p_panel_shift,
1287 1.1 tnn (x2 + 1) * block_size - 1 + sc->sc_p->p_panel_shift,
1288 1.1 tnn y1,
1289 1.1 tnn y2,
1290 1.1 tnn &sc->sc_gddram[y1 * width_in_blocks + x1].col[0],
1291 1.1 tnn sc->sc_p->p_width,
1292 1.1 tnn usepoll);
1293 1.1 tnn
1294 1.1 tnn return 0;
1295 1.1 tnn }
1296 1.1 tnn
1297 1.9 tnn static int
1298 1.9 tnn ssdfb_sync_ssd1322(struct ssdfb_softc *sc, bool usepoll)
1299 1.9 tnn {
1300 1.9 tnn struct rasops_info *ri = &sc->sc_ri;
1301 1.9 tnn int block_size_w = 4;
1302 1.9 tnn int width = sc->sc_p->p_width;
1303 1.9 tnn int height = sc->sc_p->p_height;
1304 1.9 tnn int width_in_blocks = width / block_size_w;
1305 1.9 tnn int x, y;
1306 1.9 tnn uint16_t *blockp;
1307 1.9 tnn uint16_t raw_block;
1308 1.9 tnn uint16_t *src;
1309 1.9 tnn uint32_t *src32;
1310 1.9 tnn int x1, x2, y1, y2;
1311 1.9 tnn
1312 1.9 tnn /*
1313 1.9 tnn * Transfer rasops bitmap into gddram shadow buffer while keeping track
1314 1.9 tnn * of the bounding box of the dirty region we scribbled over.
1315 1.9 tnn */
1316 1.17 tnn x1 = width;
1317 1.9 tnn x2 = -1;
1318 1.17 tnn y1 = height;
1319 1.9 tnn y2 = -1;
1320 1.9 tnn blockp = (uint16_t*)sc->sc_gddram;
1321 1.9 tnn for (y = 0; y < height; y++) {
1322 1.9 tnn src = (uint16_t*)&ri->ri_bits[y * ri->ri_stride];
1323 1.9 tnn src32 = (uint32_t*)src;
1324 1.9 tnn for (x = 0; x < width_in_blocks; x++) {
1325 1.16 tnn #ifdef SSDFB_USE_NATIVE_DEPTH
1326 1.9 tnn raw_block =
1327 1.9 tnn ((*src << 12) & 0xf000) |
1328 1.16 tnn ((*src << 4) & 0x0f00) |
1329 1.16 tnn ((*src >> 4) & 0x00f0) |
1330 1.9 tnn ((*src >> 12) & 0x000f);
1331 1.9 tnn src++;
1332 1.16 tnn #else
1333 1.9 tnn raw_block =
1334 1.16 tnn # if _BYTE_ORDER == _LITTLE_ENDIAN
1335 1.9 tnn ((*src32 << 8) & 0x0f00) |
1336 1.9 tnn ((*src32 << 4) & 0xf000) |
1337 1.9 tnn ((*src32 >> 16) & 0x000f) |
1338 1.9 tnn ((*src32 >> 20) & 0x00f0);
1339 1.16 tnn # else
1340 1.16 tnn ((*src32 >> 24) & 0x000f) |
1341 1.16 tnn ((*src32 >> 12) & 0x00f0) |
1342 1.16 tnn ((*src32 ) & 0x0f00) |
1343 1.16 tnn ((*src32 << 12) & 0xf000);
1344 1.9 tnn # endif
1345 1.9 tnn src32++;
1346 1.9 tnn #endif
1347 1.9 tnn if (raw_block != *blockp) {
1348 1.9 tnn *blockp = raw_block;
1349 1.9 tnn if (x1 > x)
1350 1.9 tnn x1 = x;
1351 1.9 tnn if (x2 < x)
1352 1.9 tnn x2 = x;
1353 1.9 tnn if (y1 > y)
1354 1.9 tnn y1 = y;
1355 1.9 tnn if (y2 < y)
1356 1.9 tnn y2 = y;
1357 1.9 tnn }
1358 1.9 tnn blockp++;
1359 1.9 tnn }
1360 1.9 tnn }
1361 1.9 tnn blockp = (uint16_t*)sc->sc_gddram;
1362 1.9 tnn if (x2 != -1)
1363 1.9 tnn return sc->sc_transfer_rect(sc->sc_cookie,
1364 1.9 tnn x1 + sc->sc_p->p_panel_shift,
1365 1.9 tnn x2 + sc->sc_p->p_panel_shift,
1366 1.9 tnn y1,
1367 1.9 tnn y2,
1368 1.9 tnn (uint8_t*)&blockp[y1 * width_in_blocks + x1],
1369 1.9 tnn width * sc->sc_p->p_bits_per_pixel / 8,
1370 1.9 tnn usepoll);
1371 1.9 tnn return 0;
1372 1.9 tnn }
1373 1.9 tnn
1374 1.18 tnn static int
1375 1.18 tnn ssdfb_sync_ssd1353(struct ssdfb_softc *sc, bool usepoll)
1376 1.18 tnn {
1377 1.18 tnn int width = sc->sc_p->p_width;
1378 1.18 tnn int height = sc->sc_p->p_height;
1379 1.18 tnn struct rasops_info *ri = &sc->sc_ri;
1380 1.18 tnn int x, y;
1381 1.18 tnn uint32_t *src, *blockp;
1382 1.18 tnn int x1, x2, y1, y2;
1383 1.18 tnn
1384 1.18 tnn /*
1385 1.18 tnn * Transfer rasops bitmap into gddram shadow buffer while keeping track
1386 1.18 tnn * of the bounding box of the dirty region we scribbled over.
1387 1.18 tnn */
1388 1.18 tnn x1 = width;
1389 1.18 tnn x2 = -1;
1390 1.18 tnn y1 = height;
1391 1.18 tnn y2 = -1;
1392 1.18 tnn blockp = (uint32_t*)sc->sc_gddram;
1393 1.18 tnn for (y = 0; y < height; y++) {
1394 1.18 tnn src = (uint32_t*)&ri->ri_bits[y * ri->ri_stride];
1395 1.18 tnn for (x = 0; x < width; x++) {
1396 1.18 tnn if (*blockp != *src) {
1397 1.18 tnn *blockp = *src;
1398 1.18 tnn if (x1 > x)
1399 1.18 tnn x1 = x;
1400 1.18 tnn if (x2 < x)
1401 1.18 tnn x2 = x;
1402 1.18 tnn if (y1 > y)
1403 1.18 tnn y1 = y;
1404 1.18 tnn if (y2 < y)
1405 1.18 tnn y2 = y;
1406 1.18 tnn }
1407 1.18 tnn blockp++;
1408 1.18 tnn src++;
1409 1.18 tnn }
1410 1.18 tnn }
1411 1.18 tnn
1412 1.18 tnn blockp = (uint32_t*)sc->sc_gddram;
1413 1.18 tnn if (x2 != -1)
1414 1.18 tnn return sc->sc_transfer_rect(sc->sc_cookie,
1415 1.18 tnn x1 + sc->sc_p->p_panel_shift,
1416 1.18 tnn x2 + sc->sc_p->p_panel_shift,
1417 1.18 tnn y1,
1418 1.18 tnn y2,
1419 1.18 tnn (uint8_t*)&blockp[y1 * width + x1],
1420 1.18 tnn width * sc->sc_p->p_bits_per_pixel / 8,
1421 1.18 tnn usepoll);
1422 1.18 tnn return 0;
1423 1.18 tnn }
1424 1.18 tnn
1425 1.1 tnn static uint64_t
1426 1.9 tnn ssdfb_transpose_block(uint8_t *src, size_t src_stride)
1427 1.1 tnn {
1428 1.1 tnn uint64_t x = 0;
1429 1.9 tnn #ifdef SSDFB_USE_NATIVE_DEPTH
1430 1.1 tnn uint64_t t;
1431 1.1 tnn int i;
1432 1.1 tnn
1433 1.1 tnn /*
1434 1.1 tnn * collect the 8x8 block.
1435 1.1 tnn */
1436 1.1 tnn for (i = 0; i < 8; i++) {
1437 1.1 tnn x >>= 8;
1438 1.1 tnn x |= (uint64_t)src[i * src_stride] << 56;
1439 1.1 tnn }
1440 1.1 tnn
1441 1.1 tnn /*
1442 1.1 tnn * Transpose it into gddram layout.
1443 1.1 tnn * Post-transpose bswap is the same as pre-transpose bit order reversal.
1444 1.1 tnn * We do this to match rasops1 bit order.
1445 1.1 tnn */
1446 1.1 tnn t = (x ^ (x >> 28)) & 0x00000000F0F0F0F0ULL;
1447 1.1 tnn x = x ^ t ^ (t << 28);
1448 1.1 tnn t = (x ^ (x >> 14)) & 0x0000CCCC0000CCCCULL;
1449 1.1 tnn x = x ^ t ^ (t << 14);
1450 1.1 tnn t = (x ^ (x >> 7)) & 0x00AA00AA00AA00AAULL;
1451 1.1 tnn x = x ^ t ^ (t << 7);
1452 1.1 tnn x = bswap64(x);
1453 1.9 tnn #else
1454 1.1 tnn int m, n;
1455 1.1 tnn
1456 1.1 tnn for (m = 0; m < 8; m++) {
1457 1.1 tnn for (n = 0; n < 8; n++) {
1458 1.1 tnn x >>= 1;
1459 1.1 tnn x |= src[n * src_stride + m] ? (1ULL << 63) : 0;
1460 1.1 tnn }
1461 1.1 tnn }
1462 1.9 tnn #endif
1463 1.1 tnn return htole64(x);
1464 1.1 tnn }
1465 1.1 tnn
1466 1.1 tnn static const struct ssdfb_product *
1467 1.2 tnn ssdfb_lookup_product(ssdfb_product_id_t id)
1468 1.2 tnn {
1469 1.1 tnn int i;
1470 1.1 tnn
1471 1.1 tnn for (i = 0; i < __arraycount(ssdfb_products); i++) {
1472 1.1 tnn if (ssdfb_products[i].p_product_id == id)
1473 1.1 tnn return &ssdfb_products[i];
1474 1.1 tnn }
1475 1.1 tnn
1476 1.1 tnn return NULL;
1477 1.1 tnn }
1478 1.1 tnn
1479 1.1 tnn static int
1480 1.2 tnn ssdfb_pick_font(int *cookiep, struct wsdisplay_font **fontp)
1481 1.2 tnn {
1482 1.1 tnn int error;
1483 1.1 tnn int c;
1484 1.1 tnn struct wsdisplay_font *f;
1485 1.1 tnn int i;
1486 1.1 tnn uint8_t d[4][2] = {{5, 8}, {8, 8}, {8, 10} ,{8, 16}};
1487 1.1 tnn
1488 1.1 tnn /*
1489 1.4 tnn * Try to find fonts in order of increasing size.
1490 1.1 tnn */
1491 1.1 tnn wsfont_init();
1492 1.1 tnn for(i = 0; i < __arraycount(d); i++) {
1493 1.1 tnn c = wsfont_find(NULL, d[i][0], d[i][1], 0,
1494 1.1 tnn WSDISPLAY_FONTORDER_L2R, WSDISPLAY_FONTORDER_L2R,
1495 1.1 tnn WSFONT_FIND_BITMAP);
1496 1.1 tnn if (c > 0)
1497 1.1 tnn break;
1498 1.1 tnn }
1499 1.1 tnn if (c <= 0)
1500 1.1 tnn return ENOENT;
1501 1.1 tnn error = wsfont_lock(c, &f);
1502 1.1 tnn if (error)
1503 1.1 tnn return error;
1504 1.1 tnn *cookiep = c;
1505 1.1 tnn *fontp = f;
1506 1.1 tnn
1507 1.1 tnn return 0;
1508 1.1 tnn }
1509 1.1 tnn
1510 1.1 tnn static void
1511 1.1 tnn ssdfb_clear_screen(struct ssdfb_softc *sc)
1512 1.1 tnn {
1513 1.1 tnn struct rasops_info *ri = &sc->sc_ri;
1514 1.1 tnn
1515 1.1 tnn memset(sc->sc_gddram, 0xff, sc->sc_gddram_len);
1516 1.1 tnn memset(ri->ri_bits, 0, sc->sc_ri_bits_len);
1517 1.1 tnn }
1518 1.1 tnn
1519 1.1 tnn #if defined(DDB)
1520 1.1 tnn static void
1521 1.1 tnn ssdfb_ddb_trap_callback(int enable)
1522 1.1 tnn {
1523 1.1 tnn extern struct cfdriver ssdfb_cd;
1524 1.1 tnn struct ssdfb_softc *sc;
1525 1.1 tnn int i;
1526 1.1 tnn
1527 1.1 tnn for (i = 0; i < ssdfb_cd.cd_ndevs; i++) {
1528 1.1 tnn sc = device_lookup_private(&ssdfb_cd, i);
1529 1.1 tnn if (sc != NULL && sc->sc_is_console) {
1530 1.1 tnn ssdfb_set_usepoll(sc, (bool)enable);
1531 1.1 tnn }
1532 1.1 tnn }
1533 1.1 tnn }
1534 1.1 tnn #endif
1535