ssdfbvar.h revision 1.8 1 1.8 tnn /* $NetBSD: ssdfbvar.h,v 1.8 2021/08/05 00:16:36 tnn Exp $ */
2 1.1 tnn
3 1.1 tnn /*
4 1.1 tnn * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 1.1 tnn * All rights reserved.
6 1.1 tnn *
7 1.1 tnn * This code is derived from software contributed to The NetBSD Foundation
8 1.1 tnn * by Tobias Nygren.
9 1.1 tnn *
10 1.1 tnn * Redistribution and use in source and binary forms, with or without
11 1.1 tnn * modification, are permitted provided that the following conditions
12 1.1 tnn * are met:
13 1.1 tnn * 1. Redistributions of source code must retain the above copyright
14 1.1 tnn * notice, this list of conditions and the following disclaimer.
15 1.1 tnn * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 tnn * notice, this list of conditions and the following disclaimer in the
17 1.1 tnn * documentation and/or other materials provided with the distribution.
18 1.1 tnn *
19 1.1 tnn * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 tnn * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 tnn * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 tnn * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 tnn * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 tnn * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 tnn * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 tnn * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 tnn * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 tnn * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 tnn * POSSIBILITY OF SUCH DAMAGE.
30 1.1 tnn */
31 1.1 tnn
32 1.1 tnn /*
33 1.1 tnn * cfdata attachment flags
34 1.1 tnn */
35 1.1 tnn #define SSDFB_ATTACH_FLAG_PRODUCT_MASK 0x000000ff
36 1.1 tnn #define SSDFB_ATTACH_FLAG_UPSIDEDOWN 0x00000100
37 1.1 tnn #define SSDFB_ATTACH_FLAG_INVERSE 0x00000200
38 1.1 tnn #define SSDFB_ATTACH_FLAG_CONSOLE 0x00000400
39 1.1 tnn
40 1.1 tnn /*
41 1.1 tnn * Fundamental commands
42 1.1 tnn * SSD1306 Rev 1.1 p.28
43 1.1 tnn * SH1106 Rev 0.1 p.19,20,22
44 1.1 tnn */
45 1.1 tnn #define SSDFB_CMD_SET_CONTRAST_CONTROL 0x81
46 1.1 tnn #define SSDFB_CMD_ENTIRE_DISPLAY_OFF 0xa4
47 1.1 tnn #define SSDFB_CMD_ENTIRE_DISPLAY_ON 0xa5
48 1.1 tnn #define SSDFB_CMD_SET_NORMAL_DISPLAY 0xa6
49 1.1 tnn #define SSDFB_CMD_SET_INVERSE_DISPLAY 0xa7
50 1.1 tnn #define SSDFB_CMD_SET_DISPLAY_OFF 0xae
51 1.1 tnn #define SSDFB_CMD_SET_DISPLAY_ON 0xaf
52 1.1 tnn
53 1.1 tnn /*
54 1.1 tnn * Scrolling commands; SSD1306 Rev 1.1 p. 28
55 1.1 tnn */
56 1.1 tnn #define SSDFB_CMD_VERTICAL_AND_RIGHT_SCROLL 0x29
57 1.1 tnn #define SSDFB_CMD_VERTICAL_AND_LEFT_SCROLL 0x2a
58 1.1 tnn #define SSDFB_CMD_DEACTIVATE_SCROLL 0x2e
59 1.1 tnn #define SSDFB_CMD_ACTIVATE_SCROLL 0x2f
60 1.1 tnn #define SSDFB_CMD_SET_VERTICAL_SCROLL_AREA 0xa3
61 1.1 tnn
62 1.1 tnn /*
63 1.1 tnn * Addressing commands
64 1.1 tnn * SSD1306 Rev 1.1 p.30
65 1.1 tnn * SH1106 Rev 0.1 p.18,22
66 1.1 tnn */
67 1.1 tnn #define SSDFB_CMD_SET_LOWER_COLUMN_START_ADDRESS_BASE 0x00
68 1.1 tnn #define SSDFB_CMD_SET_LOWER_COLUMN_START_ADDRESS_MAX 0x0f
69 1.1 tnn #define SSDFB_CMD_SET_HIGHER_COLUMN_START_ADDRESS_BASE 0x10
70 1.1 tnn #define SSDFB_CMD_SET_HIGHER_COLUMN_START_ADDRESS_MAX 0x1f
71 1.1 tnn #define SSD1306_CMD_SET_MEMORY_ADDRESSING_MODE 0x20
72 1.1 tnn #define SSD1306_MEMORY_ADDRESSING_MODE_HORIZONTAL 0x00
73 1.1 tnn #define SSD1306_MEMORY_ADDRESSING_MODE_VERTICAL 0x01
74 1.1 tnn #define SSD1306_MEMORY_ADDRESSING_MODE_PAGE 0x02
75 1.1 tnn #define SSD1306_CMD_SET_COLUMN_ADDRESS 0x21
76 1.1 tnn #define SSD1306_CMD_SET_PAGE_ADDRESS 0x22
77 1.1 tnn #define SSDFB_CMD_SET_PAGE_START_ADDRESS_BASE 0xb0
78 1.1 tnn #define SSDFB_CMD_SET_PAGE_START_ADDRESS_MAX 0xb7
79 1.1 tnn
80 1.1 tnn /*
81 1.1 tnn * Resolution & hardware layout commands
82 1.1 tnn * SSD1306 Rev 1.1 p.31
83 1.1 tnn * SH1106 Rev 0.1 p.19,20,21,23
84 1.1 tnn */
85 1.1 tnn #define SSDFB_CMD_SET_DISPLAY_START_LINE_BASE 0x40
86 1.1 tnn #define SSDFB_CMD_SET_DISPLAY_START_LINE_MAX 0x7f
87 1.1 tnn #define SSDFB_CMD_SET_SEGMENT_REMAP_NORMAL 0xa0
88 1.1 tnn #define SSDFB_CMD_SET_SEGMENT_REMAP_REVERSE 0xa1
89 1.1 tnn #define SSDFB_CMD_SET_MULTIPLEX_RATIO 0xa8
90 1.1 tnn #define SSDFB_CMD_SET_COM_OUTPUT_DIRECTION_NORMAL 0xc0
91 1.1 tnn #define SSDFB_CMD_SET_COM_OUTPUT_DIRECTION_REMAP 0xc8
92 1.1 tnn #define SSDFB_CMD_SET_DISPLAY_OFFSET 0xd3
93 1.1 tnn #define SSDFB_CMD_SET_COM_PINS_HARDWARE_CFG 0xda
94 1.1 tnn #define SSDFB_COM_PINS_A1_MASK 0x02
95 1.1 tnn #define SSDFB_COM_PINS_ALTERNATIVE_MASK 0x10
96 1.1 tnn #define SSDFB_COM_PINS_REMAP_MASK 0x20
97 1.1 tnn
98 1.1 tnn /*
99 1.1 tnn * Timing & driving commands
100 1.1 tnn * SSD1306 Rev 1.1 p.32
101 1.1 tnn * SH1106 Rev 0.1 p.24,25,26
102 1.1 tnn */
103 1.1 tnn #define SSDFB_CMD_SET_DISPLAY_CLOCK_RATIO 0xd5
104 1.3 tnn #define SSDFB_DISPLAY_CLOCK_DIVIDER_MASK __BITS(3, 0)
105 1.3 tnn #define SSDFB_DISPLAY_CLOCK_OSCILLATOR_MASK __BITS(7, 4)
106 1.1 tnn #define SSDFB_CMD_SET_PRECHARGE_PERIOD 0xd9
107 1.3 tnn #define SSDFB_PRECHARGE_MASK __BITS(3, 0)
108 1.3 tnn #define SSDFB_DISCHARGE_MASK __BITS(7, 4)
109 1.1 tnn #define SSDFB_CMD_SET_VCOMH_DESELECT_LEVEL 0xdb
110 1.1 tnn #define SSD1306_VCOMH_DESELECT_LEVEL_0_65_VCC 0x00
111 1.1 tnn #define SSD1306_VCOMH_DESELECT_LEVEL_0_77_VCC 0x20
112 1.1 tnn #define SSD1306_VCOMH_DESELECT_LEVEL_0_83_VCC 0x30
113 1.1 tnn #define SH1106_VCOMH_DESELECT_LEVEL_DEFAULT 0x35
114 1.1 tnn
115 1.1 tnn /*
116 1.1 tnn * Misc commands
117 1.1 tnn * SSD1306 Rev 1.1 p.32
118 1.1 tnn * SH1106 Rev 0.1 p.27,28
119 1.1 tnn */
120 1.1 tnn #define SSDFB_CMD_NOP 0xe3
121 1.1 tnn #define SH1106_CMD_READ_MODIFY_WRITE 0xe0
122 1.1 tnn #define SH1106_CMD_READ_MODIFY_WRITE_CANCEL 0xee
123 1.1 tnn
124 1.1 tnn /*
125 1.1 tnn * Charge pump commands
126 1.1 tnn * SSD1306 App Note Rev 0.4 p.3
127 1.1 tnn * SH1106 V0.1 p.18
128 1.1 tnn */
129 1.1 tnn #define SSD1306_CMD_SET_CHARGE_PUMP 0x8d
130 1.1 tnn #define SSD1306_CHARGE_PUMP_ENABLE 0x14
131 1.1 tnn #define SSD1306_CHARGE_PUMP_DISABE 0x10
132 1.1 tnn #define SH1106_CMD_SET_CHARGE_PUMP_7V4 0x30
133 1.1 tnn #define SH1106_CMD_SET_CHARGE_PUMP_8V0 0x31
134 1.1 tnn #define SH1106_CMD_SET_CHARGE_PUMP_8V4 0x32
135 1.1 tnn #define SH1106_CMD_SET_CHARGE_PUMP_9V0 0x33
136 1.1 tnn
137 1.1 tnn /*
138 1.1 tnn * DC-DC commands
139 1.1 tnn * SH1106 V0.1 p.18
140 1.1 tnn */
141 1.1 tnn #define SH1106_CMD_SET_DC_DC 0xad
142 1.1 tnn #define SH1106_DC_DC_OFF 0x8a
143 1.1 tnn #define SH1106_DC_DC_ON 0x8b
144 1.1 tnn
145 1.3 tnn /*
146 1.3 tnn * SSD1322 command set
147 1.3 tnn */
148 1.3 tnn #define SSD1322_CMD_ENABLE_GRAY_SCALE_TABLE 0x00
149 1.3 tnn #define SSD1322_CMD_SET_COLUMN_ADDRESS 0x15
150 1.3 tnn #define SSD1322_CMD_WRITE_RAM 0x5c
151 1.3 tnn #define SSD1322_CMD_READ_RAM 0x5d
152 1.3 tnn #define SSD1322_CMD_SET_ROW_ADDRESS 0x75
153 1.3 tnn #define SSD1322_CMD_SET_REMAP_AND_DUAL_COM_LINE_MODE 0xa0
154 1.3 tnn #define SSD1322_CMD_SET_DISPLAY_START_LINE 0xa1
155 1.3 tnn #define SSD1322_CMD_SET_DISPLAY_OFFSET 0xa2
156 1.3 tnn
157 1.7 tnn #define SSD1322_CMD_ENTIRE_DISPLAY_OFF SSDFB_CMD_ENTIRE_DISPLAY_OFF
158 1.7 tnn #define SSD1322_CMD_ENTIRE_DISPLAY_ON SSDFB_CMD_ENTIRE_DISPLAY_ON
159 1.7 tnn #define SSD1322_CMD_NORMAL_DISPLAY SSDFB_CMD_SET_NORMAL_DISPLAY
160 1.7 tnn #define SSD1322_CMD_INVERSE_DISPLAY SSDFB_CMD_SET_INVERSE_DISPLAY
161 1.7 tnn #define SSD1322_CMD_SET_SLEEP_MODE_ON SSDFB_CMD_SET_DISPLAY_OFF
162 1.7 tnn #define SSD1322_CMD_SET_SLEEP_MODE_OFF SSDFB_CMD_SET_DISPLAY_ON
163 1.3 tnn
164 1.3 tnn #define SSD1322_CMD_ENABLE_PARTIAL_DISPLAY 0xa8
165 1.3 tnn #define SSD1322_CMD_EXIT_PARTIAL_DISPLAY 0xa9
166 1.3 tnn #define SSD1322_CMD_FUNCTION_SELECTION 0xab
167 1.3 tnn #define SSD1322_FUNCTION_SELECTION_EXTERNAL_VDD 0
168 1.3 tnn #define SSD1322_FUNCTION_SELECTION_INTERNAL_VDD __BIT(0)
169 1.3 tnn #define SSD1322_CMD_SET_PHASE_LENGTH 0xb1
170 1.3 tnn #define SSD1322_PHASE_LENGTH_PHASE_2_MASK __BITS(7, 4)
171 1.3 tnn #define SSD1322_DEFAULT_PHASE_2 7
172 1.3 tnn #define SSD1322_PHASE_LENGTH_PHASE_1_MASK __BITS(3, 0)
173 1.3 tnn #define SSD1322_DEFAULT_PHASE_1 4
174 1.3 tnn #define SSD1322_CMD_SET_FRONT_CLOCK_DIVIDER 0xb3
175 1.3 tnn #define SSD1322_FREQUENCY_MASK __BITS(7, 4)
176 1.3 tnn #define SSD1322_DEFAULT_FREQUENCY 5
177 1.3 tnn #define SSD1322_DIVIDER_MASK __BITS(3, 0)
178 1.3 tnn #define SSD1322_DEFAULT_DIVIDER 0
179 1.3 tnn #define SSD1322_CMD_DISPLAY_ENHANCEMENT_A 0xb4
180 1.3 tnn #define SSD1322_DISPLAY_ENHANCEMENT_A_MAGIC1 0xa2
181 1.3 tnn #define SSD1322_DISPLAY_ENHANCEMENT_A_MAGIC2 0xb5
182 1.3 tnn #define SSD1322_CMD_SET_GPIO 0xb5
183 1.3 tnn #define SSD1322_GPIO0_DISABLED 0
184 1.3 tnn #define SSD1322_GPIO0_TRISTATE __BIT(0)
185 1.3 tnn #define SSD1322_GPIO0_LOW __BIT(1)
186 1.3 tnn #define SSD1322_GPIO0_HIGH __BITS(1, 0)
187 1.3 tnn #define SSD1322_GPIO1_DISABLED 0
188 1.3 tnn #define SSD1322_GPIO1_TRISTATE __BIT(2)
189 1.3 tnn #define SSD1322_GPIO1_LOW __BIT(3)
190 1.3 tnn #define SSD1322_GPIO1_HIGH __BITS(3, 2)
191 1.3 tnn #define SSD1322_CMD_SET_SECOND_PRECHARGE_PERIOD 0xb6
192 1.7 tnn #define SSD1322_DEFAULT_SECOND_PRECHARGE_PERIOD 8
193 1.3 tnn #define SSD1322_CMD_SET_GRAY_SCALE_TABLE 0xb8
194 1.3 tnn #define SSD1322_CMD_SET_DEFAULT_GRAY_SCALE_TABLE 0xb9
195 1.3 tnn #define SSD1322_CMD_SET_PRE_CHARGE_VOLTAGE_LEVEL 0xbb
196 1.3 tnn #define SSD1322_DEFAULT_PRE_CHARGE_VOLTAGE_LEVEL 0x17
197 1.3 tnn #define SSD1322_CMD_SET_VCOMH 0xbe
198 1.3 tnn #define SSD1322_DEFAULT_VCOMH 0x04
199 1.3 tnn #define SSD1322_CMD_SET_CONTRAST_CURRENT 0xc1
200 1.3 tnn #define SSD1322_DEFAULT_CONTRAST_CURRENT 0x7f
201 1.3 tnn #define SSD1322_CMD_MASTER_CONTRAST_CURRENT_CONTROL 0xc7
202 1.3 tnn #define SSD1322_DEFAULT_MASTER_CONTRAST_CURRENT_CONTROL 0xf
203 1.7 tnn #define SSD1322_CMD_SET_MULTIPLEX_RATIO 0xca
204 1.3 tnn #define SSD1322_CMD_DISPLAY_ENHANCEMENT_B 0xd1
205 1.3 tnn #define SSD1322_DISPLAY_ENHANCEMENT_B_MAGIC1 0xa2
206 1.3 tnn #define SSD1322_DISPLAY_ENHANCEMENT_B_MAGIC2 0x20
207 1.3 tnn #define SSD1322_CMD_SET_COMMAND_LOCK 0xfd
208 1.3 tnn #define SSD1322_COMMAND_UNLOCK_MAGIC 0x12
209 1.3 tnn #define SSD1322_COMMAND_LOCK_MAGIC 0x16
210 1.7 tnn /* undocumented on this chip, but works in practice */
211 1.7 tnn #define SSD1322_CMD_NOP SSDFB_CMD_NOP
212 1.7 tnn
213 1.7 tnn /*
214 1.7 tnn * SSD1353 command set
215 1.7 tnn */
216 1.7 tnn #define SSD1353_CMD_SET_COLUMN_ADDRESS SSD1322_CMD_SET_COLUMN_ADDRESS
217 1.7 tnn #define SSD1353_CMD_DRAW_LINE 0x21
218 1.7 tnn #define SSD1353_CMD_DRAW_RECTANGLE 0x22
219 1.7 tnn #define SSD1353_CMD_COPY 0x23
220 1.7 tnn #define SSD1353_CMD_DIM 0x24
221 1.7 tnn #define SSD1353_CMD_CLEAR_WINDOW 0x25
222 1.7 tnn #define SSD1353_CMD_FILL_ENABLE 0x26
223 1.7 tnn #define SSD1353_CMD_SCROLLING_SETUP 0x27
224 1.7 tnn #define SSD1353_CMD_DEACTIVATE_SCROLL SSDFB_CMD_DEACTIVATE_SCROLL
225 1.7 tnn #define SSD1353_CMD_ACTIVATE_SCROLL SSDFB_CMD_ACTIVATE_SCROLL
226 1.7 tnn #define SSD1353_CMD_WRITE_RAM SSD1322_CMD_WRITE_RAM
227 1.7 tnn #define SD1353_CMD_READ_RAM SSD1322_CMD_READ_RAM
228 1.7 tnn #define SSD1353_CMD_SET_ROW_ADDRESS SSD1322_CMD_SET_ROW_ADDRESS
229 1.7 tnn #define SSD1353_CMD_SET_CONTRAST_CONTROL_A 0x81
230 1.7 tnn #define SSD1353_CMD_SET_CONTRAST_CONTROL_B 0x82
231 1.7 tnn #define SSD1353_CMD_SET_CONTRAST_CONTROL_C 0x83
232 1.7 tnn #define SSD1353_DEFAULT_CONTRAST_CONTROL 128
233 1.7 tnn #define SSD1353_CMD_MASTER_CURRENT_CONTROL 0x87
234 1.7 tnn #define SSD1353_DEFAULT_MASTER_CURRENT_ATTENUATION 15
235 1.7 tnn #define SSD1353_CMD_SET_SECOND_PRECHARGE_SPEED 0x8a
236 1.7 tnn #define SSD1353_DEFAULT_SECOND_PRECHARGE_SPEED 2
237 1.7 tnn #define SSD1353_CMD_REMAP_COLOR_DEPTH 0xa0
238 1.8 tnn #define SSD1353_REMAP_NO_INCREMENT __BIT(0)
239 1.8 tnn #define SSD1353_REMAP_SEG_DIRECTION __BIT(1)
240 1.8 tnn #define SSD1353_REMAP_RGB __BIT(2)
241 1.8 tnn #define SSD1353_REMAP_LR __BIT(3)
242 1.8 tnn #define SSD1353_REMAP_COM_DIRECTION __BIT(4)
243 1.8 tnn #define SSD1353_REMAP_SPLIT_ODD_EVEN __BIT(5)
244 1.8 tnn #define SSD1353_REMAP_PIXEL_FORMAT_MASK __BITS(7, 6)
245 1.7 tnn #define SSD1353_CMD_SET_DISPLAY_START_LINE SSD1322_CMD_SET_DISPLAY_START_LINE
246 1.7 tnn #define SSD1353_CMD_SET_DISPLAY_OFFSET SSD1322_CMD_SET_DISPLAY_OFFSET
247 1.7 tnn #define SSD1353_CMD_SET_VERTICAL_SCROLL_AREA SSDFB_CMD_SET_VERTICAL_SCROLL_AREA
248 1.7 tnn #define SSD1353_CMD_NORMAL_DISPLAY 0xa4
249 1.7 tnn #define SSD1353_CMD_ENTIRE_DISPLAY_ON 0xa5
250 1.7 tnn #define SSD1353_CMD_ENTIRE_DISPLAY_OFF 0xa6
251 1.7 tnn #define SSD1353_CMD_INVERSE_DISPLAY SSDFB_CMD_SET_INVERSE_DISPLAY
252 1.7 tnn #define SSD1353_CMD_SET_MULTIPLEX_RATIO SSDFB_CMD_SET_MULTIPLEX_RATIO
253 1.7 tnn #define SSD1353_CMD_DIM_MODE_SETTING 0xab
254 1.7 tnn #define SSD1353_CMD_SET_DISPLAY_ON_DIM 0xac
255 1.7 tnn #define SSD1353_CMD_SET_DISPLAY_OFF SSDFB_CMD_SET_DISPLAY_OFF
256 1.7 tnn #define SSD1353_CMD_SET_DISPLAY_ON SSDFB_CMD_SET_DISPLAY_ON
257 1.7 tnn #define SSD1353_CMD_SET_PHASE_LENGTH SSD1322_CMD_SET_PHASE_LENGTH
258 1.7 tnn #define SSD1353_DEFAULT_PHASE_2 7
259 1.7 tnn #define SSD1353_DEFAULT_PHASE_1 4
260 1.7 tnn #define SSD1353_CMD_SET_FRONT_CLOCK_DIVIDER SSD1322_CMD_SET_FRONT_CLOCK_DIVIDER
261 1.7 tnn #define SSD1353_DEFAULT_DIVIDER 0
262 1.7 tnn #define SSD1353_DEFAULT_FREQUENCY 12
263 1.7 tnn #define SSD1353_CMD_SET_SECOND_PRECHARGE_PERIOD 0xb4
264 1.7 tnn #define SSD1353_DEFAULT_SECOND_PRECHARGE_PERIOD 7
265 1.7 tnn #define SSD1353_CMD_SET_GRAY_SCALE_TABLE SSD1322_CMD_SET_GRAY_SCALE_TABLE
266 1.7 tnn #define SSD1353_CMD_SET_DEFAULT_GRAY_SCALE_TABLE SSD1322_CMD_SET_DEFAULT_GRAY_SCALE_TABLE
267 1.7 tnn #define SSD1353_CMD_SET_PRE_CHARGE_VOLTAGE_LEVEL SSD1322_CMD_SET_PRE_CHARGE_VOLTAGE_LEVEL
268 1.7 tnn #define SSD1353_DEFAULT_PRE_CHARGE_VOLTAGE_LEVEL 0x3e
269 1.7 tnn #define SSD1353_CMD_SET_VCOMH SSD1322_CMD_SET_VCOMH
270 1.7 tnn #define SSD1353_DEFAULT_VCOMH 0x3c
271 1.7 tnn #define SSD1353_CMD_OTP_WRITE 0xc0
272 1.7 tnn #define SSD1353_CMD_RESET 0xe2
273 1.7 tnn #define SSD1353_CMD_NOP SSDFB_CMD_NOP
274 1.7 tnn #define SSD1353_CMD_SET_COMMAND_LOCK SSD1322_CMD_SET_COMMAND_LOCK
275 1.7 tnn #define SSD1353_COMMAND_UNLOCK_MAGIC SSD1322_COMMAND_UNLOCK_MAGIC
276 1.7 tnn #define SSD1353_COMMAND_LOCK_MAGIC SSD1353_COMMAND_LOCK_MAGIC
277 1.3 tnn
278 1.4 tnn struct ssdfb_softc;
279 1.4 tnn
280 1.1 tnn typedef enum {
281 1.1 tnn SSDFB_CONTROLLER_UNKNOWN=0,
282 1.1 tnn SSDFB_CONTROLLER_SSD1306=1,
283 1.1 tnn SSDFB_CONTROLLER_SH1106=2,
284 1.3 tnn SSDFB_CONTROLLER_SSD1322=3,
285 1.1 tnn } ssdfb_controller_id_t;
286 1.1 tnn
287 1.1 tnn typedef enum {
288 1.1 tnn SSDFB_PRODUCT_UNKNOWN=0,
289 1.1 tnn SSDFB_PRODUCT_SSD1306_GENERIC=1,
290 1.1 tnn SSDFB_PRODUCT_SH1106_GENERIC=2,
291 1.1 tnn SSDFB_PRODUCT_ADAFRUIT_931=3,
292 1.1 tnn SSDFB_PRODUCT_ADAFRUIT_938=4,
293 1.3 tnn SSDFB_PRODUCT_SSD1322_GENERIC=5,
294 1.1 tnn } ssdfb_product_id_t;
295 1.1 tnn
296 1.1 tnn #define SSDFB_I2C_DEFAULT_ADDR 0x3c
297 1.1 tnn #define SSDFB_I2C_ALTERNATIVE_ADDR 0x3d
298 1.1 tnn
299 1.1 tnn /* Co bit has different behaviour in SSD1306 and SH1106 */
300 1.1 tnn #define SSDFB_I2C_CTRL_BYTE_CONTINUATION_MASK __BIT(7)
301 1.1 tnn #define SSDFB_I2C_CTRL_BYTE_DATA_MASK __BIT(6)
302 1.1 tnn
303 1.1 tnn union ssdfb_block {
304 1.1 tnn uint8_t col[8];
305 1.1 tnn uint64_t raw;
306 1.1 tnn };
307 1.1 tnn
308 1.1 tnn struct ssdfb_product {
309 1.1 tnn ssdfb_product_id_t p_product_id;
310 1.1 tnn ssdfb_controller_id_t p_controller_id;
311 1.1 tnn const char *p_name;
312 1.1 tnn int p_width;
313 1.1 tnn int p_height;
314 1.5 tnn int p_bits_per_pixel;
315 1.8 tnn bool p_rgb;
316 1.1 tnn int p_panel_shift;
317 1.1 tnn uint8_t p_fosc;
318 1.1 tnn uint8_t p_fosc_div;
319 1.1 tnn uint8_t p_precharge;
320 1.1 tnn uint8_t p_discharge;
321 1.1 tnn uint8_t p_compin_cfg;
322 1.1 tnn uint8_t p_vcomh_deselect_level;
323 1.1 tnn uint8_t p_default_contrast;
324 1.1 tnn uint8_t p_multiplex_ratio;
325 1.4 tnn int (*p_init)(struct ssdfb_softc *);
326 1.5 tnn int (*p_sync)(struct ssdfb_softc *, bool);
327 1.1 tnn };
328 1.1 tnn
329 1.1 tnn struct ssdfb_softc {
330 1.1 tnn device_t sc_dev;
331 1.1 tnn const struct ssdfb_product *sc_p;
332 1.1 tnn
333 1.1 tnn /* wscons & rasops state */
334 1.1 tnn u_int sc_mode;
335 1.1 tnn int sc_fontcookie;
336 1.1 tnn struct wsdisplay_font *sc_font;
337 1.1 tnn struct wsscreen_descr sc_screen_descr;
338 1.1 tnn const struct wsscreen_descr *sc_screens[1];
339 1.1 tnn struct wsscreen_list sc_screenlist;
340 1.1 tnn struct rasops_info sc_ri;
341 1.1 tnn size_t sc_ri_bits_len;
342 1.1 tnn struct wsdisplay_emulops sc_orig_riops;
343 1.1 tnn int sc_nscreens;
344 1.1 tnn device_t sc_wsdisplay;
345 1.1 tnn bool sc_is_console;
346 1.1 tnn bool sc_usepoll;
347 1.1 tnn
348 1.1 tnn /* hardware state */
349 1.1 tnn bool sc_upsidedown;
350 1.1 tnn bool sc_inverse;
351 1.1 tnn uint8_t sc_contrast;
352 1.1 tnn bool sc_display_on;
353 1.1 tnn union ssdfb_block *sc_gddram;
354 1.1 tnn size_t sc_gddram_len;
355 1.1 tnn
356 1.1 tnn /* damage tracking */
357 1.1 tnn lwp_t *sc_thread;
358 1.1 tnn kcondvar_t sc_cond;
359 1.1 tnn kmutex_t sc_cond_mtx;
360 1.1 tnn bool sc_detaching;
361 1.1 tnn int sc_backoff;
362 1.1 tnn bool sc_modified;
363 1.2 tnn struct uvm_object *sc_uobj;
364 1.1 tnn
365 1.1 tnn /* reference to bus-specific code */
366 1.1 tnn void *sc_cookie;
367 1.1 tnn int (*sc_cmd)(void *, uint8_t *, size_t, bool);
368 1.1 tnn int (*sc_transfer_rect)(void *, uint8_t, uint8_t, uint8_t, uint8_t,
369 1.1 tnn uint8_t *, size_t, bool);
370 1.1 tnn };
371 1.1 tnn
372 1.1 tnn void ssdfb_attach(struct ssdfb_softc *, int flags);
373 1.1 tnn int ssdfb_detach(struct ssdfb_softc *);
374