1 1.42 andvar /* $NetBSD: tcic2.c,v 1.42 2024/02/13 21:39:02 andvar Exp $ */ 2 1.1 bad 3 1.1 bad /* 4 1.1 bad * Copyright (c) 1998, 1999 Christoph Badura. All rights reserved. 5 1.1 bad * Copyright (c) 1997 Marc Horowitz. All rights reserved. 6 1.1 bad * 7 1.1 bad * Redistribution and use in source and binary forms, with or without 8 1.1 bad * modification, are permitted provided that the following conditions 9 1.1 bad * are met: 10 1.1 bad * 1. Redistributions of source code must retain the above copyright 11 1.1 bad * notice, this list of conditions and the following disclaimer. 12 1.1 bad * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 bad * notice, this list of conditions and the following disclaimer in the 14 1.1 bad * documentation and/or other materials provided with the distribution. 15 1.1 bad * 3. All advertising materials mentioning features or use of this software 16 1.1 bad * must display the following acknowledgement: 17 1.1 bad * This product includes software developed by Marc Horowitz. 18 1.1 bad * 4. The name of the author may not be used to endorse or promote products 19 1.1 bad * derived from this software without specific prior written permission. 20 1.1 bad * 21 1.1 bad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 22 1.1 bad * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 23 1.1 bad * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 24 1.1 bad * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 25 1.1 bad * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 26 1.1 bad * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 27 1.1 bad * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 28 1.1 bad * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 29 1.1 bad * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 30 1.1 bad * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 31 1.1 bad */ 32 1.7 lukem 33 1.7 lukem #include <sys/cdefs.h> 34 1.42 andvar __KERNEL_RCSID(0, "$NetBSD: tcic2.c,v 1.42 2024/02/13 21:39:02 andvar Exp $"); 35 1.1 bad 36 1.1 bad #include <sys/param.h> 37 1.1 bad #include <sys/systm.h> 38 1.1 bad #include <sys/device.h> 39 1.1 bad #include <sys/extent.h> 40 1.1 bad #include <sys/malloc.h> 41 1.1 bad #include <sys/kthread.h> 42 1.1 bad 43 1.28 ad #include <sys/bus.h> 44 1.28 ad #include <sys/intr.h> 45 1.1 bad 46 1.1 bad #include <dev/pcmcia/pcmciareg.h> 47 1.1 bad #include <dev/pcmcia/pcmciavar.h> 48 1.1 bad 49 1.1 bad #include <dev/ic/tcic2reg.h> 50 1.1 bad #include <dev/ic/tcic2var.h> 51 1.1 bad 52 1.17 drochner #include "locators.h" 53 1.17 drochner 54 1.1 bad #ifdef TCICDEBUG 55 1.1 bad int tcic_debug = 1; 56 1.1 bad #define DPRINTF(arg) if (tcic_debug) printf arg; 57 1.1 bad #else 58 1.1 bad #define DPRINTF(arg) 59 1.1 bad #endif 60 1.1 bad 61 1.1 bad /* 62 1.1 bad * Individual drivers will allocate their own memory and io regions. Memory 63 1.1 bad * regions must be a multiple of 4k, aligned on a 4k boundary. 64 1.1 bad */ 65 1.1 bad 66 1.1 bad #define TCIC_MEM_ALIGN TCIC_MEM_PAGESIZE 67 1.1 bad 68 1.18 perry void tcic_attach_socket(struct tcic_handle *); 69 1.18 perry void tcic_init_socket(struct tcic_handle *); 70 1.1 bad 71 1.18 perry int tcic_print(void *arg, const char *pnp); 72 1.18 perry int tcic_intr_socket(struct tcic_handle *); 73 1.1 bad 74 1.18 perry void tcic_attach_card(struct tcic_handle *); 75 1.18 perry void tcic_detach_card(struct tcic_handle *, int); 76 1.18 perry void tcic_deactivate_card(struct tcic_handle *); 77 1.1 bad 78 1.18 perry void tcic_chip_do_mem_map(struct tcic_handle *, int); 79 1.18 perry void tcic_chip_do_io_map(struct tcic_handle *, int); 80 1.1 bad 81 1.18 perry void tcic_create_event_thread(void *); 82 1.18 perry void tcic_event_thread(void *); 83 1.1 bad 84 1.18 perry void tcic_queue_event(struct tcic_handle *, int); 85 1.1 bad 86 1.1 bad /* Map between irq numbers and internal representation */ 87 1.1 bad #if 1 88 1.1 bad int tcic_irqmap[] = 89 1.1 bad { 0, 0, 0, 3, 4, 5, 6, 7, 0, 0, 10, 1, 0, 0, 14, 0 }; 90 1.1 bad int tcic_valid_irqs = 0x4cf8; 91 1.1 bad #else 92 1.1 bad int tcic_irqmap[] = /* irqs 9 and 6 switched, some ISA cards */ 93 1.1 bad { 0, 0, 0, 3, 4, 5, 0, 7, 0, 6, 10, 1, 0, 0, 14, 0 }; 94 1.1 bad int tcic_valid_irqs = 0x4eb8; 95 1.1 bad #endif 96 1.1 bad 97 1.1 bad int tcic_mem_speed = 250; /* memory access time in nanoseconds */ 98 1.1 bad int tcic_io_speed = 165; /* io access time in nanoseconds */ 99 1.1 bad 100 1.1 bad /* 101 1.1 bad * Check various reserved and otherwise in their value restricted bits. 102 1.1 bad */ 103 1.1 bad int 104 1.32 dsl tcic_check_reserved_bits(bus_space_tag_t iot, bus_space_handle_t ioh) 105 1.1 bad { 106 1.1 bad int val, auxreg; 107 1.1 bad 108 1.1 bad DPRINTF(("tcic: chkrsvd 1\n")); 109 1.1 bad /* R_ADDR bit 30:28 have a restricted range. */ 110 1.1 bad val = (bus_space_read_2(iot, ioh, TCIC_R_ADDR2) & TCIC_SS_MASK) 111 1.1 bad >> TCIC_SS_SHIFT; 112 1.1 bad if (val > 1) 113 1.1 bad return 0; 114 1.1 bad 115 1.1 bad DPRINTF(("tcic: chkrsvd 2\n")); 116 1.1 bad /* R_SCTRL bits 6,2,1 are reserved. */ 117 1.1 bad val = bus_space_read_1(iot, ioh, TCIC_R_SCTRL); 118 1.1 bad if (val & TCIC_SCTRL_RSVD) 119 1.1 bad return 0; 120 1.1 bad 121 1.1 bad DPRINTF(("tcic: chkrsvd 3\n")); 122 1.1 bad /* R_ICSR bit 2 must be same as bit 3. */ 123 1.1 bad val = bus_space_read_1(iot, ioh, TCIC_R_ICSR); 124 1.1 bad if (((val >> 1) & 1) != ((val >> 2) & 1)) 125 1.1 bad return 0; 126 1.1 bad 127 1.1 bad DPRINTF(("tcic: chkrsvd 4\n")); 128 1.37 msaitoh /* R_IENA bits 7,2 are reserved. */ 129 1.1 bad val = bus_space_read_1(iot, ioh, TCIC_R_IENA); 130 1.1 bad if (val & TCIC_IENA_RSVD) 131 1.1 bad return 0; 132 1.1 bad 133 1.1 bad DPRINTF(("tcic: chkrsvd 5\n")); 134 1.1 bad /* Some aux registers have reserved bits. */ 135 1.1 bad /* Which are we looking at? */ 136 1.1 bad auxreg = bus_space_read_1(iot, ioh, TCIC_R_MODE) 137 1.1 bad & TCIC_AR_MASK; 138 1.1 bad val = bus_space_read_2(iot, ioh, TCIC_R_AUX); 139 1.1 bad DPRINTF(("tcic: auxreg 0x%02x val 0x%04x\n", auxreg, val)); 140 1.1 bad switch (auxreg) { 141 1.1 bad case TCIC_AR_SYSCFG: 142 1.1 bad if (INVALID_AR_SYSCFG(val)) 143 1.1 bad return 0; 144 1.1 bad break; 145 1.1 bad case TCIC_AR_ILOCK: 146 1.1 bad if (INVALID_AR_ILOCK(val)) 147 1.1 bad return 0; 148 1.1 bad break; 149 1.1 bad case TCIC_AR_TEST: 150 1.1 bad if (INVALID_AR_TEST(val)) 151 1.1 bad return 0; 152 1.1 bad break; 153 1.1 bad } 154 1.1 bad 155 1.1 bad DPRINTF(("tcic: chkrsvd 6\n")); 156 1.1 bad /* XXX fails if pcmcia bios is enabled. */ 157 1.1 bad /* Various bits set or not depending if in RESET mode. */ 158 1.1 bad val = bus_space_read_1(iot, ioh, TCIC_R_SCTRL); 159 1.1 bad if (val & TCIC_SCTRL_RESET) { 160 1.1 bad DPRINTF(("tcic: chkrsvd 7\n")); 161 1.1 bad /* Address bits must be 0 */ 162 1.1 bad val = bus_space_read_2(iot, ioh, TCIC_R_ADDR); 163 1.1 bad if (val != 0) 164 1.1 bad return 0; 165 1.1 bad val = bus_space_read_2(iot, ioh, TCIC_R_ADDR2); 166 1.1 bad if (val != 0) 167 1.1 bad return 0; 168 1.1 bad DPRINTF(("tcic: chkrsvd 8\n")); 169 1.1 bad /* EDC bits must be 0 */ 170 1.1 bad val = bus_space_read_2(iot, ioh, TCIC_R_EDC); 171 1.1 bad if (val != 0) 172 1.1 bad return 0; 173 1.1 bad /* We're OK, so take it out of reset. XXX -chb */ 174 1.1 bad bus_space_write_1(iot, ioh, TCIC_R_SCTRL, 0); 175 1.1 bad } 176 1.1 bad else { /* not in RESET mode */ 177 1.1 bad int omode; 178 1.1 bad int val1, val2; 179 1.1 bad DPRINTF(("tcic: chkrsvd 9\n")); 180 1.1 bad /* Programming timers must have expired. */ 181 1.1 bad val = bus_space_read_1(iot, ioh, TCIC_R_SSTAT); 182 1.1 bad if ((val & (TCIC_SSTAT_6US|TCIC_SSTAT_10US|TCIC_SSTAT_PROGTIME)) 183 1.1 bad != (TCIC_SSTAT_6US|TCIC_SSTAT_10US|TCIC_SSTAT_PROGTIME)) 184 1.1 bad return 0; 185 1.1 bad DPRINTF(("tcic: chkrsvd 10\n")); 186 1.1 bad /* 187 1.1 bad * EDC bits should change on read from data space 188 1.1 bad * as long as either EDC or the data are nonzero. 189 1.1 bad */ 190 1.1 bad if ((bus_space_read_2(iot, ioh, TCIC_R_ADDR2) 191 1.1 bad & TCIC_ADDR2_INDREG) != 0) { 192 1.1 bad val1 = bus_space_read_2(iot, ioh, TCIC_R_EDC); 193 1.1 bad val2 = bus_space_read_2(iot, ioh, TCIC_R_DATA); 194 1.1 bad if (val1 | val2) { 195 1.1 bad val1 = bus_space_read_2(iot, ioh, TCIC_R_EDC); 196 1.1 bad if (val1 == val2) 197 1.1 bad return 0; 198 1.1 bad } 199 1.1 bad } 200 1.1 bad DPRINTF(("tcic: chkrsvd 11\n")); 201 1.1 bad /* XXX what does this check? -chb */ 202 1.1 bad omode = bus_space_read_1(iot, ioh, TCIC_R_MODE); 203 1.1 bad val1 = omode ^ TCIC_AR_MASK; 204 1.1 bad bus_space_write_1(iot, ioh, TCIC_R_MODE, val1); 205 1.1 bad val2 = bus_space_read_1(iot, ioh, TCIC_R_MODE); 206 1.1 bad bus_space_write_1(iot, ioh, TCIC_R_MODE, omode); 207 1.1 bad if ( val1 != val2) 208 1.1 bad return 0; 209 1.1 bad } 210 1.1 bad /* All tests passed */ 211 1.1 bad return 1; 212 1.1 bad } 213 1.1 bad 214 1.1 bad /* 215 1.1 bad * Read chip ID from AR_ILOCK in test mode. 216 1.1 bad */ 217 1.1 bad int 218 1.32 dsl tcic_chipid(bus_space_tag_t iot, bus_space_handle_t ioh) 219 1.1 bad { 220 1.1 bad unsigned id, otest; 221 1.1 bad 222 1.1 bad otest = tcic_read_aux_2(iot, ioh, TCIC_AR_TEST); 223 1.1 bad tcic_write_aux_2(iot, ioh, TCIC_AR_TEST, TCIC_TEST_DIAG); 224 1.1 bad id = tcic_read_aux_2(iot, ioh, TCIC_AR_ILOCK); 225 1.1 bad tcic_write_aux_2(iot, ioh, TCIC_AR_TEST, otest); 226 1.1 bad id &= TCIC_ILOCKTEST_ID_MASK; 227 1.1 bad id >>= TCIC_ILOCKTEST_ID_SHFT; 228 1.1 bad 229 1.1 bad /* clear up IRQs inside tcic. XXX -chb */ 230 1.1 bad while (bus_space_read_1(iot, ioh, TCIC_R_ICSR)) 231 1.1 bad bus_space_write_1(iot, ioh, TCIC_R_ICSR, TCIC_ICSR_JAM); 232 1.1 bad 233 1.1 bad return id; 234 1.1 bad } 235 1.1 bad /* 236 1.1 bad * Indicate whether the driver can handle the chip. 237 1.1 bad */ 238 1.1 bad int 239 1.32 dsl tcic_chipid_known(int id) 240 1.1 bad { 241 1.1 bad /* XXX only know how to handle DB86082 -chb */ 242 1.1 bad switch (id) { 243 1.1 bad case TCIC_CHIPID_DB86082_1: 244 1.1 bad case TCIC_CHIPID_DB86082A: 245 1.1 bad case TCIC_CHIPID_DB86082B_ES: 246 1.1 bad case TCIC_CHIPID_DB86082B: 247 1.1 bad case TCIC_CHIPID_DB86084_1: 248 1.1 bad case TCIC_CHIPID_DB86084A: 249 1.1 bad case TCIC_CHIPID_DB86184_1: 250 1.1 bad case TCIC_CHIPID_DB86072_1_ES: 251 1.1 bad case TCIC_CHIPID_DB86072_1: 252 1.1 bad return 1; 253 1.1 bad } 254 1.1 bad 255 1.1 bad return 0; 256 1.1 bad } 257 1.1 bad 258 1.20 christos const char * 259 1.32 dsl tcic_chipid_to_string(int id) 260 1.1 bad { 261 1.1 bad switch (id) { 262 1.1 bad case TCIC_CHIPID_DB86082_1: 263 1.1 bad return ("Databook DB86082"); 264 1.1 bad case TCIC_CHIPID_DB86082A: 265 1.1 bad return ("Databook DB86082A"); 266 1.1 bad case TCIC_CHIPID_DB86082B_ES: 267 1.1 bad return ("Databook DB86082B-es"); 268 1.1 bad case TCIC_CHIPID_DB86082B: 269 1.1 bad return ("Databook DB86082B"); 270 1.1 bad case TCIC_CHIPID_DB86084_1: 271 1.1 bad return ("Databook DB86084"); 272 1.1 bad case TCIC_CHIPID_DB86084A: 273 1.1 bad return ("Databook DB86084A"); 274 1.1 bad case TCIC_CHIPID_DB86184_1: 275 1.1 bad return ("Databook DB86184"); 276 1.1 bad case TCIC_CHIPID_DB86072_1_ES: 277 1.1 bad return ("Databook DB86072-es"); 278 1.1 bad case TCIC_CHIPID_DB86072_1: 279 1.1 bad return ("Databook DB86072"); 280 1.1 bad } 281 1.1 bad 282 1.1 bad return ("Unknown controller"); 283 1.1 bad } 284 1.1 bad /* 285 1.1 bad * Return bitmask of IRQs that the chip can handle. 286 1.1 bad * XXX should be table driven. 287 1.1 bad */ 288 1.1 bad int 289 1.32 dsl tcic_validirqs(int chipid) 290 1.1 bad { 291 1.1 bad switch (chipid) { 292 1.1 bad case TCIC_CHIPID_DB86082_1: 293 1.1 bad case TCIC_CHIPID_DB86082A: 294 1.1 bad case TCIC_CHIPID_DB86082B_ES: 295 1.1 bad case TCIC_CHIPID_DB86082B: 296 1.1 bad case TCIC_CHIPID_DB86084_1: 297 1.1 bad case TCIC_CHIPID_DB86084A: 298 1.1 bad case TCIC_CHIPID_DB86184_1: 299 1.1 bad case TCIC_CHIPID_DB86072_1_ES: 300 1.1 bad case TCIC_CHIPID_DB86072_1: 301 1.1 bad return tcic_valid_irqs; 302 1.1 bad } 303 1.1 bad return 0; 304 1.1 bad } 305 1.1 bad 306 1.1 bad void 307 1.32 dsl tcic_attach(struct tcic_softc *sc) 308 1.1 bad { 309 1.1 bad int i, reg; 310 1.1 bad 311 1.13 wiz /* set more chipset dependent parameters in the softc. */ 312 1.1 bad switch (sc->chipid) { 313 1.1 bad case TCIC_CHIPID_DB86084_1: 314 1.1 bad case TCIC_CHIPID_DB86084A: 315 1.1 bad case TCIC_CHIPID_DB86184_1: 316 1.1 bad sc->pwrena = TCIC_PWR_ENA; 317 1.1 bad break; 318 1.1 bad default: 319 1.1 bad sc->pwrena = 0; 320 1.1 bad break; 321 1.1 bad } 322 1.1 bad 323 1.1 bad /* set up global config registers */ 324 1.1 bad reg = TCIC_WAIT_SYNC | TCIC_WAIT_CCLK | TCIC_WAIT_RISING; 325 1.1 bad reg |= (tcic_ns2wscnt(250) & TCIC_WAIT_COUNT_MASK); 326 1.1 bad tcic_write_aux_1(sc->iot, sc->ioh, TCIC_AR_WCTL, TCIC_R_WCTL_WAIT, reg); 327 1.1 bad reg = TCIC_SYSCFG_MPSEL_RI | TCIC_SYSCFG_MCSFULL; 328 1.1 bad tcic_write_aux_2(sc->iot, sc->ioh, TCIC_AR_SYSCFG, reg); 329 1.1 bad reg = tcic_read_aux_2(sc->iot, sc->ioh, TCIC_AR_ILOCK); 330 1.1 bad reg |= TCIC_ILOCK_HOLD_CCLK; 331 1.1 bad tcic_write_aux_2(sc->iot, sc->ioh, TCIC_AR_ILOCK, reg); 332 1.1 bad 333 1.1 bad /* the TCIC has two sockets */ 334 1.1 bad /* XXX should i check for actual presence of sockets? -chb */ 335 1.1 bad for (i = 0; i < TCIC_NSLOTS; i++) { 336 1.1 bad sc->handle[i].sc = sc; 337 1.1 bad sc->handle[i].sock = i; 338 1.1 bad sc->handle[i].flags = TCIC_FLAG_SOCKETP; 339 1.1 bad sc->handle[i].memwins 340 1.1 bad = sc->chipid == TCIC_CHIPID_DB86082_1 ? 4 : 5; 341 1.1 bad } 342 1.1 bad 343 1.1 bad /* establish the interrupt */ 344 1.1 bad reg = tcic_read_1(&sc->handle[0], TCIC_R_IENA); 345 1.1 bad tcic_write_1(&sc->handle[0], TCIC_R_IENA, 346 1.1 bad (reg & ~TCIC_IENA_CFG_MASK) | TCIC_IENA_CFG_HIGH); 347 1.1 bad reg = tcic_read_aux_2(sc->iot, sc->ioh, TCIC_AR_SYSCFG); 348 1.1 bad tcic_write_aux_2(sc->iot, sc->ioh, TCIC_AR_SYSCFG, 349 1.1 bad (reg & ~TCIC_SYSCFG_IRQ_MASK) | tcic_irqmap[sc->irq]); 350 1.1 bad 351 1.1 bad /* XXX block interrupts? */ 352 1.1 bad 353 1.1 bad for (i = 0; i < TCIC_NSLOTS; i++) { 354 1.1 bad /* XXX make more clear what happens here -chb */ 355 1.1 bad tcic_sel_sock(&sc->handle[i]); 356 1.1 bad tcic_write_ind_2(&sc->handle[i], TCIC_IR_SCF1_N(i), 0); 357 1.19 perry tcic_write_ind_2(&sc->handle[i], TCIC_IR_SCF2_N(i), 358 1.1 bad (TCIC_SCF2_MCD|TCIC_SCF2_MWP|TCIC_SCF2_MRDY 359 1.1 bad #if 1 /* XXX explain byte routing issue */ 360 1.1 bad |TCIC_SCF2_MLBAT2|TCIC_SCF2_MLBAT1|TCIC_SCF2_IDBR)); 361 1.1 bad #else 362 1.1 bad |TCIC_SCF2_MLBAT2|TCIC_SCF2_MLBAT1)); 363 1.1 bad #endif 364 1.1 bad tcic_write_1(&sc->handle[i], TCIC_R_MODE, 0); 365 1.1 bad reg = tcic_read_aux_2(sc->iot, sc->ioh, TCIC_AR_SYSCFG); 366 1.1 bad reg &= ~TCIC_SYSCFG_AUTOBUSY; 367 1.1 bad tcic_write_aux_2(sc->iot, sc->ioh, TCIC_AR_SYSCFG, reg); 368 1.1 bad SIMPLEQ_INIT(&sc->handle[i].events); 369 1.1 bad } 370 1.1 bad 371 1.1 bad if ((sc->handle[0].flags & TCIC_FLAG_SOCKETP) || 372 1.1 bad (sc->handle[1].flags & TCIC_FLAG_SOCKETP)) { 373 1.38 chs printf("%s: %s has ", device_xname(sc->sc_dev), 374 1.1 bad tcic_chipid_to_string(sc->chipid)); 375 1.1 bad 376 1.1 bad if ((sc->handle[0].flags & TCIC_FLAG_SOCKETP) && 377 1.1 bad (sc->handle[1].flags & TCIC_FLAG_SOCKETP)) 378 1.1 bad printf("sockets A and B\n"); 379 1.1 bad else if (sc->handle[0].flags & TCIC_FLAG_SOCKETP) 380 1.1 bad printf("socket A only\n"); 381 1.1 bad else 382 1.1 bad printf("socket B only\n"); 383 1.1 bad 384 1.1 bad } 385 1.1 bad } 386 1.1 bad 387 1.1 bad void 388 1.32 dsl tcic_attach_sockets(struct tcic_softc *sc) 389 1.1 bad { 390 1.1 bad int i; 391 1.1 bad 392 1.1 bad for (i = 0; i < TCIC_NSLOTS; i++) 393 1.1 bad if (sc->handle[i].flags & TCIC_FLAG_SOCKETP) 394 1.1 bad tcic_attach_socket(&sc->handle[i]); 395 1.1 bad } 396 1.1 bad 397 1.1 bad void 398 1.32 dsl tcic_attach_socket(struct tcic_handle *h) 399 1.1 bad { 400 1.1 bad struct pcmciabus_attach_args paa; 401 1.21 drochner int locs[PCMCIABUSCF_NLOCS]; 402 1.1 bad 403 1.1 bad /* initialize the rest of the handle */ 404 1.1 bad 405 1.1 bad h->shutdown = 0; 406 1.1 bad h->memalloc = 0; 407 1.1 bad h->ioalloc = 0; 408 1.1 bad h->ih_irq = 0; 409 1.1 bad 410 1.1 bad /* now, config one pcmcia device per socket */ 411 1.1 bad 412 1.4 explorer paa.paa_busname = "pcmcia"; 413 1.1 bad paa.pct = (pcmcia_chipset_tag_t) h->sc->pct; 414 1.1 bad paa.pch = (pcmcia_chipset_handle_t) h; 415 1.1 bad 416 1.21 drochner locs[PCMCIABUSCF_CONTROLLER] = 0; 417 1.21 drochner locs[PCMCIABUSCF_SOCKET] = h->sock; 418 1.17 drochner 419 1.40 thorpej h->pcmcia = config_found(h->sc->sc_dev, &paa, tcic_print, 420 1.41 thorpej CFARGS(.submatch = config_stdsubmatch, 421 1.41 thorpej .locators = locs)); 422 1.1 bad 423 1.1 bad /* if there's actually a pcmcia device attached, initialize the slot */ 424 1.1 bad 425 1.1 bad if (h->pcmcia) 426 1.1 bad tcic_init_socket(h); 427 1.1 bad } 428 1.1 bad 429 1.1 bad void 430 1.32 dsl tcic_create_event_thread(void *arg) 431 1.1 bad { 432 1.1 bad struct tcic_handle *h = arg; 433 1.1 bad const char *cs; 434 1.1 bad 435 1.1 bad switch (h->sock) { 436 1.1 bad case 0: 437 1.1 bad cs = "0"; 438 1.1 bad break; 439 1.1 bad case 1: 440 1.1 bad cs = "1"; 441 1.1 bad break; 442 1.1 bad default: 443 1.1 bad panic("tcic_create_event_thread: unknown tcic socket"); 444 1.1 bad } 445 1.1 bad 446 1.27 ad if (kthread_create(PRI_NONE, 0, NULL, tcic_event_thread, h, 447 1.38 chs &h->event_thread, "%s,%s", device_xname(h->sc->sc_dev), cs)) { 448 1.38 chs aprint_error_dev(h->sc->sc_dev, "unable to create event thread for sock 0x%02x\n", h->sock); 449 1.1 bad panic("tcic_create_event_thread"); 450 1.1 bad } 451 1.1 bad } 452 1.1 bad 453 1.1 bad void 454 1.32 dsl tcic_event_thread(void *arg) 455 1.1 bad { 456 1.1 bad struct tcic_handle *h = arg; 457 1.1 bad struct tcic_event *pe; 458 1.1 bad int s; 459 1.1 bad 460 1.1 bad while (h->shutdown == 0) { 461 1.1 bad s = splhigh(); 462 1.1 bad if ((pe = SIMPLEQ_FIRST(&h->events)) == NULL) { 463 1.1 bad splx(s); 464 1.1 bad (void) tsleep(&h->events, PWAIT, "tcicev", 0); 465 1.1 bad continue; 466 1.1 bad } 467 1.10 lukem SIMPLEQ_REMOVE_HEAD(&h->events, pe_q); 468 1.1 bad splx(s); 469 1.1 bad 470 1.1 bad switch (pe->pe_type) { 471 1.1 bad case TCIC_EVENT_INSERTION: 472 1.38 chs DPRINTF(("%s: insertion event\n", device_xname(h->sc->sc_dev))); 473 1.1 bad tcic_attach_card(h); 474 1.1 bad break; 475 1.1 bad 476 1.1 bad case TCIC_EVENT_REMOVAL: 477 1.38 chs DPRINTF(("%s: removal event\n", device_xname(h->sc->sc_dev))); 478 1.1 bad tcic_detach_card(h, DETACH_FORCE); 479 1.1 bad break; 480 1.1 bad 481 1.1 bad default: 482 1.1 bad panic("tcic_event_thread: unknown event %d", 483 1.1 bad pe->pe_type); 484 1.1 bad } 485 1.1 bad free(pe, M_TEMP); 486 1.1 bad } 487 1.1 bad 488 1.1 bad h->event_thread = NULL; 489 1.1 bad 490 1.1 bad /* In case parent is waiting for us to exit. */ 491 1.1 bad wakeup(h->sc); 492 1.1 bad 493 1.1 bad kthread_exit(0); 494 1.1 bad } 495 1.1 bad 496 1.1 bad 497 1.1 bad void 498 1.32 dsl tcic_init_socket(struct tcic_handle *h) 499 1.1 bad { 500 1.1 bad int reg; 501 1.1 bad 502 1.1 bad /* select this socket's config registers */ 503 1.1 bad tcic_sel_sock(h); 504 1.1 bad 505 1.1 bad /* set up the socket to interrupt on card detect */ 506 1.1 bad reg = tcic_read_ind_2(h, TCIC_IR_SCF2_N(h->sock)); 507 1.1 bad tcic_write_ind_2(h, TCIC_IR_SCF2_N(h->sock), reg & ~TCIC_SCF2_MCD); 508 1.1 bad 509 1.1 bad /* enable CD irq in R_IENA */ 510 1.1 bad reg = tcic_read_2(h, TCIC_R_IENA); 511 1.1 bad tcic_write_2(h, TCIC_R_IENA, reg |= TCIC_IENA_CDCHG); 512 1.1 bad 513 1.1 bad /* if there's a card there, then attach it. also save sstat */ 514 1.1 bad h->sstat = reg = tcic_read_1(h, TCIC_R_SSTAT) & TCIC_SSTAT_STAT_MASK; 515 1.1 bad if (reg & TCIC_SSTAT_CD) 516 1.1 bad tcic_attach_card(h); 517 1.1 bad } 518 1.1 bad 519 1.1 bad int 520 1.32 dsl tcic_print(void *arg, const char *pnp) 521 1.1 bad { 522 1.1 bad struct pcmciabus_attach_args *paa = arg; 523 1.1 bad struct tcic_handle *h = (struct tcic_handle *) paa->pch; 524 1.1 bad 525 1.1 bad /* Only "pcmcia"s can attach to "tcic"s... easy. */ 526 1.1 bad if (pnp) 527 1.12 thorpej aprint_normal("pcmcia at %s", pnp); 528 1.1 bad 529 1.17 drochner aprint_normal(" socket %d", h->sock); 530 1.17 drochner 531 1.1 bad return (UNCONF); 532 1.1 bad } 533 1.1 bad 534 1.1 bad int 535 1.32 dsl tcic_intr(void *arg) 536 1.1 bad { 537 1.1 bad struct tcic_softc *sc = arg; 538 1.1 bad int i, ret = 0; 539 1.1 bad 540 1.38 chs DPRINTF(("%s: intr\n", device_xname(sc->sc_dev))); 541 1.1 bad 542 1.1 bad for (i = 0; i < TCIC_NSLOTS; i++) 543 1.1 bad if (sc->handle[i].flags & TCIC_FLAG_SOCKETP) 544 1.1 bad ret += tcic_intr_socket(&sc->handle[i]); 545 1.1 bad 546 1.1 bad return (ret ? 1 : 0); 547 1.1 bad } 548 1.1 bad 549 1.1 bad int 550 1.32 dsl tcic_intr_socket(struct tcic_handle *h) 551 1.1 bad { 552 1.1 bad int icsr, rv; 553 1.1 bad 554 1.1 bad rv = 0; 555 1.1 bad tcic_sel_sock(h); 556 1.1 bad icsr = tcic_read_1(h, TCIC_R_ICSR); 557 1.1 bad 558 1.38 chs DPRINTF(("%s: %d icsr: 0x%02x \n", device_xname(h->sc->sc_dev), h->sock, icsr)); 559 1.1 bad 560 1.1 bad /* XXX or should the next three be handled in tcic_intr? -chb */ 561 1.1 bad if (icsr & TCIC_ICSR_PROGTIME) { 562 1.38 chs DPRINTF(("%s: %02x PROGTIME\n", device_xname(h->sc->sc_dev), h->sock)); 563 1.1 bad rv = 1; 564 1.1 bad } 565 1.1 bad if (icsr & TCIC_ICSR_ILOCK) { 566 1.38 chs DPRINTF(("%s: %02x ILOCK\n", device_xname(h->sc->sc_dev), h->sock)); 567 1.1 bad rv = 1; 568 1.1 bad } 569 1.1 bad if (icsr & TCIC_ICSR_ERR) { 570 1.38 chs DPRINTF(("%s: %02x ERR\n", device_xname(h->sc->sc_dev), h->sock)); 571 1.1 bad rv = 1; 572 1.1 bad } 573 1.1 bad if (icsr & TCIC_ICSR_CDCHG) { 574 1.1 bad int sstat, delta; 575 1.1 bad 576 1.1 bad /* compute what changed since last interrupt */ 577 1.1 bad sstat = tcic_read_aux_1(h->sc->iot, h->sc->ioh, 578 1.1 bad TCIC_AR_WCTL, TCIC_R_WCTL_XCSR) & TCIC_XCSR_STAT_MASK; 579 1.1 bad delta = h->sstat ^ sstat; 580 1.1 bad h->sstat = sstat; 581 1.1 bad 582 1.1 bad if (delta) 583 1.1 bad rv = 1; 584 1.1 bad 585 1.38 chs DPRINTF(("%s: %02x CDCHG %x\n", device_xname(h->sc->sc_dev), h->sock, 586 1.1 bad delta)); 587 1.1 bad 588 1.1 bad /* 589 1.1 bad * XXX This should probably schedule something to happen 590 1.1 bad * after the interrupt handler completes 591 1.1 bad */ 592 1.1 bad 593 1.1 bad if (delta & TCIC_SSTAT_CD) { 594 1.1 bad if (sstat & TCIC_SSTAT_CD) { 595 1.1 bad if (!(h->flags & TCIC_FLAG_CARDP)) { 596 1.42 andvar DPRINTF(("%s: enqueuing INSERTION event\n", 597 1.38 chs device_xname(h->sc->sc_dev))); 598 1.1 bad tcic_queue_event(h, TCIC_EVENT_INSERTION); 599 1.1 bad } 600 1.1 bad } else { 601 1.1 bad if (h->flags & TCIC_FLAG_CARDP) { 602 1.1 bad /* Deactivate the card now. */ 603 1.1 bad DPRINTF(("%s: deactivating card\n", 604 1.38 chs device_xname(h->sc->sc_dev))); 605 1.1 bad tcic_deactivate_card(h); 606 1.1 bad 607 1.42 andvar DPRINTF(("%s: enqueuing REMOVAL event\n", 608 1.38 chs device_xname(h->sc->sc_dev))); 609 1.1 bad tcic_queue_event(h, TCIC_EVENT_REMOVAL); 610 1.1 bad } 611 1.1 bad } 612 1.1 bad } 613 1.1 bad if (delta & TCIC_SSTAT_RDY) { 614 1.38 chs DPRINTF(("%s: %02x READY\n", device_xname(h->sc->sc_dev), h->sock)); 615 1.1 bad /* shouldn't happen */ 616 1.1 bad } 617 1.1 bad if (delta & TCIC_SSTAT_LBAT1) { 618 1.38 chs DPRINTF(("%s: %02x LBAT1\n", device_xname(h->sc->sc_dev), h->sock)); 619 1.1 bad } 620 1.1 bad if (delta & TCIC_SSTAT_LBAT2) { 621 1.38 chs DPRINTF(("%s: %02x LBAT2\n", device_xname(h->sc->sc_dev), h->sock)); 622 1.1 bad } 623 1.1 bad if (delta & TCIC_SSTAT_WP) { 624 1.38 chs DPRINTF(("%s: %02x WP\n", device_xname(h->sc->sc_dev), h->sock)); 625 1.1 bad } 626 1.1 bad } 627 1.1 bad return rv; 628 1.1 bad } 629 1.1 bad 630 1.1 bad void 631 1.32 dsl tcic_queue_event(struct tcic_handle *h, int event) 632 1.1 bad { 633 1.1 bad struct tcic_event *pe; 634 1.1 bad int s; 635 1.1 bad 636 1.1 bad pe = malloc(sizeof(*pe), M_TEMP, M_NOWAIT); 637 1.1 bad if (pe == NULL) 638 1.1 bad panic("tcic_queue_event: can't allocate event"); 639 1.1 bad 640 1.1 bad pe->pe_type = event; 641 1.1 bad s = splhigh(); 642 1.1 bad SIMPLEQ_INSERT_TAIL(&h->events, pe, pe_q); 643 1.1 bad splx(s); 644 1.1 bad wakeup(&h->events); 645 1.1 bad } 646 1.1 bad void 647 1.32 dsl tcic_attach_card(struct tcic_handle *h) 648 1.1 bad { 649 1.1 bad DPRINTF(("tcic_attach_card\n")); 650 1.1 bad 651 1.1 bad if (h->flags & TCIC_FLAG_CARDP) 652 1.1 bad panic("tcic_attach_card: already attached"); 653 1.1 bad 654 1.1 bad /* call the MI attach function */ 655 1.1 bad 656 1.1 bad pcmcia_card_attach(h->pcmcia); 657 1.1 bad 658 1.1 bad h->flags |= TCIC_FLAG_CARDP; 659 1.1 bad } 660 1.1 bad 661 1.1 bad void 662 1.33 dsl tcic_detach_card(struct tcic_handle *h, int flags) 663 1.33 dsl /* flags: DETACH_* */ 664 1.1 bad { 665 1.1 bad DPRINTF(("tcic_detach_card\n")); 666 1.1 bad 667 1.1 bad if (!(h->flags & TCIC_FLAG_CARDP)) 668 1.1 bad panic("tcic_detach_card: already detached"); 669 1.1 bad 670 1.1 bad h->flags &= ~TCIC_FLAG_CARDP; 671 1.1 bad 672 1.1 bad /* call the MI detach function */ 673 1.1 bad 674 1.1 bad pcmcia_card_detach(h->pcmcia, flags); 675 1.1 bad 676 1.1 bad } 677 1.1 bad 678 1.1 bad void 679 1.32 dsl tcic_deactivate_card(struct tcic_handle *h) 680 1.1 bad { 681 1.1 bad int val, reg; 682 1.1 bad 683 1.1 bad if (!(h->flags & TCIC_FLAG_CARDP)) 684 1.1 bad panic("tcic_deactivate_card: already detached"); 685 1.1 bad 686 1.1 bad /* call the MI deactivate function */ 687 1.1 bad pcmcia_card_deactivate(h->pcmcia); 688 1.1 bad 689 1.1 bad tcic_sel_sock(h); 690 1.1 bad 691 1.1 bad /* XXX disable card detect resume and configuration reset??? */ 692 1.1 bad 693 1.1 bad /* power down the socket */ 694 1.1 bad tcic_write_1(h, TCIC_R_PWR, 0); 695 1.1 bad 696 1.1 bad /* reset the card XXX ? -chb */ 697 1.1 bad 698 1.1 bad /* turn off irq's for this socket */ 699 1.1 bad reg = TCIC_IR_SCF1_N(h->sock); 700 1.1 bad val = tcic_read_ind_2(h, reg); 701 1.1 bad tcic_write_ind_2(h, reg, (val & ~TCIC_SCF1_IRQ_MASK)|TCIC_SCF1_IRQOFF); 702 1.1 bad reg = TCIC_IR_SCF2_N(h->sock); 703 1.1 bad val = tcic_read_ind_2(h, reg); 704 1.1 bad tcic_write_ind_2(h, reg, 705 1.1 bad (val | (TCIC_SCF2_MLBAT1|TCIC_SCF2_MLBAT2|TCIC_SCF2_MRDY 706 1.1 bad |TCIC_SCF2_MWP|TCIC_SCF2_MCD))); 707 1.1 bad } 708 1.1 bad 709 1.1 bad /* XXX the following routine may need to be rewritten. -chb */ 710 1.19 perry int 711 1.32 dsl tcic_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size, struct pcmcia_mem_handle *pcmhp) 712 1.1 bad { 713 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 714 1.1 bad bus_space_handle_t memh; 715 1.1 bad bus_addr_t addr; 716 1.1 bad bus_size_t sizepg; 717 1.24 christos int i, mask, mhandle, got = 0; 718 1.1 bad 719 1.1 bad /* out of sc->memh, allocate as many pages as necessary */ 720 1.1 bad 721 1.1 bad /* 722 1.1 bad * The TCIC can map memory only in sizes that are 723 1.1 bad * powers of two, aligned at the natural boundary for the size. 724 1.1 bad */ 725 1.1 bad i = tcic_log2((u_int)size); 726 1.1 bad if ((1<<i) < size) 727 1.1 bad i++; 728 1.39 riastrad sizepg = uimax(i, TCIC_MEM_SHIFT) - (TCIC_MEM_SHIFT-1); 729 1.1 bad 730 1.31 bouyer DPRINTF(("tcic_chip_mem_alloc: size %ld sizepg %ld\n", (u_long)size, 731 1.31 bouyer (u_long)sizepg)); 732 1.1 bad 733 1.1 bad /* can't allocate that much anyway */ 734 1.1 bad if (sizepg > TCIC_MEM_PAGES) /* XXX -chb */ 735 1.1 bad return 1; 736 1.1 bad 737 1.1 bad mask = (1 << sizepg) - 1; 738 1.1 bad 739 1.1 bad addr = 0; /* XXX gcc -Wuninitialized */ 740 1.1 bad mhandle = 0; /* XXX gcc -Wuninitialized */ 741 1.1 bad 742 1.1 bad /* XXX i should be initialised to always lay on boundary. -chb */ 743 1.1 bad for (i = 0; i < (TCIC_MEM_PAGES + 1 - sizepg); i += sizepg) { 744 1.1 bad if ((h->sc->subregionmask & (mask << i)) == (mask << i)) { 745 1.1 bad if (bus_space_subregion(h->sc->memt, h->sc->memh, 746 1.1 bad i * TCIC_MEM_PAGESIZE, 747 1.1 bad sizepg * TCIC_MEM_PAGESIZE, &memh)) 748 1.1 bad return (1); 749 1.1 bad mhandle = mask << i; 750 1.1 bad addr = h->sc->membase + (i * TCIC_MEM_PAGESIZE); 751 1.1 bad h->sc->subregionmask &= ~(mhandle); 752 1.24 christos got = 1; 753 1.1 bad break; 754 1.1 bad } 755 1.1 bad } 756 1.1 bad 757 1.24 christos if (got == 0) 758 1.1 bad return (1); 759 1.1 bad 760 1.1 bad DPRINTF(("tcic_chip_mem_alloc bus addr 0x%lx+0x%lx\n", (u_long) addr, 761 1.1 bad (u_long) size)); 762 1.1 bad 763 1.1 bad pcmhp->memt = h->sc->memt; 764 1.1 bad pcmhp->memh = memh; 765 1.1 bad pcmhp->addr = addr; 766 1.1 bad pcmhp->size = size; 767 1.1 bad pcmhp->mhandle = mhandle; 768 1.1 bad pcmhp->realsize = sizepg * TCIC_MEM_PAGESIZE; 769 1.1 bad 770 1.1 bad return (0); 771 1.1 bad } 772 1.1 bad 773 1.1 bad /* XXX the following routine may need to be rewritten. -chb */ 774 1.19 perry void 775 1.32 dsl tcic_chip_mem_free(pcmcia_chipset_handle_t pch, struct pcmcia_mem_handle *pcmhp) 776 1.1 bad { 777 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 778 1.1 bad 779 1.1 bad h->sc->subregionmask |= pcmhp->mhandle; 780 1.1 bad } 781 1.1 bad 782 1.19 perry void 783 1.32 dsl tcic_chip_do_mem_map(struct tcic_handle *h, int win) 784 1.1 bad { 785 1.1 bad int reg, hwwin, wscnt; 786 1.1 bad 787 1.3 joda int kind = h->mem[win].kind & ~PCMCIA_WIDTH_MEM_MASK; 788 1.3 joda int mem8 = (h->mem[win].kind & PCMCIA_WIDTH_MEM_MASK) == PCMCIA_WIDTH_MEM8; 789 1.1 bad DPRINTF(("tcic_chip_do_mem_map window %d: 0x%lx+0x%lx 0x%lx\n", 790 1.1 bad win, (u_long)h->mem[win].addr, (u_long)h->mem[win].size, 791 1.1 bad (u_long)h->mem[win].offset)); 792 1.1 bad /* 793 1.1 bad * the even windows are used for socket 0, 794 1.1 bad * the odd ones for socket 1. 795 1.1 bad */ 796 1.1 bad hwwin = (win << 1) + h->sock; 797 1.1 bad 798 1.1 bad /* the WR_MEXT register is MBZ */ 799 1.1 bad tcic_write_ind_2(h, TCIC_WR_MEXT_N(hwwin), 0); 800 1.1 bad 801 1.1 bad /* set the host base address and window size */ 802 1.1 bad if (h->mem[win].size2 <= 1) { 803 1.1 bad reg = ((h->mem[win].addr >> TCIC_MEM_SHIFT) & 804 1.1 bad TCIC_MBASE_ADDR_MASK) | TCIC_MBASE_4K; 805 1.1 bad } else { 806 1.1 bad reg = ((h->mem[win].addr >> TCIC_MEM_SHIFT) & 807 1.1 bad TCIC_MBASE_ADDR_MASK) | (h->mem[win].size2 >> 1); 808 1.1 bad } 809 1.1 bad tcic_write_ind_2(h, TCIC_WR_MBASE_N(hwwin), reg); 810 1.1 bad 811 1.1 bad /* set the card address and address space */ 812 1.1 bad reg = 0; 813 1.1 bad reg = ((h->mem[win].offset >> TCIC_MEM_SHIFT) & TCIC_MMAP_ADDR_MASK); 814 1.3 joda reg |= (kind == PCMCIA_MEM_ATTR) ? TCIC_MMAP_ATTR : 0; 815 1.1 bad DPRINTF(("tcic_chip_do_map_mem window %d(%d) mmap 0x%04x\n", 816 1.1 bad win, hwwin, reg)); 817 1.1 bad tcic_write_ind_2(h, TCIC_WR_MMAP_N(hwwin), reg); 818 1.1 bad 819 1.1 bad /* set the MCTL register */ 820 1.1 bad /* must save WSCNT field in case this is a DB86082 rev 0 */ 821 1.1 bad /* XXX why can't I do the following two in one statement? */ 822 1.1 bad reg = tcic_read_ind_2(h, TCIC_WR_MCTL_N(hwwin)) & TCIC_MCTL_WSCNT_MASK; 823 1.1 bad reg |= TCIC_MCTL_ENA|TCIC_MCTL_QUIET; 824 1.3 joda reg |= mem8 ? TCIC_MCTL_B8 : 0; 825 1.1 bad reg |= (h->sock << TCIC_MCTL_SS_SHIFT) & TCIC_MCTL_SS_MASK; 826 1.1 bad #ifdef notyet /* XXX must get speed from CIS somehow. -chb */ 827 1.1 bad wscnt = tcic_ns2wscnt(h->mem[win].speed); 828 1.1 bad #else 829 1.1 bad wscnt = tcic_ns2wscnt(tcic_mem_speed); /* 300 is "save" default for CIS memory */ 830 1.1 bad #endif 831 1.1 bad if (h->sc->chipid == TCIC_CHIPID_DB86082_1) { 832 1.1 bad /* 833 1.1 bad * this chip has the wait state count in window 834 1.1 bad * register 7 - hwwin. 835 1.1 bad */ 836 1.1 bad int reg2; 837 1.1 bad reg2 = tcic_read_ind_2(h, TCIC_WR_MCTL_N(7-hwwin)); 838 1.1 bad reg2 &= ~TCIC_MCTL_WSCNT_MASK; 839 1.1 bad reg2 |= wscnt & TCIC_MCTL_WSCNT_MASK; 840 1.1 bad tcic_write_ind_2(h, TCIC_WR_MCTL_N(7-hwwin), reg2); 841 1.1 bad } else { 842 1.1 bad reg |= wscnt & TCIC_MCTL_WSCNT_MASK; 843 1.1 bad } 844 1.1 bad tcic_write_ind_2(h, TCIC_WR_MCTL_N(hwwin), reg); 845 1.1 bad 846 1.1 bad #ifdef TCICDEBUG 847 1.1 bad { 848 1.1 bad int r1, r2, r3; 849 1.1 bad 850 1.1 bad r1 = tcic_read_ind_2(h, TCIC_WR_MBASE_N(hwwin)); 851 1.1 bad r2 = tcic_read_ind_2(h, TCIC_WR_MMAP_N(hwwin)); 852 1.1 bad r3 = tcic_read_ind_2(h, TCIC_WR_MCTL_N(hwwin)); 853 1.1 bad 854 1.1 bad DPRINTF(("tcic_chip_do_mem_map window %d(%d): %04x %04x %04x\n", 855 1.1 bad win, hwwin, r1, r2, r3)); 856 1.1 bad } 857 1.1 bad #endif 858 1.1 bad } 859 1.1 bad 860 1.1 bad /* XXX needs work */ 861 1.19 perry int 862 1.32 dsl tcic_chip_mem_map(pcmcia_chipset_handle_t pch, int kind, bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp, bus_size_t *offsetp, int *windowp) 863 1.1 bad { 864 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 865 1.1 bad bus_addr_t busaddr; 866 1.1 bad long card_offset; 867 1.1 bad int i, win; 868 1.1 bad 869 1.1 bad win = -1; 870 1.1 bad for (i = 0; i < h->memwins; i++) { 871 1.1 bad if ((h->memalloc & (1 << i)) == 0) { 872 1.1 bad win = i; 873 1.1 bad h->memalloc |= (1 << i); 874 1.1 bad break; 875 1.1 bad } 876 1.1 bad } 877 1.1 bad 878 1.1 bad if (win == -1) 879 1.1 bad return (1); 880 1.1 bad 881 1.1 bad *windowp = win; 882 1.1 bad 883 1.1 bad /* XXX this is pretty gross */ 884 1.1 bad 885 1.35 dyoung if (!bus_space_is_equal(h->sc->memt, pcmhp->memt)) 886 1.1 bad panic("tcic_chip_mem_map memt is bogus"); 887 1.1 bad 888 1.1 bad busaddr = pcmhp->addr; 889 1.1 bad 890 1.1 bad /* 891 1.1 bad * compute the address offset to the pcmcia address space for the 892 1.1 bad * tcic. this is intentionally signed. The masks and shifts below 893 1.1 bad * will cause TRT to happen in the tcic registers. Deal with making 894 1.1 bad * sure the address is aligned, and return the alignment offset. 895 1.1 bad */ 896 1.1 bad 897 1.1 bad *offsetp = card_addr % TCIC_MEM_ALIGN; 898 1.1 bad card_addr -= *offsetp; 899 1.1 bad 900 1.1 bad DPRINTF(("tcic_chip_mem_map window %d bus %lx+%lx+%lx at card addr " 901 1.1 bad "%lx\n", win, (u_long) busaddr, (u_long) * offsetp, (u_long) size, 902 1.1 bad (u_long) card_addr)); 903 1.1 bad 904 1.1 bad /* XXX we can't use size. -chb */ 905 1.1 bad /* 906 1.1 bad * include the offset in the size, and decrement size by one, since 907 1.1 bad * the hw wants start/stop 908 1.1 bad */ 909 1.1 bad size += *offsetp - 1; 910 1.1 bad 911 1.1 bad card_offset = (((long) card_addr) - ((long) busaddr)); 912 1.1 bad 913 1.1 bad DPRINTF(("tcic_chip_mem_map window %d card_offset 0x%lx\n", 914 1.1 bad win, (u_long)card_offset)); 915 1.1 bad 916 1.1 bad h->mem[win].addr = busaddr; 917 1.1 bad h->mem[win].size = size; 918 1.1 bad h->mem[win].size2 = tcic_log2((u_int)pcmhp->realsize) - TCIC_MEM_SHIFT; 919 1.1 bad h->mem[win].offset = card_offset; 920 1.1 bad h->mem[win].kind = kind; 921 1.1 bad 922 1.1 bad tcic_chip_do_mem_map(h, win); 923 1.1 bad 924 1.1 bad return (0); 925 1.1 bad } 926 1.1 bad 927 1.19 perry void 928 1.32 dsl tcic_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window) 929 1.1 bad { 930 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 931 1.16 mycroft int hwwin; 932 1.1 bad 933 1.1 bad if (window >= h->memwins) 934 1.1 bad panic("tcic_chip_mem_unmap: window out of range"); 935 1.1 bad 936 1.1 bad hwwin = (window << 1) + h->sock; 937 1.16 mycroft tcic_write_ind_2(h, TCIC_WR_MCTL_N(hwwin), 0); 938 1.1 bad 939 1.1 bad h->memalloc &= ~(1 << window); 940 1.1 bad } 941 1.1 bad 942 1.19 perry int 943 1.32 dsl tcic_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start, bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp) 944 1.1 bad { 945 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 946 1.1 bad bus_space_tag_t iot; 947 1.1 bad bus_space_handle_t ioh; 948 1.1 bad bus_addr_t ioaddr; 949 1.1 bad int size2, flags = 0; 950 1.1 bad 951 1.1 bad /* 952 1.1 bad * Allocate some arbitrary I/O space. 953 1.1 bad */ 954 1.1 bad 955 1.1 bad DPRINTF(("tcic_chip_io_alloc req 0x%lx %ld %ld\n", 956 1.1 bad (u_long) start, (u_long) size, (u_long) align)); 957 1.1 bad /* 958 1.1 bad * The TCIC can map I/O space only in sizes that are 959 1.1 bad * powers of two, aligned at the natural boundary for the size. 960 1.1 bad */ 961 1.1 bad size2 = tcic_log2((u_int)size); 962 1.1 bad if ((1 << size2) < size) 963 1.1 bad size2++; 964 1.1 bad /* can't allocate that much anyway */ 965 1.1 bad if (size2 > 16) /* XXX 64K -chb */ 966 1.1 bad return 1; 967 1.1 bad if (align) { 968 1.1 bad if ((1 << size2) != align) 969 1.1 bad return 1; /* not suitably aligned */ 970 1.1 bad } else { 971 1.1 bad align = 1 << size2; /* no alignment given, make it natural */ 972 1.1 bad } 973 1.1 bad if (start & (align - 1)) 974 1.1 bad return 1; /* not suitably aligned */ 975 1.1 bad 976 1.1 bad iot = h->sc->iot; 977 1.1 bad 978 1.1 bad if (start) { 979 1.1 bad ioaddr = start; 980 1.1 bad if (bus_space_map(iot, start, size, 0, &ioh)) 981 1.1 bad return (1); 982 1.1 bad DPRINTF(("tcic_chip_io_alloc map port %lx+%lx\n", 983 1.1 bad (u_long) ioaddr, (u_long) size)); 984 1.1 bad } else { 985 1.1 bad flags |= PCMCIA_IO_ALLOCATED; 986 1.1 bad if (bus_space_alloc(iot, h->sc->iobase, 987 1.1 bad h->sc->iobase + h->sc->iosize, size, align, 0, 0, 988 1.1 bad &ioaddr, &ioh)) 989 1.1 bad return (1); 990 1.1 bad DPRINTF(("tcic_chip_io_alloc alloc port %lx+%lx\n", 991 1.1 bad (u_long) ioaddr, (u_long) size)); 992 1.1 bad } 993 1.1 bad 994 1.1 bad pcihp->iot = iot; 995 1.1 bad pcihp->ioh = ioh; 996 1.1 bad pcihp->addr = ioaddr; 997 1.1 bad pcihp->size = size; 998 1.1 bad pcihp->flags = flags; 999 1.1 bad 1000 1.1 bad return (0); 1001 1.1 bad } 1002 1.1 bad 1003 1.19 perry void 1004 1.26 christos tcic_chip_io_free(pcmcia_chipset_handle_t pch, 1005 1.25 christos struct pcmcia_io_handle *pcihp) 1006 1.1 bad { 1007 1.1 bad bus_space_tag_t iot = pcihp->iot; 1008 1.1 bad bus_space_handle_t ioh = pcihp->ioh; 1009 1.1 bad bus_size_t size = pcihp->size; 1010 1.1 bad 1011 1.1 bad if (pcihp->flags & PCMCIA_IO_ALLOCATED) 1012 1.1 bad bus_space_free(iot, ioh, size); 1013 1.1 bad else 1014 1.1 bad bus_space_unmap(iot, ioh, size); 1015 1.1 bad } 1016 1.1 bad 1017 1.1 bad static int tcic_iowidth_map[] = 1018 1.1 bad { TCIC_ICTL_AUTOSZ, TCIC_ICTL_B8, TCIC_ICTL_B16 }; 1019 1.1 bad 1020 1.19 perry void 1021 1.32 dsl tcic_chip_do_io_map(struct tcic_handle *h, int win) 1022 1.1 bad { 1023 1.1 bad int reg, size2, iotiny, wbase, hwwin, wscnt; 1024 1.1 bad 1025 1.1 bad DPRINTF(("tcic_chip_do_io_map win %d addr %lx size %lx width %d\n", 1026 1.1 bad win, (long) h->io[win].addr, (long) h->io[win].size, 1027 1.1 bad h->io[win].width * 8)); 1028 1.1 bad 1029 1.1 bad /* 1030 1.1 bad * the even windows are used for socket 0, 1031 1.1 bad * the odd ones for socket 1. 1032 1.1 bad */ 1033 1.1 bad hwwin = (win << 1) + h->sock; 1034 1.1 bad 1035 1.1 bad /* set the WR_BASE register */ 1036 1.1 bad /* XXX what if size isn't power of 2? -chb */ 1037 1.1 bad size2 = tcic_log2((u_int)h->io[win].size); 1038 1.1 bad DPRINTF(("tcic_chip_do_io_map win %d size2 %d\n", win, size2)); 1039 1.1 bad if (size2 < 1) { 1040 1.1 bad iotiny = TCIC_ICTL_TINY; 1041 1.1 bad wbase = h->io[win].addr; 1042 1.1 bad } else { 1043 1.1 bad iotiny = 0; 1044 1.1 bad /* XXX we should do better -chb */ 1045 1.1 bad wbase = h->io[win].addr | (1 << (size2 - 1)); 1046 1.1 bad } 1047 1.1 bad tcic_write_ind_2(h, TCIC_WR_IBASE_N(hwwin), wbase); 1048 1.1 bad 1049 1.1 bad /* set the WR_ICTL register */ 1050 1.1 bad reg = TCIC_ICTL_ENA | TCIC_ICTL_QUIET; 1051 1.1 bad reg |= (h->sock << TCIC_ICTL_SS_SHIFT) & TCIC_ICTL_SS_MASK; 1052 1.1 bad reg |= iotiny | tcic_iowidth_map[h->io[win].width]; 1053 1.1 bad if (h->sc->chipid != TCIC_CHIPID_DB86082_1) 1054 1.1 bad reg |= TCIC_ICTL_PASS16; 1055 1.1 bad #ifdef notyet /* XXX must get speed from CIS somehow. -chb */ 1056 1.1 bad wscnt = tcic_ns2wscnt(h->io[win].speed); 1057 1.1 bad #else 1058 1.1 bad wscnt = tcic_ns2wscnt(tcic_io_speed); /* linux uses 0 as default */ 1059 1.1 bad #endif 1060 1.1 bad reg |= wscnt & TCIC_ICTL_WSCNT_MASK; 1061 1.1 bad tcic_write_ind_2(h, TCIC_WR_ICTL_N(hwwin), reg); 1062 1.1 bad 1063 1.1 bad #ifdef TCICDEBUG 1064 1.1 bad { 1065 1.1 bad int r1, r2; 1066 1.1 bad 1067 1.1 bad r1 = tcic_read_ind_2(h, TCIC_WR_IBASE_N(hwwin)); 1068 1.1 bad r2 = tcic_read_ind_2(h, TCIC_WR_ICTL_N(hwwin)); 1069 1.1 bad 1070 1.1 bad DPRINTF(("tcic_chip_do_io_map window %d(%d): %04x %04x\n", 1071 1.1 bad win, hwwin, r1, r2)); 1072 1.1 bad } 1073 1.1 bad #endif 1074 1.1 bad } 1075 1.1 bad 1076 1.19 perry int 1077 1.32 dsl tcic_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp) 1078 1.1 bad { 1079 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 1080 1.1 bad bus_addr_t ioaddr = pcihp->addr + offset; 1081 1.1 bad int i, win; 1082 1.1 bad #ifdef TCICDEBUG 1083 1.29 ad static const char *width_names[] = { "auto", "io8", "io16" }; 1084 1.1 bad #endif 1085 1.1 bad 1086 1.1 bad /* XXX Sanity check offset/size. */ 1087 1.1 bad 1088 1.1 bad win = -1; 1089 1.1 bad for (i = 0; i < TCIC_IO_WINS; i++) { 1090 1.1 bad if ((h->ioalloc & (1 << i)) == 0) { 1091 1.1 bad win = i; 1092 1.1 bad h->ioalloc |= (1 << i); 1093 1.1 bad break; 1094 1.1 bad } 1095 1.1 bad } 1096 1.1 bad 1097 1.1 bad if (win == -1) 1098 1.1 bad return (1); 1099 1.1 bad 1100 1.1 bad *windowp = win; 1101 1.1 bad 1102 1.1 bad /* XXX this is pretty gross */ 1103 1.1 bad 1104 1.35 dyoung if (!bus_space_is_equal(h->sc->iot, pcihp->iot)) 1105 1.1 bad panic("tcic_chip_io_map iot is bogus"); 1106 1.1 bad 1107 1.1 bad DPRINTF(("tcic_chip_io_map window %d %s port %lx+%lx\n", 1108 1.1 bad win, width_names[width], (u_long) ioaddr, (u_long) size)); 1109 1.1 bad 1110 1.1 bad /* XXX wtf is this doing here? */ 1111 1.1 bad 1112 1.38 chs printf("%s: port 0x%lx", device_xname(h->sc->sc_dev), (u_long) ioaddr); 1113 1.1 bad if (size > 1) 1114 1.1 bad printf("-0x%lx", (u_long) ioaddr + (u_long) size - 1); 1115 1.14 christos printf("\n"); 1116 1.1 bad 1117 1.1 bad h->io[win].addr = ioaddr; 1118 1.1 bad h->io[win].size = size; 1119 1.1 bad h->io[win].width = width; 1120 1.1 bad 1121 1.1 bad tcic_chip_do_io_map(h, win); 1122 1.1 bad 1123 1.1 bad return (0); 1124 1.1 bad } 1125 1.1 bad 1126 1.19 perry void 1127 1.32 dsl tcic_chip_io_unmap(pcmcia_chipset_handle_t pch, int window) 1128 1.1 bad { 1129 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 1130 1.16 mycroft int hwwin; 1131 1.1 bad 1132 1.1 bad if (window >= TCIC_IO_WINS) 1133 1.1 bad panic("tcic_chip_io_unmap: window out of range"); 1134 1.1 bad 1135 1.1 bad hwwin = (window << 1) + h->sock; 1136 1.16 mycroft tcic_write_ind_2(h, TCIC_WR_ICTL_N(hwwin), 0); 1137 1.1 bad 1138 1.1 bad h->ioalloc &= ~(1 << window); 1139 1.1 bad } 1140 1.1 bad 1141 1.1 bad void 1142 1.32 dsl tcic_chip_socket_enable(pcmcia_chipset_handle_t pch) 1143 1.1 bad { 1144 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 1145 1.16 mycroft int reg, win; 1146 1.1 bad 1147 1.1 bad tcic_sel_sock(h); 1148 1.1 bad 1149 1.1 bad /* 1150 1.1 bad * power down the socket to reset it. 1151 1.1 bad * put card reset into high-z, put chip outputs to card into high-z 1152 1.1 bad */ 1153 1.1 bad 1154 1.1 bad tcic_write_1(h, TCIC_R_PWR, 0); 1155 1.1 bad reg = tcic_read_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK); 1156 1.1 bad reg |= TCIC_ILOCK_CWAIT; 1157 1.1 bad reg &= ~(TCIC_ILOCK_CRESET|TCIC_ILOCK_CRESENA); 1158 1.1 bad tcic_write_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK, reg); 1159 1.1 bad tcic_write_1(h, TCIC_R_SCTRL, 0); /* clear TCIC_SCTRL_ENA */ 1160 1.1 bad 1161 1.16 mycroft /* zero out the address windows */ 1162 1.16 mycroft 1163 1.16 mycroft tcic_write_ind_2(h, TCIC_IR_SCF1_N(h->sock), 0); 1164 1.16 mycroft /* writing to WR_MBASE_N disables the window */ 1165 1.16 mycroft for (win = 0; win < h->memwins; win++) { 1166 1.16 mycroft tcic_write_ind_2(h, TCIC_WR_MBASE_N((win << 1) + h->sock), 0); 1167 1.16 mycroft } 1168 1.16 mycroft /* writing to WR_IBASE_N disables the window */ 1169 1.16 mycroft for (win = 0; win < TCIC_IO_WINS; win++) { 1170 1.16 mycroft tcic_write_ind_2(h, TCIC_WR_IBASE_N((win << 1) + h->sock), 0); 1171 1.16 mycroft } 1172 1.16 mycroft 1173 1.1 bad /* power up the socket */ 1174 1.1 bad 1175 1.1 bad /* turn on VCC, turn of VPP */ 1176 1.1 bad reg = TCIC_PWR_VCC_N(h->sock) | TCIC_PWR_VPP_N(h->sock) | h->sc->pwrena; 1177 1.1 bad if (h->sc->pwrena) /* this is a '84 type chip */ 1178 1.1 bad reg |= TCIC_PWR_VCC5V; 1179 1.1 bad tcic_write_1(h, TCIC_R_PWR, reg); 1180 1.1 bad delay(10000); 1181 1.1 bad 1182 1.1 bad /* enable reset and wiggle it to reset the card */ 1183 1.1 bad reg = tcic_read_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK); 1184 1.1 bad reg |= TCIC_ILOCK_CRESENA; 1185 1.1 bad tcic_write_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK, reg); 1186 1.1 bad /* XXX need bus_space_barrier here */ 1187 1.1 bad reg |= TCIC_ILOCK_CRESET; 1188 1.1 bad tcic_write_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK, reg); 1189 1.1 bad /* enable card signals */ 1190 1.1 bad tcic_write_1(h, TCIC_R_SCTRL, TCIC_SCTRL_ENA); 1191 1.1 bad delay(10); /* wait 10 us */ 1192 1.1 bad 1193 1.1 bad /* clear the reset flag */ 1194 1.1 bad reg = tcic_read_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK); 1195 1.1 bad reg &= ~(TCIC_ILOCK_CRESET); 1196 1.1 bad tcic_write_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK, reg); 1197 1.1 bad 1198 1.1 bad /* wait 20ms as per pc card standard (r2.01) section 4.3.6 */ 1199 1.1 bad delay(20000); 1200 1.1 bad 1201 1.1 bad /* wait for the chip to finish initializing */ 1202 1.1 bad tcic_wait_ready(h); 1203 1.1 bad 1204 1.1 bad /* WWW */ 1205 1.1 bad 1206 1.1 bad /* reinstall all the memory and io mappings */ 1207 1.1 bad 1208 1.1 bad for (win = 0; win < h->memwins; win++) 1209 1.1 bad if (h->memalloc & (1 << win)) 1210 1.1 bad tcic_chip_do_mem_map(h, win); 1211 1.1 bad 1212 1.1 bad for (win = 0; win < TCIC_IO_WINS; win++) 1213 1.1 bad if (h->ioalloc & (1 << win)) 1214 1.1 bad tcic_chip_do_io_map(h, win); 1215 1.1 bad } 1216 1.1 bad 1217 1.1 bad void 1218 1.32 dsl tcic_chip_socket_settype(pcmcia_chipset_handle_t pch, int type) 1219 1.16 mycroft { 1220 1.16 mycroft struct tcic_handle *h = (struct tcic_handle *) pch; 1221 1.16 mycroft int reg; 1222 1.16 mycroft 1223 1.16 mycroft tcic_sel_sock(h); 1224 1.16 mycroft 1225 1.16 mycroft /* set the card type */ 1226 1.16 mycroft 1227 1.16 mycroft reg = 0; 1228 1.16 mycroft if (type == PCMCIA_IFTYPE_IO) { 1229 1.16 mycroft reg |= TCIC_SCF1_IOSTS; 1230 1.16 mycroft reg |= tcic_irqmap[h->ih_irq]; /* enable interrupts */ 1231 1.16 mycroft } 1232 1.16 mycroft tcic_write_ind_2(h, TCIC_IR_SCF1_N(h->sock), reg); 1233 1.16 mycroft 1234 1.16 mycroft DPRINTF(("%s: tcic_chip_socket_enable %d cardtype %s 0x%02x\n", 1235 1.38 chs device_xname(h->sc->sc_dev), h->sock, 1236 1.16 mycroft ((type == PCMCIA_IFTYPE_IO) ? "io" : "mem"), reg)); 1237 1.16 mycroft } 1238 1.16 mycroft 1239 1.16 mycroft void 1240 1.32 dsl tcic_chip_socket_disable(pcmcia_chipset_handle_t pch) 1241 1.1 bad { 1242 1.1 bad struct tcic_handle *h = (struct tcic_handle *) pch; 1243 1.1 bad int val; 1244 1.1 bad 1245 1.1 bad DPRINTF(("tcic_chip_socket_disable\n")); 1246 1.1 bad 1247 1.1 bad tcic_sel_sock(h); 1248 1.1 bad 1249 1.1 bad /* disable interrupts */ 1250 1.1 bad val = tcic_read_ind_2(h, TCIC_IR_SCF1_N(h->sock)); 1251 1.1 bad val &= TCIC_SCF1_IRQ_MASK; 1252 1.1 bad tcic_write_ind_2(h, TCIC_IR_SCF1_N(h->sock), val); 1253 1.1 bad 1254 1.1 bad /* disable the output signals */ 1255 1.1 bad tcic_write_1(h, TCIC_R_SCTRL, 0); 1256 1.1 bad val = tcic_read_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK); 1257 1.1 bad val &= ~TCIC_ILOCK_CRESENA; 1258 1.1 bad tcic_write_aux_2(h->sc->iot, h->sc->ioh, TCIC_AR_ILOCK, val); 1259 1.1 bad 1260 1.1 bad /* power down the socket */ 1261 1.1 bad tcic_write_1(h, TCIC_R_PWR, 0); 1262 1.1 bad } 1263 1.1 bad 1264 1.1 bad /* 1265 1.1 bad * XXX The following is Linux driver but doesn't match the table 1266 1.1 bad * in the manual. 1267 1.1 bad */ 1268 1.1 bad int 1269 1.32 dsl tcic_ns2wscnt(int ns) 1270 1.1 bad { 1271 1.1 bad if (ns < 14) { 1272 1.1 bad return 0; 1273 1.1 bad } else { 1274 1.1 bad return (2*(ns-14))/70; /* XXX assumes 14.31818 MHz clock. */ 1275 1.1 bad } 1276 1.1 bad } 1277 1.1 bad 1278 1.1 bad int 1279 1.32 dsl tcic_log2(u_int val) 1280 1.1 bad { 1281 1.1 bad int i, l2; 1282 1.1 bad 1283 1.1 bad l2 = i = 0; 1284 1.1 bad while (val) { 1285 1.1 bad if (val & 1) 1286 1.1 bad l2 = i; 1287 1.1 bad i++; 1288 1.1 bad val >>= 1; 1289 1.1 bad } 1290 1.1 bad return l2; 1291 1.1 bad } 1292