tpmreg.h revision 1.4 1 /* $NetBSD: tpmreg.h,v 1.4 2019/06/22 12:57:41 maxv Exp $ */
2
3 /*
4 * Copyright (c) 2019 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Maxime Villard.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 /*
33 * TPM Interface Specification 1.2 (TIS12).
34 */
35
36 #define TPM_ACCESS 0x0000 /* 8bit register */
37 #define TPM_ACCESS_VALID __BIT(7)
38 #define TPM_ACCESS_ACTIVE_LOCALITY __BIT(5)
39 #define TPM_ACCESS_BEEN_SEIZED __BIT(4)
40 #define TPM_ACCESS_SEIZE __BIT(3)
41 #define TPM_ACCESS_PENDING_REQUEST __BIT(2)
42 #define TPM_ACCESS_REQUEST_USE __BIT(1)
43 #define TPM_ACCESS_ESTABLISHMENT __BIT(0)
44
45 #define TPM_INT_ENABLE 0x0008 /* 32bit register */
46 #define TPM_GLOBAL_INT_ENABLE __BIT(31)
47 #define TPM_CMD_READY_INT __BIT(7)
48 #define TPM_TYPE_POLARITY __BITS(4,3)
49 #define TPM_INT_LEVEL_HIGH __SHIFTIN(0, TPM_TYPE_POLARITY)
50 #define TPM_INT_LEVEL_LOW __SHIFTIN(1, TPM_TYPE_POLARITY)
51 #define TPM_INT_EDGE_RISING __SHIFTIN(2, TPM_TYPE_POLARITY)
52 #define TPM_INT_EDGE_FALLING __SHIFTIN(3, TPM_TYPE_POLARITY)
53 #define TPM_LOCALITY_CHANGE_INT __BIT(2)
54 #define TPM_STS_VALID_INT __BIT(1)
55 #define TPM_DATA_AVAIL_INT __BIT(0)
56
57 #define TPM_INT_VECTOR 0x000c /* 8bit register */
58 #define TPM_INT_STATUS 0x0010 /* 32bit register */
59
60 #define TPM_INTF_CAPABILITY 0x0014 /* 32bit register */
61 #define TPM_INTF_BURST_COUNT_STATIC __BIT(8)
62 #define TPM_INTF_CMD_READY_INT __BIT(7)
63 #define TPM_INTF_INT_EDGE_FALLING __BIT(6)
64 #define TPM_INTF_INT_EDGE_RISING __BIT(5)
65 #define TPM_INTF_INT_LEVEL_LOW __BIT(4)
66 #define TPM_INTF_INT_LEVEL_HIGH __BIT(3)
67 #define TPM_INTF_LOCALITY_CHANGE_INT __BIT(2)
68 #define TPM_INTF_STS_VALID_INT __BIT(1)
69 #define TPM_INTF_DATA_AVAIL_INT __BIT(0)
70 #define TPM_INTF_CAPABILITY_BITS \
71 "\020\01IDRDY\02ISTSV\03ILOCH\04IHIGH\05ILOW\06IRISE\07IFALL\010IRDY\011BCST"
72
73 #define TPM_STS 0x0018 /* 24bit register */
74 #define TPM_STS_BURST_COUNT __BITS(23,8)
75 #define TPM_STS_STATUS_BITS __BITS(7,0)
76 #define TPM_STS_VALID __BIT(7)
77 #define TPM_STS_CMD_READY __BIT(6)
78 #define TPM_STS_GO __BIT(5)
79 #define TPM_STS_DATA_AVAIL __BIT(4)
80 #define TPM_STS_DATA_EXPECT __BIT(3)
81 #define TPM_STS_RESP_RETRY __BIT(1)
82
83 #define TPM_DATA 0x0024 /* 32bit register */
84 #define TPM_ID 0x0f00 /* 32bit register */
85 #define TPM_REV 0x0f04 /* 8bit register */
86
87 /*
88 * Five localities, 4K per locality.
89 */
90 #define TPM_SPACE_SIZE 0x5000
91