tulipreg.h revision 1.10 1 1.10 thorpej /* $NetBSD: tulipreg.h,v 1.10 1999/09/29 18:50:39 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.1 thorpej * must display the following acknowledgement:
21 1.1 thorpej * This product includes software developed by the NetBSD
22 1.1 thorpej * Foundation, Inc. and its contributors.
23 1.1 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 thorpej * contributors may be used to endorse or promote products derived
25 1.1 thorpej * from this software without specific prior written permission.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej #ifndef _DEV_IC_TULIPREG_H_
41 1.1 thorpej #define _DEV_IC_TULIPREG_H_
42 1.1 thorpej
43 1.1 thorpej /*
44 1.1 thorpej * Register description for the Digital Semiconductor ``Tulip'' (21x4x)
45 1.1 thorpej * Ethernet controller family, and a variety of clone chips, including:
46 1.1 thorpej *
47 1.1 thorpej * - Macronix 98713, 98713A, 98715, 98715A, 98725 (PMAC):
48 1.1 thorpej *
49 1.1 thorpej * These chips are fairly straight-forward Tulip clones.
50 1.1 thorpej * The 98713 and 98713A have an MII. All have an internal
51 1.1 thorpej * transciever capable of NWAY. The 98713A, 98715A, and
52 1.1 thorpej * 98725 support power management.
53 1.1 thorpej *
54 1.1 thorpej * - Lite-On 82C168, 82C169 (PNIC):
55 1.1 thorpej *
56 1.1 thorpej * These are Tulip clones with a few small differences; the
57 1.1 thorpej * EEPROM is accessed totally differently, as is the MII.
58 1.1 thorpej * The PNIC also has a built-in NWAY transciever.
59 1.1 thorpej *
60 1.1 thorpej * - Winbond 89C840F
61 1.1 thorpej *
62 1.1 thorpej * Fairly straight-forward Tulip clone, with the exception
63 1.1 thorpej * that registers don't have a pad longword between them,
64 1.1 thorpej * and the receive filter is set up differently: instead of
65 1.1 thorpej * a setup packet, we have 2 32-bit multicast hash table
66 1.1 thorpej * registers, and 2 station address registers.
67 1.1 thorpej *
68 1.10 thorpej * - ADMtek AL981
69 1.10 thorpej *
70 1.10 thorpej * These clones have power management, Wake-On-Lan, and don't
71 1.10 thorpej * use a setup frame to program the receive filter. Instead,
72 1.10 thorpej * we have station address and multicast hash registers. We
73 1.10 thorpej * talk to the network over a built-in PHY which we communicate
74 1.10 thorpej * with over special PHY access registers. Note that starting
75 1.10 thorpej * at CSR16, the AL981 registers no longer have the pad word!
76 1.10 thorpej * That is to say, CSR16 is in the normal place, and CSR17 is
77 1.10 thorpej * CSR16 + 4.
78 1.10 thorpej *
79 1.1 thorpej * Some of the clone chips have different registers, and some have
80 1.1 thorpej * different bits in the same registers. These will be denoted by
81 1.10 thorpej * PMAC, PNIC, WINB, and ADM in the register/bit names.
82 1.1 thorpej */
83 1.1 thorpej
84 1.1 thorpej /*
85 1.1 thorpej * Tulip buffer descriptor. Must be 4-byte aligned.
86 1.1 thorpej *
87 1.1 thorpej * Note for receive descriptors, the byte count fields must
88 1.1 thorpej * be a multiple of 4.
89 1.1 thorpej */
90 1.1 thorpej struct tulip_desc {
91 1.1 thorpej __volatile u_int32_t td_status; /* Status */
92 1.1 thorpej __volatile u_int32_t td_ctl; /* Control and Byte Counts */
93 1.1 thorpej __volatile u_int32_t td_bufaddr1; /* Buffer Address 1 */
94 1.1 thorpej __volatile u_int32_t td_bufaddr2; /* Buffer Address 2 */
95 1.1 thorpej };
96 1.1 thorpej
97 1.1 thorpej /*
98 1.1 thorpej * Descriptor Status bits common to transmit and receive.
99 1.1 thorpej */
100 1.1 thorpej #define TDSTAT_OWN 0x80000000 /* Tulip owns descriptor */
101 1.1 thorpej #define TDSTAT_ES 0x00008000 /* Error Summary */
102 1.1 thorpej
103 1.1 thorpej /*
104 1.1 thorpej * Descriptor Status bits for Receive Descriptor.
105 1.1 thorpej */
106 1.1 thorpej #define TDSTAT_Rx_FF 0x40000000 /* Filtering Fail */
107 1.2 thorpej #define TDSTAT_WINB_Rx_RCMP 0x40000000 /* Receive Complete */
108 1.1 thorpej #define TDSTAT_Rx_FL 0x3fff0000 /* Frame Length including CRC */
109 1.1 thorpej #define TDSTAT_Rx_DE 0x00004000 /* Descriptor Error */
110 1.1 thorpej #define TDSTAT_Rx_DT 0x00003000 /* Data Type */
111 1.1 thorpej #define TDSTAT_Rx_RF 0x00000800 /* Runt Frame */
112 1.1 thorpej #define TDSTAT_Rx_MF 0x00000400 /* Multicast Frame */
113 1.1 thorpej #define TDSTAT_Rx_FS 0x00000200 /* First Descriptor */
114 1.1 thorpej #define TDSTAT_Rx_LS 0x00000100 /* Last Descriptor */
115 1.1 thorpej #define TDSTAT_Rx_TL 0x00000080 /* Frame Too Long */
116 1.1 thorpej #define TDSTAT_Rx_CS 0x00000040 /* Collision Seen */
117 1.1 thorpej #define TDSTAT_Rx_RT 0x00000020 /* Frame Type */
118 1.1 thorpej #define TDSTAT_Rx_RW 0x00000010 /* Receive Watchdog */
119 1.1 thorpej #define TDSTAT_Rx_RE 0x00000008 /* Report on MII Error */
120 1.1 thorpej #define TDSTAT_Rx_DB 0x00000004 /* Dribbling Bit */
121 1.1 thorpej #define TDSTAT_Rx_CE 0x00000002 /* CRC Error */
122 1.1 thorpej #define TDSTAT_Rx_ZER 0x00000001 /* Zero (always 0) */
123 1.1 thorpej
124 1.1 thorpej #define TDSTAT_Rx_LENGTH(x) (((x) & TDSTAT_Rx_FL) >> 16)
125 1.1 thorpej
126 1.1 thorpej #define TDSTAT_Rx_DT_SR 0x00000000 /* Serial Received Frame */
127 1.1 thorpej #define TDSTAT_Rx_DT_IL 0x00001000 /* Internal Loopback Frame */
128 1.1 thorpej #define TDSTAT_Rx_DT_EL 0x00002000 /* External Loopback Frame */
129 1.1 thorpej #define TDSTAT_Rx_DT_r 0x00003000 /* Reserved */
130 1.1 thorpej
131 1.1 thorpej /*
132 1.1 thorpej * Descriptor Status bits for Transmit Descriptor.
133 1.1 thorpej */
134 1.2 thorpej #define TDSTAT_WINB_Tx_TE 0x00008000 /* Transmit Error */
135 1.1 thorpej #define TDSTAT_Tx_TO 0x00004000 /* Transmit Jabber Timeout */
136 1.1 thorpej #define TDSTAT_Tx_LO 0x00000800 /* Loss of Carrier */
137 1.1 thorpej #define TDSTAT_Tx_NC 0x00000400 /* No Carrier */
138 1.1 thorpej #define TDSTAT_Tx_LC 0x00000200 /* Late Collision */
139 1.1 thorpej #define TDSTAT_Tx_EC 0x00000100 /* Excessive Collisions */
140 1.1 thorpej #define TDSTAT_Tx_HF 0x00000080 /* Heartbeat Fail */
141 1.1 thorpej #define TDSTAT_Tx_CC 0x00000078 /* Collision Count */
142 1.1 thorpej #define TDSTAT_Tx_LF 0x00000004 /* Link Fail */
143 1.1 thorpej #define TDSTAT_Tx_UF 0x00000002 /* Underflow Error */
144 1.1 thorpej #define TDSTAT_Tx_DE 0x00000001 /* Deferred */
145 1.1 thorpej
146 1.1 thorpej #define TDSTAT_Tx_COLLISIONS(x) (((x) & TDSTAT_Tx_CC) >> 3)
147 1.1 thorpej
148 1.1 thorpej /*
149 1.1 thorpej * Descriptor Control bits common to transmit and receive.
150 1.1 thorpej */
151 1.1 thorpej #define TDCTL_SIZE1 0x000007ff /* Size of buffer 1 */
152 1.1 thorpej #define TDCTL_SIZE1_SHIFT 0
153 1.1 thorpej
154 1.1 thorpej #define TDCTL_SIZE2 0x003ff800 /* Size of buffer 2 */
155 1.1 thorpej #define TDCTL_SIZE2_SHIFT 11
156 1.1 thorpej
157 1.1 thorpej #define TDCTL_ER 0x02000000 /* End of Ring */
158 1.1 thorpej #define TDCTL_CH 0x01000000 /* Second Address Chained */
159 1.1 thorpej
160 1.1 thorpej /*
161 1.1 thorpej * Descriptor Control bits for Transmit Descriptor.
162 1.1 thorpej */
163 1.1 thorpej #define TDCTL_Tx_IC 0x80000000 /* Interrupt on Completion */
164 1.1 thorpej #define TDCTL_Tx_LS 0x40000000 /* Last Segment */
165 1.1 thorpej #define TDCTL_Tx_FS 0x20000000 /* First Segment */
166 1.1 thorpej #define TDCTL_Tx_FT1 0x10000000 /* Filtering Type 1 */
167 1.1 thorpej #define TDCTL_Tx_SET 0x08000000 /* Setup Packet */
168 1.1 thorpej #define TDCTL_Tx_AC 0x04000000 /* Add CRC Disable */
169 1.1 thorpej #define TDCTL_Tx_DPD 0x00800000 /* Disabled Padding */
170 1.1 thorpej #define TDCTL_Tx_FT0 0x00400000 /* Filtering Type 0 */
171 1.1 thorpej
172 1.1 thorpej /*
173 1.1 thorpej * The Tulip filter is programmed by "transmitting" a Setup Packet
174 1.1 thorpej * (indicated by TDCTL_Tx_SET). The filtering type is indicated
175 1.1 thorpej * as follows:
176 1.1 thorpej *
177 1.1 thorpej * FT1 FT0 Description
178 1.1 thorpej * --- --- -----------
179 1.1 thorpej * 0 0 Perfect Filtering: The Tulip interprets the
180 1.1 thorpej * descriptor buffer as a table of 16 MAC addresses
181 1.1 thorpej * that the Tulip should receive.
182 1.1 thorpej *
183 1.1 thorpej * 0 1 Hash Filtering: The Tulip interprets the
184 1.1 thorpej * descriptor buffer as a 512-bit hash table
185 1.1 thorpej * plus one perfect address. If the incoming
186 1.1 thorpej * address is Multicast, the hash table filters
187 1.1 thorpej * the address, else the address is filtered by
188 1.1 thorpej * the perfect address.
189 1.1 thorpej *
190 1.1 thorpej * 1 0 Inverse Filtering: Like Perfect Filtering, except
191 1.1 thorpej * the table is addresses that the Tulip does NOT
192 1.1 thorpej * receive.
193 1.1 thorpej *
194 1.1 thorpej * 1 1 Hash-only Filtering: Like Hash Filtering, but
195 1.1 thorpej * physical addresses are matched by the hash table
196 1.1 thorpej * as well, and not by matching a single perfect
197 1.1 thorpej * address.
198 1.1 thorpej *
199 1.1 thorpej * A Setup Packet must always be 192 bytes long. The Tulip can store
200 1.1 thorpej * 16 MAC addresses. If not all 16 are specified in Perfect Filtering
201 1.1 thorpej * or Inverse Filtering mode, then unused entries should duplicate
202 1.1 thorpej * one of the valid entries.
203 1.1 thorpej */
204 1.1 thorpej #define TDCTL_Tx_FT_PERFECT 0
205 1.1 thorpej #define TDCTL_Tx_FT_HASH TDCTL_Tx_FT0
206 1.1 thorpej #define TDCTL_Tx_FT_INVERSE TDCTL_Tx_FT1
207 1.1 thorpej #define TDCTL_Tx_FT_HASHONLY (TDCTL_Tx_FT1|TDCTL_Tx_FT0)
208 1.1 thorpej
209 1.1 thorpej #define TULIP_SETUP_PACKET_LEN 192
210 1.1 thorpej #define TULIP_MAXADDRS 16
211 1.1 thorpej #define TULIP_MCHASHSIZE 512
212 1.1 thorpej
213 1.1 thorpej /*
214 1.1 thorpej * Maximum size of a Tulip Ethernet Address ROM or SROM.
215 1.1 thorpej */
216 1.1 thorpej #define TULIP_MAX_ROM_SIZE 128
217 1.1 thorpej
218 1.1 thorpej /*
219 1.4 thorpej * Format of the standard Tulip SROM information:
220 1.4 thorpej *
221 1.4 thorpej * Byte offset Size Usage
222 1.4 thorpej * 0 18 reserved
223 1.4 thorpej * 18 1 SROM Format Version
224 1.4 thorpej * 19 1 Chip Count
225 1.4 thorpej * 20 6 IEEE Network Address
226 1.4 thorpej * 26 1 Chip 0 Device Number
227 1.4 thorpej * 27 2 Chip 0 Info Leaf Offset
228 1.4 thorpej * 29 1 Chip 1 Device Number
229 1.4 thorpej * 30 2 Chip 1 Info Leaf Offset
230 1.4 thorpej * 32 1 Chip 2 Device Number
231 1.4 thorpej * 33 2 Chip 2 Info Leaf Offset
232 1.4 thorpej * ... 1 Chip n Device Number
233 1.4 thorpej * ... 2 Chip n Info Leaf Offset
234 1.4 thorpej * ... ... ...
235 1.4 thorpej * Chip Info Leaf Information
236 1.4 thorpej * ...
237 1.4 thorpej * ...
238 1.4 thorpej * ...
239 1.4 thorpej * 126 2 CRC32 checksum
240 1.4 thorpej */
241 1.4 thorpej #define TULIP_ROM_SROM_FORMAT_VERION 18 /* B */
242 1.4 thorpej #define TULIP_ROM_CHIP_COUNT 19 /* B */
243 1.4 thorpej #define TULIP_ROM_IEEE_NETWORK_ADDRESS 20
244 1.6 thorpej #define TULIP_ROM_CHIPn_DEVICE_NUMBER(n) (26 + ((n) * 3))/* B */
245 1.4 thorpej #define TULIP_ROM_CHIPn_INFO_LEAF_OFFSET(n) (27 + ((n) * 3))/* W */
246 1.4 thorpej #define TULIP_ROM_CRC32_CHECKSUM 126 /* W */
247 1.4 thorpej
248 1.4 thorpej #define TULIP_ROM_IL_SELECT_CONN_TYPE 0 /* W */
249 1.4 thorpej #define TULIP_ROM_IL_MEDIA_COUNT 2 /* B */
250 1.4 thorpej #define TULIP_ROM_IL_MEDIAn_BLOCK_BASE 3
251 1.4 thorpej
252 1.4 thorpej #define SELECT_CONN_TYPE_TP 0x0000
253 1.8 thorpej #define SELECT_CONN_TYPE_BNC 0x0001
254 1.8 thorpej #define SELECT_CONN_TYPE_AUI 0x0002
255 1.8 thorpej #define SELECT_CONN_TYPE_100TX 0x0003
256 1.8 thorpej #define SELECT_CONN_TYPE_100T4 0x0006
257 1.8 thorpej #define SELECT_CONN_TYPE_100FX 0x0007
258 1.8 thorpej #define SELECT_CONN_TYPE MII_10T 0x0009
259 1.8 thorpej #define SELECT_CONN_TYPE_MII_100TX 0x000d
260 1.8 thorpej #define SELECT_CONN_TYPE_MII_100T4 0x000f
261 1.8 thorpej #define SELECT_CONN_TYPE_MII_100FX 0x0010
262 1.4 thorpej #define SELECT_CONN_TYPE_TP_AUTONEG 0x0100
263 1.4 thorpej #define SELECT_CONN_TYPE_TP_FDX 0x0204
264 1.8 thorpej #define SELECT_CONN_TYPE_MII_10T_FDX 0x020a
265 1.8 thorpej #define SELECT_CONN_TYPE_100TX_FDX 0x020e
266 1.8 thorpej #define SELECT_CONN_TYPE_MII_100TX_FDX 0x0211
267 1.4 thorpej #define SELECT_CONN_TYPE_TP_NOLINKPASS 0x0400
268 1.4 thorpej #define SELECT_CONN_TYPE_ASENSE 0x0800
269 1.8 thorpej #define SELECT_CONN_TYPE_ASENSE_POWERUP 0x8800
270 1.4 thorpej #define SELECT_CONN_TYPE_ASENSE_AUTONEG 0x0900
271 1.4 thorpej
272 1.4 thorpej #define TULIP_ROM_MB_MEDIA_CODE 0x3f
273 1.4 thorpej #define TULIP_ROM_MB_MEDIA_TP 0x00
274 1.4 thorpej #define TULIP_ROM_MB_MEDIA_BNC 0x01
275 1.4 thorpej #define TULIP_ROM_MB_MEDIA_AUI 0x02
276 1.8 thorpej #define TULIP_ROM_MB_MEDIA_100TX 0x03
277 1.4 thorpej #define TULIP_ROM_MB_MEDIA_TP_FDX 0x04
278 1.8 thorpej #define TULIP_ROM_MB_MEDIA_100TX_FDX 0x05
279 1.8 thorpej #define TULIP_ROM_MB_MEDIA_100T4 0x06
280 1.8 thorpej #define TULIP_ROM_MB_MEDIA_100FX 0x07
281 1.8 thorpej #define TULIP_ROM_MB_MEDIA_100FX_FDX 0x08
282 1.4 thorpej
283 1.4 thorpej #define TULIP_ROM_MB_EXT 0x40
284 1.4 thorpej
285 1.4 thorpej #define TULIP_ROM_MB_CSR13 1 /* W */
286 1.4 thorpej #define TULIP_ROM_MB_CSR14 3 /* W */
287 1.4 thorpej #define TULIP_ROM_MB_CSR15 5 /* W */
288 1.4 thorpej
289 1.4 thorpej #define TULIP_ROM_MB_SIZE(mc) (((mc) & TULIP_ROM_MB_EXT) ? 7 : 1)
290 1.7 thorpej
291 1.8 thorpej #define TULIP_ROM_MB_NOINDICATOR 0x8000
292 1.8 thorpej #define TULIP_ROM_MB_DEFAULT 0x4000
293 1.8 thorpej #define TULIP_ROM_MB_POLARITY 0x0080
294 1.8 thorpej #define TULIP_ROM_MB_OPMODE(x) (((x) & 0x71) << 18)
295 1.8 thorpej #define TULIP_ROM_MB_BITPOS(x) (1 << (((x) & 0x0e) >> 1))
296 1.8 thorpej
297 1.7 thorpej #define TULIP_ROM_MB_21140_GPR 0 /* 21140[A] GPR block */
298 1.7 thorpej #define TULIP_ROM_MB_21140_MII 1 /* 21140[A] MII block */
299 1.7 thorpej #define TULIP_ROM_MB_21142_SIA 2 /* 2114[23] SIA block */
300 1.7 thorpej #define TULIP_ROM_MB_21142_MII 3 /* 2114[23] MII block */
301 1.7 thorpej #define TULIP_ROM_MB_21143_SYM 4 /* 21143 SYM block */
302 1.7 thorpej #define TULIP_ROM_MB_21143_RESET 5 /* 21143 reset block */
303 1.4 thorpej
304 1.4 thorpej #define TULIP_ROM_GETW(data, off) ((data)[(off)] | ((data)[(off) + 1]) << 8)
305 1.4 thorpej
306 1.4 thorpej /*
307 1.1 thorpej * Tulip control registers.
308 1.1 thorpej */
309 1.1 thorpej
310 1.1 thorpej #define TULIP_CSR0 0x00
311 1.1 thorpej #define TULIP_CSR1 0x08
312 1.1 thorpej #define TULIP_CSR2 0x10
313 1.1 thorpej #define TULIP_CSR3 0x18
314 1.1 thorpej #define TULIP_CSR4 0x20
315 1.1 thorpej #define TULIP_CSR5 0x28
316 1.1 thorpej #define TULIP_CSR6 0x30
317 1.1 thorpej #define TULIP_CSR7 0x38
318 1.1 thorpej #define TULIP_CSR8 0x40
319 1.1 thorpej #define TULIP_CSR9 0x48
320 1.1 thorpej #define TULIP_CSR10 0x50
321 1.1 thorpej #define TULIP_CSR11 0x58
322 1.1 thorpej #define TULIP_CSR12 0x60
323 1.1 thorpej #define TULIP_CSR13 0x68
324 1.1 thorpej #define TULIP_CSR14 0x70
325 1.1 thorpej #define TULIP_CSR15 0x78
326 1.1 thorpej #define TULIP_CSR16 0x80
327 1.1 thorpej #define TULIP_CSR17 0x88
328 1.1 thorpej #define TULIP_CSR18 0x90
329 1.1 thorpej #define TULIP_CSR19 0x98
330 1.1 thorpej #define TULIP_CSR20 0xa0
331 1.5 thorpej
332 1.5 thorpej #define TULIP_CSR_INDEX(csr) ((csr) >> 3)
333 1.1 thorpej
334 1.1 thorpej /* CSR0 - Bus Mode */
335 1.1 thorpej #define CSR_BUSMODE TULIP_CSR0
336 1.1 thorpej #define BUSMODE_SWR 0x00000001 /* software reset */
337 1.1 thorpej #define BUSMODE_BAR 0x00000002 /* bus arbitration */
338 1.1 thorpej #define BUSMODE_DSL 0x0000007c /* descriptor skip length */
339 1.1 thorpej #define BUSMODE_BLE 0x00000080 /* big endian */
340 1.1 thorpej /* programmable burst length */
341 1.1 thorpej #define BUSMODE_PBL_DEFAULT 0x00000000 /* default value */
342 1.1 thorpej #define BUSMODE_PBL_1LW 0x00000100 /* 1 longword */
343 1.1 thorpej #define BUSMODE_PBL_2LW 0x00000200 /* 2 longwords */
344 1.1 thorpej #define BUSMODE_PBL_4LW 0x00000400 /* 4 longwords */
345 1.1 thorpej #define BUSMODE_PBL_8LW 0x00000800 /* 8 longwords */
346 1.1 thorpej #define BUSMODE_PBL_16LW 0x00001000 /* 16 longwords */
347 1.1 thorpej #define BUSMODE_PBL_32LW 0x00002000 /* 32 longwords */
348 1.1 thorpej /* cache alignment */
349 1.1 thorpej #define BUSMODE_CAL_NONE 0x00000000 /* no alignment */
350 1.1 thorpej #define BUSMODE_CAL_8LW 0x00004000 /* 8 longwords */
351 1.1 thorpej #define BUSMODE_CAL_16LW 0x00008000 /* 16 longwords */
352 1.1 thorpej #define BUSMODE_CAL_32LW 0x0000c000 /* 32 longwords */
353 1.1 thorpej #define BUSMODE_DAS 0x00010000 /* diagnostic address space */
354 1.1 thorpej /* must be zero on most */
355 1.1 thorpej /* transmit auto-poll */
356 1.2 thorpej /*
357 1.2 thorpej * Transmit auto-polling not supported on:
358 1.2 thorpej * Winbond 89C040F
359 1.2 thorpej */
360 1.1 thorpej #define BUSMODE_TAP_NONE 0x00000000 /* no auto-polling */
361 1.1 thorpej #define BUSMODE_TAP_200us 0x00020000 /* 200 uS */
362 1.1 thorpej #define BUSMODE_TAP_800us 0x00040000 /* 400 uS */
363 1.1 thorpej #define BUSMODE_TAP_1_6ms 0x00060000 /* 1.6 mS */
364 1.1 thorpej #define BUSMODE_TAP_12_8us 0x00080000 /* 12.8 uS (21041+) */
365 1.1 thorpej #define BUSMODE_TAP_25_6us 0x000a0000 /* 25.6 uS (21041+) */
366 1.1 thorpej #define BUSMODE_TAP_51_2us 0x000c0000 /* 51.2 uS (21041+) */
367 1.1 thorpej #define BUSMODE_TAP_102_4us 0x000e0000 /* 102.4 uS (21041+) */
368 1.1 thorpej #define BUSMODE_DBO 0x00100000 /* desc-only b/e (21041+) */
369 1.1 thorpej #define BUSMODE_RME 0x00200000 /* rd/mult enab (21140+) */
370 1.2 thorpej #define BUSMODE_WINB_WAIT 0x00200000 /* wait state insertion */
371 1.1 thorpej #define BUSMODE_RLE 0x00800000 /* rd/line enab (21140+) */
372 1.1 thorpej #define BUSMODE_WLE 0x01000000 /* wt/line enab (21140+) */
373 1.1 thorpej #define BUSMODE_PNIC_MBO 0x04000000 /* magic `must be one' bit */
374 1.1 thorpej /* on Lite-On PNIC */
375 1.1 thorpej
376 1.1 thorpej
377 1.1 thorpej /* CSR1 - Transmit Poll Demand */
378 1.1 thorpej #define CSR_TXPOLL TULIP_CSR1
379 1.1 thorpej #define TXPOLL_TPD 0x00000001 /* transmit poll demand */
380 1.1 thorpej
381 1.1 thorpej
382 1.1 thorpej /* CSR2 - Receive Poll Demand */
383 1.1 thorpej #define CSR_RXPOLL TULIP_CSR2
384 1.1 thorpej #define RXPOLL_RPD 0x00000001 /* receive poll demand */
385 1.1 thorpej
386 1.1 thorpej
387 1.1 thorpej /* CSR3 - Receive List Base Address */
388 1.1 thorpej #define CSR_RXLIST TULIP_CSR3
389 1.1 thorpej
390 1.1 thorpej /* CSR4 - Transmit List Base Address */
391 1.1 thorpej #define CSR_TXLIST TULIP_CSR4
392 1.1 thorpej
393 1.1 thorpej /* CSR5 - Status */
394 1.1 thorpej #define CSR_STATUS TULIP_CSR5
395 1.1 thorpej #define STATUS_TI 0x00000001 /* transmit interrupt */
396 1.1 thorpej #define STATUS_TPS 0x00000002 /* transmit process stopped */
397 1.1 thorpej #define STATUS_TU 0x00000004 /* transmit buffer unavail */
398 1.1 thorpej #define STATUS_TJT 0x00000008 /* transmit jabber timeout */
399 1.2 thorpej #define STATUS_WINB_REI 0x00000008 /* receive early interrupt */
400 1.1 thorpej #define STATUS_LNPANC 0x00000010 /* link pass (21041) */
401 1.2 thorpej #define STATUS_WINB_RERR 0x00000010 /* receive error */
402 1.1 thorpej #define STATUS_UNF 0x00000020 /* transmit underflow */
403 1.1 thorpej #define STATUS_RI 0x00000040 /* receive interrupt */
404 1.1 thorpej #define STATUS_RU 0x00000080 /* receive buffer unavail */
405 1.1 thorpej #define STATUS_RPS 0x00000100 /* receive process stopped */
406 1.1 thorpej #define STATUS_RWT 0x00000200 /* receive watchdog timeout */
407 1.1 thorpej #define STATUS_AT 0x00000400 /* SIA AUI/TP pin changed
408 1.1 thorpej (21040) */
409 1.2 thorpej #define STATUS_WINB_TEI 0x00000400 /* transmit early interrupt */
410 1.1 thorpej #define STATUS_FD 0x00000800 /* full duplex short frame
411 1.1 thorpej received (21040) */
412 1.1 thorpej #define STATUS_TM 0x00000800 /* timer expired (21041) */
413 1.1 thorpej #define STATUS_LNF 0x00001000 /* link fail (21040) */
414 1.1 thorpej #define STATUS_SE 0x00002000 /* system error */
415 1.1 thorpej #define STATUS_ER 0x00004000 /* early receive (21041) */
416 1.1 thorpej #define STATUS_AIS 0x00008000 /* abnormal interrupt summary */
417 1.1 thorpej #define STATUS_NIS 0x00010000 /* normal interrupt summary */
418 1.1 thorpej #define STATUS_RS 0x000e0000 /* receive process state */
419 1.1 thorpej #define STATUS_RS_STOPPED 0x00000000 /* Stopped */
420 1.1 thorpej #define STATUS_RS_FETCH 0x00020000 /* Running - fetch receive
421 1.1 thorpej descriptor */
422 1.1 thorpej #define STATUS_RS_CHECK 0x00040000 /* Running - check for end
423 1.1 thorpej of receive */
424 1.1 thorpej #define STATUS_RS_WAIT 0x00060000 /* Running - wait for packet */
425 1.1 thorpej #define STATUS_RS_SUSPENDED 0x00080000 /* Suspended */
426 1.1 thorpej #define STATUS_RS_CLOSE 0x000a0000 /* Running - close receive
427 1.1 thorpej descriptor */
428 1.1 thorpej #define STATUS_RS_FLUSH 0x000c0000 /* Running - flush current
429 1.1 thorpej frame from FIFO */
430 1.1 thorpej #define STATUS_RS_QUEUE 0x000e0000 /* Running - queue current
431 1.1 thorpej frame from FIFO into
432 1.1 thorpej buffer */
433 1.1 thorpej #define STATUS_TS 0x00700000 /* transmit process state */
434 1.1 thorpej #define STATUS_TS_STOPPED 0x00000000 /* Stopped */
435 1.1 thorpej #define STATUS_TS_FETCH 0x00100000 /* Running - fetch transmit
436 1.1 thorpej descriptor */
437 1.1 thorpej #define STATUS_TS_WAIT 0x00200000 /* Running - wait for end
438 1.1 thorpej of transmission */
439 1.1 thorpej #define STATUS_TS_READING 0x00300000 /* Running - read buffer from
440 1.1 thorpej memory and queue into
441 1.1 thorpej FIFO */
442 1.1 thorpej #define STATUS_TS_RESERVED 0x00400000 /* RESERVED */
443 1.1 thorpej #define STATUS_TS_SETUP 0x00500000 /* Running - Setup packet */
444 1.1 thorpej #define STATUS_TS_SUSPENDED 0x00600000 /* Suspended */
445 1.1 thorpej #define STATUS_TS_CLOSE 0x00700000 /* Running - close transmit
446 1.1 thorpej descriptor */
447 1.1 thorpej #define STATUS_EB 0x03800000 /* error bits */
448 1.1 thorpej #define STATUS_EB_PARITY 0x00000000 /* parity errror */
449 1.1 thorpej #define STATUS_EB_MABT 0x00800000 /* master abort */
450 1.1 thorpej #define STATUS_EB_TABT 0x01000000 /* target abort */
451 1.3 thorpej #define STATUS_PNIC_TXABORT 0x04000000 /* transmit aborted */
452 1.1 thorpej
453 1.1 thorpej
454 1.1 thorpej /* CSR6 - Operation Mode */
455 1.1 thorpej #define CSR_OPMODE TULIP_CSR6
456 1.1 thorpej #define OPMODE_HP 0x00000001 /* hash/perfect mode (ro) */
457 1.1 thorpej #define OPMODE_SR 0x00000002 /* start receive */
458 1.1 thorpej #define OPMODE_HO 0x00000004 /* hash only mode (ro) */
459 1.1 thorpej #define OPMODE_PB 0x00000008 /* pass bad frames */
460 1.2 thorpej #define OPMODE_WINB_APP 0x00000008 /* accept all physcal packet */
461 1.1 thorpej #define OPMODE_IF 0x00000010 /* inverse filter mode (ro) */
462 1.2 thorpej #define OPMODE_WINB_AMP 0x00000010 /* accept multicast packet */
463 1.1 thorpej #define OPMODE_SB 0x00000020 /* start backoff counter */
464 1.2 thorpej #define OPMODE_WINB_ABP 0x00000020 /* accept broadcast packet */
465 1.1 thorpej #define OPMODE_PR 0x00000040 /* promiscuous mode */
466 1.2 thorpej #define OPMODE_WINB_ARP 0x00000040 /* accept runt packet */
467 1.1 thorpej #define OPMODE_PM 0x00000080 /* pass all multicast */
468 1.2 thorpej #define OPMODE_WINB_AEP 0x00000080 /* accept error packet */
469 1.1 thorpej #define OPMODE_FKD 0x00000100 /* flaky oscillator disable */
470 1.1 thorpej #define OPMODE_FD 0x00000200 /* full-duplex mode */
471 1.1 thorpej #define OPMODE_OM 0x00000c00 /* operating mode */
472 1.1 thorpej #define OPMODE_OM_NORMAL 0x00000000 /* normal mode */
473 1.1 thorpej #define OPMODE_OM_INTLOOP 0x00000400 /* internal loopback */
474 1.1 thorpej #define OPMODE_OM_EXTLOOP 0x00000800 /* external loopback */
475 1.1 thorpej #define OPMODE_FC 0x00001000 /* force collision */
476 1.1 thorpej #define OPMODE_ST 0x00002000 /* start transmitter */
477 1.1 thorpej #define OPMODE_TR 0x0000c000 /* threshold control */
478 1.1 thorpej #define OPMODE_TR_72 0x00000000 /* 72 bytes */
479 1.1 thorpej #define OPMODE_TR_96 0x00004000 /* 96 bytes */
480 1.1 thorpej #define OPMODE_TR_128 0x00008000 /* 128 bytes */
481 1.1 thorpej #define OPMODE_TR_160 0x0000c000 /* 160 bytes */
482 1.2 thorpej #define OPMODE_WINB_TTH 0x001fc000 /* transmit threshold */
483 1.2 thorpej #define OPMODE_WINB_TTH_SHIFT 14
484 1.1 thorpej #define OPMODE_BP 0x00010000 /* backpressure enable */
485 1.1 thorpej #define OPMODE_CA 0x00020000 /* capture effect enable */
486 1.4 thorpej #define OPMODE_PNIC_TBEN 0x00020000 /* Tx backoff offset enable */
487 1.1 thorpej #define OPMODE_PS 0x00040000 /* port select:
488 1.1 thorpej 1 = MII/SYM, 0 = SRL
489 1.1 thorpej (21140) */
490 1.1 thorpej #define OPMODE_HBD 0x00080000 /* heartbeat disable:
491 1.1 thorpej set in MII/SYM 100mbps,
492 1.1 thorpej set according to PHY
493 1.1 thorpej in MII 10mbps mode
494 1.1 thorpej (21140) */
495 1.3 thorpej #define OPMODE_PNIC_IT 0x00100000 /* immediate transmit */
496 1.1 thorpej #define OPMODE_SF 0x00200000 /* store and forward mode
497 1.1 thorpej (21140) */
498 1.2 thorpej #define OPMODE_WINB_REIT 0x1fe00000 /* receive eartly intr thresh */
499 1.2 thorpej #define OPMODE_WINB_REIT_SHIFT 21
500 1.1 thorpej #define OPMODE_TTM 0x00400000 /* Transmit Threshold Mode:
501 1.1 thorpej 1 = 10mbps, 0 = 100mbps
502 1.1 thorpej (21140) */
503 1.1 thorpej #define OPMODE_PCS 0x00800000 /* PCS function (21140) */
504 1.1 thorpej #define OPMODE_SCR 0x01000000 /* scrambler mode (21140) */
505 1.1 thorpej #define OPMODE_MBO 0x02000000 /* must be one (21140) */
506 1.3 thorpej #define OPMODE_PNIC_DRC 0x20000000 /* don't include CRC in Rx
507 1.1 thorpej frames (PNIC) */
508 1.2 thorpej #define OPMODE_WINB_FES 0x20000000 /* fast ethernet select */
509 1.1 thorpej #define OPMODE_RA 0x40000000 /* receive all (21140) */
510 1.3 thorpej #define OPMODE_PNIC_EED 0x40000000 /* 1 == ext, 0 == int ENDEC
511 1.1 thorpej (PNIC) */
512 1.2 thorpej #define OPMODE_WINB_TEIO 0x40000000 /* transmit early intr on */
513 1.1 thorpej #define OPMODE_SC 0x80000000 /* special capture effect
514 1.1 thorpej enable (21041+) */
515 1.2 thorpej #define OPMODE_WINB_REIO 0x80000000 /* receive early intr on */
516 1.8 thorpej
517 1.8 thorpej /* Shorthand for media-related OPMODE bits */
518 1.8 thorpej #define OPMODE_MEDIA_BITS (OPMODE_PS|OPMODE_PCS|OPMODE_SCR)
519 1.1 thorpej
520 1.1 thorpej /* CSR7 - Interrupt Enable */
521 1.1 thorpej #define CSR_INTEN TULIP_CSR7
522 1.1 thorpej /* See bits for CSR5 -- Status */
523 1.1 thorpej
524 1.1 thorpej
525 1.1 thorpej /* CSR8 - Missed Frames */
526 1.1 thorpej #define CSR_MISSED TULIP_CSR8
527 1.1 thorpej #define MISSED_MFC 0x0000ffff /* missed packet count */
528 1.1 thorpej #define MISSED_MFO 0x00010000 /* missed packet count
529 1.1 thorpej overflowed */
530 1.1 thorpej #define MISSED_FOC 0x0ffe0000 /* fifo overflow counter
531 1.1 thorpej (21140) */
532 1.1 thorpej #define MISSED_OCO 0x10000000 /* overflow counter overflowed
533 1.1 thorpej (21140) */
534 1.1 thorpej
535 1.1 thorpej #define MISSED_GETMFC(x) ((x) & MISSED_MFC)
536 1.1 thorpej #define MISSED_GETFOC(x) (((x) & MISSED_FOC) >> 17)
537 1.1 thorpej
538 1.1 thorpej
539 1.1 thorpej /* CSR9 - MII, SROM, Boot ROM, Ethernet Address ROM register. */
540 1.1 thorpej #define CSR_MIIROM TULIP_CSR9
541 1.1 thorpej #define MIIROM_DATA 0x000000ff /* byte of data from
542 1.1 thorpej Ethernet Address ROM
543 1.1 thorpej (21040), byte of data
544 1.1 thorpej to/from Boot ROM (21041+) */
545 1.1 thorpej #define MIIROM_SROMCS 0x00000001 /* SROM chip select */
546 1.1 thorpej #define MIIROM_SROMSK 0x00000002 /* SROM clock */
547 1.1 thorpej #define MIIROM_SROMDI 0x00000004 /* SROM data in (to) */
548 1.1 thorpej #define MIIROM_SROMDO 0x00000008 /* SROM data out (from) */
549 1.1 thorpej #define MIIROM_REG 0x00000400 /* external register select */
550 1.1 thorpej #define MIIROM_SR 0x00000800 /* SROM select */
551 1.1 thorpej #define MIIROM_BR 0x00001000 /* boot ROM select */
552 1.1 thorpej #define MIIROM_WR 0x00002000 /* write to boot ROM */
553 1.1 thorpej #define MIIROM_RD 0x00004000 /* read from boot ROM */
554 1.1 thorpej #define MIIROM_MOD 0x00008000 /* mode select (ro) (21041) */
555 1.1 thorpej #define MIIROM_MDC 0x00010000 /* MII clock */
556 1.1 thorpej #define MIIROM_MDO 0x00020000 /* MII data out */
557 1.1 thorpej #define MIIROM_MIIDIR 0x00040000 /* MII direction mode
558 1.1 thorpej 1 = PHY in read,
559 1.1 thorpej 0 = PHY in write */
560 1.1 thorpej #define MIIROM_MDI 0x00080000 /* MII data in */
561 1.1 thorpej #define MIIROM_DN 0x80000000 /* data not valid (21040) */
562 1.1 thorpej
563 1.1 thorpej /* SROM opcodes */
564 1.1 thorpej #define TULIP_SROM_OPC_ERASE 0x04
565 1.1 thorpej #define TULIP_SROM_OPC_WRITE 0x05
566 1.1 thorpej #define TULIP_SROM_OPC_READ 0x06
567 1.1 thorpej
568 1.1 thorpej /* The Lite-On PNIC does this completely differently */
569 1.1 thorpej #define PNIC_MIIROM_DATA 0x0000ffff /* mask of data bits ??? */
570 1.1 thorpej #define PNIC_MIIROM_BUSY 0x80000000 /* EEPROM is busy */
571 1.1 thorpej
572 1.1 thorpej
573 1.1 thorpej /* CSR10 - Boot ROM address register (21041+). */
574 1.1 thorpej #define CSR_ROMADDR TULIP_CSR10
575 1.1 thorpej #define ROMADDR_MASK 0x000003ff /* boot rom address */
576 1.1 thorpej
577 1.1 thorpej
578 1.1 thorpej /* CSR11 - General Purpose Timer (21041+). */
579 1.1 thorpej #define CSR_GPT TULIP_CSR11
580 1.1 thorpej #define GPT_VALUE 0x0000ffff /* timer value */
581 1.1 thorpej #define GPT_CON 0x00010000 /* continuous mode */
582 1.1 thorpej
583 1.1 thorpej
584 1.1 thorpej /* CSR12 - SIA Status Register (21040, 21041). */
585 1.1 thorpej #define CSR_SIASTAT TULIP_CSR12
586 1.1 thorpej #define SIASTAT_PAUI 0x00000001 /* pin AUI/TP indication
587 1.1 thorpej (21040) */
588 1.1 thorpej #define SIASTAT_NCR 0x00000002 /* network connection error */
589 1.1 thorpej #define SIASTAT_LKF 0x00000004 /* link fail status */
590 1.1 thorpej #define SIASTAT_APS 0x00000008 /* auto polarity status */
591 1.1 thorpej #define SIASTAT_DSD 0x00000010 /* PLL self test done */
592 1.1 thorpej #define SIASTAT_DSP 0x00000020 /* PLL self test pass */
593 1.1 thorpej #define SIASTAT_DAZ 0x00000040 /* PLL all zero */
594 1.1 thorpej #define SIASTAT_DAO 0x00000080 /* PLL all one */
595 1.1 thorpej #define SIASTAT_SRA 0x00000100 /* selected port receive
596 1.1 thorpej activity (21041) */
597 1.1 thorpej #define SIASTAT_NRA 0x00000200 /* non-selected port
598 1.1 thorpej receive activity (21041) */
599 1.1 thorpej #define SIASTAT_NSN 0x00000400 /* non-stable NLPs detected
600 1.1 thorpej (21041) */
601 1.1 thorpej #define SIASTAT_TRF 0x00000800 /* transmit remote fault
602 1.1 thorpej (21041) */
603 1.1 thorpej #define SIASTAT_ANS 0x00007000 /* autonegotiation state
604 1.1 thorpej (21041) */
605 1.1 thorpej #define SIASTAT_ANS_DIS 0x00000000 /* disabled */
606 1.1 thorpej #define SIASTAT_ANS_TXDIS 0x00001000 /* transmit disabled */
607 1.1 thorpej #define SIASTAT_ANS_ABD 0x00002000 /* ability detect */
608 1.1 thorpej #define SIASTAT_ANS_ACKD 0x00003000 /* acknowledge detect */
609 1.1 thorpej #define SIASTAT_ANS_ACKC 0x00004000 /* complete acknowledge */
610 1.1 thorpej #define SIASTAT_ANS_FPLGOOD 0x00005000 /* FLP link good */
611 1.1 thorpej #define SIASTAT_ANS_LINKCHECK 0x00006000 /* link check */
612 1.1 thorpej #define SIASTAT_LPN 0x00008000 /* link partner negotiable
613 1.1 thorpej (21041) */
614 1.1 thorpej #define SIASTAT_LPC 0xffff0000 /* link partner code word */
615 1.1 thorpej
616 1.1 thorpej #define SIASTAT_GETLPC(x) (((x) & SIASTAT_LPC) >> 16)
617 1.1 thorpej
618 1.1 thorpej
619 1.1 thorpej /* CSR13 - SIA Connectivity Register (21040, 21041). */
620 1.1 thorpej #define CSR_SIACONN TULIP_CSR13
621 1.1 thorpej #define SIACONN_SRL 0x00000001 /* SIA reset */
622 1.1 thorpej #define SIACONN_PS 0x00000002 /* pin AUI/TP selection
623 1.1 thorpej (21040) */
624 1.1 thorpej #define SIACONN_CAC 0x00000004 /* CSR autoconfiguration */
625 1.1 thorpej #define SIACONN_AUI 0x00000008 /* select AUI (0 = TP) */
626 1.1 thorpej #define SIACONN_EDP 0x00000010 /* SIA PLL external input
627 1.1 thorpej enable (21040) */
628 1.1 thorpej #define SIACONN_ENI 0x00000020 /* encoder input multiplexer
629 1.1 thorpej (21040) */
630 1.1 thorpej #define SIACONN_SIM 0x00000040 /* serial interface input
631 1.1 thorpej multiplexer (21040) */
632 1.1 thorpej #define SIACONN_ASE 0x00000080 /* APLL start enable
633 1.1 thorpej (21040) */
634 1.1 thorpej #define SIACONN_SEL 0x00000f00 /* external port output
635 1.1 thorpej multiplexer select
636 1.1 thorpej (21040) */
637 1.1 thorpej #define SIACONN_IE 0x00001000 /* input enable (21040) */
638 1.1 thorpej #define SIACONN_OE1_3 0x00002000 /* output enable 1, 3
639 1.1 thorpej (21040) */
640 1.1 thorpej #define SIACONN_OE2_4 0x00004000 /* output enable 2, 4
641 1.1 thorpej (21040) */
642 1.1 thorpej #define SIACONN_OE5_6_7 0x00008000 /* output enable 5, 6, 7
643 1.1 thorpej (21040) */
644 1.1 thorpej #define SIACONN_SDM 0x0000ef00 /* SIA diagnostic mode;
645 1.1 thorpej always set to this value
646 1.1 thorpej for normal operation
647 1.1 thorpej (21041) */
648 1.1 thorpej
649 1.1 thorpej
650 1.1 thorpej /* CSR14 - SIA Transmit Receive Register (21040, 21041). */
651 1.1 thorpej #define CSR_SIATXRX TULIP_CSR14
652 1.1 thorpej #define SIATXRX_ECEN 0x00000001 /* encoder enable */
653 1.1 thorpej #define SIATXRX_LBK 0x00000002 /* loopback enable */
654 1.1 thorpej #define SIATXRX_DREN 0x00000004 /* driver enable */
655 1.1 thorpej #define SIATXRX_LSE 0x00000008 /* link pulse send enable */
656 1.1 thorpej #define SIATXRX_CPEN 0x00000030 /* compensation enable */
657 1.1 thorpej #define SIATXRX_CPEN_DIS0 0x00000000 /* disabled */
658 1.1 thorpej #define SIATXRX_CPEN_DIS1 0x00000010 /* disabled */
659 1.1 thorpej #define SIATXRX_CPEN_HIGHPWR 0x00000020 /* high power */
660 1.1 thorpej #define SIATXRX_CPEN_NORMAL 0x00000030 /* normal */
661 1.1 thorpej #define SIATXRX_MBO 0x00000040 /* must be one (21041 pass 2) */
662 1.1 thorpej #define SIATXRX_ANE 0x00000080 /* autonegotiation enable
663 1.1 thorpej (21041) */
664 1.1 thorpej #define SIATXRX_RSQ 0x00000100 /* receive squelch enable */
665 1.1 thorpej #define SIATXRX_CSQ 0x00000200 /* collision squelch enable */
666 1.1 thorpej #define SIATXRX_CLD 0x00000400 /* collision detect enable */
667 1.1 thorpej #define SIATXRX_SQE 0x00000800 /* signal quality generation
668 1.1 thorpej enable */
669 1.1 thorpej #define SIATXRX_LTE 0x00001000 /* link test enable */
670 1.1 thorpej #define SIATXRX_APE 0x00002000 /* auto-polarity enable */
671 1.1 thorpej #define SIATXRX_SPP 0x00004000 /* set plarity plus */
672 1.1 thorpej #define SIATXRX_TAS 0x00008000 /* 10base-T/AUI autosensing
673 1.1 thorpej enable (21041) */
674 1.1 thorpej
675 1.1 thorpej
676 1.1 thorpej /* CSR15 - SIA General Register (21040, 21041). */
677 1.1 thorpej #define CSR_SIAGEN TULIP_CSR15
678 1.1 thorpej #define SIAGEN_JBD 0x00000001 /* jabber disable */
679 1.1 thorpej #define SIAGEN_HUJ 0x00000002 /* host unjab */
680 1.1 thorpej #define SIAGEN_JCK 0x00000004 /* jabber clock */
681 1.1 thorpej #define SIAGEN_ABM 0x00000008 /* BNC select (21041) */
682 1.1 thorpej #define SIAGEN_RWD 0x00000010 /* receive watchdog disable */
683 1.1 thorpej #define SIAGEN_RWR 0x00000020 /* receive watchdog release */
684 1.1 thorpej #define SIAGEN_LE1 0x00000040 /* LED 1 enable (21041) */
685 1.1 thorpej #define SIAGEN_LV1 0x00000080 /* LED 1 value (21041) */
686 1.1 thorpej #define SIAGEN_TSCK 0x00000100 /* test clock */
687 1.1 thorpej #define SIAGEN_FUSQ 0x00000200 /* force unsquelch */
688 1.1 thorpej #define SIAGEN_FLF 0x00000400 /* force link fail */
689 1.1 thorpej #define SIAGEN_LSD 0x00000800 /* LED stretch disable
690 1.1 thorpej (21041) */
691 1.1 thorpej #define SIAGEN_DPST 0x00001000 /* PLL self-test start */
692 1.1 thorpej #define SIAGEN_FRL 0x00002000 /* force receiver low */
693 1.1 thorpej #define SIAGEN_LE2 0x00004000 /* LED 2 enable (21041) */
694 1.1 thorpej #define SIAGEN_LV2 0x00008000 /* LED 2 value (21041) */
695 1.1 thorpej
696 1.1 thorpej
697 1.1 thorpej /* CSR12 - General Purpose Port (21140+). */
698 1.1 thorpej #define CSR_GPP TULIP_CSR12
699 1.1 thorpej #define GPP_MD 0x000000ff /* general purpose mode/data */
700 1.1 thorpej #define GPP_GPC 0x00000100 /* general purpose control */
701 1.3 thorpej #define GPP_PNIC_GPD 0x0000000f /* general purpose data */
702 1.3 thorpej #define GPP_PNIC_GPC 0x000000f0 /* general purpose control */
703 1.3 thorpej
704 1.3 thorpej #define GPP_PNIC_IN(x) (1 << (x))
705 1.4 thorpej #define GPP_PNIC_OUT(x, on) (((on) << (x)) | (1 << ((x) + 4)))
706 1.3 thorpej
707 1.3 thorpej /*
708 1.3 thorpej * The Lite-On PNIC manual recommends the following for the General Purpose
709 1.3 thorpej * I/O pins:
710 1.3 thorpej *
711 1.3 thorpej * 0 Speed Relay 1 == 100mbps
712 1.3 thorpej * 1 100mbps loopback 1 == loopback
713 1.3 thorpej * 2 BNC DC-DC converter 1 == select BNC
714 1.3 thorpej * 3 Link 100 1 == 100baseTX link status
715 1.3 thorpej */
716 1.3 thorpej #define GPP_PNIC_PIN_SPEED_RLY 0
717 1.3 thorpej #define GPP_PNIC_PIN_100M_LPKB 1
718 1.3 thorpej #define GPP_PNIC_PIN_BNC_XMER 2
719 1.3 thorpej #define GPP_PNIC_PIN_LNK100X 3
720 1.3 thorpej
721 1.1 thorpej
722 1.1 thorpej /* CSR15 - Watchdog timer (21140+). */
723 1.1 thorpej #define CSR_WATCHDOG TULIP_CSR15
724 1.1 thorpej #define WATCHDOG_JBD 0x00000001 /* jabber disable */
725 1.1 thorpej #define WATCHDOG_HUJ 0x00000002 /* host unjab */
726 1.1 thorpej #define WATCHDOG_JCK 0x00000004 /* jabber clock */
727 1.1 thorpej #define WATCHDOG_RWD 0x00000010 /* receive watchdog disable */
728 1.1 thorpej #define WATCHDOG_RWR 0x00000020 /* receive watchdog release */
729 1.1 thorpej
730 1.1 thorpej
731 1.1 thorpej /*
732 1.1 thorpej * Digital Semiconductor 21040 registers.
733 1.1 thorpej */
734 1.1 thorpej
735 1.1 thorpej /* CSR11 - Full Duplex Register */
736 1.1 thorpej #define CSR_21040_FDX TULIP_CSR11
737 1.1 thorpej #define FDX21040_FDXACV 0x0000ffff /* full duplex
738 1.1 thorpej autoconfiguration value */
739 1.1 thorpej
740 1.1 thorpej
741 1.1 thorpej /* SIA configuration for 10base-T (from the 21040 manual) */
742 1.1 thorpej #define SIACONN_21040_10BASET 0x0000ef01
743 1.1 thorpej #define SIATXRX_21040_10BASET 0x0000ffff
744 1.1 thorpej #define SIAGEN_21040_10BASET 0x00000000
745 1.1 thorpej
746 1.1 thorpej
747 1.1 thorpej /* SIA configuration for 10base-T full-duplex (from the 21040 manual) */
748 1.9 enami #define SIACONN_21040_10BASET_FDX 0x0000ef01
749 1.1 thorpej #define SIATXRX_21040_10BASET_FDX 0x0000fffd
750 1.1 thorpej #define SIAGEN_21040_10BASET_FDX 0x00000000
751 1.1 thorpej
752 1.1 thorpej
753 1.1 thorpej /* SIA configuration for 10base-5 (from the 21040 manual) */
754 1.1 thorpej #define SIACONN_21040_AUI 0x0000ef09
755 1.1 thorpej #define SIATXRX_21040_AUI 0x00000705
756 1.1 thorpej #define SIAGEN_21040_AUI 0x00000006
757 1.1 thorpej
758 1.1 thorpej
759 1.1 thorpej /* SIA configuration for External SIA (from the 21040 manual) */
760 1.1 thorpej #define SIACONN_21040_EXTSIA 0x00003041
761 1.1 thorpej #define SIATXRX_21040_EXTSIA 0x00000000
762 1.1 thorpej #define SIAGEN_21040_EXTSIA 0x00000006
763 1.1 thorpej
764 1.1 thorpej
765 1.1 thorpej /*
766 1.1 thorpej * Digital Semiconductor 21041 registers.
767 1.1 thorpej */
768 1.1 thorpej
769 1.1 thorpej /* SIA configuration for 10base-T (from the 21041 manual) */
770 1.1 thorpej #define SIACONN_21041_10BASET 0x0000ef01
771 1.1 thorpej #define SIATXRX_21041_10BASET 0x0000ff3f
772 1.1 thorpej #define SIAGEN_21041_10BASET 0x00000000
773 1.1 thorpej
774 1.1 thorpej #define SIACONN_21041P2_10BASET SIACONN_21041_10BASET
775 1.1 thorpej #define SIATXRX_21041P2_10BASET 0x0000ffff
776 1.1 thorpej #define SIAGEN_21041P2_10BASET SIAGEN_21041_10BASET
777 1.1 thorpej
778 1.1 thorpej
779 1.1 thorpej /* SIA configuration for 10base-T full-duplex (from the 21041 manual) */
780 1.1 thorpej #define SIACONN_21041_10BASET_FDX 0x0000ef01
781 1.1 thorpej #define SIATXRX_21041_10BASET_FDX 0x0000ff3d
782 1.1 thorpej #define SIAGEN_21041_10BASET_FDX 0x00000000
783 1.1 thorpej
784 1.1 thorpej #define SIACONN_21041P2_10BASET_FDX SIACONN_21041_10BASET_FDX
785 1.1 thorpej #define SIATXRX_21041P2_10BASET_FDX 0x0000ffff
786 1.1 thorpej #define SIAGEN_21041P2_10BASET_FDX SIAGEN_21041_10BASET_FDX
787 1.1 thorpej
788 1.1 thorpej
789 1.1 thorpej /* SIA configuration for 10base-5 (from the 21041 manual) */
790 1.1 thorpej #define SIACONN_21041_AUI 0x0000ef09
791 1.1 thorpej #define SIATXRX_21041_AUI 0x0000f73d
792 1.1 thorpej #define SIAGEN_21041_AUI 0x0000000e
793 1.1 thorpej
794 1.1 thorpej #define SIACONN_21041P2_AUI SIACONN_21041_AUI
795 1.1 thorpej #define SIATXRX_21041P2_AUI 0x0000f7fd
796 1.1 thorpej #define SIAGEN_21041P2_AUI SIAGEN_21041_AUI
797 1.1 thorpej
798 1.1 thorpej
799 1.1 thorpej /* SIA configuration for 10base-2 (from the 21041 manual) */
800 1.1 thorpej #define SIACONN_21041_BNC 0x0000ef09
801 1.1 thorpej #define SIATXRX_21041_BNC 0x0000f73d
802 1.1 thorpej #define SIAGEN_21041_BNC 0x00000006
803 1.1 thorpej
804 1.1 thorpej #define SIACONN_21041P2_BNC SIACONN_21041_BNC
805 1.1 thorpej #define SIATXRX_21041P2_BNC 0x0000f7fd
806 1.1 thorpej #define SIAGEN_21041P2_BNC SIAGEN_21041_BNC
807 1.1 thorpej
808 1.1 thorpej
809 1.1 thorpej /*
810 1.1 thorpej * Digital Semiconductor 21142/21143 registers.
811 1.1 thorpej */
812 1.1 thorpej
813 1.1 thorpej /* XXX */
814 1.1 thorpej
815 1.1 thorpej /*
816 1.1 thorpej * Lite-On 82C168/82C169 registers.
817 1.1 thorpej */
818 1.1 thorpej
819 1.1 thorpej /* ENDEC General Register */
820 1.1 thorpej #define CSR_PNIC_ENDEC 0x78
821 1.3 thorpej #define PNIC_ENDEC_JDIS 0x00000001 /* jabber disable */
822 1.1 thorpej
823 1.1 thorpej /* SROM Power Register */
824 1.1 thorpej #define CSR_PNIC_SROMPWR 0x90
825 1.3 thorpej #define PNIC_SROMPWR_MRLE 0x00000001 /* Memory-Read-Line enable */
826 1.3 thorpej #define PNIC_SROMPWR_CB 0x00000002 /* cache boundary alignment
827 1.3 thorpej burst type; 1 == burst to
828 1.3 thorpej boundary, 0 == single-cycle
829 1.3 thorpej to boundary */
830 1.1 thorpej
831 1.1 thorpej /* SROM Control Register */
832 1.1 thorpej #define CSR_PNIC_SROMCTL 0x98
833 1.3 thorpej #define PNIC_SROMCTL_addr 0x0000003f /* mask of address bits */
834 1.3 thorpej /* XXX THESE ARE WRONG ACCORDING TO THE MANUAL! */
835 1.1 thorpej #define PNIC_SROMCTL_READ 0x00000600 /* read command */
836 1.1 thorpej
837 1.1 thorpej /* MII Access Register */
838 1.1 thorpej #define CSR_PNIC_MII 0xa0
839 1.1 thorpej #define PNIC_MII_DATA 0x0000ffff /* mask of data bits */
840 1.1 thorpej #define PNIC_MII_REG 0x007c0000 /* register mask */
841 1.1 thorpej #define PNIC_MII_REGSHIFT 18
842 1.1 thorpej #define PNIC_MII_PHY 0x0f800000 /* phy mask */
843 1.1 thorpej #define PNIC_MII_PHYSHIFT 23
844 1.1 thorpej #define PNIC_MII_OPCODE 0x30000000 /* opcode mask */
845 1.3 thorpej #define PNIC_MII_RESERVED 0x00020000 /* must be one/must be zero;
846 1.3 thorpej 2 bits are described here */
847 1.3 thorpej #define PNIC_MII_MBO 0x40000000 /* must be one */
848 1.1 thorpej #define PNIC_MII_BUSY 0x80000000 /* MII is busy */
849 1.1 thorpej
850 1.3 thorpej #define PNIC_MII_WRITE 0x10000000 /* write PHY command */
851 1.3 thorpej #define PNIC_MII_READ 0x20000000 /* read PHY command */
852 1.1 thorpej
853 1.1 thorpej /* NWAY Register */
854 1.1 thorpej #define CSR_PNIC_NWAY 0xb8
855 1.3 thorpej #define PNIC_NWAY_RS 0x00000001 /* reset NWay block */
856 1.3 thorpej #define PNIC_NWAY_PD 0x00000002 /* power down NWay block */
857 1.3 thorpej #define PNIC_NWAY_BX 0x00000004 /* bypass transciever */
858 1.3 thorpej #define PNIC_NWAY_LC 0x00000008 /* AUI low current mode */
859 1.3 thorpej #define PNIC_NWAY_UV 0x00000010 /* low squelch voltage */
860 1.3 thorpej #define PNIC_NWAY_DX 0x00000020 /* disable TP pol. correction */
861 1.3 thorpej #define PNIC_NWAY_TW 0x00000040 /* select TP (0 == AUI) */
862 1.3 thorpej #define PNIC_NWAY_AF 0x00000080 /* AUI full/half step input
863 1.3 thorpej voltage */
864 1.3 thorpej #define PNIC_NWAY_FD 0x00000100 /* full duplex mode */
865 1.3 thorpej #define PNIC_NWAY_DL 0x00000200 /* disable link integrity
866 1.3 thorpej test */
867 1.3 thorpej #define PNIC_NWAY_DM 0x00000400 /* disable AUI/TP autodetect */
868 1.3 thorpej #define PNIC_NWAY_100 0x00000800 /* 1 == 100mbps, 0 == 10mbps */
869 1.3 thorpej #define PNIC_NWAY_NW 0x00001000 /* enable NWay block */
870 1.1 thorpej #define PNIC_NWAY_CAP10T 0x00002000 /* adv. 10baseT */
871 1.1 thorpej #define PNIC_NWAY_CAP10TFDX 0x00004000 /* adv. 10baseT-FDX */
872 1.1 thorpej #define PNIC_NWAY_CAP100TXFDX 0x00008000 /* adv. 100baseTX-FDX */
873 1.1 thorpej #define PNIC_NWAY_CAP100TX 0x00010000 /* adv. 100baseTX */
874 1.1 thorpej #define PNIC_NWAY_CAP100T4 0x00020000 /* adv. 100base-T4 */
875 1.3 thorpej #define PNIC_NWAY_RN 0x02000000 /* re-negotiate enable */
876 1.3 thorpej #define PNIC_NWAY_RF 0x04000000 /* remote fault detected */
877 1.1 thorpej #define PNIC_NWAY_LPAR10T 0x08000000 /* link part. 10baseT */
878 1.1 thorpej #define PNIC_NWAY_LPAR10TFDX 0x10000000 /* link part. 10baseT-FDX */
879 1.1 thorpej #define PNIC_NWAY_LPAR100TXFDX 0x20000000 /* link part. 100baseTX-FDX */
880 1.1 thorpej #define PNIC_NWAY_LPAR100TX 0x40000000 /* link part. 100baseTX */
881 1.1 thorpej #define PNIC_NWAY_LPAR100T4 0x80000000 /* link part. 100base-T4 */
882 1.3 thorpej #define PNIC_NWAY_LPAR_MASK 0xf8000000
883 1.1 thorpej
884 1.1 thorpej
885 1.1 thorpej /*
886 1.1 thorpej * Macronix 98713, 98713A, 98715, 98715A, 98725 registers.
887 1.1 thorpej */
888 1.1 thorpej
889 1.10 thorpej /*
890 1.10 thorpej * Note, the MX98713 is very Tulip-like:
891 1.10 thorpej *
892 1.10 thorpej * CSR12 General Purpose Port (like 21140)
893 1.10 thorpej * CSR13 reserved
894 1.10 thorpej * CSR14 reserved
895 1.10 thorpej * CSR15 Watchdog Timer (like 21140)
896 1.10 thorpej *
897 1.10 thorpej * The Macronix CSR12, CSR13, CSR14, and CSR15 exist only
898 1.10 thorpej * on the MX98713A and higher.
899 1.10 thorpej */
900 1.10 thorpej
901 1.1 thorpej /* CSR12 - 10base-T Status Port (similar to SIASTAT) */
902 1.1 thorpej #define CSR_PMAC_10TSTAT TULIP_CSR12
903 1.1 thorpej #define PMAC_10TSTAT_LS100 0x00000002 /* link status 100TX
904 1.1 thorpej 0 = link up */
905 1.1 thorpej #define PMAC_10TSTAT_LS10 0x00000004 /* link status 10T
906 1.1 thorpej 0 = link up */
907 1.1 thorpej #define PMAC_10TSTAT_APS 0x00000008 /* auto polarity status */
908 1.1 thorpej #define PMAC_10TSTAT_TRF 0x00000800 /* transmit remote fault
909 1.1 thorpej (21041) */
910 1.1 thorpej #define PMAC_10TSTAT_ANS 0x00007000 /* autonegotiation state
911 1.1 thorpej (21041) */
912 1.1 thorpej #define PMAC_10TSTAT_ANS_DIS 0x00000000 /* disabled */
913 1.1 thorpej #define PMAC_10TSTAT_ANS_TXDIS 0x00001000 /* transmit disabled */
914 1.1 thorpej #define PMAC_10TSTAT_ANS_ABD 0x00002000 /* ability detect */
915 1.1 thorpej #define PMAC_10TSTAT_ANS_ACKD 0x00003000 /* acknowledge detect */
916 1.1 thorpej #define PMAC_10TSTAT_ANS_ACKC 0x00004000 /* complete acknowledge */
917 1.1 thorpej #define PMAC_10TSTAT_ANS_FPLGOOD 0x00005000 /* FLP link good */
918 1.1 thorpej #define PMAC_10TSTAT_ANS_LINKCHECK 0x00006000 /* link check */
919 1.1 thorpej #define PMAC_10TSTAT_LPN 0x00008000 /* link partner negotiable
920 1.1 thorpej (21041) */
921 1.1 thorpej #define PMAC_10TSTAT_LPC 0xffff0000 /* link partner code word */
922 1.1 thorpej
923 1.1 thorpej #define PMAC_10TSTAT_GETLPC(x) (((x) & SIASTAT_LPC) >> 16)
924 1.1 thorpej
925 1.1 thorpej
926 1.1 thorpej /* CSR13 - NWAY Reset Register */
927 1.1 thorpej #define CSR_PMAC_NWAYRESET TULIP_CSR13
928 1.1 thorpej #define PMAC_NWAYRESET_RESET 0x00000000 /* NWAY reset */
929 1.1 thorpej
930 1.1 thorpej
931 1.1 thorpej /* CSR14 - 10base-T Control Port */
932 1.1 thorpej #define CSR_PMAC_10TCTL TULIP_CSR14
933 1.1 thorpej #define PMAC_10TCTL_LBK 0x00000002 /* loopback */
934 1.1 thorpej #define PMAC_10TCTL_PWD10 0x00000004 /* power down 10base-T */
935 1.1 thorpej #define PMAC_10TCTL_HDE 0x00000040 /* half-duplex enable */
936 1.1 thorpej #define PMAC_10TCTL_ANE 0x00000080 /* autonegotiation enable */
937 1.1 thorpej #define PMAC_10TCTL_RSQ 0x00000100 /* receive squelch enable */
938 1.1 thorpej #define PMAC_10TCTL_LTE 0x00001000 /* link test enable */
939 1.1 thorpej #define PMAC_10TCTL_TXH 0x00010000 /* adv. 100tx */
940 1.1 thorpej #define PMAC_10TCTL_TXF 0x00020000 /* adv. 100tx-fdx */
941 1.1 thorpej #define PMAC_10TCTL_T4 0x00040000 /* adv. 100t4 */
942 1.1 thorpej
943 1.1 thorpej
944 1.1 thorpej /* CSR16 - Test Operation Register (a.k.a. Magic Packet Register) */
945 1.1 thorpej #define CSR_PMAC_TOR TULIP_CSR16
946 1.1 thorpej #define PMAC_TOR_98713 0x0F370000
947 1.1 thorpej #define PMAC_TOR_98715 0x0B3C0000
948 1.1 thorpej
949 1.1 thorpej
950 1.1 thorpej /* CSR20 - NWAY Status */
951 1.1 thorpej #define CSR_PMAC_NWAYSTAT TULIP_CSR20
952 1.1 thorpej #define PMAC_NWAYSTAT_10TXH 0x08000000 /* 10t accepted */
953 1.1 thorpej #define PMAC_NWAYSTAT_10TXF 0x10000000 /* 10t-fdx accepted */
954 1.1 thorpej #define PMAC_NWAYSTAT_100TXH 0x20000000 /* 100tx accepted */
955 1.1 thorpej #define PMAC_NWAYSTAT_100TXF 0x40000000 /* 100tx-fdx accepted */
956 1.1 thorpej #define PMAC_NWAYSTAT_T4 0x80000000 /* 100t4 accepted */
957 1.1 thorpej
958 1.1 thorpej
959 1.1 thorpej /*
960 1.1 thorpej * Winbond 89C840F registers.
961 1.1 thorpej */
962 1.1 thorpej
963 1.1 thorpej /* CSR12 - Current Receive Descriptor Register */
964 1.2 thorpej #define CSR_WINB_CRDAR TULIP_CSR12
965 1.1 thorpej
966 1.1 thorpej
967 1.1 thorpej /* CSR13 - Current Receive Buffer Register */
968 1.2 thorpej #define CSR_WINB_CCRBAR TULIP_CSR13
969 1.1 thorpej
970 1.1 thorpej
971 1.1 thorpej /* CSR14 - Multicast Address Register 0 */
972 1.2 thorpej #define CSR_WINB_CMA0 TULIP_CSR14
973 1.1 thorpej
974 1.1 thorpej
975 1.1 thorpej /* CSR15 - Multicast Address Register 1 */
976 1.2 thorpej #define CSR_WINB_CMA1 TULIP_CSR15
977 1.1 thorpej
978 1.1 thorpej
979 1.2 thorpej /* CSR16 - Physical Address Register 0 */
980 1.2 thorpej #define CSR_WINB_CPA0 TULIP_CSR16
981 1.1 thorpej
982 1.1 thorpej
983 1.2 thorpej /* CSR17 - Physical Address Register 1 */
984 1.2 thorpej #define CSR_WINB_CPA1 TULIP_CSR17
985 1.1 thorpej
986 1.1 thorpej
987 1.1 thorpej /* CSR18 - Boot ROM Size Register */
988 1.2 thorpej #define CSR_WINB_CBRCR TULIP_CSR18
989 1.2 thorpej #define WINB_CBRCR_NONE 0x00000000 /* no boot rom */
990 1.2 thorpej /* 0x00000001 also no boot rom */
991 1.2 thorpej #define WINB_CBRCR_8K 0x00000002 /* 8k */
992 1.2 thorpej #define WINB_CBRCR_16K 0x00000003 /* 16k */
993 1.2 thorpej #define WINB_CBRCR_32K 0x00000004 /* 32k */
994 1.2 thorpej #define WINB_CBRCR_64K 0x00000005 /* 64k */
995 1.2 thorpej #define WINB_CBRCR_128K 0x00000006 /* 128k */
996 1.2 thorpej #define WINB_CBRCR_256K 0x00000007
997 1.1 thorpej
998 1.1 thorpej
999 1.1 thorpej /* CSR19 - Current Transmit Descriptor Register */
1000 1.2 thorpej #define CSR_WINB_CTDAR TULIP_CSR19
1001 1.1 thorpej
1002 1.1 thorpej
1003 1.1 thorpej /* CSR20 - Current Transmit Buffer Register */
1004 1.2 thorpej #define CSR_WINB_CTBAR TULIP_CSR20
1005 1.10 thorpej
1006 1.10 thorpej
1007 1.10 thorpej /*
1008 1.10 thorpej * ADMtek AL981 registers
1009 1.10 thorpej *
1010 1.10 thorpej * We define these as strict byte offsets into PCI space, since
1011 1.10 thorpej * not all of them have consistent access rules.
1012 1.10 thorpej */
1013 1.10 thorpej
1014 1.10 thorpej /* CSR13 - Wake-up Control/Status Register */
1015 1.10 thorpej #define CSR_ADM_WCSR 0x68
1016 1.10 thorpej #define ADM_WCSR_LSC 0x00000001 /* link status changed */
1017 1.10 thorpej #define ADM_WCSR_MPR 0x00000002 /* magic packet received */
1018 1.10 thorpej #define ADM_WCSR_WFR 0x00000004 /* wake up frame received */
1019 1.10 thorpej #define ADM_WCSR_LSCE 0x00000100 /* link status changed en. */
1020 1.10 thorpej #define ADM_WCSR_MPRE 0x00000200 /* magic packet receive en. */
1021 1.10 thorpej #define ADM_WCSR_WFRE 0x00000400 /* wake up frame receive en. */
1022 1.10 thorpej #define ADM_WCSR_LINKON 0x00010000 /* link-on detect en. */
1023 1.10 thorpej #define ADM_WCSR_LINKOFF 0x00020000 /* link-off detect en. */
1024 1.10 thorpej #define ADM_WCSR_WP5E 0x02000000 /* wake up pat. 5 en. */
1025 1.10 thorpej #define ADM_WCSR_WP4E 0x04000000 /* wake up pat. 4 en. */
1026 1.10 thorpej #define ADM_WCSR_WP3E 0x08000000 /* wake up pat. 3 en. */
1027 1.10 thorpej #define ADM_WCSR_WP2E 0x10000000 /* wake up pat. 2 en. */
1028 1.10 thorpej #define ADM_WCSR_WP1E 0x20000000 /* wake up pat. 1 en. */
1029 1.10 thorpej #define ADM_WCSR_CRCT 0x40000000 /* CRC-16 type:
1030 1.10 thorpej 0 == 0000 initial
1031 1.10 thorpej 1 == ffff initial */
1032 1.10 thorpej
1033 1.10 thorpej
1034 1.10 thorpej /* CSR14 - Wake-up Pattern Data Register */
1035 1.10 thorpej #define CSR_ADM_WPDR 0x70
1036 1.10 thorpej
1037 1.10 thorpej /*
1038 1.10 thorpej * 25 consecutive longword writes are issued to WPDR to
1039 1.10 thorpej * program the wake-up pattern filter. The data written
1040 1.10 thorpej * is as follows:
1041 1.10 thorpej *
1042 1.10 thorpej * XXX
1043 1.10 thorpej */
1044 1.10 thorpej
1045 1.10 thorpej
1046 1.10 thorpej /* CSR15 - see 21140 CSR15 (Watchdog Timer) */
1047 1.10 thorpej
1048 1.10 thorpej
1049 1.10 thorpej /* CSR16 - Assistant CSR5 (Status Register 2) */
1050 1.10 thorpej #define CSR_ADM_ASR 0x80
1051 1.10 thorpej /* 0 - 14: same as CSR5 */
1052 1.10 thorpej #define ADM_ASR_AAISS 0x00080000 /* added abnormal int. sum. */
1053 1.10 thorpej #define ADM_ASR_ANISS 0x00010000 /* added normal int. sum. */
1054 1.10 thorpej /* XXX Receive state */
1055 1.10 thorpej /* XXX Transmit state */
1056 1.10 thorpej #define ADM_ASR_BET 0x03800000 /* bus error type */
1057 1.10 thorpej #define ADM_ASR_BET_PERR 0x00000000 /* parity error */
1058 1.10 thorpej #define ADM_ASR_BET_MABT 0x00800000 /* master abort */
1059 1.10 thorpej #define ADM_ASR_BET_TABT 0x01000000 /* target abort */
1060 1.10 thorpej #define ADM_ASR_PFR 0x04000000 /* PAUSE frame received */
1061 1.10 thorpej #define ADM_ASR_TDIS 0x10000000 /* transmit def. int. status */
1062 1.10 thorpej #define ADM_ASR_XIS 0x20000000 /* xcvr int. status */
1063 1.10 thorpej #define ADM_ASR_REIS 0x40000000 /* receive early int. status */
1064 1.10 thorpej #define ADM_ASR_TEIS 0x80000000 /* transmit early int. status */
1065 1.10 thorpej
1066 1.10 thorpej
1067 1.10 thorpej /* CSR17 - Assistant CSR7 (Interrupt Enable Register 2) */
1068 1.10 thorpej #define CSR_ADM_AIE 0x84
1069 1.10 thorpej /* See CSR16 for valid bits */
1070 1.10 thorpej
1071 1.10 thorpej
1072 1.10 thorpej /* CSR18 - Command Register */
1073 1.10 thorpej #define CSR_ADM_CR 0x88
1074 1.10 thorpej #define ADM_CR_ATUR 0x00000001 /* auto. tx underrun recover */
1075 1.10 thorpej #define ADM_CR_SINT 0x00000002 /* software interrupt */
1076 1.10 thorpej #define ADM_CR_DRT 0x0000000c /* drain recieve threshold */
1077 1.10 thorpej #define ADM_CR_DRT_8LW 0x00000000 /* 8 longwords */
1078 1.10 thorpej #define ADM_CR_DRT_16LW 0x00000004 /* 16 longwords */
1079 1.10 thorpej #define ADM_CR_DRT_SF 0x00000008 /* store-and-forward */
1080 1.10 thorpej #define ADM_CR_RTE 0x00000010 /* receive threshold enable */
1081 1.10 thorpej #define ADM_CR_PAUSE 0x00000020 /* enable PAUSE function */
1082 1.10 thorpej #define ADM_CR_RWP 0x00000040 /* reset wake-up pattern
1083 1.10 thorpej data register pointer */
1084 1.10 thorpej /* 16 - 31 are automatically recalled from the EEPROM */
1085 1.10 thorpej #define ADM_CR_WOL 0x00040000 /* wake-on-lan enable */
1086 1.10 thorpej #define ADM_CR_PM 0x00080000 /* power management enable */
1087 1.10 thorpej #define ADM_CR_RFS 0x00600000 /* Receive FIFO size */
1088 1.10 thorpej #define ADM_CR_RFS_1K 0x00600000 /* 1K FIFO */
1089 1.10 thorpej #define ADM_CR_RFS_2K 0x00400000 /* 2K FIFO */
1090 1.10 thorpej #define ADM_CR_LEDMODE 0x00800000 /* LED mode */
1091 1.10 thorpej #define ADM_CR_AUXCL 0x30000000 /* aux current load */
1092 1.10 thorpej #define ADM_CR_D3CS 0x80000000 /* D3 cold wake up enable */
1093 1.10 thorpej
1094 1.10 thorpej
1095 1.10 thorpej /* CSR19 - PCI bus performance counter */
1096 1.10 thorpej #define CSR_ADM_PCIC 0x8c
1097 1.10 thorpej #define ADM_PCIC_DWCNT 0x000000ff /* double-word count of
1098 1.10 thorpej last bus-master
1099 1.10 thorpej transaction */
1100 1.10 thorpej #define ADM_PCIC_CLKCNT 0xffff0000 /* number of PCI clocks
1101 1.10 thorpej between read request
1102 1.10 thorpej and access completed */
1103 1.10 thorpej
1104 1.10 thorpej /* CSR20 - Power Management Control/Status Register */
1105 1.10 thorpej #define CSR_ADM_PMCSR 0x90
1106 1.10 thorpej /*
1107 1.10 thorpej * This register is also mapped into the PCI configuration
1108 1.10 thorpej * space as the PMCSR.
1109 1.10 thorpej */
1110 1.10 thorpej
1111 1.10 thorpej
1112 1.10 thorpej /* CSR23 - Transmit Burst Count/Time Out Register */
1113 1.10 thorpej #define CSR_ADM_TXBR 0x9c
1114 1.10 thorpej /* XXX */
1115 1.10 thorpej
1116 1.10 thorpej
1117 1.10 thorpej /* CSR24 - Flash ROM Port Register */
1118 1.10 thorpej #define CSR_ADM_FROM 0xa0
1119 1.10 thorpej /* XXX */
1120 1.10 thorpej
1121 1.10 thorpej
1122 1.10 thorpej /* CSR25 - Physical Address Register 0 */
1123 1.10 thorpej #define CSR_ADM_PAR0 0xa4
1124 1.10 thorpej
1125 1.10 thorpej
1126 1.10 thorpej /* CSR26 - Physical Address Register 1 */
1127 1.10 thorpej #define CSR_ADM_PAR1 0xa8
1128 1.10 thorpej
1129 1.10 thorpej
1130 1.10 thorpej /* CSR27 - Multicast Address Register 0 */
1131 1.10 thorpej #define CSR_ADM_MAR0 0xac
1132 1.10 thorpej
1133 1.10 thorpej
1134 1.10 thorpej /* CSR28 - Multicast Address Register 1 */
1135 1.10 thorpej #define CSR_ADM_MAR1 0xb0
1136 1.10 thorpej
1137 1.10 thorpej
1138 1.10 thorpej /* Internal PHY registers are mapped here (lower 16 bits valid) */
1139 1.10 thorpej
1140 1.10 thorpej #define CSR_ADM_BMCR 0xb4
1141 1.10 thorpej #define CSR_ADM_BMSR 0xb8
1142 1.10 thorpej #define CSR_ADM_PHYIDR1 0xbc
1143 1.10 thorpej #define CSR_ADM_PHYIDR2 0xc0
1144 1.10 thorpej #define CSR_ADM_ANAR 0xc4
1145 1.10 thorpej #define CSR_ADM_ANLPAR 0xc8
1146 1.10 thorpej #define CSR_ADM_ANER 0xcc
1147 1.10 thorpej
1148 1.10 thorpej /* XCVR Mode Control Register */
1149 1.10 thorpej #define CSR_ADM_XMC 0xd0
1150 1.10 thorpej
1151 1.10 thorpej /* XCVR Configuration Information and Interrupt Status Register */
1152 1.10 thorpej #define CSR_ADM_XCIIS 0xd4
1153 1.10 thorpej
1154 1.10 thorpej /* XCVR Interrupt Enable Register */
1155 1.10 thorpej #define CSR_ADM_XIE 0xd8
1156 1.10 thorpej
1157 1.10 thorpej /* XCVR 100baseTX PHY Control/Status Register */
1158 1.10 thorpej #define CSR_ADM_100CTR 0xdc
1159 1.1 thorpej
1160 1.1 thorpej #endif /* _DEV_IC_TULIPREG_H_ */
1161