Home | History | Annotate | Line # | Download | only in ic
tulipreg.h revision 1.27
      1 /*	$NetBSD: tulipreg.h,v 1.27 2002/04/04 05:45:54 chs Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 #ifndef _DEV_IC_TULIPREG_H_
     41 #define	_DEV_IC_TULIPREG_H_
     42 
     43 /*
     44  * Register description for the Digital Semiconductor ``Tulip'' (21x4x)
     45  * Ethernet controller family, and a variety of clone chips, including:
     46  *
     47  *	- Macronix 98713, 98713A, 98715, 98715A, 98725 (PMAC):
     48  *
     49  *	  These chips are fairly straight-forward Tulip clones.
     50  *	  The 98713 is a very close 21140A clone.  It has GPR
     51  *	  and MII media, and a GPIO facility, and uses the ISV
     52  *	  SROM format (or, at least, should, because of the GPIO
     53  *	  facility).  The 98713A has MII, no GPIO facility, and
     54  *	  an internal NWay block.  The 98715, 98715A, and 98725
     55  *	  have only GPR media and the NWay block.  The 98715,
     56  *	  98715A, and 98725 support power management.
     57  *
     58  *        The 98715AEC adds 802.3x flow Frame based Flow Control to the
     59  *	  98715A.
     60  *
     61  *	- Lite-On 82C115 (PNIC II):
     62  *
     63  *	  A clone of the Macronix MX98725, with the following differences:
     64  *
     65  *		- Wake-On-LAN support
     66  *		- 128-bit multicast hash table rather than the
     67  *		  standard 512-bit hash table
     68  *		- 802.3x flow control
     69  *
     70  *	- Lite-On 82C168, 82C169 (PNIC):
     71  *
     72  *	  Pretty close, with only a few minor differences:
     73  *
     74  *		- EEPROM is accessed completely differently.
     75  *		- MII is accessed completely differently.
     76  *		- No SIO facility (due to the above two differences).
     77  *		- GPIO interface is different than the 21140's.
     78  *		- Boards that lack PHYs use the internal NWay block
     79  *		  and transceiver.
     80  *
     81  *	- Winbond 89C840F
     82  *
     83  *	  Less similar, but still roughly compatible (enough so
     84  *	  that the driver can be adapted, at least):
     85  *
     86  *		- Registers lack the pad word between them.
     87  *		- Instead of a setup frame, there are two station
     88  *		  address registers and two multicast hash table
     89  *		  registers (64-bit multicast hash table).
     90  *		- Only supported media interface is MII-over-SIO.
     91  *		- Different OPMODE register bits for various things
     92  *		  (mostly media related).
     93  *
     94  *	- ADMtek AL981
     95  *
     96  *	  Another pretty-close clone:
     97  *
     98  *		- Wake-On-LAN support
     99  *		- Instead of a setup frame, there are two station
    100  *		  address registers and two multicast hash table
    101  *		  registers (64-bit multicast hash table).
    102  *		- 802.3x flow control
    103  *		- Only supported media interface is built-in PHY
    104  *		  which is accessed through a set of special registers.
    105  *		- Not all registers have the pad word between them,
    106  *		  but luckily, there are all AL981-specific registers,
    107  *		  so this is easy to deal with.
    108  *
    109  *	- ADMtek AN983 and AN985
    110  *
    111  *	  Similar to the ADMtek AL981, but with a few differences.
    112  *
    113  *	- Xircom X3201-3
    114  *
    115  *	  CardBus 21143 clone, with a few differences:
    116  *
    117  *		- No MicroWire SROM; Ethernet address must come
    118  *		  from CIS.
    119  *		- Transmit buffers must also be 32-bit aligned.
    120  *		- The BUSMODE_SWR bit is not self-clearing.
    121  *		- Must include FS|LS in setup packet descriptor.
    122  *		- SIA is not 21143-like, and all media attachments
    123  *		  are MII-on-SIO.
    124  *
    125  *	- Davicom DM9102 and DM9102A
    126  *
    127  *	  Pretty similar to the 21140A, with a few differences:
    128  *
    129  *		- Wake-On-LAN support
    130  *		- DM9102 has built-in 10/100 PHY on MII interface.
    131  *		- DM9102A has built-in 10/100 PHY on MII interface,
    132  *		  as well as a HomePNA 1 PHY on an alternate MII
    133  *		  interface (selected by clearing OPMODE_PS).
    134  *		- The chip has a bug in the transmit DMA logic,
    135  *		  requiring that the packet be comprised of only
    136  *		  one DMA segment.
    137  *		- The bus interface is buggy, and the BUSMODE register
    138  *		  must be initialized to 0.
    139  *		- There seems to be an interrupt logic bug, requiring
    140  *		  that interrupts be disabled on the chip during the
    141  *		  interrupt handler.
    142  *
    143  * Some of the clone chips have different registers, and some have
    144  * different bits in the same registers.  These will be denoted by
    145  * PMAC, PNICII, PNIC, DM, WINB, and ADM in the register/bit names.
    146  */
    147 
    148 /*
    149  * Tulip buffer descriptor.  Must be 4-byte aligned.
    150  *
    151  * Note for receive descriptors, the byte count fields must
    152  * be a multiple of 4.
    153  */
    154 struct tulip_desc {
    155 	__volatile u_int32_t td_status;	  /* Status */
    156 	__volatile u_int32_t td_ctl;	  /* Control and Byte Counts */
    157 	__volatile u_int32_t td_bufaddr1; /* Buffer Address 1 */
    158 	__volatile u_int32_t td_bufaddr2; /* Buffer Address 2 */
    159 };
    160 
    161 /*
    162  * Descriptor Status bits common to transmit and receive.
    163  */
    164 #define	TDSTAT_OWN	0x80000000	/* Tulip owns descriptor */
    165 #define	TDSTAT_ES	0x00008000	/* Error Summary */
    166 
    167 /*
    168  * Descriptor Status bits for Receive Descriptor.
    169  */
    170 #define	TDSTAT_Rx_FF	0x40000000	/* Filtering Fail */
    171 #define	TDSTAT_WINB_Rx_RCMP 0x40000000	/* Receive Complete */
    172 #define	TDSTAT_Rx_FL	0x3fff0000	/* Frame Length including CRC */
    173 #define	TDSTAT_Rx_DE	0x00004000	/* Descriptor Error */
    174 #define	TDSTAT_Rx_DT	0x00003000	/* Data Type */
    175 #define	TDSTAT_Rx_RF	0x00000800	/* Runt Frame */
    176 #define	TDSTAT_Rx_MF	0x00000400	/* Multicast Frame */
    177 #define	TDSTAT_Rx_FS	0x00000200	/* First Descriptor */
    178 #define	TDSTAT_Rx_LS	0x00000100	/* Last Descriptor */
    179 #define	TDSTAT_Rx_TL	0x00000080	/* Frame Too Long */
    180 #define	TDSTAT_Rx_CS	0x00000040	/* Collision Seen */
    181 #define	TDSTAT_Rx_RT	0x00000020	/* Frame Type */
    182 #define	TDSTAT_Rx_RW	0x00000010	/* Receive Watchdog */
    183 #define	TDSTAT_Rx_RE	0x00000008	/* Report on MII Error */
    184 #define	TDSTAT_Rx_DB	0x00000004	/* Dribbling Bit */
    185 #define	TDSTAT_Rx_CE	0x00000002	/* CRC Error */
    186 #define	TDSTAT_Rx_ZER	0x00000001	/* Zero (always 0) */
    187 
    188 #define	TDSTAT_Rx_LENGTH(x)	(((x) & TDSTAT_Rx_FL) >> 16)
    189 
    190 #define	TDSTAT_Rx_DT_SR	0x00000000	/* Serial Received Frame */
    191 #define	TDSTAT_Rx_DT_IL	0x00001000	/* Internal Loopback Frame */
    192 #define	TDSTAT_Rx_DT_EL	0x00002000	/* External Loopback Frame */
    193 #define	TDSTAT_Rx_DT_r	0x00003000	/* Reserved */
    194 
    195 /*
    196  * Descriptor Status bits for Transmit Descriptor.
    197  */
    198 #define	TDSTAT_WINB_Tx_TE 0x00008000	/* Transmit Error */
    199 #define	TDSTAT_Tx_TO	0x00004000	/* Transmit Jabber Timeout */
    200 #define	TDSTAT_Tx_LO	0x00000800	/* Loss of Carrier */
    201 #define	TDSTAT_Tx_NC	0x00000400	/* No Carrier */
    202 #define	TDSTAT_Tx_LC	0x00000200	/* Late Collision */
    203 #define	TDSTAT_Tx_EC	0x00000100	/* Excessive Collisions */
    204 #define	TDSTAT_Tx_HF	0x00000080	/* Heartbeat Fail */
    205 #define	TDSTAT_Tx_CC	0x00000078	/* Collision Count */
    206 #define	TDSTAT_Tx_LF	0x00000004	/* Link Fail */
    207 #define	TDSTAT_Tx_UF	0x00000002	/* Underflow Error */
    208 #define	TDSTAT_Tx_DE	0x00000001	/* Deferred */
    209 
    210 #define	TDSTAT_Tx_COLLISIONS(x)	(((x) & TDSTAT_Tx_CC) >> 3)
    211 
    212 /*
    213  * Descriptor Control bits common to transmit and receive.
    214  */
    215 #define	TDCTL_SIZE1	0x000007ff	/* Size of buffer 1 */
    216 #define	TDCTL_SIZE1_SHIFT 0
    217 
    218 #define	TDCTL_SIZE2	0x003ff800	/* Size of buffer 2 */
    219 #define	TDCTL_SIZE2_SHIFT 11
    220 
    221 #define	TDCTL_ER	0x02000000	/* End of Ring */
    222 #define	TDCTL_CH	0x01000000	/* Second Address Chained */
    223 
    224 /*
    225  * Descriptor Control bits for Transmit Descriptor.
    226  */
    227 #define	TDCTL_Tx_IC	0x80000000	/* Interrupt on Completion */
    228 #define	TDCTL_Tx_LS	0x40000000	/* Last Segment */
    229 #define	TDCTL_Tx_FS	0x20000000	/* First Segment */
    230 #define	TDCTL_Tx_FT1	0x10000000	/* Filtering Type 1 */
    231 #define	TDCTL_Tx_SET	0x08000000	/* Setup Packet */
    232 #define	TDCTL_Tx_AC	0x04000000	/* Add CRC Disable */
    233 #define	TDCTL_Tx_DPD	0x00800000	/* Disabled Padding */
    234 #define	TDCTL_Tx_FT0	0x00400000	/* Filtering Type 0 */
    235 
    236 /*
    237  * The Tulip filter is programmed by "transmitting" a Setup Packet
    238  * (indicated by TDCTL_Tx_SET).  The filtering type is indicated
    239  * as follows:
    240  *
    241  *	FT1	FT0	Description
    242  *	---	---	-----------
    243  *	0	0	Perfect Filtering: The Tulip interprets the
    244  *			descriptor buffer as a table of 16 MAC addresses
    245  *			that the Tulip should receive.
    246  *
    247  *	0	1	Hash Filtering: The Tulip interprets the
    248  *			descriptor buffer as a 512-bit hash table
    249  *			plus one perfect address.  If the incoming
    250  *			address is Multicast, the hash table filters
    251  *			the address, else the address is filtered by
    252  *			the perfect address.
    253  *
    254  *	1	0	Inverse Filtering: Like Perfect Filtering, except
    255  *			the table is addresses that the Tulip does NOT
    256  *			receive.
    257  *
    258  *	1	1	Hash-only Filtering: Like Hash Filtering, but
    259  *			physical addresses are matched by the hash table
    260  *			as well, and not by matching a single perfect
    261  *			address.
    262  *
    263  * A Setup Packet must always be 192 bytes long.  The Tulip can store
    264  * 16 MAC addresses.  If not all 16 are specified in Perfect Filtering
    265  * or Inverse Filtering mode, then unused entries should duplicate
    266  * one of the valid entries.
    267  */
    268 #define	TDCTL_Tx_FT_PERFECT	0
    269 #define	TDCTL_Tx_FT_HASH	TDCTL_Tx_FT0
    270 #define	TDCTL_Tx_FT_INVERSE	TDCTL_Tx_FT1
    271 #define	TDCTL_Tx_FT_HASHONLY	(TDCTL_Tx_FT1|TDCTL_Tx_FT0)
    272 
    273 #define	TULIP_SETUP_PACKET_LEN	192
    274 #define	TULIP_MAXADDRS		16
    275 #define	TULIP_MCHASHSIZE	512
    276 #define	TULIP_PNICII_HASHSIZE	128
    277 
    278 /*
    279  * Maximum size of a Tulip Ethernet Address ROM or SROM.
    280  */
    281 #define	TULIP_ROM_SIZE(bits)	(2 << (bits))
    282 #define	TULIP_MAX_ROM_SIZE	512
    283 
    284 /*
    285  * Format of the standard Tulip SROM information:
    286  *
    287  *	Byte offset	Size	Usage
    288  *	0		18	reserved
    289  *	18		1	SROM Format Version
    290  *	19		1	Chip Count
    291  *	20		6	IEEE Network Address
    292  *	26		1	Chip 0 Device Number
    293  *	27		2	Chip 0 Info Leaf Offset
    294  *	29		1	Chip 1 Device Number
    295  *	30		2	Chip 1 Info Leaf Offset
    296  *	32		1	Chip 2 Device Number
    297  *	33		2	Chip 2 Info Leaf Offset
    298  *	...		1	Chip n Device Number
    299  *	...		2	Chip n Info Leaf Offset
    300  *	...		...	...
    301  *	Chip Info Leaf Information
    302  *	...
    303  *	...
    304  *	...
    305  *	126		2	CRC32 checksum
    306  */
    307 #define	TULIP_ROM_SROM_FORMAT_VERION		18		/* B */
    308 #define	TULIP_ROM_CHIP_COUNT			19		/* B */
    309 #define	TULIP_ROM_IEEE_NETWORK_ADDRESS		20
    310 #define	TULIP_ROM_CHIPn_DEVICE_NUMBER(n)	(26 + ((n) * 3))/* B */
    311 #define	TULIP_ROM_CHIPn_INFO_LEAF_OFFSET(n)	(27 + ((n) * 3))/* W */
    312 #define	TULIP_ROM_CRC32_CHECKSUM		126		/* W */
    313 #define	TULIP_ROM_CRC32_CHECKSUM1		94		/* W */
    314 
    315 #define	TULIP_ROM_IL_SELECT_CONN_TYPE		0		/* W */
    316 #define	TULIP_ROM_IL_MEDIA_COUNT		2		/* B */
    317 #define	TULIP_ROM_IL_MEDIAn_BLOCK_BASE		3
    318 
    319 #define	SELECT_CONN_TYPE_TP		0x0000
    320 #define	SELECT_CONN_TYPE_BNC		0x0001
    321 #define	SELECT_CONN_TYPE_AUI		0x0002
    322 #define	SELECT_CONN_TYPE_100TX		0x0003
    323 #define	SELECT_CONN_TYPE_100T4		0x0006
    324 #define	SELECT_CONN_TYPE_100FX		0x0007
    325 #define	SELECT_CONN_TYPE MII_10T	0x0009
    326 #define	SELECT_CONN_TYPE_MII_100TX	0x000d
    327 #define	SELECT_CONN_TYPE_MII_100T4	0x000f
    328 #define	SELECT_CONN_TYPE_MII_100FX	0x0010
    329 #define	SELECT_CONN_TYPE_TP_AUTONEG	0x0100
    330 #define	SELECT_CONN_TYPE_TP_FDX		0x0204
    331 #define	SELECT_CONN_TYPE_MII_10T_FDX	0x020a
    332 #define	SELECT_CONN_TYPE_100TX_FDX	0x020e
    333 #define	SELECT_CONN_TYPE_MII_100TX_FDX	0x0211
    334 #define	SELECT_CONN_TYPE_TP_NOLINKPASS	0x0400
    335 #define	SELECT_CONN_TYPE_ASENSE		0x0800
    336 #define	SELECT_CONN_TYPE_ASENSE_POWERUP	0x8800
    337 #define	SELECT_CONN_TYPE_ASENSE_AUTONEG	0x0900
    338 
    339 #define	TULIP_ROM_MB_MEDIA_CODE		0x3f
    340 #define	TULIP_ROM_MB_MEDIA_TP		0x00
    341 #define	TULIP_ROM_MB_MEDIA_BNC		0x01
    342 #define	TULIP_ROM_MB_MEDIA_AUI		0x02
    343 #define	TULIP_ROM_MB_MEDIA_100TX	0x03
    344 #define	TULIP_ROM_MB_MEDIA_TP_FDX	0x04
    345 #define	TULIP_ROM_MB_MEDIA_100TX_FDX	0x05
    346 #define	TULIP_ROM_MB_MEDIA_100T4	0x06
    347 #define	TULIP_ROM_MB_MEDIA_100FX	0x07
    348 #define	TULIP_ROM_MB_MEDIA_100FX_FDX	0x08
    349 
    350 #define	TULIP_ROM_MB_EXT		0x40
    351 
    352 #define	TULIP_ROM_MB_CSR13		1			/* W */
    353 #define	TULIP_ROM_MB_CSR14		3			/* W */
    354 #define	TULIP_ROM_MB_CSR15		5			/* W */
    355 
    356 #define	TULIP_ROM_MB_SIZE(mc)		(((mc) & TULIP_ROM_MB_EXT) ? 7 : 1)
    357 
    358 #define	TULIP_ROM_MB_NOINDICATOR	0x8000
    359 #define	TULIP_ROM_MB_DEFAULT		0x4000
    360 #define	TULIP_ROM_MB_POLARITY		0x0080
    361 #define	TULIP_ROM_MB_OPMODE(x)		(((x) & 0x71) << 18)
    362 #define	TULIP_ROM_MB_BITPOS(x)		(1 << (((x) & 0x0e) >> 1))
    363 
    364 #define	TULIP_ROM_MB_21140_GPR		0	/* 21140[A] GPR block */
    365 #define	TULIP_ROM_MB_21140_MII		1	/* 21140[A] MII block */
    366 #define	TULIP_ROM_MB_21142_SIA		2	/* 2114[23] SIA block */
    367 #define	TULIP_ROM_MB_21142_MII		3	/* 2114[23] MII block */
    368 #define	TULIP_ROM_MB_21143_SYM		4	/* 21143 SYM block */
    369 #define	TULIP_ROM_MB_21143_RESET	5	/* 21143 reset block */
    370 
    371 #define	TULIP_ROM_GETW(data, off) ((data)[(off)] | ((data)[(off) + 1]) << 8)
    372 
    373 /*
    374  * Tulip control registers.
    375  */
    376 
    377 #define	TULIP_CSR0	0x00
    378 #define	TULIP_CSR1	0x08
    379 #define	TULIP_CSR2	0x10
    380 #define	TULIP_CSR3	0x18
    381 #define	TULIP_CSR4	0x20
    382 #define	TULIP_CSR5	0x28
    383 #define	TULIP_CSR6	0x30
    384 #define	TULIP_CSR7	0x38
    385 #define	TULIP_CSR8	0x40
    386 #define	TULIP_CSR9	0x48
    387 #define	TULIP_CSR10	0x50
    388 #define	TULIP_CSR11	0x58
    389 #define	TULIP_CSR12	0x60
    390 #define	TULIP_CSR13	0x68
    391 #define	TULIP_CSR14	0x70
    392 #define	TULIP_CSR15	0x78
    393 #define	TULIP_CSR16	0x80
    394 #define	TULIP_CSR17	0x88
    395 #define	TULIP_CSR18	0x90
    396 #define	TULIP_CSR19	0x98
    397 #define	TULIP_CSR20	0xa0
    398 #define	TULIP_CSR21	0xa8
    399 #define	TULIP_CSR22	0xb0
    400 #define	TULIP_CSR23	0xb8
    401 #define	TULIP_CSR24	0xc0
    402 #define	TULIP_CSR25	0xc8
    403 #define	TULIP_CSR26	0xd0
    404 #define	TULIP_CSR27	0xd8
    405 #define	TULIP_CSR28	0xe0
    406 #define	TULIP_CSR29	0xe8
    407 #define	TULIP_CSR30	0xf0
    408 #define	TULIP_CSR31	0xf8
    409 
    410 #define	TULIP_CSR_INDEX(csr)	((csr) >> 3)
    411 
    412 /* CSR0 - Bus Mode */
    413 #define	CSR_BUSMODE		TULIP_CSR0
    414 #define	BUSMODE_SWR		0x00000001	/* software reset */
    415 #define	BUSMODE_BAR		0x00000002	/* bus arbitration */
    416 #define	BUSMODE_DSL		0x0000007c	/* descriptor skip length */
    417 #define	BUSMODE_BLE		0x00000080	/* big endian */
    418 						/* programmable burst length */
    419 #define	BUSMODE_PBL_DEFAULT	0x00000000	/*     default value */
    420 #define	BUSMODE_PBL_1LW		0x00000100	/*     1 longword */
    421 #define	BUSMODE_PBL_2LW		0x00000200	/*     2 longwords */
    422 #define	BUSMODE_PBL_4LW		0x00000400	/*     4 longwords */
    423 #define	BUSMODE_PBL_8LW		0x00000800	/*     8 longwords */
    424 #define	BUSMODE_PBL_16LW	0x00001000	/*    16 longwords */
    425 #define	BUSMODE_PBL_32LW	0x00002000	/*    32 longwords */
    426 						/* cache alignment */
    427 #define	BUSMODE_CAL_NONE	0x00000000	/*     no alignment */
    428 #define	BUSMODE_CAL_8LW		0x00004000	/*     8 longwords */
    429 #define	BUSMODE_CAL_16LW	0x00008000	/*    16 longwords */
    430 #define	BUSMODE_CAL_32LW	0x0000c000	/*    32 longwords */
    431 #define	BUSMODE_DAS		0x00010000	/* diagnostic address space */
    432 						/*   must be zero on most */
    433 						/* transmit auto-poll */
    434 		/*
    435 		 * Transmit auto-polling not supported on:
    436 		 *	Winbond 89C040F
    437 		 *	Xircom X3201-3
    438 		 *	Davicom DM9102 (buggy BUSMODE register)
    439 		 */
    440 #define	BUSMODE_TAP_NONE	0x00000000	/*     no auto-polling */
    441 #define	BUSMODE_TAP_200us	0x00020000	/*   200 uS */
    442 #define	BUSMODE_TAP_800us	0x00040000	/*   400 uS */
    443 #define	BUSMODE_TAP_1_6ms	0x00060000	/*   1.6 mS */
    444 #define	BUSMODE_TAP_12_8us	0x00080000	/*  12.8 uS (21041+) */
    445 #define	BUSMODE_TAP_25_6us	0x000a0000	/*  25.6 uS (21041+) */
    446 #define	BUSMODE_TAP_51_2us	0x000c0000	/*  51.2 uS (21041+) */
    447 #define	BUSMODE_TAP_102_4us	0x000e0000	/* 102.4 uS (21041+) */
    448 #define	BUSMODE_DBO		0x00100000	/* desc-only b/e (21041+) */
    449 #define	BUSMODE_RME		0x00200000	/* rd/mult enab (21140+) */
    450 #define	BUSMODE_WINB_WAIT	0x00200000	/* wait state insertion */
    451 #define	BUSMODE_RLE		0x00800000	/* rd/line enab (21140+) */
    452 #define	BUSMODE_WLE		0x01000000	/* wt/line enab (21140+) */
    453 #define	BUSMODE_PNIC_MBO	0x04000000	/* magic `must be one' bit */
    454 						/*    on Lite-On PNIC */
    455 
    456 
    457 /* CSR1 - Transmit Poll Demand */
    458 #define	CSR_TXPOLL		TULIP_CSR1
    459 #define	TXPOLL_TPD		0x00000001	/* transmit poll demand */
    460 
    461 
    462 /* CSR2 - Receive Poll Demand */
    463 #define	CSR_RXPOLL		TULIP_CSR2
    464 #define	RXPOLL_RPD		0x00000001	/* receive poll demand */
    465 
    466 
    467 /* CSR3 - Receive List Base Address */
    468 #define	CSR_RXLIST		TULIP_CSR3
    469 
    470 /* CSR4 - Transmit List Base Address */
    471 #define	CSR_TXLIST		TULIP_CSR4
    472 
    473 /* CSR5 - Status */
    474 #define	CSR_STATUS		TULIP_CSR5
    475 #define	STATUS_TI		0x00000001	/* transmit interrupt */
    476 #define	STATUS_TPS		0x00000002	/* transmit process stopped */
    477 #define	STATUS_TU		0x00000004	/* transmit buffer unavail */
    478 #define	STATUS_TJT		0x00000008	/* transmit jabber timeout */
    479 #define	STATUS_WINB_REI		0x00000008	/* receive early interrupt */
    480 #define	STATUS_LNPANC		0x00000010	/* link pass (21041) */
    481 #define	STATUS_WINB_RERR	0x00000010	/* receive error */
    482 #define	STATUS_UNF		0x00000020	/* transmit underflow */
    483 #define	STATUS_RI		0x00000040	/* receive interrupt */
    484 #define	STATUS_RU		0x00000080	/* receive buffer unavail */
    485 #define	STATUS_RPS		0x00000100	/* receive process stopped */
    486 #define	STATUS_RWT		0x00000200	/* receive watchdog timeout */
    487 #define	STATUS_AT		0x00000400	/* SIA AUI/TP pin changed
    488 						   (21040) */
    489 #define	STATUS_ETI		0x00000400	/* early transmit interrupt
    490 						   (21142/PMAC/Winbond) */
    491 #define	STATUS_FD		0x00000800	/* full duplex short frame
    492 						   received (21040) */
    493 #define	STATUS_TM		0x00000800	/* timer expired (21041) */
    494 #define	STATUS_LNF		0x00001000	/* link fail (21040) */
    495 #define	STATUS_SE		0x00002000	/* system error */
    496 #define	STATUS_ER		0x00004000	/* early receive (21041) */
    497 #define	STATUS_AIS		0x00008000	/* abnormal interrupt summary */
    498 #define	STATUS_NIS		0x00010000	/* normal interrupt summary */
    499 #define	STATUS_RS		0x000e0000	/* receive process state */
    500 #define	STATUS_RS_STOPPED	0x00000000	/* Stopped */
    501 #define	STATUS_RS_FETCH		0x00020000	/* Running - fetch receive
    502 						   descriptor */
    503 #define	STATUS_RS_CHECK		0x00040000	/* Running - check for end
    504 						   of receive */
    505 #define	STATUS_RS_WAIT		0x00060000	/* Running - wait for packet */
    506 #define	STATUS_RS_SUSPENDED	0x00080000	/* Suspended */
    507 #define	STATUS_RS_CLOSE		0x000a0000	/* Running - close receive
    508 						   descriptor */
    509 #define	STATUS_RS_FLUSH		0x000c0000	/* Running - flush current
    510 						   frame from FIFO */
    511 #define	STATUS_RS_QUEUE		0x000e0000	/* Running - queue current
    512 						   frame from FIFO into
    513 						   buffer */
    514 #define	STATUS_DM_RS_STOPPED	0x00000000	/* Stopped */
    515 #define	STATUS_DM_RS_FETCH	0x00020000	/* Running - fetch receive
    516 						   descriptor */
    517 #define	STATUS_DM_RS_WAIT	0x00040000	/* Running - wait for packet */
    518 #define	STATUS_DM_RS_QUEUE	0x00060000	/* Running - queue current
    519 						   frame from FIFO into
    520 						   buffer */
    521 #define	STATUS_DM_RS_CLOSE_OWN	0x00080000	/* Running - close receive
    522 						   descriptor, clear own */
    523 #define	STATUS_DM_RS_CLOSE_ST	0x000a0000	/* Running - close receive
    524 						   descriptor, write status */
    525 #define	STATUS_DM_RS_SUSPENDED	0x000c0000	/* Suspended */
    526 #define	STATUS_DM_RS_FLUSH	0x000e0000	/* Running - flush current
    527 						   frame from FIFO */
    528 #define	STATUS_TS		0x00700000	/* transmit process state */
    529 #define	STATUS_TS_STOPPED	0x00000000	/* Stopped */
    530 #define	STATUS_TS_FETCH		0x00100000	/* Running - fetch transmit
    531 						   descriptor */
    532 #define	STATUS_TS_WAIT		0x00200000	/* Running - wait for end
    533 						   of transmission */
    534 #define	STATUS_TS_READING	0x00300000	/* Running - read buffer from
    535 						   memory and queue into
    536 						   FIFO */
    537 #define	STATUS_TS_RESERVED	0x00400000	/* RESERVED */
    538 #define	STATUS_TS_SETUP		0x00500000	/* Running - Setup packet */
    539 #define	STATUS_TS_SUSPENDED	0x00600000	/* Suspended */
    540 #define	STATUS_TS_CLOSE		0x00700000	/* Running - close transmit
    541 						   descriptor */
    542 #define	STATUS_DM_TS_STOPPED	0x00000000	/* Stopped */
    543 #define	STATUS_DM_TS_FETCH	0x00100000	/* Running - fetch transmit
    544 						   descriptor */
    545 #define	STATUS_DM_TS_SETUP	0x00200000	/* Running - Setup packet */
    546 #define	STATUS_DM_TS_READING	0x00300000	/* Running - read buffer from
    547 						   memory and queue into
    548 						   FIFO */
    549 #define	STATUS_DM_TS_CLOSE_OWN	0x00400000	/* Running - close transmit
    550 						   descriptor, clear own */
    551 #define	STATUS_DM_TS_WAIT	0x00500000	/* Running - wait for end
    552 						   of transmission */
    553 #define	STATUS_DM_TS_CLOSE_ST	0x00600000	/* Running - close transmit
    554 						   descriptor, write status */
    555 #define	STATUS_DM_TS_SUSPENDED	0x00700000	/* Suspended */
    556 #define	STATUS_EB		0x03800000	/* error bits */
    557 #define	STATUS_EB_PARITY	0x00000000	/* parity errror */
    558 #define	STATUS_EB_MABT		0x00800000	/* master abort */
    559 #define	STATUS_EB_TABT		0x01000000	/* target abort */
    560 #define	STATUS_GPPI		0x04000000	/* GPIO interrupt (21142) */
    561 #define	STATUS_PNIC_TXABORT	0x04000000	/* transmit aborted */
    562 #define	STATUS_LC		0x08000000	/* 100baseTX link change
    563 						   (21142/PMAC) */
    564 #define	STATUS_PMAC_WKUPI	0x10000000	/* wake up event */
    565 #define	STATUS_X3201_PMEIS	0x10000000	/* power management event
    566 						   interrupt summary */
    567 #define	STATUS_X3201_SFIS	0x80000000	/* second function (Modem)
    568 						   interrupt status */
    569 
    570 
    571 /* CSR6 - Operation Mode */
    572 #define	CSR_OPMODE		TULIP_CSR6
    573 #define	OPMODE_HP		0x00000001	/* hash/perfect mode (ro) */
    574 #define	OPMODE_SR		0x00000002	/* start receive */
    575 #define	OPMODE_HO		0x00000004	/* hash only mode (ro) */
    576 #define	OPMODE_PB		0x00000008	/* pass bad frames */
    577 #define	OPMODE_WINB_APP		0x00000008	/* accept all physcal packet */
    578 #define	OPMODE_IF		0x00000010	/* inverse filter mode (ro) */
    579 #define	OPMODE_WINB_AMP		0x00000010	/* accept multicast packet */
    580 #define	OPMODE_SB		0x00000020	/* start backoff counter */
    581 #define	OPMODE_WINB_ABP		0x00000020	/* accept broadcast packet */
    582 #define	OPMODE_PR		0x00000040	/* promiscuous mode */
    583 #define	OPMODE_WINB_ARP		0x00000040	/* accept runt packet */
    584 #define	OPMODE_PM		0x00000080	/* pass all multicast */
    585 #define	OPMODE_WINB_AEP		0x00000080	/* accept error packet */
    586 #define	OPMODE_FKD		0x00000100	/* flaky oscillator disable */
    587 #define	OPMODE_FD		0x00000200	/* full-duplex mode */
    588 #define	OPMODE_OM		0x00000c00	/* operating mode */
    589 #define	OPMODE_OM_NORMAL	0x00000000	/*     normal mode */
    590 #define	OPMODE_OM_INTLOOP	0x00000400	/*     internal loopback */
    591 #define	OPMODE_OM_EXTLOOP	0x00000800	/*     external loopback */
    592 #define	OPMODE_FC		0x00001000	/* force collision */
    593 #define	OPMODE_ST		0x00002000	/* start transmitter */
    594 #define	OPMODE_TR		0x0000c000	/* threshold control */
    595 #define	OPMODE_TR_72		0x00000000	/*     72 bytes */
    596 #define	OPMODE_TR_96		0x00004000	/*     96 bytes */
    597 #define	OPMODE_TR_128		0x00008000	/*    128 bytes */
    598 #define	OPMODE_TR_160		0x0000c000	/*    160 bytes */
    599 #define	OPMODE_WINB_TTH		0x001fc000	/* transmit threshold */
    600 #define	OPMODE_WINB_TTH_SHIFT	14
    601 #define	OPMODE_BP		0x00010000	/* backpressure enable */
    602 #define	OPMODE_CA		0x00020000	/* capture effect enable */
    603 #define	OPMODE_PNIC_TBEN	0x00020000	/* Tx backoff offset enable */
    604 	/*
    605 	 * On Davicom DM9102, OPMODE_PS and OPMODE_HBD must
    606 	 * always be set.
    607 	 */
    608 #define	OPMODE_PS		0x00040000	/* port select:
    609 						   1 = MII/SYM, 0 = SRL
    610 						   (21140) */
    611 #define	OPMODE_HBD		0x00080000	/* heartbeat disable:
    612 						   set in MII/SYM 100mbps,
    613 						   set according to PHY
    614 						   in MII 10mbps mode
    615 						   (21140) */
    616 #define	OPMODE_PNIC_IT		0x00100000	/* immediate transmit */
    617 #define	OPMODE_SF		0x00200000	/* store and forward mode
    618 						   (21140) */
    619 #define	OPMODE_WINB_REIT	0x1fe00000	/* receive eartly intr thresh */
    620 #define	OPMODE_WINB_REIT_SHIFT	21
    621 #define	OPMODE_TTM		0x00400000	/* Transmit Threshold Mode:
    622 						   1 = 10mbps, 0 = 100mbps
    623 						   (21140) */
    624 #define	OPMODE_PCS		0x00800000	/* PCS function (21140) */
    625 #define	OPMODE_SCR		0x01000000	/* scrambler mode (21140) */
    626 #define	OPMODE_MBO		0x02000000	/* must be one (21140,
    627 						   DM9102) */
    628 #define	OPMODE_IDAMSB		0x04000000	/* ignore dest addr MSB
    629 						   (21142) */
    630 #define	OPMODE_PNIC_DRC		0x20000000	/* don't include CRC in Rx
    631 						   frames (PNIC) */
    632 #define	OPMODE_WINB_FES		0x20000000	/* fast ethernet select */
    633 #define	OPMODE_RA		0x40000000	/* receive all (21140) */
    634 #define	OPMODE_PNIC_EED		0x40000000	/* 1 == ext, 0 == int ENDEC
    635 						   (PNIC) */
    636 #define	OPMODE_WINB_TEIO	0x40000000	/* transmit early intr on */
    637 #define	OPMODE_SC		0x80000000	/* special capture effect
    638 						   enable (21041+) */
    639 #define	OPMODE_WINB_REIO	0x80000000	/* receive early intr on */
    640 
    641 /* Shorthand for media-related OPMODE bits */
    642 #define	OPMODE_MEDIA_BITS	(OPMODE_FD|OPMODE_PS|OPMODE_PCS|OPMODE_SCR)
    643 
    644 /* CSR7 - Interrupt Enable */
    645 #define	CSR_INTEN		TULIP_CSR7
    646 	/* See bits for CSR5 -- Status */
    647 
    648 
    649 /* CSR8 - Missed Frames */
    650 #define	CSR_MISSED		TULIP_CSR8
    651 #define	MISSED_MFC		0x0000ffff	/* missed packet count */
    652 #define	MISSED_MFO		0x00010000	/* missed packet count
    653 						   overflowed */
    654 #define	MISSED_FOC		0x0ffe0000	/* fifo overflow counter
    655 						   (21140) */
    656 #define	MISSED_OCO		0x10000000	/* overflow counter overflowed
    657 						   (21140) */
    658 
    659 #define	MISSED_GETMFC(x)	((x) & MISSED_MFC)
    660 #define	MISSED_GETFOC(x)	(((x) & MISSED_FOC) >> 17)
    661 
    662 
    663 /* CSR9 - MII, SROM, Boot ROM, Ethernet Address ROM register. */
    664 #define	CSR_MIIROM		TULIP_CSR9
    665 #define	MIIROM_DATA		0x000000ff	/* byte of data from
    666 						   Ethernet Address ROM
    667 						   (21040), byte of data
    668 						   to/from Boot ROM (21041+) */
    669 #define	MIIROM_SROMCS		0x00000001	/* SROM chip select */
    670 #define	MIIROM_SROMSK		0x00000002	/* SROM clock */
    671 #define	MIIROM_SROMDI		0x00000004	/* SROM data in (to) */
    672 #define	MIIROM_SROMDO		0x00000008	/* SROM data out (from) */
    673 #define	MIIROM_REG		0x00000400	/* external register select */
    674 #define	MIIROM_SR		0x00000800	/* SROM select */
    675 #define	MIIROM_BR		0x00001000	/* boot ROM select */
    676 #define	MIIROM_WR		0x00002000	/* write to boot ROM */
    677 #define	MIIROM_RD		0x00004000	/* read from boot ROM */
    678 #define	MIIROM_MOD		0x00008000	/* mode select (ro) (21041) */
    679 #define	MIIROM_MDC		0x00010000	/* MII clock */
    680 #define	MIIROM_MDO		0x00020000	/* MII data out */
    681 #define	MIIROM_MIIDIR		0x00040000	/* MII direction mode
    682 						   1 = PHY in read,
    683 						   0 = PHY in write */
    684 #define	MIIROM_MDI		0x00080000	/* MII data in */
    685 #define	MIIROM_DN		0x80000000	/* data not valid (21040) */
    686 
    687 #define	MIIROM_PMAC_LED0SEL	0x10000000	/* 0 == LED0 activity (def)
    688 						   1 == LED0 speed */
    689 #define	MIIROM_PMAC_LED1SEL	0x20000000	/* 0 == LED1 link (def)
    690 						   1 == LED1 link/act */
    691 #define	MIIROM_PMAC_LED2SEL	0x40000000	/* 0 == LED2 speed (def)
    692 						   1 == LED2 collision */
    693 #define	MIIROM_PMAC_LED3SEL	0x80000000	/* 0 == LED3 receive (def)
    694 						   1 == LED3 full duplex */
    695 
    696 	/* SROM opcodes */
    697 #define	TULIP_SROM_OPC_ERASE	0x04
    698 #define	TULIP_SROM_OPC_WRITE	0x05
    699 #define	TULIP_SROM_OPC_READ	0x06
    700 
    701 	/* The Lite-On PNIC does this completely differently */
    702 #define	PNIC_MIIROM_DATA	0x0000ffff	/* mask of data bits ??? */
    703 #define	PNIC_MIIROM_BUSY	0x80000000	/* EEPROM is busy */
    704 
    705 
    706 /* CSR10 - Boot ROM address register (21041+). */
    707 #define	CSR_ROMADDR		TULIP_CSR10
    708 #define	ROMADDR_MASK		0x000003ff	/* boot rom address */
    709 
    710 
    711 /* CSR11 - General Purpose Timer (21041+). */
    712 #define	CSR_GPT			TULIP_CSR11
    713 #define	GPT_VALUE		0x0000ffff	/* timer value */
    714 #define	GPT_CON			0x00010000	/* continuous mode */
    715 	/* 21143-PD and 21143-TD Interrupt Mitigation bits */
    716 #define	GPT_NRX			0x000e0000	/* number of Rx packets */
    717 #define	GPT_RXT			0x00f00000	/* Rx timer */
    718 #define	GPT_NTX			0x07000000	/* number of Tx packets */
    719 #define	GPT_TXT			0x78000000	/* Tx timer */
    720 #define	GPT_CYCLE		0x80000000	/* cycle size */
    721 
    722 
    723 /* CSR12 - SIA Status Register. */
    724 #define	CSR_SIASTAT		TULIP_CSR12
    725 #define	SIASTAT_PAUI		0x00000001	/* pin AUI/TP indication
    726 						   (21040) */
    727 #define	SIASTAT_MRA		0x00000001	/* MII receive activity
    728 						   (21142) */
    729 #define	SIASTAT_NCR		0x00000002	/* network connection error */
    730 #define	SIASTAT_LS100		0x00000002	/* 100baseT link status
    731 						   0 == pass (21142) */
    732 #define	SIASTAT_LKF		0x00000004	/* link fail status */
    733 #define	SIASTAT_LS10		0x00000004	/* 10baseT link status
    734 						   0 == pass (21142) */
    735 #define	SIASTAT_APS		0x00000008	/* auto polarity status */
    736 #define	SIASTAT_DSD		0x00000010	/* PLL self test done */
    737 #define	SIASTAT_DSP		0x00000020	/* PLL self test pass */
    738 #define	SIASTAT_DAZ		0x00000040	/* PLL all zero */
    739 #define	SIASTAT_DAO		0x00000080	/* PLL all one */
    740 #define	SIASTAT_SRA		0x00000100	/* selected port receive
    741 						   activity (21041) */
    742 #define	SIASTAT_ARA		0x00000100	/* AUI receive activity
    743 						   (21142) */
    744 #define	SIASTAT_NRA		0x00000200	/* non-selected port
    745 						   receive activity (21041) */
    746 #define	SIASTAT_TRA		0x00000200	/* 10base-T receive activity
    747 						   (21142) */
    748 #define	SIASTAT_NSN		0x00000400	/* non-stable NLPs detected
    749 						   (21041) */
    750 #define	SIASTAT_TRF		0x00000800	/* transmit remote fault
    751 						   (21041) */
    752 #define	SIASTAT_ANS		0x00007000	/* autonegotiation state
    753 						   (21041) */
    754 #define	SIASTAT_ANS_DIS		0x00000000	/*     disabled */
    755 #define	SIASTAT_ANS_TXDIS	0x00001000	/*     transmit disabled */
    756 #define	SIASTAT_ANS_START	0x00001000	/*     (MX98715AEC) */
    757 #define	SIASTAT_ANS_ABD		0x00002000	/*     ability detect */
    758 #define	SIASTAT_ANS_ACKD	0x00003000	/*     acknowledge detect */
    759 #define	SIASTAT_ANS_ACKC	0x00004000	/*     complete acknowledge */
    760 #define	SIASTAT_ANS_FLPGOOD	0x00005000	/*     FLP link good */
    761 #define	SIASTAT_ANS_LINKCHECK	0x00006000	/*     link check */
    762 #define	SIASTAT_LPN		0x00008000	/* link partner negotiable
    763 						   (21041) */
    764 #define	SIASTAT_LPC		0xffff0000	/* link partner code word */
    765 
    766 #define	SIASTAT_GETLPC(x)	(((x) & SIASTAT_LPC) >> 16)
    767 
    768 
    769 /* CSR13 - SIA Connectivity Register. */
    770 #define	CSR_SIACONN		TULIP_CSR13
    771 #define	SIACONN_SRL		0x00000001	/* SIA reset
    772 						   (0 == reset) */
    773 #define	SIACONN_PS		0x00000002	/* pin AUI/TP selection
    774 						   (21040) */
    775 #define	SIACONN_CAC		0x00000004	/* CSR autoconfiguration */
    776 #define	SIACONN_AUI		0x00000008	/* select AUI (0 = TP) */
    777 #define	SIACONN_EDP		0x00000010	/* SIA PLL external input
    778 						   enable (21040) */
    779 #define	SIACONN_ENI		0x00000020	/* encoder input multiplexer
    780 						   (21040) */
    781 #define	SIACONN_SIM		0x00000040	/* serial interface input
    782 						   multiplexer (21040) */
    783 #define	SIACONN_ASE		0x00000080	/* APLL start enable
    784 						   (21040) */
    785 #define	SIACONN_SEL		0x00000f00	/* external port output
    786 						   multiplexer select
    787 						   (21040) */
    788 #define	SIACONN_IE		0x00001000	/* input enable (21040) */
    789 #define	SIACONN_OE1_3		0x00002000	/* output enable 1, 3
    790 						   (21040) */
    791 #define	SIACONN_OE2_4		0x00004000	/* output enable 2, 4
    792 						   (21040) */
    793 #define	SIACONN_OE5_6_7		0x00008000	/* output enable 5, 6, 7
    794 						   (21040) */
    795 #define	SIACONN_SDM		0x0000ef00	/* SIA diagnostic mode;
    796 						   always set to this value
    797 						   for normal operation
    798 						   (21041) */
    799 
    800 
    801 /* CSR14 - SIA Transmit Receive Register. */
    802 #define	CSR_SIATXRX		TULIP_CSR14
    803 #define	SIATXRX_ECEN		0x00000001	/* encoder enable */
    804 #define	SIATXRX_LBK		0x00000002	/* loopback enable */
    805 #define	SIATXRX_DREN		0x00000004	/* driver enable */
    806 #define	SIATXRX_LSE		0x00000008	/* link pulse send enable */
    807 #define	SIATXRX_CPEN		0x00000030	/* compensation enable */
    808 #define	SIATXRX_CPEN_DIS0	0x00000000	/*     disabled */
    809 #define	SIATXRX_CPEN_DIS1	0x00000010	/*     disabled */
    810 #define	SIATXRX_CPEN_HIGHPWR	0x00000020	/*     high power */
    811 #define	SIATXRX_CPEN_NORMAL	0x00000030	/*     normal */
    812 #define	SIATXRX_MBO		0x00000040	/* must be one (21041 pass 2) */
    813 #define	SIATXRX_TH		0x00000040	/* 10baseT HDX enable (21142) */
    814 #define	SIATXRX_ANE		0x00000080	/* autonegotiation enable
    815 						   (21041/21142) */
    816 #define	SIATXRX_RSQ		0x00000100	/* receive squelch enable */
    817 #define	SIATXRX_CSQ		0x00000200	/* collision squelch enable */
    818 #define	SIATXRX_CLD		0x00000400	/* collision detect enable */
    819 #define	SIATXRX_SQE		0x00000800	/* signal quality generation
    820 						   enable */
    821 #define	SIATXRX_LTE		0x00001000	/* link test enable */
    822 #define	SIATXRX_APE		0x00002000	/* auto-polarity enable */
    823 #define	SIATXRX_SPP		0x00004000	/* set polarity plus */
    824 #define	SIATXRX_TAS		0x00008000	/* 10base-T/AUI autosensing
    825 						   enable (21041/21142) */
    826 #define	SIATXRX_THX		0x00010000	/* 100baseTX-HDX (21142) */
    827 #define	SIATXRX_TXF		0x00020000	/* 100baseTX-FDX (21142) */
    828 #define	SIATXRX_T4		0x00040000	/* 100baseT4 (21142) */
    829 
    830 
    831 /* CSR15 - SIA General Register. */
    832 #define	CSR_SIAGEN		TULIP_CSR15
    833 #define	SIAGEN_JBD		0x00000001	/* jabber disable */
    834 #define	SIAGEN_HUJ		0x00000002	/* host unjab */
    835 #define	SIAGEN_JCK		0x00000004	/* jabber clock */
    836 #define	SIAGEN_ABM		0x00000008	/* BNC select (21041) */
    837 #define	SIAGEN_RWD		0x00000010	/* receive watchdog disable */
    838 #define	SIAGEN_RWR		0x00000020	/* receive watchdog release */
    839 #define	SIAGEN_LE1		0x00000040	/* LED 1 enable (21041) */
    840 #define	SIAGEN_LV1		0x00000080	/* LED 1 value (21041) */
    841 #define	SIAGEN_TSCK		0x00000100	/* test clock */
    842 #define	SIAGEN_FUSQ		0x00000200	/* force unsquelch */
    843 #define	SIAGEN_FLF		0x00000400	/* force link fail */
    844 #define	SIAGEN_LSD		0x00000800	/* LED stretch disable
    845 						   (21041) */
    846 #define	SIAGEN_LEE		0x00000800	/* Link extend enable (21142) */
    847 #define	SIAGEN_DPST		0x00001000	/* PLL self-test start */
    848 #define	SIAGEN_FRL		0x00002000	/* force receiver low */
    849 #define	SIAGEN_LE2		0x00004000	/* LED 2 enable (21041) */
    850 #define	SIAGEN_RMP		0x00004000	/* received magic packet
    851 						   (21143) */
    852 #define	SIAGEN_LV2		0x00008000	/* LED 2 value (21041) */
    853 #define	SIAGEN_HCKR		0x00008000	/* hacker (21143) */
    854 #define	SIAGEN_MD		0x000f0000	/* general purpose mode/data */
    855 #define	SIAGEN_LGS0		0x00100000	/* LED/GEP 0 select */
    856 #define	SIAGEN_LGS1		0x00200000	/* LED/GEP 1 select */
    857 #define	SIAGEN_LGS2		0x00400000	/* LED/GEP 2 select */
    858 #define	SIAGEN_LGS3		0x00800000	/* LED/GEP 3 select */
    859 #define	SIAGEN_GEI0		0x01000000	/* GEP pin 0 intr enable */
    860 #define	SIAGEN_GEI1		0x02000000	/* GEP pin 1 intr enable */
    861 #define	SIAGEN_RME		0x04000000	/* receive match enable */
    862 #define	SIAGEN_CWE		0x08000000	/* control write enable */
    863 #define	SIAGEN_GI0		0x10000000	/* GEP pin 0 interrupt */
    864 #define	SIAGEN_GI1		0x20000000	/* GEP pin 1 interrupt */
    865 #define	SIAGEN_RMI		0x40000000	/* receive match interrupt */
    866 
    867 
    868 /* CSR12 - General Purpose Port (21140+). */
    869 #define	CSR_GPP			TULIP_CSR12
    870 #define	GPP_MD			0x000000ff	/* general purpose mode/data */
    871 #define	GPP_GPC			0x00000100	/* general purpose control */
    872 #define	GPP_PNIC_GPD		0x0000000f	/* general purpose data */
    873 #define	GPP_PNIC_GPC		0x000000f0	/* general purpose control */
    874 
    875 #define	GPP_PNIC_IN(x)		(1 << (x))
    876 #define	GPP_PNIC_OUT(x, on)	(((on) << (x)) | (1 << ((x) + 4)))
    877 
    878 /*
    879  * The Lite-On PNIC manual recommends the following for the General Purpose
    880  * I/O pins:
    881  *
    882  *	0	Speed Relay		1 == 100mbps
    883  *	1	100mbps loopback	1 == loopback
    884  *	2	BNC DC-DC converter	1 == select BNC
    885  *	3	Link 100		1 == 100baseTX link status
    886  */
    887 #define	GPP_PNIC_PIN_SPEED_RLY	0
    888 #define	GPP_PNIC_PIN_100M_LPKB	1
    889 #define	GPP_PNIC_PIN_BNC_XMER	2
    890 #define	GPP_PNIC_PIN_LNK100X	3
    891 
    892 /*
    893  * Definitions used for the SMC 9332DST (21140) board.
    894  */
    895 #define GPP_SMC9332DST_PINS	0x3f	/* General Purpose Pin directions */
    896 #define GPP_SMC9332DST_OK10	0x80	/* 10 Mb/sec Signal Detect gep<7> */
    897 #define GPP_SMC9332DST_OK100	0x40	/* 100 Mb/sec Signal Detect gep<6> */
    898 #define GPP_SMC9332DST_INIT	0x09	/* No loopback --- point-to-point */
    899 
    900 /*
    901  * Definitions used for the Cogent EM1x0 (21140) board.
    902  */
    903 #define GPP_COGENT_EM1x0_PINS	0x3f	/* General Purpose Pin directions */
    904 #define GPP_COGENT_EM1x0_INIT	0x09	/* No loopback --- point-to-point */
    905 
    906 
    907 /*
    908  * Digital Semiconductor 21040 registers.
    909  */
    910 
    911 /* CSR11 - Full Duplex Register */
    912 #define	CSR_21040_FDX		TULIP_CSR11
    913 #define	FDX21040_FDXACV		0x0000ffff	/* full duplex
    914 						   autoconfiguration value */
    915 
    916 
    917 /* SIA configuration for 10base-T (from the 21040 manual) */
    918 #define	SIACONN_21040_10BASET	0x0000ef01
    919 #define	SIATXRX_21040_10BASET	0x0000ffff
    920 #define	SIAGEN_21040_10BASET	0x00000000
    921 
    922 
    923 /* SIA configuration for 10base-T full-duplex (from the 21040 manual) */
    924 #define	SIACONN_21040_10BASET_FDX 0x0000ef01
    925 #define	SIATXRX_21040_10BASET_FDX 0x0000fffd
    926 #define	SIAGEN_21040_10BASET_FDX  0x00000000
    927 
    928 
    929 /* SIA configuration for 10base-5 (from the 21040 manual) */
    930 #define	SIACONN_21040_AUI	0x0000ef09
    931 #define	SIATXRX_21040_AUI	0x00000705
    932 #define	SIAGEN_21040_AUI	0x00000006
    933 
    934 
    935 /* SIA configuration for External SIA (from the 21040 manual) */
    936 #define	SIACONN_21040_EXTSIA	0x00003041
    937 #define	SIATXRX_21040_EXTSIA	0x00000000
    938 #define	SIAGEN_21040_EXTSIA	0x00000006
    939 
    940 
    941 /*
    942  * Digital Semiconductor 21041 registers.
    943  */
    944 
    945 /* SIA configuration for 10base-T (from the 21041 manual) */
    946 #define	SIACONN_21041_10BASET	0x0000ef01
    947 #define	SIATXRX_21041_10BASET	0x0000ff3f
    948 #define	SIAGEN_21041_10BASET	0x00000000
    949 
    950 #define	SIACONN_21041P2_10BASET	SIACONN_21041_10BASET
    951 #define	SIATXRX_21041P2_10BASET	0x0000ffff
    952 #define	SIAGEN_21041P2_10BASET	SIAGEN_21041_10BASET
    953 
    954 
    955 /* SIA configuration for 10base-T full-duplex (from the 21041 manual) */
    956 #define	SIACONN_21041_10BASET_FDX   0x0000ef01
    957 #define	SIATXRX_21041_10BASET_FDX   0x0000ff3d
    958 #define	SIAGEN_21041_10BASET_FDX    0x00000000
    959 
    960 #define	SIACONN_21041P2_10BASET_FDX SIACONN_21041_10BASET_FDX
    961 #define	SIATXRX_21041P2_10BASET_FDX 0x0000ffff
    962 #define	SIAGEN_21041P2_10BASET_FDX  SIAGEN_21041_10BASET_FDX
    963 
    964 
    965 /* SIA configuration for 10base-5 (from the 21041 manual) */
    966 #define	SIACONN_21041_AUI	0x0000ef09
    967 #define	SIATXRX_21041_AUI	0x0000f73d
    968 #define	SIAGEN_21041_AUI	0x0000000e
    969 
    970 #define	SIACONN_21041P2_AUI	SIACONN_21041_AUI
    971 #define	SIATXRX_21041P2_AUI	0x0000f7fd
    972 #define	SIAGEN_21041P2_AUI	SIAGEN_21041_AUI
    973 
    974 
    975 /* SIA configuration for 10base-2 (from the 21041 manual) */
    976 #define	SIACONN_21041_BNC	0x0000ef09
    977 #define	SIATXRX_21041_BNC	0x0000f73d
    978 #define	SIAGEN_21041_BNC	0x00000006
    979 
    980 #define	SIACONN_21041P2_BNC	SIACONN_21041_BNC
    981 #define	SIATXRX_21041P2_BNC	0x0000f7fd
    982 #define	SIAGEN_21041P2_BNC	SIAGEN_21041_BNC
    983 
    984 
    985 /*
    986  * Digital Semiconductor 21142/21143 registers.
    987  */
    988 
    989 /* SIA configuration for 10baseT (from the 21143 manual) */
    990 #define	SIACONN_21142_10BASET	0x00000001
    991 #define	SIATXRX_21142_10BASET	0x00007f3f
    992 #define	SIAGEN_21142_10BASET	0x00000008
    993 
    994 
    995 /* SIA configuration for 10baseT full-duplex (from the 21143 manual) */
    996 #define	SIACONN_21142_10BASET_FDX   0x00000001
    997 #define	SIATXRX_21142_10BASET_FDX   0x00007f3d
    998 #define	SIAGEN_21142_10BASET_FDX    0x00000008
    999 
   1000 
   1001 /* SIA configuration for 10base5 (from the 21143 manual) */
   1002 #define	SIACONN_21142_AUI	0x00000009
   1003 #define	SIATXRX_21142_AUI	0x00004705
   1004 #define	SIAGEN_21142_AUI	0x0000000e
   1005 
   1006 
   1007 /* SIA configuration for 10base2 (from the 21143 manual) */
   1008 #define	SIACONN_21142_BNC	0x00000009
   1009 #define	SIATXRX_21142_BNC	0x00004705
   1010 #define	SIAGEN_21142_BNC	0x00000006
   1011 
   1012 
   1013 /*
   1014  * Lite-On 82C168/82C169 registers.
   1015  */
   1016 
   1017 /* ENDEC General Register */
   1018 #define	CSR_PNIC_ENDEC		0x78
   1019 #define	PNIC_ENDEC_JDIS		0x00000001	/* jabber disable */
   1020 
   1021 /* SROM Power Register */
   1022 #define	CSR_PNIC_SROMPWR	0x90
   1023 #define	PNIC_SROMPWR_MRLE	0x00000001	/* Memory-Read-Line enable */
   1024 #define	PNIC_SROMPWR_CB		0x00000002	/* cache boundary alignment
   1025 						   burst type; 1 == burst to
   1026 						   boundary, 0 == single-cycle
   1027 						   to boundary */
   1028 
   1029 /* SROM Control Register */
   1030 #define	CSR_PNIC_SROMCTL	0x98
   1031 #define	PNIC_SROMCTL_addr	0x0000003f	/* mask of address bits */
   1032 /* XXX THESE ARE WRONG ACCORDING TO THE MANUAL! */
   1033 #define	PNIC_SROMCTL_READ	0x00000600	/* read command */
   1034 
   1035 /* MII Access Register */
   1036 #define	CSR_PNIC_MII		0xa0
   1037 #define	PNIC_MII_DATA		0x0000ffff	/* mask of data bits */
   1038 #define	PNIC_MII_REG		0x007c0000	/* register mask */
   1039 #define	PNIC_MII_REGSHIFT	18
   1040 #define	PNIC_MII_PHY		0x0f800000	/* phy mask */
   1041 #define	PNIC_MII_PHYSHIFT	23
   1042 #define	PNIC_MII_OPCODE		0x30000000	/* opcode mask */
   1043 #define	PNIC_MII_RESERVED	0x00020000	/* must be one/must be zero;
   1044 						   2 bits are described here */
   1045 #define	PNIC_MII_MBO		0x40000000	/* must be one */
   1046 #define	PNIC_MII_BUSY		0x80000000	/* MII is busy */
   1047 
   1048 #define	PNIC_MII_WRITE		0x10000000	/* write PHY command */
   1049 #define	PNIC_MII_READ		0x20000000	/* read PHY command */
   1050 
   1051 /* NWAY Register */
   1052 #define	CSR_PNIC_NWAY		0xb8
   1053 #define	PNIC_NWAY_RS		0x00000001	/* reset NWay block */
   1054 #define	PNIC_NWAY_PD		0x00000002	/* power down NWay block */
   1055 #define	PNIC_NWAY_BX		0x00000004	/* bypass transceiver */
   1056 #define	PNIC_NWAY_LC		0x00000008	/* AUI low current mode */
   1057 #define	PNIC_NWAY_UV		0x00000010	/* low squelch voltage */
   1058 #define	PNIC_NWAY_DX		0x00000020	/* disable TP pol. correction */
   1059 #define	PNIC_NWAY_TW		0x00000040	/* select TP (0 == AUI) */
   1060 #define	PNIC_NWAY_AF		0x00000080	/* AUI full/half step input
   1061 						   voltage */
   1062 #define	PNIC_NWAY_FD		0x00000100	/* full duplex mode */
   1063 #define	PNIC_NWAY_DL		0x00000200	/* disable link integrity
   1064 						   test */
   1065 #define	PNIC_NWAY_DM		0x00000400	/* disable AUI/TP autodetect */
   1066 #define	PNIC_NWAY_100		0x00000800	/* 1 == 100mbps, 0 == 10mbps */
   1067 #define	PNIC_NWAY_NW		0x00001000	/* enable NWay block */
   1068 #define	PNIC_NWAY_CAP10T	0x00002000	/* adv. 10baseT */
   1069 #define	PNIC_NWAY_CAP10TFDX	0x00004000	/* adv. 10baseT-FDX */
   1070 #define	PNIC_NWAY_CAP100TXFDX	0x00008000	/* adv. 100baseTX-FDX */
   1071 #define	PNIC_NWAY_CAP100TX	0x00010000	/* adv. 100baseTX */
   1072 #define	PNIC_NWAY_CAP100T4	0x00020000	/* adv. 100base-T4 */
   1073 #define	PNIC_NWAY_RN		0x02000000	/* re-negotiate enable */
   1074 #define	PNIC_NWAY_RF		0x04000000	/* remote fault detected */
   1075 #define	PNIC_NWAY_LPAR10T	0x08000000	/* link part. 10baseT */
   1076 #define	PNIC_NWAY_LPAR10TFDX	0x10000000	/* link part. 10baseT-FDX */
   1077 #define	PNIC_NWAY_LPAR100TXFDX	0x20000000	/* link part. 100baseTX-FDX */
   1078 #define	PNIC_NWAY_LPAR100TX	0x40000000	/* link part. 100baseTX */
   1079 #define	PNIC_NWAY_LPAR100T4	0x80000000	/* link part. 100base-T4 */
   1080 #define	PNIC_NWAY_LPAR_MASK	0xf8000000
   1081 
   1082 
   1083 /*
   1084  * Macronix 98713, 98713A, 98715, 98715A, 98715AEC, 98725 and
   1085  * Lite-On 82C115 registers.
   1086  */
   1087 
   1088 	/*
   1089 	 * Note, the MX98713 is very Tulip-like:
   1090 	 *
   1091 	 *	CSR12		General Purpose Port (like 21140)
   1092 	 *	CSR13		reserved
   1093 	 *	CSR14		reserved
   1094 	 *	CSR15		Watchdog Timer (like 21140)
   1095 	 *
   1096 	 * The Macronix CSR12, CSR13, CSR14, and CSR15 exist only
   1097 	 * on the MX98713A and higher.
   1098 	 */
   1099 
   1100 /* CSR12 - 10base-T Status Port (similar to SIASTAT) */
   1101 	/* See SIASTAT 21142/21143 bits */
   1102 #define	CSR_PMAC_10TSTAT	   TULIP_CSR12
   1103 #define	PMAC_SIASTAT_MASK	(SIASTAT_LS100|SIASTAT_LS10|		\
   1104 				 SIASTAT_APS|SIASTAT_TRF|SIASTAT_ANS|	\
   1105 				 SIASTAT_LPN|SIASTAT_LPC)
   1106 
   1107 
   1108 /* CSR13 - NWAY Reset Register */
   1109 #define	CSR_PMAC_NWAYRESET	TULIP_CSR13
   1110 	/* See SIACONN 21142/21143 bits */
   1111 #define	PMAC_SIACONN_MASK	(SIACONN_SRL)
   1112 #define	PMAC_NWAYRESET_100TXRESET 0x00000002	/* 100base PMD reset */
   1113 
   1114 
   1115 /* CSR14 - 10base-T Control Port */
   1116 #define	CSR_PMAC_10TCTL		TULIP_CSR14
   1117 	/* See SIATXRX 21142/21143 bits */
   1118 #define	PMAC_SIATXRX_MASK	(SIATXRX_LBK|SIATXRX_DREN|SIATXRX_TH|	\
   1119 				 SIATXRX_ANE|SIATXRX_RSQ|SIATXRX_LTE|	\
   1120 				 SIATXRX_THX|SIATXRX_TXF|SIATXRX_T4)
   1121 
   1122 
   1123 /* CSR15 - Watchdog Timer Register */
   1124 	/* MX98713: see 21140 CSR15 */
   1125 	/* others: see SIAGEN 21142/21143 bits */
   1126 #define	PMAC_SIAGEN_MASK	(SIAGEN_JBD|SIAGEN_HUJ|SIAGEN_JCK|	\
   1127 				 SIAGEN_RWD|SIAGEN_RWR)
   1128 
   1129 
   1130 /* CSR16 - Test Operation Register (a.k.a. Magic Packet Register) */
   1131 #define	CSR_PMAC_TOR		TULIP_CSR16
   1132 #define	PMAC_TOR_98713		0x0F370000
   1133 #define	PMAC_TOR_98715		0x0B3C0000
   1134 
   1135 
   1136 /* CSR20 - NWAY Status */
   1137 #define	CSR_PMAC_NWAYSTAT	TULIP_CSR20
   1138 	/*
   1139 	 * Note: the MX98715A manual claims that EQTEST and PCITEST
   1140 	 * must be set to 1 by software for normal operation, but
   1141 	 * this does not appear to be necessary.  This is probably
   1142 	 * one of the things that frobbing the Test Operation Register
   1143 	 * does.
   1144 	 *
   1145 	 * MX98715AEC uses this register for Auto Compensation.
   1146 	 * CSR20<14> and CSR20<9> are called DS130 and DS120
   1147 	 */
   1148 #define	PMAC_NWAYSTAT_DS120	0x00000200	/* Auto-compensation circ */
   1149 #define	PMAC_NWAYSTAT_DS130	0x00004000	/* Auto-compensation circ */
   1150 #define	PMAC_NWAYSTAT_EQTEST	0x00001000	/* EQ test */
   1151 #define	PMAC_NWAYSTAT_PCITEST	0x00010000	/* PCI test */
   1152 #define	PMAC_NWAYSTAT_10TXH	0x08000000	/* 10t accepted */
   1153 #define	PMAC_NWAYSTAT_10TXF	0x10000000	/* 10t-fdx accepted */
   1154 #define	PMAC_NWAYSTAT_100TXH	0x20000000	/* 100tx accepted */
   1155 #define	PMAC_NWAYSTAT_100TXF	0x40000000	/* 100tx-fdx accepted */
   1156 #define	PMAC_NWAYSTAT_T4	0x80000000	/* 100t4 accepted */
   1157 
   1158 
   1159 /* CSR21 - Flow Control Register */
   1160 #define	CSR_PNICII_FLOWCTL	TULIP_CSR21
   1161 #define	PNICII_FLOWCTL_WKFCATEN	0x00000010	/* enable wake-up frame
   1162 						   catenation feature */
   1163 #define	PNICII_FLOWCTL_NFCE	0x00000020	/* accept flow control result
   1164 						   from NWay */
   1165 #define	PNICII_FLOWCTL_FCTH0	0x00000040	/* rx flow control thresh 0 */
   1166 #define	PNICII_FLOWCTL_FCTH1	0x00000080	/* rx flow control thresh 1 */
   1167 #define	PNICII_FLOWCTL_REJECTFC	0x00000100	/* abort rx flow control */
   1168 #define	PNICII_FLOWCTL_STOPTX	0x00000200	/* tx flow stopped */
   1169 #define	PNICII_FLOWCTL_RUFCEN	0x00000400	/* send flow control when
   1170 						   RU interrupt occurs */
   1171 #define	PNICII_FLOWCTL_RXFCEN	0x00000800	/* rx flow control enable */
   1172 #define	PNICII_FLOWCTL_TXFCEN	0x00001000	/* tx flow control enable */
   1173 #define	PNICII_FLOWCTL_RESTOP	0x00002000	/* restop mode */
   1174 #define	PNICII_FLOWCTL_RESTART	0x00004000	/* restart mode */
   1175 #define	PNICII_FLOWCTL_TEST	0x00008000	/* test flow control timer */
   1176 #define	PNICII_FLOWCTL_TMVAL	0xffff0000	/* timer value in flow
   1177 						   control frame */
   1178 
   1179 #define	PNICII_FLOWCTL_TH_512	(PNICII_FLOWCTL_FCTH0|PNICII_FLOWCTL_FCTH1)
   1180 #define	PNICII_FLOWCTL_TH_256	(PNICII_FLOWCTL_FCTH1)
   1181 #define	PNICII_FLOWCTL_TH_128	(PNICII_FLOWCTL_FCTH0)
   1182 #define	PNICII_FLOWCTL_TH_OVFLW	(0)
   1183 
   1184 
   1185 /* CSR22 - MAC ID Byte 3-0 Register */
   1186 #define	CSR_PNICII_MACID0	TULIP_CSR22
   1187 #define	PNICII_MACID_1		0	/* shift */
   1188 #define	PNICII_MACID_0		8	/* shift */
   1189 #define	PNICII_MACID_3		16	/* shift */
   1190 #define	PNICII_MACID_2		24	/* shift */
   1191 
   1192 
   1193 /* CSR23 - Magic ID Byte 5,4/MACID Byte 5,4 Register */
   1194 #define	PNICII_MACID_5		0	/* shift */
   1195 #define	PNICII_MACID_4		8	/* shift */
   1196 #define	PNICII_MAGID_5		16	/* shift */
   1197 #define	PNICII_MAGIC_4		24	/* shift */
   1198 
   1199 
   1200 /* CSR24 - Magic ID Byte 3-0 Register */
   1201 #define	PNICII_MAGID_1		0	/* shift */
   1202 #define	PNICII_MAGID_0		8	/* shift */
   1203 #define	PNICII_MAGID_3		16	/* shift */
   1204 #define	PNICII_MAGID_2		24	/* shift */
   1205 
   1206 
   1207 /* CSR25 - CSR28 - Filter Byte Mask Registers */
   1208 #define	CSR_PNICII_MASK0	TULIP_CSR25
   1209 
   1210 #define	CSR_PNICII_MASK1	TULIP_CSR26
   1211 
   1212 #define	CSR_PNICII_MASK2	TULIP_CSR27
   1213 
   1214 #define	CSR_PNICII_MASK3	TULIP_CSR28
   1215 
   1216 
   1217 /* CSR29 - Filter Offset Register */
   1218 #define	CSR_PNICII_FILOFF	TULIP_CSR29
   1219 #define	PNICII_FILOFF_PAT0	0x0000007f	/* pattern 0 offset */
   1220 #define	PNICII_FILOFF_EN0	0x00000080	/* enable pattern 0 */
   1221 #define	PNICII_FILOFF_PAT1	0x00007f00	/* pattern 1 offset */
   1222 #define	PNICII_FILOFF_EN1	0x00008000	/* enable pattern 1 */
   1223 #define	PNICII_FILOFF_PAT2	0x007f0000	/* pattern 2 offset */
   1224 #define	PNICII_FILOFF_EN2	0x00800000	/* enable pattern 2 */
   1225 #define	PNICII_FILOFF_PAT3	0x7f000000	/* pattern 3 offset */
   1226 #define	PNICII_FILOFF_EN3	0x80000000	/* enable pattern 3 */
   1227 
   1228 
   1229 /* CSR30 - Filter 1 and 0 CRC-16 Register */
   1230 #define	CSR_PNICII_FIL01	TULIP_CSR30
   1231 #define	PNICII_FIL01_CRC0	0x0000ffff	/* CRC-16 of pattern 0 */
   1232 #define	PNICII_FIL01_CRC1	0xffff0000	/* CRC-16 of pattern 1 */
   1233 
   1234 
   1235 /* CSR31 = Filter 3 and 2 CRC-16 Register */
   1236 #define	CSR_PNICII_FIL23	TULIP_CSR31
   1237 #define	PNICII_FIL23_CRC2	0x0000ffff	/* CRC-16 of pattern 2 */
   1238 #define	PNICII_FIL23_CRC3	0xffff0000	/* CRC-16 of pattern 3 */
   1239 
   1240 
   1241 /*
   1242  * Winbond 89C840F registers.
   1243  */
   1244 
   1245 /* CSR12 - Current Receive Descriptor Register */
   1246 #define	CSR_WINB_CRDAR		TULIP_CSR12
   1247 
   1248 
   1249 /* CSR13 - Current Receive Buffer Register */
   1250 #define	CSR_WINB_CCRBAR		TULIP_CSR13
   1251 
   1252 
   1253 /* CSR14 - Multicast Address Register 0 */
   1254 #define	CSR_WINB_CMA0		TULIP_CSR14
   1255 
   1256 
   1257 /* CSR15 - Multicast Address Register 1 */
   1258 #define	CSR_WINB_CMA1		TULIP_CSR15
   1259 
   1260 
   1261 /* CSR16 - Physical Address Register 0 */
   1262 #define	CSR_WINB_CPA0		TULIP_CSR16
   1263 
   1264 
   1265 /* CSR17 - Physical Address Register 1 */
   1266 #define	CSR_WINB_CPA1		TULIP_CSR17
   1267 
   1268 
   1269 /* CSR18 - Boot ROM Size Register */
   1270 #define	CSR_WINB_CBRCR		TULIP_CSR18
   1271 #define	WINB_CBRCR_NONE		0x00000000	/* no boot rom */
   1272 			/*	0x00000001	   also no boot rom */
   1273 #define	WINB_CBRCR_8K		0x00000002	/* 8k */
   1274 #define	WINB_CBRCR_16K		0x00000003	/* 16k */
   1275 #define	WINB_CBRCR_32K		0x00000004	/* 32k */
   1276 #define	WINB_CBRCR_64K		0x00000005	/* 64k */
   1277 #define	WINB_CBRCR_128K		0x00000006	/* 128k */
   1278 #define	WINB_CBRCR_256K		0x00000007
   1279 
   1280 
   1281 /* CSR19 - Current Transmit Descriptor Register */
   1282 #define	CSR_WINB_CTDAR		TULIP_CSR19
   1283 
   1284 
   1285 /* CSR20 - Current Transmit Buffer Register */
   1286 #define	CSR_WINB_CTBAR		TULIP_CSR20
   1287 
   1288 
   1289 /*
   1290  * ADMtek AL981 registers
   1291  *
   1292  * We define these as strict byte offsets into PCI space, since
   1293  * not all of them have consistent access rules.
   1294  */
   1295 
   1296 /* CSR13 - Wake-up Control/Status Register */
   1297 #define	CSR_ADM_WCSR		0x68
   1298 #define	ADM_WCSR_LSC		0x00000001	/* link status changed */
   1299 #define	ADM_WCSR_MPR		0x00000002	/* magic packet received */
   1300 #define	ADM_WCSR_WFR		0x00000004	/* wake up frame received */
   1301 #define	ADM_WCSR_LSCE		0x00000100	/* link status changed en. */
   1302 #define	ADM_WCSR_MPRE		0x00000200	/* magic packet receive en. */
   1303 #define	ADM_WCSR_WFRE		0x00000400	/* wake up frame receive en. */
   1304 #define	ADM_WCSR_LINKON		0x00010000	/* link-on detect en. */
   1305 #define	ADM_WCSR_LINKOFF	0x00020000	/* link-off detect en. */
   1306 #define	ADM_WCSR_WP5E		0x02000000	/* wake up pat. 5 en. */
   1307 #define	ADM_WCSR_WP4E		0x04000000	/* wake up pat. 4 en. */
   1308 #define	ADM_WCSR_WP3E		0x08000000	/* wake up pat. 3 en. */
   1309 #define	ADM_WCSR_WP2E		0x10000000	/* wake up pat. 2 en. */
   1310 #define	ADM_WCSR_WP1E		0x20000000	/* wake up pat. 1 en. */
   1311 #define	ADM_WCSR_CRCT		0x40000000	/* CRC-16 type:
   1312 						   0 == 0000 initial
   1313 						   1 == ffff initial */
   1314 
   1315 
   1316 /* CSR14 - Wake-up Pattern Data Register */
   1317 #define	CSR_ADM_WPDR		0x70
   1318 
   1319 	/*
   1320 	 * 25 consecutive longword writes are issued to WPDR to
   1321 	 * program the wake-up pattern filter.  The data written
   1322 	 * is as follows:
   1323 	 *
   1324 	 *	XXX
   1325 	 */
   1326 
   1327 
   1328 /* CSR15 - see 21140 CSR15 (Watchdog Timer) */
   1329 
   1330 
   1331 /* CSR16 - Assistant CSR5 (Status Register 2) */
   1332 #define	CSR_ADM_ASR		0x80
   1333 						/* 0 - 14: same as CSR5 */
   1334 #define	ADM_ASR_AAISS		0x00080000	/* added abnormal int. sum. */
   1335 #define	ADM_ASR_ANISS		0x00010000	/* added normal int. sum. */
   1336 						/* XXX Receive state */
   1337 						/* XXX Transmit state */
   1338 #define	ADM_ASR_BET		0x03800000	/* bus error type */
   1339 #define	ADM_ASR_BET_PERR	0x00000000	/*   parity error */
   1340 #define	ADM_ASR_BET_MABT	0x00800000	/*   master abort */
   1341 #define	ADM_ASR_BET_TABT	0x01000000	/*   target abort */
   1342 #define	ADM_ASR_PFR		0x04000000	/* PAUSE frame received */
   1343 #define	ADM_ASR_TDIS		0x10000000	/* transmit def. int. status */
   1344 #define	ADM_ASR_XIS		0x20000000	/* xcvr int. status */
   1345 #define	ADM_ASR_REIS		0x40000000	/* receive early int. status */
   1346 #define	ADM_ASR_TEIS		0x80000000	/* transmit early int. status */
   1347 
   1348 
   1349 /* CSR17 - Assistant CSR7 (Interrupt Enable Register 2) */
   1350 #define	CSR_ADM_AIE		0x84
   1351 	/* See CSR16 for valid bits */
   1352 
   1353 
   1354 /* CSR18 - Command Register */
   1355 #define	CSR_ADM_CR		0x88
   1356 #define	ADM_CR_ATUR		0x00000001	/* auto. tx underrun recover */
   1357 #define	ADM_CR_SINT		0x00000002	/* software interrupt */
   1358 #define	ADM_CR_DRT		0x0000000c	/* drain receive threshold */
   1359 #define	ADM_CR_DRT_8LW		0x00000000	/*   8 longwords */
   1360 #define	ADM_CR_DRT_16LW		0x00000004	/*   16 longwords */
   1361 #define	ADM_CR_DRT_SF		0x00000008	/*   store-and-forward */
   1362 #define	ADM_CR_RTE		0x00000010	/* receive threshold enable */
   1363 #define	ADM_CR_PAUSE		0x00000020	/* enable PAUSE function */
   1364 #define	ADM_CR_RWP		0x00000040	/* reset wake-up pattern
   1365 						   data register pointer */
   1366 	/* 16 - 31 are automatically recalled from the EEPROM */
   1367 #define	ADM_CR_WOL		0x00040000	/* wake-on-lan enable */
   1368 #define	ADM_CR_PM		0x00080000	/* power management enable */
   1369 #define	ADM_CR_RFS		0x00600000	/* Receive FIFO size */
   1370 #define	ADM_CR_RFS_1K		0x00600000	/*   1K FIFO */
   1371 #define	ADM_CR_RFS_2K		0x00400000	/*   2K FIFO */
   1372 #define	ADM_CR_LEDMODE		0x00800000	/* LED mode */
   1373 #define	ADM_CR_AUXCL		0x30000000	/* aux current load */
   1374 #define	ADM_CR_D3CS		0x80000000	/* D3 cold wake up enable */
   1375 
   1376 
   1377 /* CSR19 - PCI bus performance counter */
   1378 #define	CSR_ADM_PCIC		0x8c
   1379 #define	ADM_PCIC_DWCNT		0x000000ff	/* double-word count of
   1380 						   last bus-master
   1381 						   transaction */
   1382 #define	ADM_PCIC_CLKCNT		0xffff0000	/* number of PCI clocks
   1383 						   between read request
   1384 						   and access completed */
   1385 
   1386 /* CSR20 - Power Management Control/Status Register */
   1387 #define	CSR_ADM_PMCSR		0x90
   1388 	/*
   1389 	 * This register is also mapped into the PCI configuration
   1390 	 * space as the PMCSR.
   1391 	 */
   1392 
   1393 
   1394 /* CSR23 - Transmit Burst Count/Time Out Register */
   1395 #define	CSR_ADM_TXBR		0x9c
   1396 #define	ADM_TXBR_TTO		0x00000fff	/* transmit timeout */
   1397 #define	ADM_TXBR_TBCNT		0x001f0000	/* transmit burst count */
   1398 
   1399 
   1400 /* CSR24 - Flash ROM Port Register */
   1401 #define	CSR_ADM_FROM		0xa0
   1402 #define	ADM_FROM_DATA		0x000000ff	/* data to/from Flash */
   1403 #define	ADM_FROM_ADDR		0x01ffff00	/* Flash address */
   1404 #define	ADM_FROM_ADDR_SHIFT	8
   1405 #define	ADM_FROM_WEN		0x04000000	/* write enable */
   1406 #define	ADM_FROM_REN		0x08000000	/* read enable */
   1407 #define	ADM_FROM_bra16on	0x80000000	/* pin 87 is brA16, else
   1408 						   pin 87 is fd/col LED pin */
   1409 
   1410 
   1411 /* CSR25 - Physical Address Register 0 */
   1412 #define	CSR_ADM_PAR0		0xa4
   1413 
   1414 
   1415 /* CSR26 - Physical Address Register 1 */
   1416 #define	CSR_ADM_PAR1		0xa8
   1417 
   1418 
   1419 /* CSR27 - Multicast Address Register 0 */
   1420 #define	CSR_ADM_MAR0		0xac
   1421 
   1422 
   1423 /* CSR28 - Multicast Address Register 1 */
   1424 #define	CSR_ADM_MAR1		0xb0
   1425 
   1426 
   1427 /* Internal PHY registers are mapped here (lower 16 bits valid) */
   1428 
   1429 #define	CSR_ADM_BMCR		0xb4
   1430 #define	CSR_ADM_BMSR		0xb8
   1431 #define	CSR_ADM_PHYIDR1		0xbc
   1432 #define	CSR_ADM_PHYIDR2		0xc0
   1433 #define	CSR_ADM_ANAR		0xc4
   1434 #define	CSR_ADM_ANLPAR		0xc8
   1435 #define	CSR_ADM_ANER		0xcc
   1436 
   1437 /* XCVR Mode Control Register */
   1438 #define	CSR_ADM_XMC		0xd0
   1439 #define	ADM_XMC_LD		0x00000800	/* long distance mode
   1440 						   (low squelch enable) */
   1441 
   1442 
   1443 /* XCVR Configuration Information and Interrupt Status Register */
   1444 #define	CSR_ADM_XCIIS		0xd4
   1445 #define	ADM_XCIIS_REF		0x0001		/* 64 error packets received */
   1446 #define	ADM_XCIIS_ANPR		0x0002		/* autoneg page received */
   1447 #define	ADM_XCIIS_PDF		0x0004		/* parallel detection fault */
   1448 #define	ADM_XCIIS_ANAR		0x0008		/* autoneg ACK */
   1449 #define	ADM_XCIIS_LS		0x0010		/* link status (1 == fail) */
   1450 #define	ADM_XCIIS_RFD		0x0020		/* remote fault */
   1451 #define	ADM_XCIIS_ANC		0x0040		/* autoneg completed */
   1452 #define	ADM_XCIIS_PAUSE		0x0080		/* PAUSE enabled */
   1453 #define	ADM_XCIIS_DUPLEX	0x0100		/* full duplex */
   1454 #define	ADM_XCIIS_SPEED		0x0200		/* 100Mb/s */
   1455 
   1456 
   1457 /* XCVR Interrupt Enable Register */
   1458 #define	CSR_ADM_XIE		0xd8
   1459 	/* Bits are as for XCIIS */
   1460 
   1461 
   1462 /* XCVR 100baseTX PHY Control/Status Register */
   1463 #define	CSR_ADM_100CTR		0xdc
   1464 #define	ADM_100CTR_DISCRM	0x0001		/* disable scrambler */
   1465 #define	ADM_100CTR_DISMLT	0x0002		/* disable MLT3 ENDEC */
   1466 #define	ADM_100CTR_CMODE	0x001c		/* current operating mode */
   1467 #define	ADM_100CTR_CMODE_AUTO	0x0000		/*   in autoneg */
   1468 #define	ADM_100CTR_CMODE_10	0x0004		/*   10baseT */
   1469 #define	ADM_100CTR_CMODE_100	0x0008		/*   100baseTX */
   1470 			/*	0x000c		     reserved */
   1471 			/*	0x0010		     reserved */
   1472 #define	ADM_100CTR_CMODE_10FD	0x0014		/*   10baseT-FDX */
   1473 #define	ADM_100CTR_CMODE_100FD	0x0018		/*   100baseTX-FDX */
   1474 #define	ADM_100CTR_CMODE_ISO	0x001c		/*   isolated */
   1475 #define	ADM_100CTR_ISOTX	0x0020		/* transmit isolation */
   1476 #define	ADM_100CTR_ENRZI	0x0080		/* enable NRZ <> NRZI conv. */
   1477 #define	ADM_100CTR_ENDCR	0x0100		/* enable DC restoration */
   1478 #define	ADM_100CTR_ENRLB	0x0200		/* enable remote loopback */
   1479 #define	ADM_100CTR_RXVPP	0x0800		/* peak Rx voltage:
   1480 						   0 == 1.0 VPP
   1481 						   1 == 1.4 VPP */
   1482 #define	ADM_100CTR_ANC		0x1000		/* autoneg completed */
   1483 #define	ADM_100CTR_DISRER	0x2000		/* disable Rx error counter */
   1484 
   1485 /* Operation Mode Register (AN983) */
   1486 #define	CSR_ADM983_OPMODE	0xfc
   1487 #define	ADM983_OPMODE_SPEED	0x80000000	/* 1 == 100, 0 == 10 */
   1488 #define	ADM983_OPMODE_FD	0x40000000	/* 1 == fd, 0 == hd */
   1489 #define	ADM983_OPMODE_LINK	0x20000000	/* 1 == link, 0 == no link */
   1490 #define	ADM983_OPMODE_EERLOD	0x04000000	/* reload from EEPROM */
   1491 #define	ADM983_OPMODE_SingleChip 0x00000007	/* single-chip mode */
   1492 #define	ADM983_OPMODE_MacOnly	 0x00000004	/* MAC-only mode */
   1493 
   1494 /*
   1495  * Xircom X3201-3 registers
   1496  */
   1497 
   1498 /* Power Management Register */
   1499 #define	CSR_X3201_PMR		TULIP_CSR16
   1500 #define	X3201_PMR_EDINT		0x0000000f	/* energy detect interval */
   1501 #define	X3201_PMR_EDEN		0x00000100	/* energy detect enable */
   1502 #define	X3201_PMR_MPEN		0x00000200	/* magic packet enable */
   1503 #define	X3201_PMR_WOLEN		0x00000400	/* Wake On Lan enable */
   1504 #define	X3201_PMR_PMGP0EN	0x00001000	/* GP0 change enable */
   1505 #define	X3201_PMR_PMLCEN	0x00002000	/* link change enable */
   1506 #define	X3201_PMR_WOLTMEN	0x00008000	/* WOL template mem enable */
   1507 #define	X3201_PMR_EP		0x00010000	/* energy present */
   1508 #define	X3201_PMR_LP		0x00200000	/* link present */
   1509 #define	X3201_PMR_EDES		0x01000000	/* ED event status */
   1510 #define	X3201_PMR_MPES		0x02000000	/* MP event status */
   1511 #define	X3201_PMR_WOLES		0x04000000	/* WOL event status */
   1512 #define	X3201_PMR_WOLPS		0x08000000	/* WOL process status */
   1513 #define	X3201_PMR_GP0ES		0x10000000	/* GP0 event status */
   1514 #define	X3201_PMR_LCES		0x20000000	/* LC event status */
   1515 
   1516 /*
   1517  * Davicom DM9102 registers.
   1518  */
   1519 
   1520 /* PHY Status Register */
   1521 #define	CSR_DM_PHYSTAT		TULIP_CSR12
   1522 #define	DM_PHYSTAT_10		0x00000001	/* 10Mb/s */
   1523 #define	DM_PHYSTAT_100		0x00000002	/* 100Mb/s */
   1524 #define	DM_PHYSTAT_FDX		0x00000004	/* full-duplex */
   1525 #define	DM_PHYSTAT_LINK		0x00000008	/* link up */
   1526 #define	DM_PHYSTAT_RXLOCK	0x00000010	/* RX-lock */
   1527 #define	DM_PHYSTAT_SIGNAL	0x00000020	/* signal detection */
   1528 #define	DM_PHYSTAT_UTPSIG	0x00000040	/* UTP SIG */
   1529 #define	DM_PHYSTAT_GPED		0x00000080	/* general PHY reset control */
   1530 #define	DM_PHYSTAT_GEPC		0x00000100	/* GPED bits control */
   1531 
   1532 
   1533 /* Sample Frame Access Register */
   1534 #define	CSR_DM_SFAR		TULIP_CSR13
   1535 
   1536 
   1537 /* Sample Frame Data Register */
   1538 #define	CSR_DM_SFDR		TULIP_CSR14
   1539 	/* See 21143 SIAGEN register */
   1540 
   1541 #endif /* _DEV_IC_TULIPREG_H_ */
   1542