Home | History | Annotate | Line # | Download | only in ic
wd33c93.c revision 1.1
      1  1.1  bjh21 /*	$NetBSD: wd33c93.c,v 1.1 2006/08/26 22:06:37 bjh21 Exp $	*/
      2  1.1  bjh21 
      3  1.1  bjh21 /*
      4  1.1  bjh21  * Copyright (c) 1990 The Regents of the University of California.
      5  1.1  bjh21  * All rights reserved.
      6  1.1  bjh21  *
      7  1.1  bjh21  * This code is derived from software contributed to Berkeley by
      8  1.1  bjh21  * Van Jacobson of Lawrence Berkeley Laboratory.
      9  1.1  bjh21  *
     10  1.1  bjh21  * Redistribution and use in source and binary forms, with or without
     11  1.1  bjh21  * modification, are permitted provided that the following conditions
     12  1.1  bjh21  * are met:
     13  1.1  bjh21  * 1. Redistributions of source code must retain the above copyright
     14  1.1  bjh21  *    notice, this list of conditions and the following disclaimer.
     15  1.1  bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  bjh21  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  bjh21  *    documentation and/or other materials provided with the distribution.
     18  1.1  bjh21  * 3. Neither the name of the University nor the names of its contributors
     19  1.1  bjh21  *    may be used to endorse or promote products derived from this software
     20  1.1  bjh21  *    without specific prior written permission.
     21  1.1  bjh21  *
     22  1.1  bjh21  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23  1.1  bjh21  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1  bjh21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1  bjh21  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26  1.1  bjh21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27  1.1  bjh21  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28  1.1  bjh21  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29  1.1  bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30  1.1  bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31  1.1  bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32  1.1  bjh21  * SUCH DAMAGE.
     33  1.1  bjh21  *
     34  1.1  bjh21  *  @(#)scsi.c  7.5 (Berkeley) 5/4/91
     35  1.1  bjh21  */
     36  1.1  bjh21 
     37  1.1  bjh21 /*
     38  1.1  bjh21  * Changes Copyright (c) 2001 Wayne Knowles
     39  1.1  bjh21  * Changes Copyright (c) 1996 Steve Woodford
     40  1.1  bjh21  * Original Copyright (c) 1994 Christian E. Hopps
     41  1.1  bjh21  *
     42  1.1  bjh21  * This code is derived from software contributed to Berkeley by
     43  1.1  bjh21  * Van Jacobson of Lawrence Berkeley Laboratory.
     44  1.1  bjh21  *
     45  1.1  bjh21  * Redistribution and use in source and binary forms, with or without
     46  1.1  bjh21  * modification, are permitted provided that the following conditions
     47  1.1  bjh21  * are met:
     48  1.1  bjh21  * 1. Redistributions of source code must retain the above copyright
     49  1.1  bjh21  *    notice, this list of conditions and the following disclaimer.
     50  1.1  bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     51  1.1  bjh21  *    notice, this list of conditions and the following disclaimer in the
     52  1.1  bjh21  *    documentation and/or other materials provided with the distribution.
     53  1.1  bjh21  * 3. All advertising materials mentioning features or use of this software
     54  1.1  bjh21  *    must display the following acknowledgement:
     55  1.1  bjh21  *  This product includes software developed by the University of
     56  1.1  bjh21  *  California, Berkeley and its contributors.
     57  1.1  bjh21  * 4. Neither the name of the University nor the names of its contributors
     58  1.1  bjh21  *    may be used to endorse or promote products derived from this software
     59  1.1  bjh21  *    without specific prior written permission.
     60  1.1  bjh21  *
     61  1.1  bjh21  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     62  1.1  bjh21  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     63  1.1  bjh21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     64  1.1  bjh21  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     65  1.1  bjh21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     66  1.1  bjh21  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     67  1.1  bjh21  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     68  1.1  bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     69  1.1  bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     70  1.1  bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     71  1.1  bjh21  * SUCH DAMAGE.
     72  1.1  bjh21  *
     73  1.1  bjh21  *  @(#)scsi.c  7.5 (Berkeley) 5/4/91
     74  1.1  bjh21  */
     75  1.1  bjh21 
     76  1.1  bjh21 /*
     77  1.1  bjh21  * This version of the driver is pretty well generic, so should work with
     78  1.1  bjh21  * any flavour of WD33C93 chip.
     79  1.1  bjh21  */
     80  1.1  bjh21 
     81  1.1  bjh21 #include <sys/cdefs.h>
     82  1.1  bjh21 __KERNEL_RCSID(0, "$NetBSD: wd33c93.c,v 1.1 2006/08/26 22:06:37 bjh21 Exp $");
     83  1.1  bjh21 
     84  1.1  bjh21 #include "opt_ddb.h"
     85  1.1  bjh21 
     86  1.1  bjh21 #include <sys/param.h>
     87  1.1  bjh21 #include <sys/systm.h>
     88  1.1  bjh21 #include <sys/device.h>
     89  1.1  bjh21 #include <sys/kernel.h> /* For hz */
     90  1.1  bjh21 #include <sys/disklabel.h>
     91  1.1  bjh21 #include <sys/buf.h>
     92  1.1  bjh21 
     93  1.1  bjh21 #include <dev/scsipi/scsi_all.h>
     94  1.1  bjh21 #include <dev/scsipi/scsipi_all.h>
     95  1.1  bjh21 #include <dev/scsipi/scsiconf.h>
     96  1.1  bjh21 #include <dev/scsipi/scsi_message.h>
     97  1.1  bjh21 
     98  1.1  bjh21 #include <uvm/uvm_extern.h>
     99  1.1  bjh21 
    100  1.1  bjh21 #include <machine/bus.h>
    101  1.1  bjh21 
    102  1.1  bjh21 #include <dev/ic/wd33c93reg.h>
    103  1.1  bjh21 #include <dev/ic/wd33c93var.h>
    104  1.1  bjh21 
    105  1.1  bjh21 /*
    106  1.1  bjh21  * SCSI delays
    107  1.1  bjh21  * In u-seconds, primarily for state changes on the SPC.
    108  1.1  bjh21  */
    109  1.1  bjh21 #define SBIC_CMD_WAIT	50000	/* wait per step of 'immediate' cmds */
    110  1.1  bjh21 #define SBIC_DATA_WAIT	50000	/* wait per data in/out step */
    111  1.1  bjh21 #define SBIC_INIT_WAIT	50000	/* wait per step (both) during init */
    112  1.1  bjh21 
    113  1.1  bjh21 #define STATUS_UNKNOWN	0xff	/* uninitialized status */
    114  1.1  bjh21 
    115  1.1  bjh21 /*
    116  1.1  bjh21  * Convenience macro for waiting for a particular wd33c93 event
    117  1.1  bjh21  */
    118  1.1  bjh21 #define SBIC_WAIT(regs, until, timeo) wd33c93_wait(regs, until, timeo, __LINE__)
    119  1.1  bjh21 
    120  1.1  bjh21 void	wd33c93_init (struct wd33c93_softc *);
    121  1.1  bjh21 void	wd33c93_reset (struct wd33c93_softc *);
    122  1.1  bjh21 int	wd33c93_go (struct wd33c93_softc *, struct wd33c93_acb *);
    123  1.1  bjh21 int	wd33c93_dmaok (struct wd33c93_softc *, struct scsipi_xfer *);
    124  1.1  bjh21 int	wd33c93_wait (struct wd33c93_softc *, u_char, int , int);
    125  1.1  bjh21 u_char	wd33c93_selectbus (struct wd33c93_softc *, struct wd33c93_acb *);
    126  1.1  bjh21 int	wd33c93_xfout (struct wd33c93_softc *, int, void *);
    127  1.1  bjh21 int	wd33c93_xfin (struct wd33c93_softc *, int, void *);
    128  1.1  bjh21 int	wd33c93_poll (struct wd33c93_softc *, struct wd33c93_acb *);
    129  1.1  bjh21 int	wd33c93_nextstate (struct wd33c93_softc *, struct wd33c93_acb *,
    130  1.1  bjh21 				u_char, u_char);
    131  1.1  bjh21 int	wd33c93_abort (struct wd33c93_softc *, struct wd33c93_acb *,
    132  1.1  bjh21      const char *);
    133  1.1  bjh21 void	wd33c93_xferdone (struct wd33c93_softc *);
    134  1.1  bjh21 void	wd33c93_error (struct wd33c93_softc *, struct wd33c93_acb *);
    135  1.1  bjh21 void	wd33c93_scsidone (struct wd33c93_softc *, struct wd33c93_acb *, int);
    136  1.1  bjh21 void	wd33c93_sched (struct wd33c93_softc *);
    137  1.1  bjh21 void	wd33c93_dequeue (struct wd33c93_softc *, struct wd33c93_acb *);
    138  1.1  bjh21 void	wd33c93_dma_stop (struct wd33c93_softc *);
    139  1.1  bjh21 void	wd33c93_dma_setup (struct wd33c93_softc *, int);
    140  1.1  bjh21 int	wd33c93_msgin_phase (struct wd33c93_softc *, int);
    141  1.1  bjh21 void	wd33c93_msgin (struct wd33c93_softc *, u_char *, int);
    142  1.1  bjh21 void	wd33c93_reselect (struct wd33c93_softc *, int, int, int, int);
    143  1.1  bjh21 void	wd33c93_sched_msgout (struct wd33c93_softc *, u_short);
    144  1.1  bjh21 void	wd33c93_msgout (struct wd33c93_softc *);
    145  1.1  bjh21 void	wd33c93_timeout (void *arg);
    146  1.1  bjh21 void	wd33c93_watchdog (void *arg);
    147  1.1  bjh21 int	wd33c93_div2stp (struct wd33c93_softc *, int);
    148  1.1  bjh21 int	wd33c93_stp2div (struct wd33c93_softc *, int);
    149  1.1  bjh21 void	wd33c93_setsync (struct wd33c93_softc *, struct wd33c93_tinfo *);
    150  1.1  bjh21 void	wd33c93_update_xfer_mode (struct wd33c93_softc *, int);
    151  1.1  bjh21 
    152  1.1  bjh21 static struct pool wd33c93_pool;		/* Adapter Control Blocks */
    153  1.1  bjh21 static int wd33c93_pool_initialized = 0;
    154  1.1  bjh21 
    155  1.1  bjh21 /*
    156  1.1  bjh21  * Timeouts
    157  1.1  bjh21  */
    158  1.1  bjh21 int	wd33c93_cmd_wait	= SBIC_CMD_WAIT;
    159  1.1  bjh21 int	wd33c93_data_wait	= SBIC_DATA_WAIT;
    160  1.1  bjh21 int	wd33c93_init_wait	= SBIC_INIT_WAIT;
    161  1.1  bjh21 
    162  1.1  bjh21 int	wd33c93_nodma		= 0;	/* Use polled IO transfers */
    163  1.1  bjh21 int	wd33c93_nodisc		= 0;	/* Allow command queues */
    164  1.1  bjh21 int	wd33c93_notags		= 0;	/* No Tags */
    165  1.1  bjh21 
    166  1.1  bjh21 /*
    167  1.1  bjh21  * Some useful stuff for debugging purposes
    168  1.1  bjh21  */
    169  1.1  bjh21 #ifdef DEBUG
    170  1.1  bjh21 
    171  1.1  bjh21 #define QPRINTF(a)	SBIC_DEBUG(MISC, a)
    172  1.1  bjh21 
    173  1.1  bjh21 int	wd33c93_debug	= 0;		/* Debug flags */
    174  1.1  bjh21 
    175  1.1  bjh21 void	wd33c93_print_csr (u_char);
    176  1.1  bjh21 void	wd33c93_hexdump (u_char *, int);
    177  1.1  bjh21 
    178  1.1  bjh21 #else
    179  1.1  bjh21 #define QPRINTF(a)  /* */
    180  1.1  bjh21 #endif
    181  1.1  bjh21 
    182  1.1  bjh21 static const char *wd33c93_chip_names[] = SBIC_CHIP_LIST;
    183  1.1  bjh21 
    184  1.1  bjh21 /*
    185  1.1  bjh21  * Attach instance of driver and probe for sub devices
    186  1.1  bjh21  */
    187  1.1  bjh21 void
    188  1.1  bjh21 wd33c93_attach(struct wd33c93_softc *dev)
    189  1.1  bjh21 {
    190  1.1  bjh21 	struct scsipi_adapter *adapt = &dev->sc_adapter;
    191  1.1  bjh21 	struct scsipi_channel *chan = &dev->sc_channel;
    192  1.1  bjh21 
    193  1.1  bjh21 	adapt->adapt_dev = &dev->sc_dev;
    194  1.1  bjh21 	adapt->adapt_nchannels = 1;
    195  1.1  bjh21 	adapt->adapt_openings = 256;
    196  1.1  bjh21 	adapt->adapt_max_periph = 256; /* Max tags per device */
    197  1.1  bjh21 	adapt->adapt_ioctl = NULL;
    198  1.1  bjh21 	/* adapt_request initialized by MD interface */
    199  1.1  bjh21 	/* adapt_minphys initialized by MD interface */
    200  1.1  bjh21 
    201  1.1  bjh21 	memset(chan, 0, sizeof(*chan));
    202  1.1  bjh21 	chan->chan_adapter = &dev->sc_adapter;
    203  1.1  bjh21 	chan->chan_bustype = &scsi_bustype;
    204  1.1  bjh21 	chan->chan_channel = 0;
    205  1.1  bjh21 	chan->chan_ntargets = SBIC_NTARG;
    206  1.1  bjh21 	chan->chan_nluns = SBIC_NLUN;
    207  1.1  bjh21 	chan->chan_id = dev->sc_id;
    208  1.1  bjh21 
    209  1.1  bjh21 	callout_init(&dev->sc_watchdog);
    210  1.1  bjh21 
    211  1.1  bjh21 	dev->sc_minsync = 200/4; /* Min SCSI sync rate in 4ns units */
    212  1.1  bjh21 	dev->sc_maxoffset = SBIC_SYN_MAX_OFFSET; /* Max Sync Offset */
    213  1.1  bjh21 
    214  1.1  bjh21 	/*
    215  1.1  bjh21 	 * Add reference to adapter so that we drop the reference after
    216  1.1  bjh21 	 * config_found() to make sure the adatper is disabled.
    217  1.1  bjh21 	 */
    218  1.1  bjh21 	if (scsipi_adapter_addref(&dev->sc_adapter) != 0) {
    219  1.1  bjh21 		printf("%s: unable to enable controller\n",
    220  1.1  bjh21 		    dev->sc_dev.dv_xname);
    221  1.1  bjh21 		return;
    222  1.1  bjh21 	}
    223  1.1  bjh21 
    224  1.1  bjh21 	dev->sc_cfflags = device_cfdata(&dev->sc_dev)->cf_flags;
    225  1.1  bjh21 	wd33c93_init(dev);
    226  1.1  bjh21 
    227  1.1  bjh21 	dev->sc_child = config_found(&dev->sc_dev, &dev->sc_channel,
    228  1.1  bjh21 				     scsiprint);
    229  1.1  bjh21 	scsipi_adapter_delref(&dev->sc_adapter);
    230  1.1  bjh21 }
    231  1.1  bjh21 
    232  1.1  bjh21 /*
    233  1.1  bjh21  * Initialize driver-private structures
    234  1.1  bjh21  */
    235  1.1  bjh21 void
    236  1.1  bjh21 wd33c93_init(struct wd33c93_softc *dev)
    237  1.1  bjh21 {
    238  1.1  bjh21 	u_int i;
    239  1.1  bjh21 
    240  1.1  bjh21 	if (!wd33c93_pool_initialized) {
    241  1.1  bjh21 		/* All instances share the same pool */
    242  1.1  bjh21 		pool_init(&wd33c93_pool, sizeof(struct wd33c93_acb), 0, 0, 0,
    243  1.1  bjh21 		    "wd33c93_acb", NULL);
    244  1.1  bjh21 		++wd33c93_pool_initialized;
    245  1.1  bjh21 	}
    246  1.1  bjh21 
    247  1.1  bjh21 	if (dev->sc_state == 0) {
    248  1.1  bjh21 		TAILQ_INIT(&dev->ready_list);
    249  1.1  bjh21 
    250  1.1  bjh21 		dev->sc_nexus = NULL;
    251  1.1  bjh21 		dev->sc_disc  = 0;
    252  1.1  bjh21 		memset(dev->sc_tinfo, 0, sizeof(dev->sc_tinfo));
    253  1.1  bjh21 
    254  1.1  bjh21 		callout_reset(&dev->sc_watchdog, 60 * hz, wd33c93_watchdog, dev);
    255  1.1  bjh21 	} else
    256  1.1  bjh21 		panic("wd33c93: reinitializing driver!");
    257  1.1  bjh21 
    258  1.1  bjh21 	dev->sc_flags = 0;
    259  1.1  bjh21 	dev->sc_state = SBIC_IDLE;
    260  1.1  bjh21 	wd33c93_reset(dev);
    261  1.1  bjh21 
    262  1.1  bjh21 	for (i = 0; i < 8; i++) {
    263  1.1  bjh21 		struct wd33c93_tinfo *ti = &dev->sc_tinfo[i];
    264  1.1  bjh21 		/*
    265  1.1  bjh21 		 * sc_flags = 0xTTRRSS
    266  1.1  bjh21 		 *
    267  1.1  bjh21 		 *   TT = Bitmask to disable Tagged Queues
    268  1.1  bjh21 		 *   RR = Bitmask to disable disconnect/reselect
    269  1.1  bjh21 		 *   SS = Bitmask to diable Sync negotiation
    270  1.1  bjh21 		 */
    271  1.1  bjh21 		ti->flags = T_NEED_RESET;
    272  1.1  bjh21 		if (dev->sc_minsync == 0 || (dev->sc_cfflags & (1<<(i+8))))
    273  1.1  bjh21 			ti->flags |= T_NOSYNC;
    274  1.1  bjh21 		if (dev->sc_cfflags & (1<<i) || wd33c93_nodisc)
    275  1.1  bjh21 			ti->flags |= T_NODISC;
    276  1.1  bjh21 		ti->period = dev->sc_minsync;
    277  1.1  bjh21 		ti->offset = 0;
    278  1.1  bjh21 	}
    279  1.1  bjh21 }
    280  1.1  bjh21 
    281  1.1  bjh21 void
    282  1.1  bjh21 wd33c93_reset(struct wd33c93_softc *dev)
    283  1.1  bjh21 {
    284  1.1  bjh21 	u_int	my_id, s;
    285  1.1  bjh21 	u_char	csr, reg;
    286  1.1  bjh21 
    287  1.1  bjh21 	SET_SBIC_cmd(dev, SBIC_CMD_ABORT);
    288  1.1  bjh21 	WAIT_CIP(dev);
    289  1.1  bjh21 
    290  1.1  bjh21 	s = splbio();
    291  1.1  bjh21 
    292  1.1  bjh21 	if (dev->sc_reset != NULL)
    293  1.1  bjh21 		(*dev->sc_reset)(dev);
    294  1.1  bjh21 
    295  1.1  bjh21 	my_id = dev->sc_channel.chan_id & SBIC_ID_MASK;
    296  1.1  bjh21 	if (dev->sc_clkfreq < 110)
    297  1.1  bjh21 		my_id |= SBIC_ID_FS_8_10;
    298  1.1  bjh21 	else if (dev->sc_clkfreq < 160)
    299  1.1  bjh21 		my_id |= SBIC_ID_FS_12_15;
    300  1.1  bjh21 	else if (dev->sc_clkfreq < 210)
    301  1.1  bjh21 		my_id |= SBIC_ID_FS_16_20;
    302  1.1  bjh21 
    303  1.1  bjh21 	/* Enable advanced features */
    304  1.1  bjh21 #if 1
    305  1.1  bjh21 	my_id |= SBIC_ID_EAF;	/* XXX - MD Layer */
    306  1.1  bjh21 #endif
    307  1.1  bjh21 
    308  1.1  bjh21 	SET_SBIC_myid(dev, my_id);
    309  1.1  bjh21 
    310  1.1  bjh21 	/* Reset the chip */
    311  1.1  bjh21 	SET_SBIC_cmd(dev, SBIC_CMD_RESET);
    312  1.1  bjh21 	DELAY(25);
    313  1.1  bjh21 	SBIC_WAIT(dev, SBIC_ASR_INT, 0);
    314  1.1  bjh21 
    315  1.1  bjh21 	/* Set up various chip parameters */
    316  1.1  bjh21 	SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
    317  1.1  bjh21 
    318  1.1  bjh21 	GET_SBIC_csr(dev, csr);		/* clears interrupt also */
    319  1.1  bjh21 	GET_SBIC_cdb1(dev, dev->sc_rev);
    320  1.1  bjh21 
    321  1.1  bjh21 	switch (csr) {
    322  1.1  bjh21 	case 0x0:
    323  1.1  bjh21 		dev->sc_chip = SBIC_CHIP_WD33C93;
    324  1.1  bjh21 		break;
    325  1.1  bjh21 	case 0x1:
    326  1.1  bjh21 		SET_SBIC_queue_tag(dev, 0x55);
    327  1.1  bjh21 		GET_SBIC_queue_tag(dev, reg);
    328  1.1  bjh21 		dev->sc_chip = (reg == 0x55) ?
    329  1.1  bjh21 		    	       SBIC_CHIP_WD33C93B : SBIC_CHIP_WD33C93A;
    330  1.1  bjh21 		SET_SBIC_queue_tag(dev, 0x0);
    331  1.1  bjh21 		break;
    332  1.1  bjh21 	default:
    333  1.1  bjh21 		dev->sc_chip = SBIC_CHIP_UNKNOWN;
    334  1.1  bjh21 	}
    335  1.1  bjh21 
    336  1.1  bjh21 	/*
    337  1.1  bjh21 	 * don't allow Selection (SBIC_RID_ES)
    338  1.1  bjh21 	 * until we can handle target mode!!
    339  1.1  bjh21 	 */
    340  1.1  bjh21 	SET_SBIC_rselid(dev, SBIC_RID_ER);
    341  1.1  bjh21 
    342  1.1  bjh21 	/* Asynchronous for now */
    343  1.1  bjh21 	SET_SBIC_syn(dev, 0);
    344  1.1  bjh21 
    345  1.1  bjh21 	dev->sc_flags = 0;
    346  1.1  bjh21 	dev->sc_state = SBIC_IDLE;
    347  1.1  bjh21 
    348  1.1  bjh21 	splx(s);
    349  1.1  bjh21 
    350  1.1  bjh21 	printf(": %s SCSI, rev=%d, target %d\n",
    351  1.1  bjh21 	    wd33c93_chip_names[dev->sc_chip], dev->sc_rev,
    352  1.1  bjh21 	    dev->sc_channel.chan_id);
    353  1.1  bjh21 }
    354  1.1  bjh21 
    355  1.1  bjh21 void
    356  1.1  bjh21 wd33c93_error(struct wd33c93_softc *dev, struct wd33c93_acb *acb)
    357  1.1  bjh21 {
    358  1.1  bjh21 	struct scsipi_xfer *xs = acb->xs;
    359  1.1  bjh21 
    360  1.1  bjh21 	KASSERT(xs);
    361  1.1  bjh21 
    362  1.1  bjh21 	if (xs->xs_control & XS_CTL_SILENT)
    363  1.1  bjh21 		return;
    364  1.1  bjh21 
    365  1.1  bjh21 	scsipi_printaddr(xs->xs_periph);
    366  1.1  bjh21 	printf("SCSI Error\n");
    367  1.1  bjh21 }
    368  1.1  bjh21 
    369  1.1  bjh21 /*
    370  1.1  bjh21  * Setup sync mode for given target
    371  1.1  bjh21  */
    372  1.1  bjh21 void
    373  1.1  bjh21 wd33c93_setsync(struct wd33c93_softc *dev, struct wd33c93_tinfo *ti)
    374  1.1  bjh21 {
    375  1.1  bjh21 	u_char offset, period;
    376  1.1  bjh21 
    377  1.1  bjh21 	if (ti->flags & T_SYNCMODE) {
    378  1.1  bjh21 		offset = ti->offset;
    379  1.1  bjh21 		period = wd33c93_stp2div(dev, ti->period);
    380  1.1  bjh21 	} else {
    381  1.1  bjh21 		offset = 0;
    382  1.1  bjh21 		period = 0;
    383  1.1  bjh21 	}
    384  1.1  bjh21 
    385  1.1  bjh21 	SBIC_DEBUG(SYNC, ("wd33c93_setsync: sync reg = 0x%02x\n",
    386  1.1  bjh21 		       SBIC_SYN(offset, period)));
    387  1.1  bjh21 	SET_SBIC_syn(dev, SBIC_SYN(offset, period));
    388  1.1  bjh21 }
    389  1.1  bjh21 
    390  1.1  bjh21 /*
    391  1.1  bjh21  * Check if current operation can be done using DMA
    392  1.1  bjh21  *
    393  1.1  bjh21  * returns 1 if DMA OK, 0 for polled I/O transfer
    394  1.1  bjh21  */
    395  1.1  bjh21 int
    396  1.1  bjh21 wd33c93_dmaok(struct wd33c93_softc *dev, struct scsipi_xfer *xs)
    397  1.1  bjh21 {
    398  1.1  bjh21 	if (wd33c93_nodma || (xs->xs_control & XS_CTL_POLL) || xs->datalen == 0)
    399  1.1  bjh21 		return (0);
    400  1.1  bjh21 	return(1);
    401  1.1  bjh21 }
    402  1.1  bjh21 
    403  1.1  bjh21 /*
    404  1.1  bjh21  * Setup for DMA transfer
    405  1.1  bjh21  */
    406  1.1  bjh21 void
    407  1.1  bjh21 wd33c93_dma_setup(struct wd33c93_softc *dev, int datain)
    408  1.1  bjh21 {
    409  1.1  bjh21 	struct wd33c93_acb *acb = dev->sc_nexus;
    410  1.1  bjh21 	int s;
    411  1.1  bjh21 
    412  1.1  bjh21 	dev->sc_daddr = acb->daddr;
    413  1.1  bjh21 	dev->sc_dleft = acb->dleft;
    414  1.1  bjh21 
    415  1.1  bjh21 	s = splbio();
    416  1.1  bjh21 	/* Indicate that we're in DMA mode */
    417  1.1  bjh21 	if (dev->sc_dleft) {
    418  1.1  bjh21 		dev->sc_dmasetup(dev, &dev->sc_daddr, &dev->sc_dleft,
    419  1.1  bjh21 		    datain, &dev->sc_dleft);
    420  1.1  bjh21 	}
    421  1.1  bjh21 	splx(s);
    422  1.1  bjh21 	return;
    423  1.1  bjh21 }
    424  1.1  bjh21 
    425  1.1  bjh21 
    426  1.1  bjh21 /*
    427  1.1  bjh21  * Save DMA pointers.  Take into account partial transfer. Shut down DMA.
    428  1.1  bjh21  */
    429  1.1  bjh21 void
    430  1.1  bjh21 wd33c93_dma_stop(struct wd33c93_softc *dev)
    431  1.1  bjh21 {
    432  1.1  bjh21 	size_t count;
    433  1.1  bjh21 	int asr;
    434  1.1  bjh21 
    435  1.1  bjh21 	/* Wait until WD chip is idle */
    436  1.1  bjh21 	do {
    437  1.1  bjh21 		GET_SBIC_asr(dev, asr);	/* XXX */
    438  1.1  bjh21 		if (asr & SBIC_ASR_DBR) {
    439  1.1  bjh21 			printf("wd33c93_dma_stop: asr %02x canceled!\n", asr);
    440  1.1  bjh21 			break;
    441  1.1  bjh21 		}
    442  1.1  bjh21 	} while (asr & (SBIC_ASR_BSY|SBIC_ASR_CIP));
    443  1.1  bjh21 
    444  1.1  bjh21 	/* Only need to save pointers if DMA was active */
    445  1.1  bjh21 	if (dev->sc_flags & SBICF_INDMA) {
    446  1.1  bjh21 		int s = splbio();
    447  1.1  bjh21 
    448  1.1  bjh21 		/* Shut down DMA and flush FIFO's */
    449  1.1  bjh21 		dev->sc_dmastop(dev);
    450  1.1  bjh21 
    451  1.1  bjh21 		/* Fetch the residual count */
    452  1.1  bjh21 		SBIC_TC_GET(dev, count);
    453  1.1  bjh21 
    454  1.1  bjh21 		/* Work out how many bytes were actually transferred */
    455  1.1  bjh21 		count = dev->sc_tcnt - count;
    456  1.1  bjh21 
    457  1.1  bjh21 		if (dev->sc_dleft < count)
    458  1.1  bjh21 			printf("xfer too large: dleft=%u resid=%u\n",
    459  1.1  bjh21 			    dev->sc_dleft, count);
    460  1.1  bjh21 
    461  1.1  bjh21 		/* Fixup partial xfers */
    462  1.1  bjh21 		dev->sc_daddr += count;
    463  1.1  bjh21 		dev->sc_dleft -= count;
    464  1.1  bjh21 		dev->sc_tcnt   = 0;
    465  1.1  bjh21 		dev->sc_flags &= ~SBICF_INDMA;
    466  1.1  bjh21 		splx(s);
    467  1.1  bjh21 		SBIC_DEBUG(DMA, ("dma_stop\n"));
    468  1.1  bjh21 	}
    469  1.1  bjh21 	/*
    470  1.1  bjh21 	 * Ensure the WD chip is back in polled I/O mode, with nothing to
    471  1.1  bjh21 	 * transfer.
    472  1.1  bjh21 	 */
    473  1.1  bjh21 	SBIC_TC_PUT(dev, 0);
    474  1.1  bjh21 	SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
    475  1.1  bjh21 }
    476  1.1  bjh21 
    477  1.1  bjh21 
    478  1.1  bjh21 /*
    479  1.1  bjh21  * Handle new request from scsipi layer
    480  1.1  bjh21  */
    481  1.1  bjh21 void
    482  1.1  bjh21 wd33c93_scsi_request(struct scsipi_channel *chan, scsipi_adapter_req_t req, void *arg)
    483  1.1  bjh21 {
    484  1.1  bjh21 	struct wd33c93_softc *dev = (void *)chan->chan_adapter->adapt_dev;
    485  1.1  bjh21 	struct scsipi_xfer *xs;
    486  1.1  bjh21 	struct scsipi_periph *periph;
    487  1.1  bjh21 	struct wd33c93_acb *acb;
    488  1.1  bjh21 	int flags, s;
    489  1.1  bjh21 
    490  1.1  bjh21 	switch (req) {
    491  1.1  bjh21 	case ADAPTER_REQ_RUN_XFER:
    492  1.1  bjh21 		xs = arg;
    493  1.1  bjh21 		periph = xs->xs_periph;
    494  1.1  bjh21 		flags = xs->xs_control;
    495  1.1  bjh21 
    496  1.1  bjh21 		if (flags & XS_CTL_DATA_UIO)
    497  1.1  bjh21 			panic("wd33c93: scsi data uio requested");
    498  1.1  bjh21 
    499  1.1  bjh21 		if (dev->sc_nexus && (flags & XS_CTL_POLL))
    500  1.1  bjh21 			panic("wd33c93_scsicmd: busy");
    501  1.1  bjh21 
    502  1.1  bjh21 		s = splbio();
    503  1.1  bjh21 		acb = (struct wd33c93_acb *)pool_get(&wd33c93_pool, PR_NOWAIT);
    504  1.1  bjh21 		splx(s);
    505  1.1  bjh21 
    506  1.1  bjh21 		if (acb == NULL) {
    507  1.1  bjh21 			scsipi_printaddr(periph);
    508  1.1  bjh21 			printf("cannot allocate acb\n");
    509  1.1  bjh21 			xs->error = XS_RESOURCE_SHORTAGE;
    510  1.1  bjh21 			scsipi_done(xs);
    511  1.1  bjh21 			return;
    512  1.1  bjh21 		}
    513  1.1  bjh21 
    514  1.1  bjh21 		acb->flags = ACB_ACTIVE;
    515  1.1  bjh21 		acb->xs    = xs;
    516  1.1  bjh21 		acb->clen  = xs->cmdlen;
    517  1.1  bjh21 		acb->daddr = xs->data;
    518  1.1  bjh21 		acb->dleft = xs->datalen;
    519  1.1  bjh21 		acb->timeout = xs->timeout;
    520  1.1  bjh21 		memcpy(&acb->cmd, xs->cmd, xs->cmdlen);
    521  1.1  bjh21 
    522  1.1  bjh21 		if (flags & XS_CTL_POLL) {
    523  1.1  bjh21 			/*
    524  1.1  bjh21 			 * Complete currently active command(s) before
    525  1.1  bjh21 			 * issuing an immediate command
    526  1.1  bjh21 			 */
    527  1.1  bjh21 			while (dev->sc_nexus)
    528  1.1  bjh21 				wd33c93_poll(dev, dev->sc_nexus);
    529  1.1  bjh21 		}
    530  1.1  bjh21 
    531  1.1  bjh21 		s = splbio();
    532  1.1  bjh21 		TAILQ_INSERT_TAIL(&dev->ready_list, acb, chain);
    533  1.1  bjh21 		acb->flags |= ACB_READY;
    534  1.1  bjh21 
    535  1.1  bjh21 		/* If nothing is active, try to start it now. */
    536  1.1  bjh21 		if (dev->sc_state == SBIC_IDLE)
    537  1.1  bjh21 			wd33c93_sched(dev);
    538  1.1  bjh21 		splx(s);
    539  1.1  bjh21 
    540  1.1  bjh21 		if ((flags & XS_CTL_POLL) == 0)
    541  1.1  bjh21 			return;
    542  1.1  bjh21 
    543  1.1  bjh21 		if (wd33c93_poll(dev, acb)) {
    544  1.1  bjh21 			wd33c93_timeout(acb);
    545  1.1  bjh21 			if (wd33c93_poll(dev, acb)) /* 2nd retry for ABORT */
    546  1.1  bjh21 				wd33c93_timeout(acb);
    547  1.1  bjh21 		}
    548  1.1  bjh21 		return;
    549  1.1  bjh21 
    550  1.1  bjh21 	case ADAPTER_REQ_GROW_RESOURCES:
    551  1.1  bjh21 		/* XXX Not supported. */
    552  1.1  bjh21 		return;
    553  1.1  bjh21 
    554  1.1  bjh21 	case ADAPTER_REQ_SET_XFER_MODE:
    555  1.1  bjh21 	    {
    556  1.1  bjh21 		struct wd33c93_tinfo *ti;
    557  1.1  bjh21 		struct scsipi_xfer_mode *xm = arg;
    558  1.1  bjh21 
    559  1.1  bjh21 		ti = &dev->sc_tinfo[xm->xm_target];
    560  1.1  bjh21 		ti->flags &= ~(T_NEGOTIATE|T_SYNCMODE);
    561  1.1  bjh21 		ti->period = 0;
    562  1.1  bjh21 		ti->offset = 0;
    563  1.1  bjh21 
    564  1.1  bjh21 		if ((dev->sc_cfflags & (1<<(xm->xm_target+16))) == 0 &&
    565  1.1  bjh21 		    (xm->xm_mode & PERIPH_CAP_TQING) && !wd33c93_notags)
    566  1.1  bjh21 			ti->flags |= T_TAG;
    567  1.1  bjh21 		else
    568  1.1  bjh21 			ti->flags &= ~T_TAG;
    569  1.1  bjh21 
    570  1.1  bjh21 		if ((xm->xm_mode & PERIPH_CAP_SYNC) != 0 &&
    571  1.1  bjh21 		    (ti->flags & T_NOSYNC) == 0 && dev->sc_minsync != 0) {
    572  1.1  bjh21 			SBIC_DEBUG(SYNC, ("target %d: sync negotiation\n",
    573  1.1  bjh21 				       xm->xm_target));
    574  1.1  bjh21 			ti->flags |= T_NEGOTIATE;
    575  1.1  bjh21 			ti->period = dev->sc_minsync;
    576  1.1  bjh21 		}
    577  1.1  bjh21 		/*
    578  1.1  bjh21 		 * If we're not going to negotiate, send the notification
    579  1.1  bjh21 		 * now, since it won't happen later.
    580  1.1  bjh21 		 */
    581  1.1  bjh21 		if ((ti->flags & T_NEGOTIATE) == 0)
    582  1.1  bjh21 			wd33c93_update_xfer_mode(dev, xm->xm_target);
    583  1.1  bjh21 		return;
    584  1.1  bjh21 	    }
    585  1.1  bjh21 
    586  1.1  bjh21 	}
    587  1.1  bjh21 }
    588  1.1  bjh21 
    589  1.1  bjh21 /*
    590  1.1  bjh21  * attempt to start the next available command
    591  1.1  bjh21  */
    592  1.1  bjh21 void
    593  1.1  bjh21 wd33c93_sched(struct wd33c93_softc *dev)
    594  1.1  bjh21 {
    595  1.1  bjh21 	struct scsipi_periph *periph = NULL; /* Gag the compiler */
    596  1.1  bjh21 	struct wd33c93_acb *acb;
    597  1.1  bjh21 	struct wd33c93_tinfo *ti;
    598  1.1  bjh21 	struct wd33c93_linfo *li;
    599  1.1  bjh21 	int lun, tag, flags;
    600  1.1  bjh21 
    601  1.1  bjh21 	if (dev->sc_state != SBIC_IDLE)
    602  1.1  bjh21 		return;
    603  1.1  bjh21 
    604  1.1  bjh21 	KASSERT(dev->sc_nexus == NULL);
    605  1.1  bjh21 
    606  1.1  bjh21 	/* Loop through the ready list looking for work to do... */
    607  1.1  bjh21 	TAILQ_FOREACH(acb, &dev->ready_list, chain) {
    608  1.1  bjh21 		periph = acb->xs->xs_periph;
    609  1.1  bjh21 		lun = periph->periph_lun;
    610  1.1  bjh21 		ti = &dev->sc_tinfo[periph->periph_target];
    611  1.1  bjh21 		li = TINFO_LUN(ti, lun);
    612  1.1  bjh21 
    613  1.1  bjh21 		KASSERT(acb->flags & ACB_READY);
    614  1.1  bjh21 
    615  1.1  bjh21 		/* Select type of tag for this command */
    616  1.1  bjh21 		if ((ti->flags & T_NODISC) != 0)
    617  1.1  bjh21 			tag = 0;
    618  1.1  bjh21 		else if ((ti->flags & T_TAG) == 0)
    619  1.1  bjh21 			tag = 0;
    620  1.1  bjh21 		else if ((acb->flags & ACB_SENSE) != 0)
    621  1.1  bjh21 			tag = 0;
    622  1.1  bjh21 		else if (acb->xs->xs_control & XS_CTL_POLL)
    623  1.1  bjh21 			tag = 0; /* No tags for polled commands */
    624  1.1  bjh21 		else
    625  1.1  bjh21 			tag = acb->xs->xs_tag_type;
    626  1.1  bjh21 
    627  1.1  bjh21 		if (li == NULL) {
    628  1.1  bjh21 			/* Initialize LUN info and add to list. */
    629  1.1  bjh21 			li = malloc(sizeof(*li), M_DEVBUF, M_NOWAIT);
    630  1.1  bjh21 			if (li == NULL)
    631  1.1  bjh21 				continue;
    632  1.1  bjh21 			memset(li, 0, sizeof(*li));
    633  1.1  bjh21 			li->lun = lun;
    634  1.1  bjh21 			if (lun < SBIC_NLUN)
    635  1.1  bjh21 				ti->lun[lun] = li;
    636  1.1  bjh21 		}
    637  1.1  bjh21 		li->last_used = time.tv_sec;
    638  1.1  bjh21 
    639  1.1  bjh21 		/*
    640  1.1  bjh21 		 * We've found a potential command, but is the target/lun busy?
    641  1.1  bjh21 		 */
    642  1.1  bjh21 
    643  1.1  bjh21 		if (tag == 0 && li->untagged == NULL)
    644  1.1  bjh21 			li->untagged = acb; /* Issue untagged */
    645  1.1  bjh21 
    646  1.1  bjh21 		if (li->untagged != NULL) {
    647  1.1  bjh21 			tag = 0;
    648  1.1  bjh21 			if ((li->state != L_STATE_BUSY) && li->used == 0) {
    649  1.1  bjh21 				/* Issue this untagged command now */
    650  1.1  bjh21 				acb = li->untagged;
    651  1.1  bjh21 				periph = acb->xs->xs_periph;
    652  1.1  bjh21 			} else	/* Not ready yet */
    653  1.1  bjh21 				continue;
    654  1.1  bjh21 		}
    655  1.1  bjh21 
    656  1.1  bjh21 		acb->tag_type = tag;
    657  1.1  bjh21 		if (tag != 0) {
    658  1.1  bjh21 			if (li->queued[acb->xs->xs_tag_id])
    659  1.1  bjh21 				printf("queueing to active tag\n");
    660  1.1  bjh21 			li->queued[acb->xs->xs_tag_id] = acb;
    661  1.1  bjh21 			acb->tag_id = acb->xs->xs_tag_id;
    662  1.1  bjh21 			li->used++;
    663  1.1  bjh21 			break;
    664  1.1  bjh21 		}
    665  1.1  bjh21 		if (li->untagged != NULL && (li->state != L_STATE_BUSY)) {
    666  1.1  bjh21 			li->state = L_STATE_BUSY;
    667  1.1  bjh21 			break;
    668  1.1  bjh21 		}
    669  1.1  bjh21 		if (li->untagged == NULL && tag != 0) {
    670  1.1  bjh21 			break;
    671  1.1  bjh21 		} else
    672  1.1  bjh21 			printf("%d:%d busy\n", periph->periph_target,
    673  1.1  bjh21 			    periph->periph_lun);
    674  1.1  bjh21 	}
    675  1.1  bjh21 
    676  1.1  bjh21 	if (acb == NULL) {
    677  1.1  bjh21 		SBIC_DEBUG(ACBS, ("wd33c93sched: no work\n"));
    678  1.1  bjh21 		return;			/* did not find an available command */
    679  1.1  bjh21 	}
    680  1.1  bjh21 
    681  1.1  bjh21 	SBIC_DEBUG(ACBS, ("wd33c93_sched(%d,%d)\n", periph->periph_target,
    682  1.1  bjh21 		       periph->periph_lun));
    683  1.1  bjh21 
    684  1.1  bjh21 	TAILQ_REMOVE(&dev->ready_list, acb, chain);
    685  1.1  bjh21 	acb->flags &= ~ACB_READY;
    686  1.1  bjh21 
    687  1.1  bjh21 	flags = acb->xs->xs_control;
    688  1.1  bjh21 	if (flags & XS_CTL_RESET)
    689  1.1  bjh21 		wd33c93_reset(dev);
    690  1.1  bjh21 
    691  1.1  bjh21 	/* XXX - Implicitly call scsidone on select timeout */
    692  1.1  bjh21 	if (wd33c93_go(dev, acb) != 0 || acb->xs->error == XS_SELTIMEOUT) {
    693  1.1  bjh21 		acb->dleft = dev->sc_dleft;
    694  1.1  bjh21 		wd33c93_scsidone(dev, acb, dev->sc_status);
    695  1.1  bjh21 		return;
    696  1.1  bjh21 	}
    697  1.1  bjh21 
    698  1.1  bjh21 	return;
    699  1.1  bjh21 }
    700  1.1  bjh21 
    701  1.1  bjh21 void
    702  1.1  bjh21 wd33c93_scsidone(struct wd33c93_softc *dev, struct wd33c93_acb *acb, int status)
    703  1.1  bjh21 {
    704  1.1  bjh21 	struct scsipi_xfer	*xs = acb->xs;
    705  1.1  bjh21 	struct wd33c93_tinfo	*ti;
    706  1.1  bjh21 	struct wd33c93_linfo	*li;
    707  1.1  bjh21 	int			s;
    708  1.1  bjh21 
    709  1.1  bjh21 #ifdef DIAGNOSTIC
    710  1.1  bjh21 	KASSERT(dev->target == xs->xs_periph->periph_target);
    711  1.1  bjh21 	KASSERT(dev->lun    == xs->xs_periph->periph_lun);
    712  1.1  bjh21 	if (acb == NULL || xs == NULL) {
    713  1.1  bjh21 		panic("wd33c93_scsidone -- (%d,%d) no scsipi_xfer",
    714  1.1  bjh21 		    dev->target, dev->lun);
    715  1.1  bjh21 	}
    716  1.1  bjh21 	KASSERT(acb->flags != ACB_FREE);
    717  1.1  bjh21 #endif
    718  1.1  bjh21 
    719  1.1  bjh21 	SBIC_DEBUG(ACBS, ("scsidone: (%d,%d)->(%d,%d)%02x\n",
    720  1.1  bjh21 		       xs->xs_periph->periph_target, xs->xs_periph->periph_lun,
    721  1.1  bjh21 		       dev->target, dev->lun, status));
    722  1.1  bjh21 	callout_stop(&xs->xs_callout);
    723  1.1  bjh21 
    724  1.1  bjh21 	xs->status = status & SCSI_STATUS_MASK;
    725  1.1  bjh21 	xs->resid = acb->dleft;
    726  1.1  bjh21 
    727  1.1  bjh21 	if (xs->error == XS_NOERROR) {
    728  1.1  bjh21 		switch (xs->status) {
    729  1.1  bjh21 		case SCSI_CHECK:
    730  1.1  bjh21 		case SCSI_TERMINATED:
    731  1.1  bjh21 			/* XXX Need to read sense - return busy for now */
    732  1.1  bjh21 			/*FALLTHROUGH*/
    733  1.1  bjh21 		case SCSI_QUEUE_FULL:
    734  1.1  bjh21 		case SCSI_BUSY:
    735  1.1  bjh21 			xs->error = XS_BUSY;
    736  1.1  bjh21 			break;
    737  1.1  bjh21 		}
    738  1.1  bjh21 	}
    739  1.1  bjh21 
    740  1.1  bjh21 	ti = &dev->sc_tinfo[dev->target];
    741  1.1  bjh21 	li = TINFO_LUN(ti, dev->lun);
    742  1.1  bjh21 	ti->cmds++;
    743  1.1  bjh21 	if (xs->error == XS_SELTIMEOUT) {
    744  1.1  bjh21 		/* Selection timeout -- discard this LUN if empty */
    745  1.1  bjh21 		if (li->untagged == NULL && li->used == 0) {
    746  1.1  bjh21 			if (dev->lun < SBIC_NLUN)
    747  1.1  bjh21 				ti->lun[dev->lun] = NULL;
    748  1.1  bjh21 			free(li, M_DEVBUF);
    749  1.1  bjh21 		}
    750  1.1  bjh21 	}
    751  1.1  bjh21 
    752  1.1  bjh21 	wd33c93_dequeue(dev, acb);
    753  1.1  bjh21 	if (dev->sc_nexus == acb) {
    754  1.1  bjh21 		dev->sc_state = SBIC_IDLE;
    755  1.1  bjh21 		dev->sc_nexus = NULL;
    756  1.1  bjh21 		dev->sc_flags = 0;
    757  1.1  bjh21 
    758  1.1  bjh21 		if (!TAILQ_EMPTY(&dev->ready_list))
    759  1.1  bjh21 			wd33c93_sched(dev);
    760  1.1  bjh21 	}
    761  1.1  bjh21 
    762  1.1  bjh21 	/* place control block back on free list. */
    763  1.1  bjh21 	s = splbio();
    764  1.1  bjh21 	acb->flags = ACB_FREE;
    765  1.1  bjh21 	pool_put(&wd33c93_pool, (void *)acb);
    766  1.1  bjh21 	splx(s);
    767  1.1  bjh21 
    768  1.1  bjh21 	scsipi_done(xs);
    769  1.1  bjh21 }
    770  1.1  bjh21 
    771  1.1  bjh21 void
    772  1.1  bjh21 wd33c93_dequeue(struct wd33c93_softc *dev, struct wd33c93_acb *acb)
    773  1.1  bjh21 {
    774  1.1  bjh21 	struct wd33c93_tinfo *ti = &dev->sc_tinfo[acb->xs->xs_periph->periph_target];
    775  1.1  bjh21 	struct wd33c93_linfo *li;
    776  1.1  bjh21 	int lun = acb->xs->xs_periph->periph_lun;
    777  1.1  bjh21 
    778  1.1  bjh21 	li = TINFO_LUN(ti, lun);
    779  1.1  bjh21 #ifdef DIAGNOSTIC
    780  1.1  bjh21 	if (li == NULL || li->lun != lun)
    781  1.1  bjh21 		panic("wd33c93_dequeue: lun %d for ecb %p does not exist",
    782  1.1  bjh21 		      lun, acb);
    783  1.1  bjh21 #endif
    784  1.1  bjh21 	if (li->untagged == acb) {
    785  1.1  bjh21 		li->state = L_STATE_IDLE;
    786  1.1  bjh21 		li->untagged = NULL;
    787  1.1  bjh21 	}
    788  1.1  bjh21 	if (acb->tag_type && li->queued[acb->tag_id] != NULL) {
    789  1.1  bjh21 #ifdef DIAGNOSTIC
    790  1.1  bjh21 		if (li->queued[acb->tag_id] != NULL &&
    791  1.1  bjh21 		    (li->queued[acb->tag_id] != acb))
    792  1.1  bjh21 			panic("wd33c93_dequeue: slot %d for lun %d has %p "
    793  1.1  bjh21 			    "instead of acb %p\n", acb->tag_id,
    794  1.1  bjh21 			    lun, li->queued[acb->tag_id], acb);
    795  1.1  bjh21 #endif
    796  1.1  bjh21 		li->queued[acb->tag_id] = NULL;
    797  1.1  bjh21 		li->used--;
    798  1.1  bjh21 	}
    799  1.1  bjh21 }
    800  1.1  bjh21 
    801  1.1  bjh21 
    802  1.1  bjh21 int
    803  1.1  bjh21 wd33c93_wait(struct wd33c93_softc *dev, u_char until, int timeo, int line)
    804  1.1  bjh21 {
    805  1.1  bjh21 	u_char val;
    806  1.1  bjh21 
    807  1.1  bjh21 	if (timeo == 0)
    808  1.1  bjh21 		timeo = 1000000;	/* some large value.. */
    809  1.1  bjh21 	GET_SBIC_asr(dev, val);
    810  1.1  bjh21 	while ((val & until) == 0) {
    811  1.1  bjh21 		if (timeo-- == 0) {
    812  1.1  bjh21 			int csr;
    813  1.1  bjh21 			GET_SBIC_csr(dev, csr);
    814  1.1  bjh21 			printf("wd33c93_wait: TIMEO @%d with asr=x%x csr=x%x\n",
    815  1.1  bjh21 			    line, val, csr);
    816  1.1  bjh21 #if defined(DDB) && defined(DEBUG)
    817  1.1  bjh21 			Debugger();
    818  1.1  bjh21 #endif
    819  1.1  bjh21 			return(val); /* Maybe I should abort */
    820  1.1  bjh21 			break;
    821  1.1  bjh21 		}
    822  1.1  bjh21 		DELAY(1);
    823  1.1  bjh21 		GET_SBIC_asr(dev, val);
    824  1.1  bjh21 	}
    825  1.1  bjh21 	return(val);
    826  1.1  bjh21 }
    827  1.1  bjh21 
    828  1.1  bjh21 int
    829  1.1  bjh21 wd33c93_abort(struct wd33c93_softc *dev, struct wd33c93_acb *acb,
    830  1.1  bjh21      const char *where)
    831  1.1  bjh21 {
    832  1.1  bjh21 	u_char csr, asr;
    833  1.1  bjh21 
    834  1.1  bjh21 	GET_SBIC_asr(dev, asr);
    835  1.1  bjh21 	GET_SBIC_csr(dev, csr);
    836  1.1  bjh21 
    837  1.1  bjh21 	scsipi_printaddr(acb->xs->xs_periph);
    838  1.1  bjh21 	printf ("ABORT in %s: csr=0x%02x, asr=0x%02x\n", where, csr, asr);
    839  1.1  bjh21 
    840  1.1  bjh21 	acb->timeout = SBIC_ABORT_TIMEOUT;
    841  1.1  bjh21 	acb->flags |= ACB_ABORT;
    842  1.1  bjh21 
    843  1.1  bjh21 	/*
    844  1.1  bjh21 	 * Clean up chip itself
    845  1.1  bjh21 	 */
    846  1.1  bjh21 	if (dev->sc_nexus == acb) {
    847  1.1  bjh21 		/* Reschedule timeout. */
    848  1.1  bjh21 		callout_reset(&acb->xs->xs_callout, mstohz(acb->timeout),
    849  1.1  bjh21 		    wd33c93_timeout, acb);
    850  1.1  bjh21 
    851  1.1  bjh21 		while (asr & SBIC_ASR_DBR) {
    852  1.1  bjh21 			/*
    853  1.1  bjh21 			 * wd33c93 is jammed w/data. need to clear it
    854  1.1  bjh21 			 * But we don't know what direction it needs to go
    855  1.1  bjh21 			 */
    856  1.1  bjh21 			GET_SBIC_data(dev, asr);
    857  1.1  bjh21 			printf("abort %s: clearing data buffer 0x%02x\n",
    858  1.1  bjh21 			       where, asr);
    859  1.1  bjh21 			GET_SBIC_asr(dev, asr);
    860  1.1  bjh21 			if (asr & SBIC_ASR_DBR) /* Not the read direction */
    861  1.1  bjh21 				SET_SBIC_data(dev, asr);
    862  1.1  bjh21 			GET_SBIC_asr(dev, asr);
    863  1.1  bjh21 		}
    864  1.1  bjh21 
    865  1.1  bjh21 		scsipi_printaddr(acb->xs->xs_periph);
    866  1.1  bjh21 		printf("sending ABORT command\n");
    867  1.1  bjh21 
    868  1.1  bjh21 		WAIT_CIP(dev);
    869  1.1  bjh21 		SET_SBIC_cmd(dev, SBIC_CMD_ABORT);
    870  1.1  bjh21 		WAIT_CIP(dev);
    871  1.1  bjh21 
    872  1.1  bjh21 		GET_SBIC_asr(dev, asr);
    873  1.1  bjh21 
    874  1.1  bjh21 		scsipi_printaddr(acb->xs->xs_periph);
    875  1.1  bjh21 		if (asr & (SBIC_ASR_BSY|SBIC_ASR_LCI)) {
    876  1.1  bjh21 			/*
    877  1.1  bjh21 			 * ok, get more drastic..
    878  1.1  bjh21 			 */
    879  1.1  bjh21 			printf("Resetting bus\n");
    880  1.1  bjh21 			wd33c93_reset(dev);
    881  1.1  bjh21 		} else {
    882  1.1  bjh21 			printf("sending DISCONNECT to target\n");
    883  1.1  bjh21 			SET_SBIC_cmd(dev, SBIC_CMD_DISC);
    884  1.1  bjh21 			WAIT_CIP(dev);
    885  1.1  bjh21 
    886  1.1  bjh21 			do {
    887  1.1  bjh21 				SBIC_WAIT (dev, SBIC_ASR_INT, 0);
    888  1.1  bjh21 				GET_SBIC_asr(dev, asr);
    889  1.1  bjh21 				GET_SBIC_csr(dev, csr);
    890  1.1  bjh21 				SBIC_DEBUG(MISC, ("csr: 0x%02x, asr: 0x%02x\n",
    891  1.1  bjh21 					       csr, asr));
    892  1.1  bjh21 			} while ((csr != SBIC_CSR_DISC) &&
    893  1.1  bjh21 			    (csr != SBIC_CSR_DISC_1) &&
    894  1.1  bjh21 			    (csr != SBIC_CSR_CMD_INVALID));
    895  1.1  bjh21 		}
    896  1.1  bjh21 		dev->sc_state = SBIC_ERROR;
    897  1.1  bjh21 		dev->sc_flags = 0;
    898  1.1  bjh21 	}
    899  1.1  bjh21 	return SBIC_STATE_ERROR;
    900  1.1  bjh21 }
    901  1.1  bjh21 
    902  1.1  bjh21 
    903  1.1  bjh21 /*
    904  1.1  bjh21  * select the bus, return when selected or error.
    905  1.1  bjh21  *
    906  1.1  bjh21  * Returns the current CSR following selection and optionally MSG out phase.
    907  1.1  bjh21  * i.e. the returned CSR *should* indicate CMD phase...
    908  1.1  bjh21  * If the return value is 0, some error happened.
    909  1.1  bjh21  */
    910  1.1  bjh21 u_char
    911  1.1  bjh21 wd33c93_selectbus(struct wd33c93_softc *dev, struct wd33c93_acb *acb)
    912  1.1  bjh21 {
    913  1.1  bjh21 	struct scsipi_xfer *xs = acb->xs;
    914  1.1  bjh21 	struct wd33c93_tinfo *ti;
    915  1.1  bjh21 	u_char target, lun, asr, csr, id;
    916  1.1  bjh21 
    917  1.1  bjh21 	KASSERT(dev->sc_state == SBIC_IDLE);
    918  1.1  bjh21 
    919  1.1  bjh21 	target = xs->xs_periph->periph_target;
    920  1.1  bjh21 	lun    = xs->xs_periph->periph_lun;
    921  1.1  bjh21 	ti     = &dev->sc_tinfo[target];
    922  1.1  bjh21 
    923  1.1  bjh21 	dev->sc_state = SBIC_SELECTING;
    924  1.1  bjh21 	dev->target    = target;
    925  1.1  bjh21 	dev->lun       = lun;
    926  1.1  bjh21 
    927  1.1  bjh21 	SBIC_DEBUG(PHASE, ("wd33c93_selectbus %d: ", target));
    928  1.1  bjh21 
    929  1.1  bjh21 	if ((xs->xs_control & XS_CTL_POLL) == 0)
    930  1.1  bjh21 		callout_reset(&xs->xs_callout, mstohz(acb->timeout),
    931  1.1  bjh21 		    wd33c93_timeout, acb);
    932  1.1  bjh21 
    933  1.1  bjh21 	/*
    934  1.1  bjh21 	 * issue select
    935  1.1  bjh21 	 */
    936  1.1  bjh21 	SBIC_TC_PUT(dev, 0);
    937  1.1  bjh21 	SET_SBIC_selid(dev, target);
    938  1.1  bjh21 	SET_SBIC_timeo(dev, SBIC_TIMEOUT(250, dev->sc_clkfreq));
    939  1.1  bjh21 
    940  1.1  bjh21 	GET_SBIC_asr(dev, asr);
    941  1.1  bjh21 	if (asr & (SBIC_ASR_INT|SBIC_ASR_BSY)) {
    942  1.1  bjh21 		/* This means we got ourselves reselected upon */
    943  1.1  bjh21 		SBIC_DEBUG(PHASE, ("WD busy (reselect?) ASR=%02x\n", asr));
    944  1.1  bjh21 		return 0;
    945  1.1  bjh21 	}
    946  1.1  bjh21 
    947  1.1  bjh21 	SET_SBIC_cmd(dev, SBIC_CMD_SEL_ATN);
    948  1.1  bjh21 	WAIT_CIP(dev);
    949  1.1  bjh21 
    950  1.1  bjh21 	/*
    951  1.1  bjh21 	 * wait for select (merged from separate function may need
    952  1.1  bjh21 	 * cleanup)
    953  1.1  bjh21 	 */
    954  1.1  bjh21 	do {
    955  1.1  bjh21 		asr = SBIC_WAIT(dev, SBIC_ASR_INT | SBIC_ASR_LCI, 0);
    956  1.1  bjh21 		if (asr & SBIC_ASR_LCI) {
    957  1.1  bjh21 			QPRINTF(("late LCI: asr %02x\n", asr));
    958  1.1  bjh21 			return 0;
    959  1.1  bjh21 		}
    960  1.1  bjh21 
    961  1.1  bjh21 		/* Clear interrupt */
    962  1.1  bjh21 		GET_SBIC_csr (dev, csr);
    963  1.1  bjh21 
    964  1.1  bjh21 		/* Reselected from under our feet? */
    965  1.1  bjh21 		if (csr == SBIC_CSR_RSLT_NI || csr == SBIC_CSR_RSLT_IFY) {
    966  1.1  bjh21 			SBIC_DEBUG(PHASE, ("got reselected, asr %02x\n", asr));
    967  1.1  bjh21 			/*
    968  1.1  bjh21 			 * We need to handle this now so we don't lock up later
    969  1.1  bjh21 			 */
    970  1.1  bjh21 			wd33c93_nextstate(dev, acb, csr, asr);
    971  1.1  bjh21 			return 0;
    972  1.1  bjh21 		}
    973  1.1  bjh21 
    974  1.1  bjh21 		/* Whoops! */
    975  1.1  bjh21 		if (csr == SBIC_CSR_SLT || csr == SBIC_CSR_SLT_ATN) {
    976  1.1  bjh21 			panic("wd33c93_selectbus: target issued select!");
    977  1.1  bjh21 			return 0;
    978  1.1  bjh21 		}
    979  1.1  bjh21 
    980  1.1  bjh21 	} while (csr != (SBIC_CSR_MIS_2 | MESG_OUT_PHASE) &&
    981  1.1  bjh21 		 csr != (SBIC_CSR_MIS_2 | CMD_PHASE) &&
    982  1.1  bjh21 		 csr != SBIC_CSR_SEL_TIMEO);
    983  1.1  bjh21 
    984  1.1  bjh21 	/* Anyone at home? */
    985  1.1  bjh21 	if (csr == SBIC_CSR_SEL_TIMEO) {
    986  1.1  bjh21 		xs->error = XS_SELTIMEOUT;
    987  1.1  bjh21 		SBIC_DEBUG(PHASE, ("-- Selection Timeout\n"));
    988  1.1  bjh21 		return 0;
    989  1.1  bjh21 	}
    990  1.1  bjh21 
    991  1.1  bjh21 	SBIC_DEBUG(PHASE, ("Selection Complete\n"));
    992  1.1  bjh21 
    993  1.1  bjh21 	/* Assume we're now selected */
    994  1.1  bjh21 	GET_SBIC_selid(dev, id);
    995  1.1  bjh21 	if (id != target) {
    996  1.1  bjh21 		/* Something went wrong - wrong target was select */
    997  1.1  bjh21 		printf("wd33c93_selectbus: wrong target selected;"
    998  1.1  bjh21 		    "  WANTED %d GOT %d", target, id);
    999  1.1  bjh21 		return 0;      /* XXX: Need to call nexstate to handle? */
   1000  1.1  bjh21 	}
   1001  1.1  bjh21 
   1002  1.1  bjh21 	dev->sc_flags |= SBICF_SELECTED;
   1003  1.1  bjh21 	dev->sc_state  = SBIC_CONNECTED;
   1004  1.1  bjh21 
   1005  1.1  bjh21 	/* setup correct sync mode for this target */
   1006  1.1  bjh21 	wd33c93_setsync(dev, ti);
   1007  1.1  bjh21 
   1008  1.1  bjh21 	if (ti->flags & T_NODISC && dev->sc_disc == 0)
   1009  1.1  bjh21 		SET_SBIC_rselid (dev, 0); /* Not expecting a reselect */
   1010  1.1  bjh21 	else
   1011  1.1  bjh21 		SET_SBIC_rselid (dev, SBIC_RID_ER);
   1012  1.1  bjh21 
   1013  1.1  bjh21 	/*
   1014  1.1  bjh21 	 * We only really need to do anything when the target goes to MSG out
   1015  1.1  bjh21 	 * If the device ignored ATN, it's probably old and brain-dead,
   1016  1.1  bjh21 	 * but we'll try to support it anyhow.
   1017  1.1  bjh21 	 * If it doesn't support message out, it definately doesn't
   1018  1.1  bjh21 	 * support synchronous transfers, so no point in even asking...
   1019  1.1  bjh21 	 */
   1020  1.1  bjh21 	if (csr == (SBIC_CSR_MIS_2 | MESG_OUT_PHASE)) {
   1021  1.1  bjh21 		if (ti->flags & T_NEGOTIATE) {
   1022  1.1  bjh21 			/* Inititae a SDTR message */
   1023  1.1  bjh21 			SBIC_DEBUG(SYNC, ("Sending SDTR to target %d\n", id));
   1024  1.1  bjh21 			ti->period = dev->sc_minsync;
   1025  1.1  bjh21 			ti->offset = dev->sc_maxoffset;
   1026  1.1  bjh21 
   1027  1.1  bjh21 			/* Send Sync negotiation message */
   1028  1.1  bjh21 			dev->sc_omsg[0] = MSG_IDENTIFY(lun, 0); /* No Disc */
   1029  1.1  bjh21 			dev->sc_omsg[1] = MSG_EXTENDED;
   1030  1.1  bjh21 			dev->sc_omsg[2] = MSG_EXT_SDTR_LEN;
   1031  1.1  bjh21 			dev->sc_omsg[3] = MSG_EXT_SDTR;
   1032  1.1  bjh21 			dev->sc_omsg[4] = dev->sc_minsync;
   1033  1.1  bjh21 			dev->sc_omsg[5] = dev->sc_maxoffset;
   1034  1.1  bjh21 			wd33c93_xfout(dev, 6, dev->sc_omsg);
   1035  1.1  bjh21 			dev->sc_msgout |= SEND_SDTR; /* may be rejected */
   1036  1.1  bjh21 			dev->sc_flags  |= SBICF_SYNCNEGO;
   1037  1.1  bjh21 		} else {
   1038  1.1  bjh21 			if (dev->sc_nexus->tag_type != 0) {
   1039  1.1  bjh21 				/* Use TAGS */
   1040  1.1  bjh21 				SBIC_DEBUG(TAGS, ("<select %d:%d TAG=%x>\n",
   1041  1.1  bjh21 					       dev->target, dev->lun,
   1042  1.1  bjh21 					       dev->sc_nexus->tag_id));
   1043  1.1  bjh21 				dev->sc_omsg[0] = MSG_IDENTIFY(lun, 1);
   1044  1.1  bjh21 				dev->sc_omsg[1] = dev->sc_nexus->tag_type;
   1045  1.1  bjh21 				dev->sc_omsg[2] = dev->sc_nexus->tag_id;
   1046  1.1  bjh21 				wd33c93_xfout(dev, 3, dev->sc_omsg);
   1047  1.1  bjh21 				dev->sc_msgout |= SEND_TAG;
   1048  1.1  bjh21 			} else {
   1049  1.1  bjh21 				int no_disc;
   1050  1.1  bjh21 
   1051  1.1  bjh21 				/* Setup LUN nexus and disconnect privilege */
   1052  1.1  bjh21 				no_disc = xs->xs_control & XS_CTL_POLL ||
   1053  1.1  bjh21 					  ti->flags & T_NODISC;
   1054  1.1  bjh21 				SEND_BYTE(dev, MSG_IDENTIFY(lun, !no_disc));
   1055  1.1  bjh21 			}
   1056  1.1  bjh21 		}
   1057  1.1  bjh21 		/*
   1058  1.1  bjh21 		 * There's one interrupt still to come:
   1059  1.1  bjh21 		 * the change to CMD phase...
   1060  1.1  bjh21 		 */
   1061  1.1  bjh21 		SBIC_WAIT(dev, SBIC_ASR_INT , 0);
   1062  1.1  bjh21 		GET_SBIC_csr(dev, csr);
   1063  1.1  bjh21 	}
   1064  1.1  bjh21 
   1065  1.1  bjh21 	return csr;
   1066  1.1  bjh21 }
   1067  1.1  bjh21 
   1068  1.1  bjh21 /*
   1069  1.1  bjh21  * Information Transfer *to* a SCSI Target.
   1070  1.1  bjh21  *
   1071  1.1  bjh21  * Note: Don't expect there to be an interrupt immediately after all
   1072  1.1  bjh21  * the data is transferred out. The WD spec sheet says that the Transfer-
   1073  1.1  bjh21  * Info command for non-MSG_IN phases only completes when the target
   1074  1.1  bjh21  * next asserts 'REQ'. That is, when the SCSI bus changes to a new state.
   1075  1.1  bjh21  *
   1076  1.1  bjh21  * This can have a nasty effect on commands which take a relatively long
   1077  1.1  bjh21  * time to complete, for example a START/STOP unit command may remain in
   1078  1.1  bjh21  * CMD phase until the disk has spun up. Only then will the target change
   1079  1.1  bjh21  * to STATUS phase. This is really only a problem for immediate commands
   1080  1.1  bjh21  * since we don't allow disconnection for them (yet).
   1081  1.1  bjh21  */
   1082  1.1  bjh21 int
   1083  1.1  bjh21 wd33c93_xfout(struct wd33c93_softc *dev, int len, void *bp)
   1084  1.1  bjh21 {
   1085  1.1  bjh21 	int wait = wd33c93_data_wait;
   1086  1.1  bjh21 	u_char asr, *buf = bp;
   1087  1.1  bjh21 
   1088  1.1  bjh21 	QPRINTF(("wd33c93_xfout {%d} %02x %02x %02x %02x %02x "
   1089  1.1  bjh21 		    "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
   1090  1.1  bjh21 		    buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
   1091  1.1  bjh21 
   1092  1.1  bjh21 	/*
   1093  1.1  bjh21 	 * sigh.. WD-PROTO strikes again.. sending the command in one go
   1094  1.1  bjh21 	 * causes the chip to lock up if talking to certain (misbehaving?)
   1095  1.1  bjh21 	 * targets. Anyway, this procedure should work for all targets, but
   1096  1.1  bjh21 	 * it's slightly slower due to the overhead
   1097  1.1  bjh21 	 */
   1098  1.1  bjh21 
   1099  1.1  bjh21 	SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1100  1.1  bjh21 	SBIC_TC_PUT (dev, (unsigned)len);
   1101  1.1  bjh21 
   1102  1.1  bjh21 	WAIT_CIP (dev);
   1103  1.1  bjh21 	SET_SBIC_cmd (dev, SBIC_CMD_XFER_INFO);
   1104  1.1  bjh21 
   1105  1.1  bjh21 	/*
   1106  1.1  bjh21 	 * Loop for each byte transferred
   1107  1.1  bjh21 	 */
   1108  1.1  bjh21 	do {
   1109  1.1  bjh21 		GET_SBIC_asr (dev, asr);
   1110  1.1  bjh21 
   1111  1.1  bjh21 		if (asr & SBIC_ASR_DBR) {
   1112  1.1  bjh21 			if (len) {
   1113  1.1  bjh21 				SET_SBIC_data (dev, *buf);
   1114  1.1  bjh21 				buf++;
   1115  1.1  bjh21 				len--;
   1116  1.1  bjh21 			} else {
   1117  1.1  bjh21 				SET_SBIC_data (dev, 0);
   1118  1.1  bjh21 			}
   1119  1.1  bjh21 			wait = wd33c93_data_wait;
   1120  1.1  bjh21 		}
   1121  1.1  bjh21 	} while (len && (asr & SBIC_ASR_INT) == 0 && wait-- > 0);
   1122  1.1  bjh21 
   1123  1.1  bjh21 	QPRINTF(("wd33c93_xfout done: %d bytes remaining (wait:%d)\n", len, wait));
   1124  1.1  bjh21 
   1125  1.1  bjh21 	/*
   1126  1.1  bjh21 	 * Normally, an interrupt will be pending when this routing returns.
   1127  1.1  bjh21 	 */
   1128  1.1  bjh21 	return(len);
   1129  1.1  bjh21 }
   1130  1.1  bjh21 
   1131  1.1  bjh21 /*
   1132  1.1  bjh21  * Information Transfer *from* a Scsi Target
   1133  1.1  bjh21  * returns # bytes left to read
   1134  1.1  bjh21  */
   1135  1.1  bjh21 int
   1136  1.1  bjh21 wd33c93_xfin(struct wd33c93_softc *dev, int len, void *bp)
   1137  1.1  bjh21 {
   1138  1.1  bjh21 	int     wait = wd33c93_data_wait;
   1139  1.1  bjh21 	u_char  *buf = bp;
   1140  1.1  bjh21 	u_char  asr;
   1141  1.1  bjh21 #ifdef  DEBUG
   1142  1.1  bjh21 	u_char  *obp = bp;
   1143  1.1  bjh21 #endif
   1144  1.1  bjh21 	SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1145  1.1  bjh21 	SBIC_TC_PUT (dev, (unsigned)len);
   1146  1.1  bjh21 
   1147  1.1  bjh21 	WAIT_CIP (dev);
   1148  1.1  bjh21 	SET_SBIC_cmd (dev, SBIC_CMD_XFER_INFO);
   1149  1.1  bjh21 
   1150  1.1  bjh21 	/*
   1151  1.1  bjh21 	 * Loop for each byte transferred
   1152  1.1  bjh21 	 */
   1153  1.1  bjh21 	do {
   1154  1.1  bjh21 		GET_SBIC_asr (dev, asr);
   1155  1.1  bjh21 
   1156  1.1  bjh21 		if (asr & SBIC_ASR_DBR) {
   1157  1.1  bjh21 			if (len) {
   1158  1.1  bjh21 				GET_SBIC_data (dev, *buf);
   1159  1.1  bjh21 				buf++;
   1160  1.1  bjh21 				len--;
   1161  1.1  bjh21 			} else {
   1162  1.1  bjh21 				u_char foo;
   1163  1.1  bjh21 				GET_SBIC_data (dev, foo);
   1164  1.1  bjh21 			}
   1165  1.1  bjh21 			wait = wd33c93_data_wait;
   1166  1.1  bjh21 		}
   1167  1.1  bjh21 
   1168  1.1  bjh21 	} while ((asr & SBIC_ASR_INT) == 0 && wait-- > 0);
   1169  1.1  bjh21 
   1170  1.1  bjh21 	QPRINTF(("wd33c93_xfin {%d} %02x %02x %02x %02x %02x %02x "
   1171  1.1  bjh21 		    "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
   1172  1.1  bjh21 		    obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
   1173  1.1  bjh21 
   1174  1.1  bjh21 	SBIC_TC_PUT (dev, 0);
   1175  1.1  bjh21 
   1176  1.1  bjh21 	/*
   1177  1.1  bjh21 	 * this leaves with one csr to be read
   1178  1.1  bjh21 	 */
   1179  1.1  bjh21 	return len;
   1180  1.1  bjh21 }
   1181  1.1  bjh21 
   1182  1.1  bjh21 
   1183  1.1  bjh21 /*
   1184  1.1  bjh21  * Finish SCSI xfer command:  After the completion interrupt from
   1185  1.1  bjh21  * a read/write operation, sequence through the final phases in
   1186  1.1  bjh21  * programmed i/o.
   1187  1.1  bjh21  */
   1188  1.1  bjh21 void
   1189  1.1  bjh21 wd33c93_xferdone(struct wd33c93_softc *dev)
   1190  1.1  bjh21 {
   1191  1.1  bjh21 	u_char	phase, csr;
   1192  1.1  bjh21 	int	s;
   1193  1.1  bjh21 
   1194  1.1  bjh21 	QPRINTF(("{"));
   1195  1.1  bjh21 	s = splbio();
   1196  1.1  bjh21 
   1197  1.1  bjh21 	/*
   1198  1.1  bjh21 	 * have the wd33c93 complete on its own
   1199  1.1  bjh21 	 */
   1200  1.1  bjh21 	SBIC_TC_PUT(dev, 0);
   1201  1.1  bjh21 	SET_SBIC_cmd_phase(dev, 0x46);
   1202  1.1  bjh21 	SET_SBIC_cmd(dev, SBIC_CMD_SEL_ATN_XFER);
   1203  1.1  bjh21 
   1204  1.1  bjh21 	do {
   1205  1.1  bjh21 		SBIC_WAIT (dev, SBIC_ASR_INT, 0);
   1206  1.1  bjh21 		GET_SBIC_csr (dev, csr);
   1207  1.1  bjh21 		QPRINTF(("%02x:", csr));
   1208  1.1  bjh21 	} while ((csr != SBIC_CSR_DISC) &&
   1209  1.1  bjh21 		 (csr != SBIC_CSR_DISC_1) &&
   1210  1.1  bjh21 		 (csr != SBIC_CSR_S_XFERRED));
   1211  1.1  bjh21 
   1212  1.1  bjh21 	dev->sc_flags &= ~SBICF_SELECTED;
   1213  1.1  bjh21 	dev->sc_state = SBIC_DISCONNECT;
   1214  1.1  bjh21 
   1215  1.1  bjh21 	GET_SBIC_cmd_phase (dev, phase);
   1216  1.1  bjh21 	QPRINTF(("}%02x", phase));
   1217  1.1  bjh21 
   1218  1.1  bjh21 	if (phase == 0x60)
   1219  1.1  bjh21 		GET_SBIC_tlun(dev, dev->sc_status);
   1220  1.1  bjh21 	else
   1221  1.1  bjh21 		wd33c93_error(dev, dev->sc_nexus);
   1222  1.1  bjh21 
   1223  1.1  bjh21 	QPRINTF(("=STS:%02x=\n", dev->sc_status));
   1224  1.1  bjh21 	splx(s);
   1225  1.1  bjh21 }
   1226  1.1  bjh21 
   1227  1.1  bjh21 
   1228  1.1  bjh21 int
   1229  1.1  bjh21 wd33c93_go(struct wd33c93_softc *dev, struct wd33c93_acb *acb)
   1230  1.1  bjh21 {
   1231  1.1  bjh21 	struct scsipi_xfer	*xs = acb->xs;
   1232  1.1  bjh21 	int			i, dmaok;
   1233  1.1  bjh21 	u_char			csr, asr;
   1234  1.1  bjh21 
   1235  1.1  bjh21 	SBIC_DEBUG(ACBS, ("wd33c93_go(%d:%d)\n", dev->target, dev->lun));
   1236  1.1  bjh21 
   1237  1.1  bjh21 	dev->sc_nexus = acb;
   1238  1.1  bjh21 
   1239  1.1  bjh21 	dev->target = xs->xs_periph->periph_target;
   1240  1.1  bjh21 	dev->lun    = xs->xs_periph->periph_lun;
   1241  1.1  bjh21 
   1242  1.1  bjh21 	dev->sc_status = STATUS_UNKNOWN;
   1243  1.1  bjh21 	dev->sc_daddr = acb->daddr;
   1244  1.1  bjh21 	dev->sc_dleft = acb->dleft;
   1245  1.1  bjh21 
   1246  1.1  bjh21 	dev->sc_msgpriq = dev->sc_msgout = dev->sc_msgoutq = 0;
   1247  1.1  bjh21 	dev->sc_flags = 0;
   1248  1.1  bjh21 
   1249  1.1  bjh21 	dmaok = wd33c93_dmaok(dev, xs);
   1250  1.1  bjh21 
   1251  1.1  bjh21 	if (dmaok == 0)
   1252  1.1  bjh21 		dev->sc_flags |= SBICF_NODMA;
   1253  1.1  bjh21 
   1254  1.1  bjh21 	SBIC_DEBUG(DMA, ("wd33c93_go dmago:%d(tcnt=%x) dmaok=%dx\n",
   1255  1.1  bjh21 		       dev->target, dev->sc_tcnt, dmaok));
   1256  1.1  bjh21 
   1257  1.1  bjh21 	/* select the SCSI bus (it's an error if bus isn't free) */
   1258  1.1  bjh21 	if ((csr = wd33c93_selectbus(dev, acb)) == 0)
   1259  1.1  bjh21 		return(0); /* Not done: needs to be rescheduled */
   1260  1.1  bjh21 
   1261  1.1  bjh21 	/*
   1262  1.1  bjh21 	 * Lets cycle a while then let the interrupt handler take over.
   1263  1.1  bjh21 	 */
   1264  1.1  bjh21 	GET_SBIC_asr(dev, asr);
   1265  1.1  bjh21 	do {
   1266  1.1  bjh21 		QPRINTF(("go[0x%x] ", csr));
   1267  1.1  bjh21 
   1268  1.1  bjh21 		/* Handle the new phase */
   1269  1.1  bjh21 		i = wd33c93_nextstate(dev, acb, csr, asr);
   1270  1.1  bjh21 		WAIT_CIP(dev);		/* XXX */
   1271  1.1  bjh21 		if (dev->sc_state == SBIC_CONNECTED) {
   1272  1.1  bjh21 
   1273  1.1  bjh21 			GET_SBIC_asr(dev, asr);
   1274  1.1  bjh21 
   1275  1.1  bjh21 			if (asr & SBIC_ASR_LCI)
   1276  1.1  bjh21 				printf("wd33c93_go: LCI asr:%02x csr:%02x\n", asr, csr);
   1277  1.1  bjh21 
   1278  1.1  bjh21 			if (asr & SBIC_ASR_INT)
   1279  1.1  bjh21 				GET_SBIC_csr(dev, csr);
   1280  1.1  bjh21 		}
   1281  1.1  bjh21 
   1282  1.1  bjh21 	} while (dev->sc_state == SBIC_CONNECTED &&
   1283  1.1  bjh21 	    	 asr & (SBIC_ASR_INT|SBIC_ASR_LCI));
   1284  1.1  bjh21 
   1285  1.1  bjh21 	QPRINTF(("> done i=%d stat=%02x\n", i, dev->sc_status));
   1286  1.1  bjh21 
   1287  1.1  bjh21 	if (i == SBIC_STATE_DONE) {
   1288  1.1  bjh21 		if (dev->sc_status == STATUS_UNKNOWN) {
   1289  1.1  bjh21 			printf("wd33c93_go: done & stat == UNKNOWN\n");
   1290  1.1  bjh21 			return 1;  /* Did we really finish that fast? */
   1291  1.1  bjh21 		}
   1292  1.1  bjh21 	}
   1293  1.1  bjh21 	return 0;
   1294  1.1  bjh21 }
   1295  1.1  bjh21 
   1296  1.1  bjh21 
   1297  1.1  bjh21 int
   1298  1.1  bjh21 wd33c93_intr(struct wd33c93_softc *dev)
   1299  1.1  bjh21 {
   1300  1.1  bjh21 	u_char	asr, csr;
   1301  1.1  bjh21 	int	i;
   1302  1.1  bjh21 
   1303  1.1  bjh21 	/*
   1304  1.1  bjh21 	 * pending interrupt?
   1305  1.1  bjh21 	 */
   1306  1.1  bjh21 	GET_SBIC_asr (dev, asr);
   1307  1.1  bjh21 	if ((asr & SBIC_ASR_INT) == 0)
   1308  1.1  bjh21 		return(0);
   1309  1.1  bjh21 
   1310  1.1  bjh21 	GET_SBIC_csr(dev, csr);
   1311  1.1  bjh21 
   1312  1.1  bjh21 	do {
   1313  1.1  bjh21 		SBIC_DEBUG(INTS, ("intr[csr=0x%x]", csr));
   1314  1.1  bjh21 
   1315  1.1  bjh21 		i = wd33c93_nextstate(dev, dev->sc_nexus, csr, asr);
   1316  1.1  bjh21 		WAIT_CIP(dev);		/* XXX */
   1317  1.1  bjh21 		if (dev->sc_state == SBIC_CONNECTED) {
   1318  1.1  bjh21 			GET_SBIC_asr(dev, asr);
   1319  1.1  bjh21 
   1320  1.1  bjh21 			if (asr & SBIC_ASR_LCI)
   1321  1.1  bjh21 				printf("wd33c93_intr: LCI asr:%02x csr:%02x\n",
   1322  1.1  bjh21 				    asr, csr);
   1323  1.1  bjh21 
   1324  1.1  bjh21 			if (asr & SBIC_ASR_INT)
   1325  1.1  bjh21 				GET_SBIC_csr(dev, csr);
   1326  1.1  bjh21 		}
   1327  1.1  bjh21 	} while (dev->sc_state == SBIC_CONNECTED &&
   1328  1.1  bjh21 	    	 asr & (SBIC_ASR_INT|SBIC_ASR_LCI));
   1329  1.1  bjh21 
   1330  1.1  bjh21 	SBIC_DEBUG(INTS, ("intr done. state=%d, asr=0x%02x\n", i, asr));
   1331  1.1  bjh21 
   1332  1.1  bjh21 	return(1);
   1333  1.1  bjh21 }
   1334  1.1  bjh21 
   1335  1.1  bjh21 /*
   1336  1.1  bjh21  * Complete current command using polled I/O.   Used when interrupt driven
   1337  1.1  bjh21  * I/O is not allowed (ie. during boot and shutdown)
   1338  1.1  bjh21  *
   1339  1.1  bjh21  * Polled I/O is very processor intensive
   1340  1.1  bjh21  */
   1341  1.1  bjh21 int
   1342  1.1  bjh21 wd33c93_poll(struct wd33c93_softc *dev, struct wd33c93_acb *acb)
   1343  1.1  bjh21 {
   1344  1.1  bjh21 	u_char			asr, csr=0;
   1345  1.1  bjh21 	int			i, count;
   1346  1.1  bjh21 	struct scsipi_xfer	*xs = acb->xs;
   1347  1.1  bjh21 
   1348  1.1  bjh21 	SBIC_WAIT(dev, SBIC_ASR_INT, wd33c93_cmd_wait);
   1349  1.1  bjh21 	for (count=acb->timeout; count;) {
   1350  1.1  bjh21 		GET_SBIC_asr (dev, asr);
   1351  1.1  bjh21 		if (asr & SBIC_ASR_LCI)
   1352  1.1  bjh21 			printf("wd33c93_poll: LCI; asr:%02x csr:%02x\n",
   1353  1.1  bjh21 			    asr, csr);
   1354  1.1  bjh21 		if (asr & SBIC_ASR_INT) {
   1355  1.1  bjh21 			GET_SBIC_csr(dev, csr);
   1356  1.1  bjh21 			dev->sc_flags |= SBICF_NODMA;
   1357  1.1  bjh21 			i = wd33c93_nextstate(dev, dev->sc_nexus, csr, asr);
   1358  1.1  bjh21 			WAIT_CIP(dev);		/* XXX */
   1359  1.1  bjh21 		} else {
   1360  1.1  bjh21 			DELAY(1000);
   1361  1.1  bjh21 			count--;
   1362  1.1  bjh21 		}
   1363  1.1  bjh21 
   1364  1.1  bjh21 		if ((xs->xs_status & XS_STS_DONE) != 0)
   1365  1.1  bjh21 			return (0);
   1366  1.1  bjh21 
   1367  1.1  bjh21 		if (dev->sc_state == SBIC_IDLE) {
   1368  1.1  bjh21 			SBIC_DEBUG(ACBS, ("[poll: rescheduling] "));
   1369  1.1  bjh21 			wd33c93_sched(dev);
   1370  1.1  bjh21 		}
   1371  1.1  bjh21 	}
   1372  1.1  bjh21 	return (1);
   1373  1.1  bjh21 }
   1374  1.1  bjh21 
   1375  1.1  bjh21 /*
   1376  1.1  bjh21  * XXX this might be common thing(check with scsipi)
   1377  1.1  bjh21  */
   1378  1.1  bjh21 #define IS1BYTEMSG(m)	(((m) != 1 && (m) < 0x20) || (m) & 0x80)
   1379  1.1  bjh21 #define IS2BYTEMSG(m)	(((m) & 0xf0) == 0x20)
   1380  1.1  bjh21 #define ISEXTMSG(m)	((m) == 1)
   1381  1.1  bjh21 
   1382  1.1  bjh21 static inline int
   1383  1.1  bjh21 __verify_msg_format(u_char *p, int len)
   1384  1.1  bjh21 {
   1385  1.1  bjh21 
   1386  1.1  bjh21 	if (len == 1 && IS1BYTEMSG(p[0]))
   1387  1.1  bjh21 		return 1;
   1388  1.1  bjh21 	if (len == 2 && IS2BYTEMSG(p[0]))
   1389  1.1  bjh21 		return 1;
   1390  1.1  bjh21 	if (len >= 3 && ISEXTMSG(p[0]) &&
   1391  1.1  bjh21 	    len == p[1] + 2)
   1392  1.1  bjh21 		return 1;
   1393  1.1  bjh21 	return 0;
   1394  1.1  bjh21 }
   1395  1.1  bjh21 
   1396  1.1  bjh21 /*
   1397  1.1  bjh21  * Handle message_in phase
   1398  1.1  bjh21  */
   1399  1.1  bjh21 int
   1400  1.1  bjh21 wd33c93_msgin_phase(struct wd33c93_softc *dev, int reselect)
   1401  1.1  bjh21 {
   1402  1.1  bjh21 	int len;
   1403  1.1  bjh21 	u_char asr, csr, *msg;
   1404  1.1  bjh21 
   1405  1.1  bjh21 	GET_SBIC_asr(dev, asr);
   1406  1.1  bjh21 
   1407  1.1  bjh21 	SBIC_DEBUG(MSGS, ("wd33c93msgin asr=%02x\n", asr));
   1408  1.1  bjh21 
   1409  1.1  bjh21 	GET_SBIC_selid (dev, csr);
   1410  1.1  bjh21 	SET_SBIC_selid (dev, csr | SBIC_SID_FROM_SCSI);
   1411  1.1  bjh21 
   1412  1.1  bjh21 	SBIC_TC_PUT(dev, 0);
   1413  1.1  bjh21 
   1414  1.1  bjh21 	SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1415  1.1  bjh21 
   1416  1.1  bjh21 	msg = dev->sc_imsg;
   1417  1.1  bjh21 	len = 0;
   1418  1.1  bjh21 
   1419  1.1  bjh21 	do {
   1420  1.1  bjh21 		/* Fetch the next byte of the message */
   1421  1.1  bjh21 		RECV_BYTE(dev, *msg++);
   1422  1.1  bjh21 		len++;
   1423  1.1  bjh21 
   1424  1.1  bjh21 		/*
   1425  1.1  bjh21 		 * get the command completion interrupt, or we
   1426  1.1  bjh21 		 * can't send a new command (LCI)
   1427  1.1  bjh21 		 */
   1428  1.1  bjh21 		SBIC_WAIT(dev, SBIC_ASR_INT, 0);
   1429  1.1  bjh21 		GET_SBIC_csr(dev, csr);
   1430  1.1  bjh21 
   1431  1.1  bjh21 		/*
   1432  1.1  bjh21 		 * Clear ACK, and wait for the interrupt
   1433  1.1  bjh21 		 * for the next byte or phase change
   1434  1.1  bjh21 		 */
   1435  1.1  bjh21 		SET_SBIC_cmd(dev, SBIC_CMD_CLR_ACK);
   1436  1.1  bjh21 		SBIC_WAIT(dev, SBIC_ASR_INT, 0);
   1437  1.1  bjh21 
   1438  1.1  bjh21 		if (__verify_msg_format(dev->sc_imsg, len))
   1439  1.1  bjh21 			break; /* Complete message recieved */
   1440  1.1  bjh21 
   1441  1.1  bjh21 		GET_SBIC_csr(dev, csr);
   1442  1.1  bjh21 	} while (len < SBIC_MAX_MSGLEN);
   1443  1.1  bjh21 
   1444  1.1  bjh21 	if (__verify_msg_format(dev->sc_imsg, len))
   1445  1.1  bjh21 		wd33c93_msgin(dev, dev->sc_imsg, len);
   1446  1.1  bjh21 
   1447  1.1  bjh21 	/* Should still have one CSR to read */
   1448  1.1  bjh21 	return SBIC_STATE_RUNNING;
   1449  1.1  bjh21 }
   1450  1.1  bjh21 
   1451  1.1  bjh21 
   1452  1.1  bjh21 void wd33c93_msgin(struct wd33c93_softc *dev, u_char *msgaddr, int msglen)
   1453  1.1  bjh21 {
   1454  1.1  bjh21 	struct wd33c93_acb    *acb = dev->sc_nexus;
   1455  1.1  bjh21 	struct wd33c93_tinfo  *ti = &dev->sc_tinfo[dev->target];
   1456  1.1  bjh21 	struct wd33c93_linfo  *li;
   1457  1.1  bjh21 	u_char asr;
   1458  1.1  bjh21 
   1459  1.1  bjh21 	switch (dev->sc_state) {
   1460  1.1  bjh21 	case SBIC_CONNECTED:
   1461  1.1  bjh21 		switch (msgaddr[0]) {
   1462  1.1  bjh21 		case MSG_MESSAGE_REJECT:
   1463  1.1  bjh21 			SBIC_DEBUG(MSGS, ("msgin: MSG_REJECT, "
   1464  1.1  bjh21 				       "last msgout=%x\n", dev->sc_msgout));
   1465  1.1  bjh21 			switch (dev->sc_msgout) {
   1466  1.1  bjh21 			case SEND_TAG:
   1467  1.1  bjh21 				printf("%s: tagged queuing rejected: "
   1468  1.1  bjh21 				    "target %d\n",
   1469  1.1  bjh21 				    dev->sc_dev.dv_xname, dev->target);
   1470  1.1  bjh21 				ti->flags &= ~T_TAG;
   1471  1.1  bjh21 				li = TINFO_LUN(ti, dev->lun);
   1472  1.1  bjh21 				if (acb->tag_type &&
   1473  1.1  bjh21 				    li->queued[acb->tag_id] != NULL) {
   1474  1.1  bjh21 					li->queued[acb->tag_id] = NULL;
   1475  1.1  bjh21 					li->used--;
   1476  1.1  bjh21 				}
   1477  1.1  bjh21 				acb->tag_type = acb->tag_id = 0;
   1478  1.1  bjh21 				li->untagged = acb;
   1479  1.1  bjh21 				li->state = L_STATE_BUSY;
   1480  1.1  bjh21 				break;
   1481  1.1  bjh21 
   1482  1.1  bjh21 			case SEND_SDTR:
   1483  1.1  bjh21 				printf("%s: sync transfer rejected: target %d\n",
   1484  1.1  bjh21 				    dev->sc_dev.dv_xname, dev->target);
   1485  1.1  bjh21 
   1486  1.1  bjh21 				dev->sc_flags &= ~SBICF_SYNCNEGO;
   1487  1.1  bjh21 				ti->flags &= ~(T_NEGOTIATE | T_SYNCMODE);
   1488  1.1  bjh21 				wd33c93_update_xfer_mode(dev,
   1489  1.1  bjh21 				    acb->xs->xs_periph->periph_target);
   1490  1.1  bjh21 				wd33c93_setsync(dev, ti);
   1491  1.1  bjh21 
   1492  1.1  bjh21 			case SEND_INIT_DET_ERR:
   1493  1.1  bjh21 				goto abort;
   1494  1.1  bjh21 
   1495  1.1  bjh21 			default:
   1496  1.1  bjh21 				SBIC_DEBUG(MSGS, ("Unexpected MSG_REJECT\n"));
   1497  1.1  bjh21 				break;
   1498  1.1  bjh21 			}
   1499  1.1  bjh21 			dev->sc_msgout = 0;
   1500  1.1  bjh21 			break;
   1501  1.1  bjh21 
   1502  1.1  bjh21 		case MSG_HEAD_OF_Q_TAG:
   1503  1.1  bjh21 		case MSG_ORDERED_Q_TAG:
   1504  1.1  bjh21 		case MSG_SIMPLE_Q_TAG:
   1505  1.1  bjh21 			printf("-- Out of phase TAG;"
   1506  1.1  bjh21 			    "Nexus=%d:%d Tag=%02x/%02x\n",
   1507  1.1  bjh21 			    dev->target, dev->lun, msgaddr[0], msgaddr[1]);
   1508  1.1  bjh21 			break;
   1509  1.1  bjh21 
   1510  1.1  bjh21 		case MSG_DISCONNECT:
   1511  1.1  bjh21 			SBIC_DEBUG(MSGS, ("msgin: DISCONNECT"));
   1512  1.1  bjh21 			/*
   1513  1.1  bjh21 			 * Mark the fact that all bytes have moved. The
   1514  1.1  bjh21 			 * target may not bother to do a SAVE POINTERS
   1515  1.1  bjh21 			 * at this stage. This flag will set the residual
   1516  1.1  bjh21 			 * count to zero on MSG COMPLETE.
   1517  1.1  bjh21 			 */
   1518  1.1  bjh21 			if (dev->sc_dleft == 0)
   1519  1.1  bjh21 				acb->flags |= ACB_COMPLETE;
   1520  1.1  bjh21 
   1521  1.1  bjh21 			if (acb->xs->xs_control & XS_CTL_POLL)
   1522  1.1  bjh21 				/* Don't allow disconnect in immediate mode */
   1523  1.1  bjh21 				goto reject;
   1524  1.1  bjh21 			else {  /* Allow disconnect */
   1525  1.1  bjh21 				dev->sc_flags &= ~SBICF_SELECTED;
   1526  1.1  bjh21 				dev->sc_state = SBIC_DISCONNECT;
   1527  1.1  bjh21 			}
   1528  1.1  bjh21 			if ((acb->xs->xs_periph->periph_quirks &
   1529  1.1  bjh21 				PQUIRK_AUTOSAVE) == 0)
   1530  1.1  bjh21 				break;
   1531  1.1  bjh21 			/*FALLTHROUGH*/
   1532  1.1  bjh21 
   1533  1.1  bjh21 		case MSG_SAVEDATAPOINTER:
   1534  1.1  bjh21 			SBIC_DEBUG(MSGS, ("msgin: SAVEDATAPTR"));
   1535  1.1  bjh21 			acb->daddr = dev->sc_daddr;
   1536  1.1  bjh21 			acb->dleft = dev->sc_dleft;
   1537  1.1  bjh21 			break;
   1538  1.1  bjh21 
   1539  1.1  bjh21 		case MSG_RESTOREPOINTERS:
   1540  1.1  bjh21 			SBIC_DEBUG(MSGS, ("msgin: RESTOREPTR"));
   1541  1.1  bjh21 			dev->sc_daddr = acb->daddr;
   1542  1.1  bjh21 			dev->sc_dleft = acb->dleft;
   1543  1.1  bjh21 			break;
   1544  1.1  bjh21 
   1545  1.1  bjh21 		case MSG_CMDCOMPLETE:
   1546  1.1  bjh21 			/*
   1547  1.1  bjh21 			 * !! KLUDGE ALERT !! quite a few drives don't seem to
   1548  1.1  bjh21 			 * really like the current way of sending the
   1549  1.1  bjh21 			 * sync-handshake together with the ident-message, and
   1550  1.1  bjh21 			 * they react by sending command-complete and
   1551  1.1  bjh21 			 * disconnecting right after returning the valid sync
   1552  1.1  bjh21 			 * handshake. So, all I can do is reselect the drive,
   1553  1.1  bjh21 			 * and hope it won't disconnect again. I don't think
   1554  1.1  bjh21 			 * this is valid behavior, but I can't help fixing a
   1555  1.1  bjh21 			 * problem that apparently exists.
   1556  1.1  bjh21 			 *
   1557  1.1  bjh21 			 * Note: we should not get here on `normal' command
   1558  1.1  bjh21 			 * completion, as that condition is handled by the
   1559  1.1  bjh21 			 * high-level sel&xfer resume command used to walk
   1560  1.1  bjh21 			 * thru status/cc-phase.
   1561  1.1  bjh21 			 */
   1562  1.1  bjh21 			SBIC_DEBUG(MSGS, ("msgin: CMD_COMPLETE"));
   1563  1.1  bjh21 			SBIC_DEBUG(SYNC, ("GOT MSG %d! target %d"
   1564  1.1  bjh21 				       " acting weird.."
   1565  1.1  bjh21 				       " waiting for disconnect...\n",
   1566  1.1  bjh21 				       msgaddr[0], dev->target));
   1567  1.1  bjh21 
   1568  1.1  bjh21 			/* Check to see if wd33c93 is handling this */
   1569  1.1  bjh21 			GET_SBIC_asr(dev, asr);
   1570  1.1  bjh21 			if (asr & SBIC_ASR_BSY)
   1571  1.1  bjh21 				break;
   1572  1.1  bjh21 
   1573  1.1  bjh21 			/* XXX: Assume it works and set status to 00 */
   1574  1.1  bjh21 			dev->sc_status = 0;
   1575  1.1  bjh21 			dev->sc_state = SBIC_CMDCOMPLETE;
   1576  1.1  bjh21 			break;
   1577  1.1  bjh21 
   1578  1.1  bjh21 		case MSG_EXTENDED:
   1579  1.1  bjh21 			switch(msgaddr[2]) {
   1580  1.1  bjh21 			case MSG_EXT_SDTR: /* Sync negotiation */
   1581  1.1  bjh21 				SBIC_DEBUG(MSGS, ("msgin: EXT_SDTR; "
   1582  1.1  bjh21 					       "period %d, offset %d",
   1583  1.1  bjh21 					       msgaddr[3], msgaddr[4]));
   1584  1.1  bjh21 				if (msgaddr[1] != 3)
   1585  1.1  bjh21 					goto reject;
   1586  1.1  bjh21 
   1587  1.1  bjh21 				ti->period = MAX(msgaddr[3], dev->sc_minsync);
   1588  1.1  bjh21 				ti->offset = MIN(msgaddr[4], dev->sc_maxoffset);
   1589  1.1  bjh21 				ti->flags &= ~T_NEGOTIATE;
   1590  1.1  bjh21 				if (dev->sc_minsync == 0 || ti->period > 124)
   1591  1.1  bjh21 					ti->offset = ti->period = 0;
   1592  1.1  bjh21 
   1593  1.1  bjh21 				if (ti->offset == 0)
   1594  1.1  bjh21 					ti->flags &= ~T_SYNCMODE; /* Async */
   1595  1.1  bjh21 				else {
   1596  1.1  bjh21 					int p;
   1597  1.1  bjh21 
   1598  1.1  bjh21 					p = wd33c93_stp2div(dev, ti->period);
   1599  1.1  bjh21 					ti->period = wd33c93_div2stp(dev, p);
   1600  1.1  bjh21 					ti->flags |= T_SYNCMODE; /* Sync */
   1601  1.1  bjh21 				}
   1602  1.1  bjh21 
   1603  1.1  bjh21 				if ((dev->sc_flags&SBICF_SYNCNEGO) == 0)
   1604  1.1  bjh21 					/* target initiated negotiation */
   1605  1.1  bjh21 					wd33c93_sched_msgout(dev, SEND_SDTR);
   1606  1.1  bjh21 				dev->sc_flags &= ~SBICF_SYNCNEGO;
   1607  1.1  bjh21 
   1608  1.1  bjh21 				SBIC_DEBUG(SYNC, ("msgin(%d): SDTR(o=%d,p=%d)",
   1609  1.1  bjh21 					       dev->target, ti->offset,
   1610  1.1  bjh21 					       ti->period));
   1611  1.1  bjh21 				wd33c93_update_xfer_mode(dev,
   1612  1.1  bjh21 				    acb->xs->xs_periph->periph_target);
   1613  1.1  bjh21 				wd33c93_setsync(dev, ti);
   1614  1.1  bjh21 				break;
   1615  1.1  bjh21 
   1616  1.1  bjh21 			case MSG_EXT_WDTR:
   1617  1.1  bjh21 				SBIC_DEBUG(MSGS, ("msgin: EXT_WDTR ignored"));
   1618  1.1  bjh21 				break;
   1619  1.1  bjh21 
   1620  1.1  bjh21 			default:
   1621  1.1  bjh21 				scsipi_printaddr(acb->xs->xs_periph);
   1622  1.1  bjh21 				printf("unrecognized MESSAGE EXTENDED;"
   1623  1.1  bjh21 				    " sending REJECT\n");
   1624  1.1  bjh21 				goto reject;
   1625  1.1  bjh21 			}
   1626  1.1  bjh21 			break;
   1627  1.1  bjh21 
   1628  1.1  bjh21 		default:
   1629  1.1  bjh21 			scsipi_printaddr(acb->xs->xs_periph);
   1630  1.1  bjh21 			printf("unrecognized MESSAGE; sending REJECT\n");
   1631  1.1  bjh21 
   1632  1.1  bjh21 		reject:
   1633  1.1  bjh21 			/* We don't support whatever this message is... */
   1634  1.1  bjh21 			wd33c93_sched_msgout(dev, SEND_REJECT);
   1635  1.1  bjh21 			break;
   1636  1.1  bjh21 		}
   1637  1.1  bjh21 		break;
   1638  1.1  bjh21 
   1639  1.1  bjh21 	case SBIC_IDENTIFIED:
   1640  1.1  bjh21 		/*
   1641  1.1  bjh21 		 * IDENTIFY message was received and queue tag is expected now
   1642  1.1  bjh21 		 */
   1643  1.1  bjh21 		if ((msgaddr[0]!=MSG_SIMPLE_Q_TAG) || (dev->sc_msgify==0)) {
   1644  1.1  bjh21 			printf("%s: TAG reselect without IDENTIFY;"
   1645  1.1  bjh21 			    " MSG %x; sending DEVICE RESET\n",
   1646  1.1  bjh21 			    dev->sc_dev.dv_xname, msgaddr[0]);
   1647  1.1  bjh21 			goto reset;
   1648  1.1  bjh21 		}
   1649  1.1  bjh21 		SBIC_DEBUG(TAGS, ("TAG %x/%x\n", msgaddr[0], msgaddr[1]));
   1650  1.1  bjh21 		if (dev->sc_nexus)
   1651  1.1  bjh21 			printf("*TAG Recv with active nexus!!\n");
   1652  1.1  bjh21 		wd33c93_reselect(dev, dev->target, dev->lun,
   1653  1.1  bjh21 		    	      msgaddr[0], msgaddr[1]);
   1654  1.1  bjh21 		break;
   1655  1.1  bjh21 
   1656  1.1  bjh21 	case SBIC_RESELECTED:
   1657  1.1  bjh21 		/*
   1658  1.1  bjh21 		 * IDENTIFY message with target
   1659  1.1  bjh21 		 */
   1660  1.1  bjh21 		if (MSG_ISIDENTIFY(msgaddr[0])) {
   1661  1.1  bjh21 			SBIC_DEBUG(PHASE, ("IFFY[%x] ", msgaddr[0]));
   1662  1.1  bjh21 			dev->sc_msgify = msgaddr[0];
   1663  1.1  bjh21 		} else {
   1664  1.1  bjh21 			printf("%s: reselect without IDENTIFY;"
   1665  1.1  bjh21 			    " MSG %x;"
   1666  1.1  bjh21 			    " sending DEVICE RESET\n",
   1667  1.1  bjh21 			    dev->sc_dev.dv_xname, msgaddr[0]);
   1668  1.1  bjh21 			goto reset;
   1669  1.1  bjh21 		}
   1670  1.1  bjh21 		break;
   1671  1.1  bjh21 
   1672  1.1  bjh21 	default:
   1673  1.1  bjh21 		printf("Unexpected MESSAGE IN.  State=%d - Sending RESET\n",
   1674  1.1  bjh21 		    dev->sc_state);
   1675  1.1  bjh21 	reset:
   1676  1.1  bjh21 		wd33c93_sched_msgout(dev, SEND_DEV_RESET);
   1677  1.1  bjh21 		break;
   1678  1.1  bjh21 	abort:
   1679  1.1  bjh21 		wd33c93_sched_msgout(dev, SEND_ABORT);
   1680  1.1  bjh21 		break;
   1681  1.1  bjh21 	}
   1682  1.1  bjh21 }
   1683  1.1  bjh21 
   1684  1.1  bjh21 void
   1685  1.1  bjh21 wd33c93_sched_msgout(struct wd33c93_softc *dev, u_short msg)
   1686  1.1  bjh21 {
   1687  1.1  bjh21 	u_char	asr;
   1688  1.1  bjh21 
   1689  1.1  bjh21 	SBIC_DEBUG(SYNC,("sched_msgout: %04x\n", msg));
   1690  1.1  bjh21 	dev->sc_msgpriq |= msg;
   1691  1.1  bjh21 
   1692  1.1  bjh21 	/* Schedule MSGOUT Phase to send message */
   1693  1.1  bjh21 
   1694  1.1  bjh21 	WAIT_CIP(dev);
   1695  1.1  bjh21 	SET_SBIC_cmd(dev, SBIC_CMD_SET_ATN);
   1696  1.1  bjh21 	WAIT_CIP(dev);
   1697  1.1  bjh21 	GET_SBIC_asr(dev, asr);
   1698  1.1  bjh21 	if (asr & SBIC_ASR_LCI) {
   1699  1.1  bjh21 		printf("MSGOUT Failed!\n");
   1700  1.1  bjh21 	}
   1701  1.1  bjh21 	SET_SBIC_cmd(dev, SBIC_CMD_CLR_ACK);
   1702  1.1  bjh21 	WAIT_CIP(dev);
   1703  1.1  bjh21 }
   1704  1.1  bjh21 
   1705  1.1  bjh21 /*
   1706  1.1  bjh21  * Send the highest priority, scheduled message
   1707  1.1  bjh21  */
   1708  1.1  bjh21 void
   1709  1.1  bjh21 wd33c93_msgout(struct wd33c93_softc *dev)
   1710  1.1  bjh21 {
   1711  1.1  bjh21 	struct wd33c93_tinfo *ti;
   1712  1.1  bjh21 	struct wd33c93_acb *acb = dev->sc_nexus;
   1713  1.1  bjh21 
   1714  1.1  bjh21 	if (acb == NULL)
   1715  1.1  bjh21 		panic("MSGOUT with no nexus");
   1716  1.1  bjh21 
   1717  1.1  bjh21 	if (dev->sc_omsglen == 0) {
   1718  1.1  bjh21 		/* Pick up highest priority message */
   1719  1.1  bjh21 		dev->sc_msgout   = dev->sc_msgpriq & -dev->sc_msgpriq;
   1720  1.1  bjh21 		dev->sc_msgoutq |= dev->sc_msgout;
   1721  1.1  bjh21 		dev->sc_msgpriq &= ~dev->sc_msgout;
   1722  1.1  bjh21 		dev->sc_omsglen = 1;		/* "Default" message len */
   1723  1.1  bjh21 		switch (dev->sc_msgout) {
   1724  1.1  bjh21 		case SEND_SDTR:
   1725  1.1  bjh21 			ti = &dev->sc_tinfo[acb->xs->xs_periph->periph_target];
   1726  1.1  bjh21 			dev->sc_omsg[0] = MSG_EXTENDED;
   1727  1.1  bjh21 			dev->sc_omsg[1] = MSG_EXT_SDTR_LEN;
   1728  1.1  bjh21 			dev->sc_omsg[2] = MSG_EXT_SDTR;
   1729  1.1  bjh21 			dev->sc_omsg[3] = ti->period;
   1730  1.1  bjh21 			dev->sc_omsg[4] = ti->offset;
   1731  1.1  bjh21 			dev->sc_omsglen = 5;
   1732  1.1  bjh21 			if ((dev->sc_flags & SBICF_SYNCNEGO) == 0) {
   1733  1.1  bjh21 				ti->flags |= T_SYNCMODE;
   1734  1.1  bjh21 				wd33c93_setsync(dev, ti);
   1735  1.1  bjh21 			}
   1736  1.1  bjh21 			break;
   1737  1.1  bjh21 		case SEND_IDENTIFY:
   1738  1.1  bjh21 			if (dev->sc_state != SBIC_CONNECTED) {
   1739  1.1  bjh21 				printf("%s at line %d: no nexus\n",
   1740  1.1  bjh21 				    dev->sc_dev.dv_xname, __LINE__);
   1741  1.1  bjh21 			}
   1742  1.1  bjh21 			dev->sc_omsg[0] =
   1743  1.1  bjh21 			    MSG_IDENTIFY(acb->xs->xs_periph->periph_lun, 0);
   1744  1.1  bjh21 			break;
   1745  1.1  bjh21 		case SEND_TAG:
   1746  1.1  bjh21 			if (dev->sc_state != SBIC_CONNECTED) {
   1747  1.1  bjh21 				printf("%s at line %d: no nexus\n",
   1748  1.1  bjh21 				    dev->sc_dev.dv_xname, __LINE__);
   1749  1.1  bjh21 			}
   1750  1.1  bjh21 			dev->sc_omsg[0] = acb->tag_type;
   1751  1.1  bjh21 			dev->sc_omsg[1] = acb->tag_id;
   1752  1.1  bjh21 			dev->sc_omsglen = 2;
   1753  1.1  bjh21 			break;
   1754  1.1  bjh21 		case SEND_DEV_RESET:
   1755  1.1  bjh21 			dev->sc_omsg[0] = MSG_BUS_DEV_RESET;
   1756  1.1  bjh21 			ti = &dev->sc_tinfo[dev->target];
   1757  1.1  bjh21 			ti->flags &= ~T_SYNCMODE;
   1758  1.1  bjh21 			wd33c93_update_xfer_mode(dev, dev->target);
   1759  1.1  bjh21 			if ((ti->flags & T_NOSYNC) == 0)
   1760  1.1  bjh21 				/* We can re-start sync negotiation */
   1761  1.1  bjh21 				ti->flags |= T_NEGOTIATE;
   1762  1.1  bjh21 			break;
   1763  1.1  bjh21 		case SEND_PARITY_ERROR:
   1764  1.1  bjh21 			dev->sc_omsg[0] = MSG_PARITY_ERROR;
   1765  1.1  bjh21 			break;
   1766  1.1  bjh21 		case SEND_ABORT:
   1767  1.1  bjh21 			dev->sc_flags  |= SBICF_ABORTING;
   1768  1.1  bjh21 			dev->sc_omsg[0] = MSG_ABORT;
   1769  1.1  bjh21 			break;
   1770  1.1  bjh21 		case SEND_INIT_DET_ERR:
   1771  1.1  bjh21 			dev->sc_omsg[0] = MSG_INITIATOR_DET_ERR;
   1772  1.1  bjh21 			break;
   1773  1.1  bjh21 		case SEND_REJECT:
   1774  1.1  bjh21 			dev->sc_omsg[0] = MSG_MESSAGE_REJECT;
   1775  1.1  bjh21 			break;
   1776  1.1  bjh21 		default:
   1777  1.1  bjh21 			/* Wasn't expecting MSGOUT Phase */
   1778  1.1  bjh21 			dev->sc_omsg[0] = MSG_NOOP;
   1779  1.1  bjh21 			break;
   1780  1.1  bjh21 		}
   1781  1.1  bjh21 	}
   1782  1.1  bjh21 
   1783  1.1  bjh21 	wd33c93_xfout(dev, dev->sc_omsglen, dev->sc_omsg);
   1784  1.1  bjh21 }
   1785  1.1  bjh21 
   1786  1.1  bjh21 
   1787  1.1  bjh21 /*
   1788  1.1  bjh21  * wd33c93_nextstate()
   1789  1.1  bjh21  * return:
   1790  1.1  bjh21  *	SBIC_STATE_DONE		== done
   1791  1.1  bjh21  *	SBIC_STATE_RUNNING	== working
   1792  1.1  bjh21  *	SBIC_STATE_DISCONNECT	== disconnected
   1793  1.1  bjh21  *	SBIC_STATE_ERROR	== error
   1794  1.1  bjh21  */
   1795  1.1  bjh21 int
   1796  1.1  bjh21 wd33c93_nextstate(struct wd33c93_softc *dev, struct wd33c93_acb	*acb, u_char csr, u_char asr)
   1797  1.1  bjh21 {
   1798  1.1  bjh21 	SBIC_DEBUG(PHASE, ("next[a=%02x,c=%02x]: ",asr,csr));
   1799  1.1  bjh21 
   1800  1.1  bjh21 	switch (csr) {
   1801  1.1  bjh21 
   1802  1.1  bjh21 	case SBIC_CSR_XFERRED | CMD_PHASE:
   1803  1.1  bjh21 	case SBIC_CSR_MIS     | CMD_PHASE:
   1804  1.1  bjh21 	case SBIC_CSR_MIS_1   | CMD_PHASE:
   1805  1.1  bjh21 	case SBIC_CSR_MIS_2   | CMD_PHASE:
   1806  1.1  bjh21 
   1807  1.1  bjh21 		if (wd33c93_xfout(dev, acb->clen, &acb->cmd))
   1808  1.1  bjh21 			goto abort;
   1809  1.1  bjh21 		break;
   1810  1.1  bjh21 
   1811  1.1  bjh21 	case SBIC_CSR_XFERRED | STATUS_PHASE:
   1812  1.1  bjh21 	case SBIC_CSR_MIS     | STATUS_PHASE:
   1813  1.1  bjh21 	case SBIC_CSR_MIS_1   | STATUS_PHASE:
   1814  1.1  bjh21 	case SBIC_CSR_MIS_2   | STATUS_PHASE:
   1815  1.1  bjh21 
   1816  1.1  bjh21 		SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
   1817  1.1  bjh21 
   1818  1.1  bjh21 		/*
   1819  1.1  bjh21 		 * this should be the normal i/o completion case.
   1820  1.1  bjh21 		 * get the status & cmd complete msg then let the
   1821  1.1  bjh21 		 * device driver look at what happened.
   1822  1.1  bjh21 		 */
   1823  1.1  bjh21 		wd33c93_xferdone(dev);
   1824  1.1  bjh21 
   1825  1.1  bjh21 		wd33c93_dma_stop(dev);
   1826  1.1  bjh21 
   1827  1.1  bjh21 		/* Fixup byte count to be passed to higher layer */
   1828  1.1  bjh21 		acb->dleft = (acb->flags & ACB_COMPLETE) ? 0 :
   1829  1.1  bjh21 		    	      dev->sc_dleft;
   1830  1.1  bjh21 
   1831  1.1  bjh21 		/*
   1832  1.1  bjh21 		 * Indicate to the upper layers that the command is done
   1833  1.1  bjh21 		 */
   1834  1.1  bjh21 		wd33c93_scsidone(dev, acb, dev->sc_status);
   1835  1.1  bjh21 
   1836  1.1  bjh21 		return SBIC_STATE_DONE;
   1837  1.1  bjh21 
   1838  1.1  bjh21 
   1839  1.1  bjh21 	case SBIC_CSR_XFERRED | DATA_IN_PHASE:
   1840  1.1  bjh21 	case SBIC_CSR_MIS     | DATA_IN_PHASE:
   1841  1.1  bjh21 	case SBIC_CSR_MIS_1   | DATA_IN_PHASE:
   1842  1.1  bjh21 	case SBIC_CSR_MIS_2   | DATA_IN_PHASE:
   1843  1.1  bjh21 	case SBIC_CSR_XFERRED | DATA_OUT_PHASE:
   1844  1.1  bjh21 	case SBIC_CSR_MIS     | DATA_OUT_PHASE:
   1845  1.1  bjh21 	case SBIC_CSR_MIS_1   | DATA_OUT_PHASE:
   1846  1.1  bjh21 	case SBIC_CSR_MIS_2   | DATA_OUT_PHASE:
   1847  1.1  bjh21 		/*
   1848  1.1  bjh21 		 * Verify that we expected to transfer data...
   1849  1.1  bjh21 		 */
   1850  1.1  bjh21 		if (acb->dleft <= 0) {
   1851  1.1  bjh21 			printf("next: DATA phase with xfer count == %d, asr:0x%02x csr:0x%02x\n",
   1852  1.1  bjh21 			    acb->dleft, asr, csr);
   1853  1.1  bjh21 			goto abort;
   1854  1.1  bjh21 		}
   1855  1.1  bjh21 
   1856  1.1  bjh21 		/*
   1857  1.1  bjh21 		 * Should we transfer using PIO or DMA ?
   1858  1.1  bjh21 		 */
   1859  1.1  bjh21 		if (acb->xs->xs_control & XS_CTL_POLL ||
   1860  1.1  bjh21 		    dev->sc_flags & SBICF_NODMA) {
   1861  1.1  bjh21 			/* Perfrom transfer using PIO */
   1862  1.1  bjh21 			int resid;
   1863  1.1  bjh21 
   1864  1.1  bjh21 			SBIC_DEBUG(DMA, ("PIO xfer: %d(%p:%x)\n", dev->target,
   1865  1.1  bjh21 				       dev->sc_daddr, dev->sc_dleft));
   1866  1.1  bjh21 
   1867  1.1  bjh21 			if (SBIC_PHASE(csr) == DATA_IN_PHASE)
   1868  1.1  bjh21 				/* data in */
   1869  1.1  bjh21 				resid = wd33c93_xfin(dev, dev->sc_dleft,
   1870  1.1  bjh21 				    		 dev->sc_daddr);
   1871  1.1  bjh21 			else	/* data out */
   1872  1.1  bjh21 				resid = wd33c93_xfout(dev, dev->sc_dleft,
   1873  1.1  bjh21 				    		  dev->sc_daddr);
   1874  1.1  bjh21 
   1875  1.1  bjh21 			dev->sc_daddr += (acb->dleft - resid);
   1876  1.1  bjh21 			dev->sc_dleft = resid;
   1877  1.1  bjh21 		} else {
   1878  1.1  bjh21 			int datain = SBIC_PHASE(csr) == DATA_IN_PHASE;
   1879  1.1  bjh21 
   1880  1.1  bjh21 			/* Perform transfer using DMA */
   1881  1.1  bjh21 			wd33c93_dma_setup(dev, datain);
   1882  1.1  bjh21 
   1883  1.1  bjh21 			SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI |
   1884  1.1  bjh21 			    SBIC_CTL_DMA);
   1885  1.1  bjh21 
   1886  1.1  bjh21 			SBIC_DEBUG(DMA, ("DMA xfer: %d(%p:%x)\n", dev->target,
   1887  1.1  bjh21 				       dev->sc_daddr, dev->sc_dleft));
   1888  1.1  bjh21 
   1889  1.1  bjh21 			/* Setup byte count for transfer */
   1890  1.1  bjh21 			SBIC_TC_PUT(dev, (unsigned)dev->sc_dleft);
   1891  1.1  bjh21 
   1892  1.1  bjh21 			/* Start the transfer */
   1893  1.1  bjh21 			SET_SBIC_cmd(dev, SBIC_CMD_XFER_INFO);
   1894  1.1  bjh21 
   1895  1.1  bjh21 			/* Start the DMA chip going */
   1896  1.1  bjh21 			dev->sc_tcnt = dev->sc_dmago(dev);
   1897  1.1  bjh21 
   1898  1.1  bjh21 			/* Indicate that we're in DMA mode */
   1899  1.1  bjh21 			dev->sc_flags |= SBICF_INDMA;
   1900  1.1  bjh21 		}
   1901  1.1  bjh21 		break;
   1902  1.1  bjh21 
   1903  1.1  bjh21 	case SBIC_CSR_XFERRED | MESG_IN_PHASE:
   1904  1.1  bjh21 	case SBIC_CSR_MIS     | MESG_IN_PHASE:
   1905  1.1  bjh21 	case SBIC_CSR_MIS_1   | MESG_IN_PHASE:
   1906  1.1  bjh21 	case SBIC_CSR_MIS_2   | MESG_IN_PHASE:
   1907  1.1  bjh21 
   1908  1.1  bjh21 		wd33c93_dma_stop(dev);
   1909  1.1  bjh21 
   1910  1.1  bjh21 		/* Handle a single message in... */
   1911  1.1  bjh21 		return wd33c93_msgin_phase(dev, 0);
   1912  1.1  bjh21 
   1913  1.1  bjh21 	case SBIC_CSR_MSGIN_W_ACK:
   1914  1.1  bjh21 
   1915  1.1  bjh21 		/*
   1916  1.1  bjh21 		 * We should never see this since it's handled in
   1917  1.1  bjh21 		 * 'wd33c93_msgin_phase()' but just for the sake of paranoia...
   1918  1.1  bjh21 		 */
   1919  1.1  bjh21 		SET_SBIC_cmd(dev, SBIC_CMD_CLR_ACK);
   1920  1.1  bjh21 
   1921  1.1  bjh21 		printf("Acking unknown msgin CSR:%02x",csr);
   1922  1.1  bjh21 		break;
   1923  1.1  bjh21 
   1924  1.1  bjh21 	case SBIC_CSR_XFERRED | MESG_OUT_PHASE:
   1925  1.1  bjh21 	case SBIC_CSR_MIS     | MESG_OUT_PHASE:
   1926  1.1  bjh21 	case SBIC_CSR_MIS_1   | MESG_OUT_PHASE:
   1927  1.1  bjh21 	case SBIC_CSR_MIS_2   | MESG_OUT_PHASE:
   1928  1.1  bjh21 
   1929  1.1  bjh21 		/*
   1930  1.1  bjh21 		 * Message out phase.  ATN signal has been asserted
   1931  1.1  bjh21 		 */
   1932  1.1  bjh21 		wd33c93_dma_stop(dev);
   1933  1.1  bjh21 		wd33c93_msgout(dev);
   1934  1.1  bjh21 		return SBIC_STATE_RUNNING;
   1935  1.1  bjh21 
   1936  1.1  bjh21 	case SBIC_CSR_DISC:
   1937  1.1  bjh21 	case SBIC_CSR_DISC_1:
   1938  1.1  bjh21 		SBIC_DEBUG(RSEL, ("wd33c93next target %d disconnected\n",
   1939  1.1  bjh21 			       dev->target));
   1940  1.1  bjh21 		wd33c93_dma_stop(dev);
   1941  1.1  bjh21 
   1942  1.1  bjh21 		dev->sc_nexus = NULL;
   1943  1.1  bjh21 		dev->sc_state = SBIC_IDLE;
   1944  1.1  bjh21 		dev->sc_flags = 0;
   1945  1.1  bjh21 
   1946  1.1  bjh21 		++dev->sc_tinfo[dev->target].dconns;
   1947  1.1  bjh21 		++dev->sc_disc;
   1948  1.1  bjh21 
   1949  1.1  bjh21 		if (acb->xs->xs_control & XS_CTL_POLL || wd33c93_nodisc)
   1950  1.1  bjh21 			return SBIC_STATE_DISCONNECT;
   1951  1.1  bjh21 
   1952  1.1  bjh21 		/* Try to schedule another target */
   1953  1.1  bjh21 		wd33c93_sched(dev);
   1954  1.1  bjh21 
   1955  1.1  bjh21 		return SBIC_STATE_DISCONNECT;
   1956  1.1  bjh21 
   1957  1.1  bjh21 	case SBIC_CSR_RSLT_NI:
   1958  1.1  bjh21 	case SBIC_CSR_RSLT_IFY:
   1959  1.1  bjh21 	{
   1960  1.1  bjh21 		/*
   1961  1.1  bjh21 		 * A reselection.
   1962  1.1  bjh21 		 * Note that since we don't enable Advanced Features (assuming
   1963  1.1  bjh21 		 * the WD chip is at least the 'A' revision), we're only ever
   1964  1.1  bjh21 		 * likely to see the 'SBIC_CSR_RSLT_NI' status. But for the
   1965  1.1  bjh21 		 * hell of it, we'll handle it anyway, for all the extra code
   1966  1.1  bjh21 		 * it needs...
   1967  1.1  bjh21 		 */
   1968  1.1  bjh21 		u_char  newtarget, newlun;
   1969  1.1  bjh21 
   1970  1.1  bjh21 		if (dev->sc_flags & SBICF_INDMA) {
   1971  1.1  bjh21 			printf("**** RESELECT WHILE DMA ACTIVE!!! ***\n");
   1972  1.1  bjh21 			wd33c93_dma_stop(dev);
   1973  1.1  bjh21 		}
   1974  1.1  bjh21 
   1975  1.1  bjh21 		dev->sc_state = SBIC_RESELECTED;
   1976  1.1  bjh21 		GET_SBIC_rselid(dev, newtarget);
   1977  1.1  bjh21 
   1978  1.1  bjh21 		/* check SBIC_RID_SIV? */
   1979  1.1  bjh21 		newtarget &= SBIC_RID_MASK;
   1980  1.1  bjh21 
   1981  1.1  bjh21 		if (csr == SBIC_CSR_RSLT_IFY) {
   1982  1.1  bjh21 			/* Read Identify msg to avoid lockup */
   1983  1.1  bjh21 			GET_SBIC_data(dev, newlun);
   1984  1.1  bjh21 			WAIT_CIP(dev);
   1985  1.1  bjh21 			newlun &= SBIC_TLUN_MASK;
   1986  1.1  bjh21 			dev->sc_msgify = MSG_IDENTIFY(newlun, 0);
   1987  1.1  bjh21 		} else {
   1988  1.1  bjh21 			/*
   1989  1.1  bjh21 			 * Need to read Identify message the hard way, assuming
   1990  1.1  bjh21 			 * the target even sends us one...
   1991  1.1  bjh21 			 */
   1992  1.1  bjh21 			for (newlun = 255; newlun; --newlun) {
   1993  1.1  bjh21 				GET_SBIC_asr(dev, asr);
   1994  1.1  bjh21 				if (asr & SBIC_ASR_INT)
   1995  1.1  bjh21 					break;
   1996  1.1  bjh21 				DELAY(10);
   1997  1.1  bjh21 			}
   1998  1.1  bjh21 
   1999  1.1  bjh21 			/* If we didn't get an interrupt, somethink's up */
   2000  1.1  bjh21 			if ((asr & SBIC_ASR_INT) == 0) {
   2001  1.1  bjh21 				printf("%s: Reselect without identify? asr %x\n",
   2002  1.1  bjh21 				    dev->sc_dev.dv_xname, asr);
   2003  1.1  bjh21 				newlun = 0; /* XXXX */
   2004  1.1  bjh21 			} else {
   2005  1.1  bjh21 				/*
   2006  1.1  bjh21 				 * We got an interrupt, verify that it's a
   2007  1.1  bjh21 				 * change to message in phase, and if so
   2008  1.1  bjh21 				 * read the message.
   2009  1.1  bjh21 				 */
   2010  1.1  bjh21 				GET_SBIC_csr(dev,csr);
   2011  1.1  bjh21 
   2012  1.1  bjh21 				if (csr == (SBIC_CSR_MIS   | MESG_IN_PHASE) ||
   2013  1.1  bjh21 				    csr == (SBIC_CSR_MIS_1 | MESG_IN_PHASE) ||
   2014  1.1  bjh21 				    csr == (SBIC_CSR_MIS_2 | MESG_IN_PHASE)) {
   2015  1.1  bjh21 					/*
   2016  1.1  bjh21 					 * Yup, gone to message in.
   2017  1.1  bjh21 					 * Fetch the target LUN
   2018  1.1  bjh21 					 */
   2019  1.1  bjh21 					dev->sc_msgify = 0;
   2020  1.1  bjh21 					wd33c93_msgin_phase(dev, 1);
   2021  1.1  bjh21 					newlun = dev->sc_msgify & SBIC_TLUN_MASK;
   2022  1.1  bjh21 				} else {
   2023  1.1  bjh21 					/*
   2024  1.1  bjh21 					 * Whoops! Target didn't go to msg_in
   2025  1.1  bjh21 					 * phase!!
   2026  1.1  bjh21 					 */
   2027  1.1  bjh21 					printf("RSLT_NI - not MESG_IN_PHASE %x\n", csr);
   2028  1.1  bjh21 					newlun = 0; /* XXXSCW */
   2029  1.1  bjh21 				}
   2030  1.1  bjh21 			}
   2031  1.1  bjh21 		}
   2032  1.1  bjh21 
   2033  1.1  bjh21 		/* Ok, we have the identity of the reselecting target. */
   2034  1.1  bjh21 		SBIC_DEBUG(RSEL, ("wd33c93next: reselect from targ %d lun %d",
   2035  1.1  bjh21 			       newtarget, newlun));
   2036  1.1  bjh21 		wd33c93_reselect(dev, newtarget, newlun, 0, 0);
   2037  1.1  bjh21 		dev->sc_disc--;
   2038  1.1  bjh21 
   2039  1.1  bjh21 		if (csr == SBIC_CSR_RSLT_IFY)
   2040  1.1  bjh21 			SET_SBIC_cmd(dev, SBIC_CMD_CLR_ACK);
   2041  1.1  bjh21 		break;
   2042  1.1  bjh21 	}
   2043  1.1  bjh21 
   2044  1.1  bjh21 	default:
   2045  1.1  bjh21 	abort:
   2046  1.1  bjh21 		/* Something unexpected happend -- deal with it. */
   2047  1.1  bjh21 		printf("next: aborting asr 0x%02x csr 0x%02x\n", asr, csr);
   2048  1.1  bjh21 
   2049  1.1  bjh21 #ifdef DDB
   2050  1.1  bjh21 		Debugger();
   2051  1.1  bjh21 #endif
   2052  1.1  bjh21 
   2053  1.1  bjh21 		SET_SBIC_control(dev, SBIC_CTL_EDI | SBIC_CTL_IDI);
   2054  1.1  bjh21 		if (acb->xs)
   2055  1.1  bjh21 			wd33c93_error(dev, acb);
   2056  1.1  bjh21 		wd33c93_abort(dev, acb, "next");
   2057  1.1  bjh21 
   2058  1.1  bjh21 		if (dev->sc_flags & SBICF_INDMA) {
   2059  1.1  bjh21 			wd33c93_dma_stop(dev);
   2060  1.1  bjh21 			wd33c93_scsidone(dev, acb, STATUS_UNKNOWN);
   2061  1.1  bjh21 		}
   2062  1.1  bjh21 		return SBIC_STATE_ERROR;
   2063  1.1  bjh21 	}
   2064  1.1  bjh21 	return SBIC_STATE_RUNNING;
   2065  1.1  bjh21 }
   2066  1.1  bjh21 
   2067  1.1  bjh21 
   2068  1.1  bjh21 void
   2069  1.1  bjh21 wd33c93_reselect(struct wd33c93_softc *dev, int target, int lun, int tag_type, int tag_id)
   2070  1.1  bjh21 {
   2071  1.1  bjh21 
   2072  1.1  bjh21 	struct wd33c93_tinfo *ti;
   2073  1.1  bjh21 	struct wd33c93_linfo *li;
   2074  1.1  bjh21 	struct wd33c93_acb *acb;
   2075  1.1  bjh21 
   2076  1.1  bjh21 	if (dev->sc_nexus) {
   2077  1.1  bjh21 		/*
   2078  1.1  bjh21 		 * Whoops! We've been reselected with a
   2079  1.1  bjh21 		 * command in progress!
   2080  1.1  bjh21 		 * The best we can do is to put the current
   2081  1.1  bjh21 		 * command back on the ready list and hope
   2082  1.1  bjh21 		 * for the best.
   2083  1.1  bjh21 		 */
   2084  1.1  bjh21 		SBIC_DEBUG(RSEL, ("%s: reselect with active command\n",
   2085  1.1  bjh21 			       dev->sc_dev.dv_xname));
   2086  1.1  bjh21 		ti = &dev->sc_tinfo[dev->target];
   2087  1.1  bjh21 		li = TINFO_LUN(ti, dev->lun);
   2088  1.1  bjh21 		li->state = L_STATE_IDLE;
   2089  1.1  bjh21 
   2090  1.1  bjh21 		wd33c93_dequeue(dev, dev->sc_nexus);
   2091  1.1  bjh21 		TAILQ_INSERT_HEAD(&dev->ready_list, dev->sc_nexus, chain);
   2092  1.1  bjh21 		dev->sc_nexus->flags |= ACB_READY;
   2093  1.1  bjh21 
   2094  1.1  bjh21 		dev->sc_nexus = NULL;
   2095  1.1  bjh21 	}
   2096  1.1  bjh21 
   2097  1.1  bjh21 	/* Setup state for new nexus */
   2098  1.1  bjh21 	acb = NULL;
   2099  1.1  bjh21 	dev->sc_flags = SBICF_SELECTED;
   2100  1.1  bjh21 	dev->sc_msgpriq = dev->sc_msgout = dev->sc_msgoutq = 0;
   2101  1.1  bjh21 
   2102  1.1  bjh21 	ti = &dev->sc_tinfo[target];
   2103  1.1  bjh21 	li = TINFO_LUN(ti, lun);
   2104  1.1  bjh21 
   2105  1.1  bjh21 	if (li != NULL) {
   2106  1.1  bjh21 		if (li->untagged != NULL && li->state)
   2107  1.1  bjh21 			acb = li->untagged;
   2108  1.1  bjh21 		else if (tag_type != MSG_SIMPLE_Q_TAG) {
   2109  1.1  bjh21 			/* Wait for tag to come by during MESG_IN Phase */
   2110  1.1  bjh21 			dev->target    = target; /* setup I_T_L nexus */
   2111  1.1  bjh21 			dev->lun       = lun;
   2112  1.1  bjh21 			dev->sc_state  = SBIC_IDENTIFIED;
   2113  1.1  bjh21 			return;
   2114  1.1  bjh21 		} else if (tag_type)
   2115  1.1  bjh21 			acb = li->queued[tag_id];
   2116  1.1  bjh21 	}
   2117  1.1  bjh21 
   2118  1.1  bjh21 	if (acb == NULL) {
   2119  1.1  bjh21 		printf("%s: reselect from target %d lun %d tag %x:%x "
   2120  1.1  bjh21 		    "with no nexus; sending ABORT\n",
   2121  1.1  bjh21 		    dev->sc_dev.dv_xname, target, lun, tag_type, tag_id);
   2122  1.1  bjh21 		goto abort;
   2123  1.1  bjh21 	}
   2124  1.1  bjh21 
   2125  1.1  bjh21 	dev->target    = target;
   2126  1.1  bjh21 	dev->lun       = lun;
   2127  1.1  bjh21 	dev->sc_nexus  = acb;
   2128  1.1  bjh21 	dev->sc_state  = SBIC_CONNECTED;
   2129  1.1  bjh21 
   2130  1.1  bjh21 	/* Do an implicit RESTORE POINTERS. */
   2131  1.1  bjh21 	dev->sc_daddr = acb->daddr;
   2132  1.1  bjh21 	dev->sc_dleft = acb->dleft;
   2133  1.1  bjh21 
   2134  1.1  bjh21 	/* Set sync modes for new target */
   2135  1.1  bjh21 	wd33c93_setsync(dev, ti);
   2136  1.1  bjh21 
   2137  1.1  bjh21 	if (acb->flags & ACB_RESET)
   2138  1.1  bjh21 		wd33c93_sched_msgout(dev, SEND_DEV_RESET);
   2139  1.1  bjh21 	else if (acb->flags & ACB_ABORT)
   2140  1.1  bjh21 		wd33c93_sched_msgout(dev, SEND_ABORT);
   2141  1.1  bjh21 	return;
   2142  1.1  bjh21 
   2143  1.1  bjh21 abort:
   2144  1.1  bjh21 	wd33c93_sched_msgout(dev, SEND_ABORT);
   2145  1.1  bjh21 	return;
   2146  1.1  bjh21 
   2147  1.1  bjh21 }
   2148  1.1  bjh21 
   2149  1.1  bjh21 void
   2150  1.1  bjh21 wd33c93_update_xfer_mode(struct wd33c93_softc *sc, int target)
   2151  1.1  bjh21 {
   2152  1.1  bjh21 	struct wd33c93_tinfo *ti = &sc->sc_tinfo[target];
   2153  1.1  bjh21 	struct scsipi_xfer_mode xm;
   2154  1.1  bjh21 
   2155  1.1  bjh21 	xm.xm_target = target;
   2156  1.1  bjh21 	xm.xm_mode = 0;
   2157  1.1  bjh21 	xm.xm_period = 0;
   2158  1.1  bjh21 	xm.xm_offset = 0;
   2159  1.1  bjh21 
   2160  1.1  bjh21 	if (ti->flags & T_SYNCMODE) {
   2161  1.1  bjh21 		xm.xm_mode |= PERIPH_CAP_SYNC;
   2162  1.1  bjh21 		xm.xm_period = ti->period;
   2163  1.1  bjh21 		xm.xm_offset = ti->offset;
   2164  1.1  bjh21 	}
   2165  1.1  bjh21 
   2166  1.1  bjh21 	if ((ti->flags & (T_NODISC|T_TAG)) == T_TAG)
   2167  1.1  bjh21 		xm.xm_mode |= PERIPH_CAP_TQING;
   2168  1.1  bjh21 
   2169  1.1  bjh21 	scsipi_async_event(&sc->sc_channel, ASYNC_EVENT_XFER_MODE, &xm);
   2170  1.1  bjh21 }
   2171  1.1  bjh21 
   2172  1.1  bjh21 
   2173  1.1  bjh21 /*
   2174  1.1  bjh21  * Convert SCSI Transfer Period Factor (in 4ns units) to the divisor
   2175  1.1  bjh21  * value used by the WD33c93 controller.
   2176  1.1  bjh21  *
   2177  1.1  bjh21  * cycle = DIV / (2 * CLK)
   2178  1.1  bjh21  * DIV = FS + 2
   2179  1.1  bjh21  * best we can do is 200ns at 20 MHz, 2 cycles
   2180  1.1  bjh21  */
   2181  1.1  bjh21 int
   2182  1.1  bjh21 wd33c93_div2stp(struct wd33c93_softc *dev, int div)
   2183  1.1  bjh21 {
   2184  1.1  bjh21 	unsigned int fs;
   2185  1.1  bjh21 
   2186  1.1  bjh21 	GET_SBIC_myid(dev, fs);
   2187  1.1  bjh21 	fs = (fs >> 6) + 2;		/* DIV */
   2188  1.1  bjh21 	fs = (fs * 10000) / (dev->sc_clkfreq << 1); /* Cycle, in ns */
   2189  1.1  bjh21 	if (div < 2)
   2190  1.1  bjh21 		div = 8;		/* map to Cycles */
   2191  1.1  bjh21 	return ((fs * div) >> 2);	/* in 4 ns units */
   2192  1.1  bjh21 }
   2193  1.1  bjh21 
   2194  1.1  bjh21 /*
   2195  1.1  bjh21  * Calculate SCSI Tranfser Period Factor (4ns units each) from the
   2196  1.1  bjh21  * WD33c93 divisor value
   2197  1.1  bjh21  */
   2198  1.1  bjh21 int
   2199  1.1  bjh21 wd33c93_stp2div(struct wd33c93_softc *dev, int stp)
   2200  1.1  bjh21 {
   2201  1.1  bjh21 	unsigned fs, div;
   2202  1.1  bjh21 
   2203  1.1  bjh21 	/* Just the inverse of the above */
   2204  1.1  bjh21 	GET_SBIC_myid(dev, fs);
   2205  1.1  bjh21 	fs = (fs >> 6) + 2;	/* DIV */
   2206  1.1  bjh21 	fs = (fs * 10000) / (dev->sc_clkfreq << 1); /* Cycle, in ns */
   2207  1.1  bjh21 	div = stp << 2;			/* in ns units */
   2208  1.1  bjh21 	div = div / fs;			/* in Cycles */
   2209  1.1  bjh21 	if (div < 2)
   2210  1.1  bjh21 		return(2);
   2211  1.1  bjh21 
   2212  1.1  bjh21 	/* verify rounding */
   2213  1.1  bjh21 	if (wd33c93_div2stp(dev, div) < stp)
   2214  1.1  bjh21 		div++;
   2215  1.1  bjh21 
   2216  1.1  bjh21 	return((div >= 8) ? 0 : div);
   2217  1.1  bjh21 }
   2218  1.1  bjh21 
   2219  1.1  bjh21 void
   2220  1.1  bjh21 wd33c93_timeout(void *arg)
   2221  1.1  bjh21 {
   2222  1.1  bjh21 	struct wd33c93_acb *acb = arg;
   2223  1.1  bjh21 	struct scsipi_xfer *xs = acb->xs;
   2224  1.1  bjh21 	struct scsipi_periph *periph = xs->xs_periph;
   2225  1.1  bjh21 	struct wd33c93_softc *dev =
   2226  1.1  bjh21 	    (void *)periph->periph_channel->chan_adapter->adapt_dev;
   2227  1.1  bjh21 	int s, asr;
   2228  1.1  bjh21 
   2229  1.1  bjh21 	s = splbio();
   2230  1.1  bjh21 
   2231  1.1  bjh21 	GET_SBIC_asr(dev, asr);
   2232  1.1  bjh21 
   2233  1.1  bjh21 	scsipi_printaddr(periph);
   2234  1.1  bjh21 	printf("%s: timed out; asr=0x%02x [acb %p (flags 0x%x, dleft %x)], "
   2235  1.1  bjh21 	    "<state %d, nexus %p, resid %lx, msg(q %x,o %x)>",
   2236  1.1  bjh21 	    dev->sc_dev.dv_xname, asr, acb, acb->flags, acb->dleft,
   2237  1.1  bjh21 	    dev->sc_state, dev->sc_nexus, (long)dev->sc_dleft,
   2238  1.1  bjh21 	    dev->sc_msgpriq, dev->sc_msgout);
   2239  1.1  bjh21 
   2240  1.1  bjh21 	if (asr & SBIC_ASR_INT) {
   2241  1.1  bjh21 		/* We need to service a missed IRQ */
   2242  1.1  bjh21 		wd33c93_intr(dev);
   2243  1.1  bjh21 	} else {
   2244  1.1  bjh21 		(void) wd33c93_abort(dev, dev->sc_nexus, "timeout");
   2245  1.1  bjh21 	}
   2246  1.1  bjh21 	splx(s);
   2247  1.1  bjh21 }
   2248  1.1  bjh21 
   2249  1.1  bjh21 
   2250  1.1  bjh21 void
   2251  1.1  bjh21 wd33c93_watchdog(void *arg)
   2252  1.1  bjh21 {
   2253  1.1  bjh21 	struct wd33c93_softc *dev = arg;
   2254  1.1  bjh21 	struct wd33c93_tinfo *ti;
   2255  1.1  bjh21 	struct wd33c93_linfo *li;
   2256  1.1  bjh21 	int t, s, l;
   2257  1.1  bjh21 	/* scrub LUN's that have not been used in the last 10min. */
   2258  1.1  bjh21 	time_t old = time.tv_sec - (10 * 60);
   2259  1.1  bjh21 
   2260  1.1  bjh21 	for (t = 0; t < SBIC_NTARG; t++) {
   2261  1.1  bjh21 		ti = &dev->sc_tinfo[t];
   2262  1.1  bjh21 		for (l = 0; l < SBIC_NLUN; l++) {
   2263  1.1  bjh21 			s = splbio();
   2264  1.1  bjh21 			li = TINFO_LUN(ti, l);
   2265  1.1  bjh21 			if (li && li->last_used < old &&
   2266  1.1  bjh21 			    li->untagged == NULL && li->used == 0) {
   2267  1.1  bjh21 				ti->lun[li->lun] = NULL;
   2268  1.1  bjh21 				free(li, M_DEVBUF);
   2269  1.1  bjh21 			}
   2270  1.1  bjh21 			splx(s);
   2271  1.1  bjh21 		}
   2272  1.1  bjh21 	}
   2273  1.1  bjh21 	callout_reset(&dev->sc_watchdog, 60 * hz, wd33c93_watchdog, dev);
   2274  1.1  bjh21 }
   2275  1.1  bjh21 
   2276  1.1  bjh21 
   2277  1.1  bjh21 #ifdef DEBUG
   2278  1.1  bjh21 void
   2279  1.1  bjh21 wd33c93_hexdump(u_char *buf, int len)
   2280  1.1  bjh21 {
   2281  1.1  bjh21 	printf("{%d}:", len);
   2282  1.1  bjh21 	while (len--)
   2283  1.1  bjh21 		printf(" %02x", *buf++);
   2284  1.1  bjh21 	printf("\n");
   2285  1.1  bjh21 }
   2286  1.1  bjh21 
   2287  1.1  bjh21 
   2288  1.1  bjh21 void
   2289  1.1  bjh21 wd33c93_print_csr(u_char csr)
   2290  1.1  bjh21 {
   2291  1.1  bjh21 	switch (SCSI_PHASE(csr)) {
   2292  1.1  bjh21 	case CMD_PHASE:
   2293  1.1  bjh21 		printf("CMD_PHASE\n");
   2294  1.1  bjh21 		break;
   2295  1.1  bjh21 
   2296  1.1  bjh21 	case STATUS_PHASE:
   2297  1.1  bjh21 		printf("STATUS_PHASE\n");
   2298  1.1  bjh21 		break;
   2299  1.1  bjh21 
   2300  1.1  bjh21 	case DATA_IN_PHASE:
   2301  1.1  bjh21 		printf("DATAIN_PHASE\n");
   2302  1.1  bjh21 		break;
   2303  1.1  bjh21 
   2304  1.1  bjh21 	case DATA_OUT_PHASE:
   2305  1.1  bjh21 		printf("DATAOUT_PHASE\n");
   2306  1.1  bjh21 		break;
   2307  1.1  bjh21 
   2308  1.1  bjh21 	case MESG_IN_PHASE:
   2309  1.1  bjh21 		printf("MESG_IN_PHASE\n");
   2310  1.1  bjh21 		break;
   2311  1.1  bjh21 
   2312  1.1  bjh21 	case MESG_OUT_PHASE:
   2313  1.1  bjh21 		printf("MESG_OUT_PHASE\n");
   2314  1.1  bjh21 		break;
   2315  1.1  bjh21 
   2316  1.1  bjh21 	default:
   2317  1.1  bjh21 		switch (csr) {
   2318  1.1  bjh21 		case SBIC_CSR_DISC_1:
   2319  1.1  bjh21 			printf("DISC_1\n");
   2320  1.1  bjh21 			break;
   2321  1.1  bjh21 
   2322  1.1  bjh21 		case SBIC_CSR_RSLT_NI:
   2323  1.1  bjh21 			printf("RESELECT_NO_IFY\n");
   2324  1.1  bjh21 			break;
   2325  1.1  bjh21 
   2326  1.1  bjh21 		case SBIC_CSR_RSLT_IFY:
   2327  1.1  bjh21 			printf("RESELECT_IFY\n");
   2328  1.1  bjh21 			break;
   2329  1.1  bjh21 
   2330  1.1  bjh21 		case SBIC_CSR_SLT:
   2331  1.1  bjh21 			printf("SELECT\n");
   2332  1.1  bjh21 			break;
   2333  1.1  bjh21 
   2334  1.1  bjh21 		case SBIC_CSR_SLT_ATN:
   2335  1.1  bjh21 			printf("SELECT, ATN\n");
   2336  1.1  bjh21 			break;
   2337  1.1  bjh21 
   2338  1.1  bjh21 		case SBIC_CSR_UNK_GROUP:
   2339  1.1  bjh21 			printf("UNK_GROUP\n");
   2340  1.1  bjh21 			break;
   2341  1.1  bjh21 
   2342  1.1  bjh21 		default:
   2343  1.1  bjh21 			printf("UNKNOWN csr=%02x\n", csr);
   2344  1.1  bjh21 		}
   2345  1.1  bjh21 	}
   2346  1.1  bjh21 }
   2347  1.1  bjh21 #endif
   2348