Home | History | Annotate | Line # | Download | only in ic
wd33c93reg.h revision 1.1
      1  1.1  bjh21 /*	$NetBSD: wd33c93reg.h,v 1.1 2006/08/26 22:06:37 bjh21 Exp $	*/
      2  1.1  bjh21 
      3  1.1  bjh21 /*
      4  1.1  bjh21  * Copyright (c) 1990 The Regents of the University of California.
      5  1.1  bjh21  * All rights reserved.
      6  1.1  bjh21  *
      7  1.1  bjh21  * This code is derived from software contributed to Berkeley by
      8  1.1  bjh21  * Van Jacobson of Lawrence Berkeley Laboratory.
      9  1.1  bjh21  *
     10  1.1  bjh21  * Redistribution and use in source and binary forms, with or without
     11  1.1  bjh21  * modification, are permitted provided that the following conditions
     12  1.1  bjh21  * are met:
     13  1.1  bjh21  * 1. Redistributions of source code must retain the above copyright
     14  1.1  bjh21  *    notice, this list of conditions and the following disclaimer.
     15  1.1  bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  bjh21  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  bjh21  *    documentation and/or other materials provided with the distribution.
     18  1.1  bjh21  * 3. Neither the name of the University nor the names of its contributors
     19  1.1  bjh21  *    may be used to endorse or promote products derived from this software
     20  1.1  bjh21  *    without specific prior written permission.
     21  1.1  bjh21  *
     22  1.1  bjh21  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23  1.1  bjh21  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1  bjh21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1  bjh21  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26  1.1  bjh21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27  1.1  bjh21  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28  1.1  bjh21  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29  1.1  bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30  1.1  bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31  1.1  bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32  1.1  bjh21  * SUCH DAMAGE.
     33  1.1  bjh21  *
     34  1.1  bjh21  *  @(#)scsireg.h   7.3 (Berkeley) 2/5/91
     35  1.1  bjh21  */
     36  1.1  bjh21 
     37  1.1  bjh21 /*
     38  1.1  bjh21  * Copyright (c) 2001 Wayne Knowles
     39  1.1  bjh21  *
     40  1.1  bjh21  * This code is derived from software contributed to Berkeley by
     41  1.1  bjh21  * Van Jacobson of Lawrence Berkeley Laboratory.
     42  1.1  bjh21  *
     43  1.1  bjh21  * Redistribution and use in source and binary forms, with or without
     44  1.1  bjh21  * modification, are permitted provided that the following conditions
     45  1.1  bjh21  * are met:
     46  1.1  bjh21  * 1. Redistributions of source code must retain the above copyright
     47  1.1  bjh21  *    notice, this list of conditions and the following disclaimer.
     48  1.1  bjh21  * 2. Redistributions in binary form must reproduce the above copyright
     49  1.1  bjh21  *    notice, this list of conditions and the following disclaimer in the
     50  1.1  bjh21  *    documentation and/or other materials provided with the distribution.
     51  1.1  bjh21  * 3. All advertising materials mentioning features or use of this software
     52  1.1  bjh21  *    must display the following acknowledgement:
     53  1.1  bjh21  *  This product includes software developed by the University of
     54  1.1  bjh21  *  California, Berkeley and its contributors.
     55  1.1  bjh21  * 4. Neither the name of the University nor the names of its contributors
     56  1.1  bjh21  *    may be used to endorse or promote products derived from this software
     57  1.1  bjh21  *    without specific prior written permission.
     58  1.1  bjh21  *
     59  1.1  bjh21  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     60  1.1  bjh21  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     61  1.1  bjh21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     62  1.1  bjh21  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     63  1.1  bjh21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     64  1.1  bjh21  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     65  1.1  bjh21  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     66  1.1  bjh21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     67  1.1  bjh21  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     68  1.1  bjh21  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     69  1.1  bjh21  * SUCH DAMAGE.
     70  1.1  bjh21  *
     71  1.1  bjh21  *  @(#)scsireg.h   7.3 (Berkeley) 2/5/91
     72  1.1  bjh21  */
     73  1.1  bjh21 
     74  1.1  bjh21 /*
     75  1.1  bjh21  * WD33C93 SCSI interface hardware description.
     76  1.1  bjh21  *
     77  1.1  bjh21  * Using parts of the Mach scsi driver for the 33C93
     78  1.1  bjh21  */
     79  1.1  bjh21 
     80  1.1  bjh21 #define SBIC_myid	0
     81  1.1  bjh21 #define SBIC_cdbsize	0
     82  1.1  bjh21 #define SBIC_control	1
     83  1.1  bjh21 #define SBIC_timeo	2
     84  1.1  bjh21 #define SBIC_cdb1	3
     85  1.1  bjh21 #define SBIC_tsecs	3
     86  1.1  bjh21 #define SBIC_cdb2	4
     87  1.1  bjh21 #define SBIC_theads	4
     88  1.1  bjh21 #define SBIC_cdb3	5
     89  1.1  bjh21 #define SBIC_tcyl_hi	5
     90  1.1  bjh21 #define SBIC_cdb4	6
     91  1.1  bjh21 #define SBIC_tcyl_lo	6
     92  1.1  bjh21 #define SBIC_cdb5	7
     93  1.1  bjh21 #define SBIC_addr_hi	7
     94  1.1  bjh21 #define SBIC_cdb6	8
     95  1.1  bjh21 #define SBIC_addr_2	8
     96  1.1  bjh21 #define SBIC_cdb7	9
     97  1.1  bjh21 #define SBIC_addr_3	9
     98  1.1  bjh21 #define SBIC_cdb8	10
     99  1.1  bjh21 #define SBIC_addr_lo	10
    100  1.1  bjh21 #define SBIC_cdb9	11
    101  1.1  bjh21 #define SBIC_secno	11
    102  1.1  bjh21 #define SBIC_cdb10	12
    103  1.1  bjh21 #define SBIC_headno	12
    104  1.1  bjh21 #define SBIC_cdb11	13
    105  1.1  bjh21 #define SBIC_cylno_hi	13
    106  1.1  bjh21 #define SBIC_cdb12	14
    107  1.1  bjh21 #define SBIC_cylno_lo	14
    108  1.1  bjh21 #define SBIC_tlun	15
    109  1.1  bjh21 #define SBIC_cmd_phase	16
    110  1.1  bjh21 #define SBIC_syn	17
    111  1.1  bjh21 #define SBIC_count_hi	18
    112  1.1  bjh21 #define SBIC_count_med	19
    113  1.1  bjh21 #define SBIC_count_lo	20
    114  1.1  bjh21 #define SBIC_selid	21
    115  1.1  bjh21 #define SBIC_rselid	22
    116  1.1  bjh21 #define SBIC_csr	23
    117  1.1  bjh21 #define SBIC_cmd	24
    118  1.1  bjh21 #define SBIC_data	25
    119  1.1  bjh21 #define SBIC_queue_tag	26
    120  1.1  bjh21 #define	SBIC_aux_status	27
    121  1.1  bjh21 
    122  1.1  bjh21 /* wd33c93_asr is addressed directly */
    123  1.1  bjh21 
    124  1.1  bjh21 /*
    125  1.1  bjh21  *  Register defines
    126  1.1  bjh21  */
    127  1.1  bjh21 
    128  1.1  bjh21 /*
    129  1.1  bjh21  * Auxiliary Status Register
    130  1.1  bjh21  */
    131  1.1  bjh21 
    132  1.1  bjh21 #define SBIC_ASR_INT		0x80	/* Interrupt pending */
    133  1.1  bjh21 #define SBIC_ASR_LCI		0x40	/* Last command ignored */
    134  1.1  bjh21 #define SBIC_ASR_BSY		0x20	/* Busy, only cmd/data/asr readable */
    135  1.1  bjh21 #define SBIC_ASR_CIP		0x10	/* Busy, cmd unavail also */
    136  1.1  bjh21 #define SBIC_ASR_xxx		0x0c
    137  1.1  bjh21 #define SBIC_ASR_PE		0x02	/* Parity error (even) */
    138  1.1  bjh21 #define SBIC_ASR_DBR		0x01	/* Data Buffer Ready */
    139  1.1  bjh21 
    140  1.1  bjh21 /*
    141  1.1  bjh21  * My ID register, and/or CDB Size
    142  1.1  bjh21  */
    143  1.1  bjh21 
    144  1.1  bjh21 #define SBIC_ID_FS_8_10		0x00	/* Input clock is  8-10 MHz */
    145  1.1  bjh21 					/* 11 MHz is invalid */
    146  1.1  bjh21 #define SBIC_ID_FS_12_15	0x40	/* Input clock is 12-15 MHz */
    147  1.1  bjh21 #define SBIC_ID_FS_16_20	0x80	/* Input clock is 16-20 MHz */
    148  1.1  bjh21 #define SBIC_ID_RAF		0x20	/* */
    149  1.1  bjh21 #define SBIC_ID_EHP		0x10	/* Enable host parity */
    150  1.1  bjh21 #define SBIC_ID_EAF		0x08	/* Enable Advanced Features */
    151  1.1  bjh21 #define SBIC_ID_MASK		0x07
    152  1.1  bjh21 #define SBIC_ID_CBDSIZE_MASK	0x0f	/* if unk SCSI cmd group */
    153  1.1  bjh21 
    154  1.1  bjh21 /*
    155  1.1  bjh21  * Control register
    156  1.1  bjh21  */
    157  1.1  bjh21 
    158  1.1  bjh21 #define SBIC_CTL_DMA		0x80	/* Single byte dma */
    159  1.1  bjh21 #define SBIC_CTL_DBA_DMA	0x40	/* direct buffer acces (bus master)*/
    160  1.1  bjh21 #define SBIC_CTL_BURST_DMA	0x20	/* continuous mode (8237) */
    161  1.1  bjh21 #define SBIC_CTL_NO_DMA		0x00	/* Programmed I/O */
    162  1.1  bjh21 #define SBIC_CTL_HHP		0x10	/* Halt on host parity error */
    163  1.1  bjh21 #define SBIC_CTL_EDI		0x08	/* Ending disconnect interrupt */
    164  1.1  bjh21 #define SBIC_CTL_IDI		0x04	/* Intermediate disconnect interrupt*/
    165  1.1  bjh21 #define SBIC_CTL_HA		0x02	/* Halt on ATN */
    166  1.1  bjh21 #define SBIC_CTL_HSP		0x01	/* Halt on SCSI parity error */
    167  1.1  bjh21 
    168  1.1  bjh21 /*
    169  1.1  bjh21  * Timeout period register
    170  1.1  bjh21  * [val in msecs, input clk in 0.1 MHz]
    171  1.1  bjh21  */
    172  1.1  bjh21 
    173  1.1  bjh21 #define SBIC_TIMEOUT(val,clk)	((((val) * (clk)) / 800) + 1)
    174  1.1  bjh21 
    175  1.1  bjh21 /*
    176  1.1  bjh21  * CDBn registers, note that
    177  1.1  bjh21  *  cdb11 is used for status byte in target mode (send-status-and-cc)
    178  1.1  bjh21  *  cdb12 sez if linked command complete, and w/flag if so
    179  1.1  bjh21  */
    180  1.1  bjh21 
    181  1.1  bjh21 /*
    182  1.1  bjh21  * Target LUN register
    183  1.1  bjh21  * [holds target status when select-and-xfer]
    184  1.1  bjh21  */
    185  1.1  bjh21 
    186  1.1  bjh21 #define SBIC_TLUN_VALID		0x80	/* did we receive an Identify msg */
    187  1.1  bjh21 #define SBIC_TLUN_DOK		0x40	/* Disconnect OK */
    188  1.1  bjh21 #define SBIC_TLUN_xxx		0x38
    189  1.1  bjh21 #define SBIC_TLUN_MASK		0x07
    190  1.1  bjh21 
    191  1.1  bjh21 /*
    192  1.1  bjh21  * Command Phase register
    193  1.1  bjh21  */
    194  1.1  bjh21 
    195  1.1  bjh21 #define SBIC_CPH_MASK		0x7f	/* values/restarts are cmd specific */
    196  1.1  bjh21 #define SBIC_CPH(p)		((p) & SBIC_CPH_MASK)
    197  1.1  bjh21 
    198  1.1  bjh21 /*
    199  1.1  bjh21  * FIFO register
    200  1.1  bjh21  */
    201  1.1  bjh21 
    202  1.1  bjh21 #define SBIC_FIFO_DEEP		12
    203  1.1  bjh21 
    204  1.1  bjh21 /*
    205  1.1  bjh21  * maximum possible size in TC registers. Since this is 24 bit, it's easy
    206  1.1  bjh21  */
    207  1.1  bjh21 #define SBIC_TC_MAX		((1 << 24) - 1)
    208  1.1  bjh21 
    209  1.1  bjh21 /*
    210  1.1  bjh21  * Synchronous xfer register
    211  1.1  bjh21  */
    212  1.1  bjh21 
    213  1.1  bjh21 #define SBIC_SYN_OFF_MASK	0x0f
    214  1.1  bjh21 #define SBIC_SYN_MAX_OFFSET	SBIC_FIFO_DEEP
    215  1.1  bjh21 #define SBIC_SYN_PER_MASK	0x70
    216  1.1  bjh21 #define SBIC_SYN_MIN_PERIOD	2	/* upto 8, encoded as 0 */
    217  1.1  bjh21 
    218  1.1  bjh21 #define SBIC_SYN(o,p) \
    219  1.1  bjh21     (((o) & SBIC_SYN_OFF_MASK) | (((p) << 4) & SBIC_SYN_PER_MASK))
    220  1.1  bjh21 
    221  1.1  bjh21 /*
    222  1.1  bjh21  * Transfer count register
    223  1.1  bjh21  * optimal access macros depend on addressing
    224  1.1  bjh21  */
    225  1.1  bjh21 
    226  1.1  bjh21 /*
    227  1.1  bjh21  * Destination ID (selid) register
    228  1.1  bjh21  */
    229  1.1  bjh21 
    230  1.1  bjh21 #define SBIC_SID_SCC		0x80	/* Select command chaining (tgt) */
    231  1.1  bjh21 #define SBIC_SID_DPD		0x40	/* Data phase direction (inittor) */
    232  1.1  bjh21 #define SBIC_SID_FROM_SCSI	0x40
    233  1.1  bjh21 #define SBIC_SID_TO_SCSI	0x00
    234  1.1  bjh21 #define SBIC_SID_xxx		0x38
    235  1.1  bjh21 #define SBIC_SID_IDMASK		0x07
    236  1.1  bjh21 
    237  1.1  bjh21 /*
    238  1.1  bjh21  * Source ID (rselid) register
    239  1.1  bjh21  */
    240  1.1  bjh21 
    241  1.1  bjh21 #define SBIC_RID_ER		0x80	/* Enable reselection */
    242  1.1  bjh21 #define SBIC_RID_ES		0x40	/* Enable selection */
    243  1.1  bjh21 #define SBIC_RID_DSP		0x20	/* Disable select parity */
    244  1.1  bjh21 #define SBIC_RID_SIV		0x08	/* Source ID valid */
    245  1.1  bjh21 #define SBIC_RID_MASK		0x07
    246  1.1  bjh21 
    247  1.1  bjh21 /*
    248  1.1  bjh21  * Status register
    249  1.1  bjh21  */
    250  1.1  bjh21 
    251  1.1  bjh21 #define SBIC_CSR_CAUSE		0xf0
    252  1.1  bjh21 #define SBIC_CSR_RESET		0x00	/* chip was reset */
    253  1.1  bjh21 #define SBIC_CSR_CMD_DONE	0x10	/* cmd completed */
    254  1.1  bjh21 #define SBIC_CSR_CMD_STOPPED	0x20	/* interrupted or abrted*/
    255  1.1  bjh21 #define SBIC_CSR_CMD_ERR	0x40	/* end with error */
    256  1.1  bjh21 #define SBIC_CSR_BUS_SERVICE	0x80	/* REQ pending on the bus */
    257  1.1  bjh21 
    258  1.1  bjh21 
    259  1.1  bjh21 #define SBIC_CSR_QUALIFIER	0x0f
    260  1.1  bjh21 /* Reset State Interrupts */
    261  1.1  bjh21 #define SBIC_CSR_RESET		0x00	/* reset w/advanced features*/
    262  1.1  bjh21 #define SBIC_CSR_RESET_AM	0x01	/* reset w/advanced features*/
    263  1.1  bjh21 /* Successful Completion Interrupts */
    264  1.1  bjh21 #define SBIC_CSR_TARGET		0x10	/* reselect complete */
    265  1.1  bjh21 #define SBIC_CSR_INITIATOR	0x11	/* select complete */
    266  1.1  bjh21 #define SBIC_CSR_WO_ATN		0x13	/* tgt mode completion */
    267  1.1  bjh21 #define SBIC_CSR_W_ATN		0x14	/* ditto */
    268  1.1  bjh21 #define SBIC_CSR_XLATED		0x15	/* translate address cmd */
    269  1.1  bjh21 #define SBIC_CSR_S_XFERRED	0x16	/* initiator mode completion*/
    270  1.1  bjh21 #define SBIC_CSR_XFERRED	0x18	/* phase in low bits */
    271  1.1  bjh21 /* Paused or Aborted Interrupts */
    272  1.1  bjh21 #define SBIC_CSR_MSGIN_W_ACK	0x20	/* (I) msgin, ACK asserted*/
    273  1.1  bjh21 #define SBIC_CSR_SDP		0x21	/* (I) SDP msg received */
    274  1.1  bjh21 #define SBIC_CSR_SEL_ABRT	0x22	/* sel/resel aborted */
    275  1.1  bjh21 #define SBIC_CSR_XFR_PAUSED	0x23	/* (T) no ATN */
    276  1.1  bjh21 #define SBIC_CSR_XFR_PAUSED_ATN	0x24	/* (T) ATN is asserted */
    277  1.1  bjh21 #define SBIC_CSR_RSLT_AM	0x27	/* (I) lost selection (AM) */
    278  1.1  bjh21 #define SBIC_CSR_MIS		0x28	/* (I) xfer aborted, ph mis */
    279  1.1  bjh21 /* Terminated Interrupts */
    280  1.1  bjh21 #define SBIC_CSR_CMD_INVALID	0x40
    281  1.1  bjh21 #define SBIC_CSR_DISC		0x41	/* (I) tgt disconnected */
    282  1.1  bjh21 #define SBIC_CSR_SEL_TIMEO	0x42
    283  1.1  bjh21 #define SBIC_CSR_PE		0x43	/* parity error */
    284  1.1  bjh21 #define SBIC_CSR_PE_ATN		0x44	/* ditto, ATN is asserted */
    285  1.1  bjh21 #define SBIC_CSR_XLATE_TOOBIG	0x45
    286  1.1  bjh21 #define SBIC_CSR_RSLT_NOAM	0x46	/* (I) lost sel, no AM mode */
    287  1.1  bjh21 #define SBIC_CSR_BAD_STATUS	0x47	/* status byte was nok */
    288  1.1  bjh21 #define SBIC_CSR_MIS_1		0x48	/* ph mis, see low bits */
    289  1.1  bjh21 /* Service Required Interrupts */
    290  1.1  bjh21 #define SBIC_CSR_RSLT_NI	0x80	/* reselected, no ify msg */
    291  1.1  bjh21 #define SBIC_CSR_RSLT_IFY	0x81	/* ditto, AM mode, got ify */
    292  1.1  bjh21 #define SBIC_CSR_SLT		0x82	/* selected, no ATN */
    293  1.1  bjh21 #define SBIC_CSR_SLT_ATN	0x83	/* selected with ATN */
    294  1.1  bjh21 #define SBIC_CSR_ATN		0x84	/* (T) ATN asserted */
    295  1.1  bjh21 #define SBIC_CSR_DISC_1		0x85	/* (I) bus is free */
    296  1.1  bjh21 #define SBIC_CSR_UNK_GROUP	0x87	/* strange CDB1 */
    297  1.1  bjh21 #define SBIC_CSR_MIS_2		0x88	/* (I) ph mis, see low bits */
    298  1.1  bjh21 
    299  1.1  bjh21 #define SBIC_PHASE(csr)		SCSI_PHASE(csr)
    300  1.1  bjh21 
    301  1.1  bjh21 /*
    302  1.1  bjh21  * Command register (command codes)
    303  1.1  bjh21  */
    304  1.1  bjh21 
    305  1.1  bjh21 #define SBIC_CMD_SBT		0x80	/* Single byte xfer qualifier */
    306  1.1  bjh21 #define SBIC_CMD_MASK		0x7f
    307  1.1  bjh21 
    308  1.1  bjh21 		    /* Miscellaneous */
    309  1.1  bjh21 #define SBIC_CMD_RESET		0x00	/* (DTI) lev I */
    310  1.1  bjh21 #define SBIC_CMD_ABORT		0x01	/* (DTI) lev I */
    311  1.1  bjh21 #define SBIC_CMD_DISC		0x04	/* ( TI) lev I */
    312  1.1  bjh21 #define SBIC_CMD_SSCC		0x0d	/* ( TI) lev I */
    313  1.1  bjh21 #define SBIC_CMD_SET_IDI	0x0f	/* (DTI) lev I */
    314  1.1  bjh21 #define SBIC_CMD_XLATE		0x18	/* (DT ) lev II */
    315  1.1  bjh21 
    316  1.1  bjh21 		    /* Initiator state */
    317  1.1  bjh21 #define SBIC_CMD_SET_ATN	0x02	/* (  I) lev I */
    318  1.1  bjh21 #define SBIC_CMD_CLR_ACK	0x03	/* (  I) lev I */
    319  1.1  bjh21 #define SBIC_CMD_XFER_PAD	0x19	/* (  I) lev II */
    320  1.1  bjh21 #define SBIC_CMD_XFER_INFO	0x20	/* (  I) lev II */
    321  1.1  bjh21 
    322  1.1  bjh21 		    /* Target state */
    323  1.1  bjh21 #define SBIC_CMD_SND_DISC	0x0e	/* ( T ) lev II */
    324  1.1  bjh21 #define SBIC_CMD_RCV_CMD	0x10	/* ( T ) lev II */
    325  1.1  bjh21 #define SBIC_CMD_RCV_DATA	0x11	/* ( T ) lev II */
    326  1.1  bjh21 #define SBIC_CMD_RCV_MSG_OUT	0x12	/* ( T ) lev II */
    327  1.1  bjh21 #define SBIC_CMD_RCV		0x13	/* ( T ) lev II */
    328  1.1  bjh21 #define SBIC_CMD_SND_STATUS	0x14	/* ( T ) lev II */
    329  1.1  bjh21 #define SBIC_CMD_SND_DATA	0x15	/* ( T ) lev II */
    330  1.1  bjh21 #define SBIC_CMD_SND_MSG_IN	0x16	/* ( T ) lev II */
    331  1.1  bjh21 #define SBIC_CMD_SND		0x17	/* ( T ) lev II */
    332  1.1  bjh21 
    333  1.1  bjh21 		    /* Disconnected state */
    334  1.1  bjh21 #define SBIC_CMD_RESELECT	0x05	/* (D  ) lev II */
    335  1.1  bjh21 #define SBIC_CMD_SEL_ATN	0x06	/* (D  ) lev II */
    336  1.1  bjh21 #define SBIC_CMD_SEL		0x07	/* (D  ) lev II */
    337  1.1  bjh21 #define SBIC_CMD_SEL_ATN_XFER	0x08	/* (D I) lev II */
    338  1.1  bjh21 #define SBIC_CMD_SEL_XFER	0x09	/* (D I) lev II */
    339  1.1  bjh21 #define SBIC_CMD_RESELECT_RECV	0x0a	/* (DT ) lev II */
    340  1.1  bjh21 #define SBIC_CMD_RESELECT_SEND	0x0b	/* (DT ) lev II */
    341  1.1  bjh21 #define SBIC_CMD_WAIT_SEL_RECV	0x0c	/* (DT ) lev II */
    342  1.1  bjh21 
    343  1.1  bjh21 
    344  1.1  bjh21 #define PHASE_MASK		0x07	/* mask for psns/pctl phase */
    345  1.1  bjh21 #define DATA_OUT_PHASE		0x00
    346  1.1  bjh21 #define DATA_IN_PHASE		0x01
    347  1.1  bjh21 #define CMD_PHASE		0x02
    348  1.1  bjh21 #define STATUS_PHASE		0x03
    349  1.1  bjh21 #define BUS_FREE_PHASE		0x04
    350  1.1  bjh21 #define ARB_SEL_PHASE		0x05	/* Fuji chip combines bus arb with sel. */
    351  1.1  bjh21 #define MESG_OUT_PHASE		0x06
    352  1.1  bjh21 #define MESG_IN_PHASE		0x07
    353  1.1  bjh21 
    354  1.1  bjh21 #define SCSI_PHASE(reg)		((reg) & PHASE_MASK)
    355  1.1  bjh21 
    356  1.1  bjh21 #define SCSI_STATUS_MASK	0x3e	/* Mask unused bits in status byte */
    357  1.1  bjh21 
    358  1.1  bjh21 /* approximate, but we won't do SBT on selects */
    359  1.1  bjh21 #define wd33c93_isa_select(cmd)	   (((cmd) > 0x5) && ((cmd) < 0xa))
    360  1.1  bjh21 
    361  1.1  bjh21 #define PAD(n)	char n;
    362  1.1  bjh21 #define SBIC_MACHINE_DMA_MODE	SBIC_CTL_DMA
    363  1.1  bjh21 
    364  1.1  bjh21 typedef struct {
    365  1.1  bjh21 	volatile unsigned char	wd33c93_asr;	/* r : Aux Status Register */
    366  1.1  bjh21 #define wd33c93_address		wd33c93_asr	/* w : desired register no */
    367  1.1  bjh21 	volatile unsigned char	wd33c93_value; /* rw: register value */
    368  1.1  bjh21 } wd33c93_padded_ind_regmap_t;
    369  1.1  bjh21 typedef volatile wd33c93_padded_ind_regmap_t *wd33c93_regmap_p;
    370  1.1  bjh21 
    371  1.1  bjh21 #define	SBIC_ASR		0	/* offset to ASC register */
    372  1.1  bjh21 #define	SBIC_ADDR		0	/* offset to address reg */
    373  1.1  bjh21 #define	SBIC_VAL		1	/* offset to data register */
    374  1.1  bjh21 
    375  1.1  bjh21 #define wd33c93_read_reg(sc,regno,val)					\
    376  1.1  bjh21     do {								\
    377  1.1  bjh21 	bus_space_write_1((sc)->sc_regt,(sc)->sc_regh,SBIC_ADDR,(regno)); \
    378  1.1  bjh21 	(val) = bus_space_read_1((sc)->sc_regt,(sc)->sc_regh,SBIC_VAL);	\
    379  1.1  bjh21     } while (0)
    380  1.1  bjh21 
    381  1.1  bjh21 #define wd33c93_write_reg(sc,regno,val)					\
    382  1.1  bjh21     do {								\
    383  1.1  bjh21 	bus_space_write_1((sc)->sc_regt, (sc)->sc_regh, SBIC_ADDR, (regno)); \
    384  1.1  bjh21 	bus_space_write_1((sc)->sc_regt, (sc)->sc_regh, SBIC_VAL,  (val)); \
    385  1.1  bjh21     } while (0)
    386  1.1  bjh21 
    387  1.1  bjh21 #define SET_SBIC_myid(sc,val)		wd33c93_write_reg(sc,SBIC_myid,val)
    388  1.1  bjh21 #define GET_SBIC_myid(sc,val)		wd33c93_read_reg(sc,SBIC_myid,val)
    389  1.1  bjh21 #define SET_SBIC_cdbsize(sc,val)	wd33c93_write_reg(sc,SBIC_cdbsize,val)
    390  1.1  bjh21 #define GET_SBIC_cdbsize(sc,val)	wd33c93_read_reg(sc,SBIC_cdbsize,val)
    391  1.1  bjh21 #define SET_SBIC_control(sc,val)	wd33c93_write_reg(sc,SBIC_control,val)
    392  1.1  bjh21 #define GET_SBIC_control(sc,val)	wd33c93_read_reg(sc,SBIC_control,val)
    393  1.1  bjh21 #define SET_SBIC_timeo(sc,val)		wd33c93_write_reg(sc,SBIC_timeo,val)
    394  1.1  bjh21 #define GET_SBIC_timeo(sc,val)		wd33c93_read_reg(sc,SBIC_timeo,val)
    395  1.1  bjh21 #define SET_SBIC_cdb1(sc,val)		wd33c93_write_reg(sc,SBIC_cdb1,val)
    396  1.1  bjh21 #define GET_SBIC_cdb1(sc,val)		wd33c93_read_reg(sc,SBIC_cdb1,val)
    397  1.1  bjh21 #define SET_SBIC_cdb2(sc,val)		wd33c93_write_reg(sc,SBIC_cdb2,val)
    398  1.1  bjh21 #define GET_SBIC_cdb2(sc,val)		wd33c93_read_reg(sc,SBIC_cdb2,val)
    399  1.1  bjh21 #define SET_SBIC_cdb3(sc,val)		wd33c93_write_reg(sc,SBIC_cdb3,val)
    400  1.1  bjh21 #define GET_SBIC_cdb3(sc,val)		wd33c93_read_reg(sc,SBIC_cdb3,val)
    401  1.1  bjh21 #define SET_SBIC_cdb4(sc,val)		wd33c93_write_reg(sc,SBIC_cdb4,val)
    402  1.1  bjh21 #define GET_SBIC_cdb4(sc,val)		wd33c93_read_reg(sc,SBIC_cdb4,val)
    403  1.1  bjh21 #define SET_SBIC_cdb5(sc,val)		wd33c93_write_reg(sc,SBIC_cdb5,val)
    404  1.1  bjh21 #define GET_SBIC_cdb5(sc,val)		wd33c93_read_reg(sc,SBIC_cdb5,val)
    405  1.1  bjh21 #define SET_SBIC_cdb6(sc,val)		wd33c93_write_reg(sc,SBIC_cdb6,val)
    406  1.1  bjh21 #define GET_SBIC_cdb6(sc,val)		wd33c93_read_reg(sc,SBIC_cdb6,val)
    407  1.1  bjh21 #define SET_SBIC_cdb7(sc,val)		wd33c93_write_reg(sc,SBIC_cdb7,val)
    408  1.1  bjh21 #define GET_SBIC_cdb7(sc,val)		wd33c93_read_reg(sc,SBIC_cdb7,val)
    409  1.1  bjh21 #define SET_SBIC_cdb8(sc,val)		wd33c93_write_reg(sc,SBIC_cdb8,val)
    410  1.1  bjh21 #define GET_SBIC_cdb8(sc,val)		wd33c93_read_reg(sc,SBIC_cdb8,val)
    411  1.1  bjh21 #define SET_SBIC_cdb9(sc,val)		wd33c93_write_reg(sc,SBIC_cdb9,val)
    412  1.1  bjh21 #define GET_SBIC_cdb9(sc,val)		wd33c93_read_reg(sc,SBIC_cdb9,val)
    413  1.1  bjh21 #define SET_SBIC_cdb10(sc,val)		wd33c93_write_reg(sc,SBIC_cdb10,val)
    414  1.1  bjh21 #define GET_SBIC_cdb10(sc,val)		wd33c93_read_reg(sc,SBIC_cdb10,val)
    415  1.1  bjh21 #define SET_SBIC_cdb11(sc,val)		wd33c93_write_reg(sc,SBIC_cdb11,val)
    416  1.1  bjh21 #define GET_SBIC_cdb11(sc,val)		wd33c93_read_reg(sc,SBIC_cdb11,val)
    417  1.1  bjh21 #define SET_SBIC_cdb12(sc,val)		wd33c93_write_reg(sc,SBIC_cdb12,val)
    418  1.1  bjh21 #define GET_SBIC_cdb12(sc,val)		wd33c93_read_reg(sc,SBIC_cdb12,val)
    419  1.1  bjh21 #define SET_SBIC_tlun(sc,val)		wd33c93_write_reg(sc,SBIC_tlun,val)
    420  1.1  bjh21 #define GET_SBIC_tlun(sc,val)		wd33c93_read_reg(sc,SBIC_tlun,val)
    421  1.1  bjh21 #define SET_SBIC_cmd_phase(sc,val)	wd33c93_write_reg(sc,SBIC_cmd_phase,val)
    422  1.1  bjh21 #define GET_SBIC_cmd_phase(sc,val)	wd33c93_read_reg(sc,SBIC_cmd_phase,val)
    423  1.1  bjh21 #define SET_SBIC_syn(sc,val)		wd33c93_write_reg(sc,SBIC_syn,val)
    424  1.1  bjh21 #define GET_SBIC_syn(sc,val)		wd33c93_read_reg(sc,SBIC_syn,val)
    425  1.1  bjh21 #define SET_SBIC_count_hi(sc,val)	wd33c93_write_reg(sc,SBIC_count_hi,val)
    426  1.1  bjh21 #define GET_SBIC_count_hi(sc,val)	wd33c93_read_reg(sc,SBIC_count_hi,val)
    427  1.1  bjh21 #define SET_SBIC_count_med(sc,val)	wd33c93_write_reg(sc,SBIC_count_med,val)
    428  1.1  bjh21 #define GET_SBIC_count_med(sc,val)	wd33c93_read_reg(sc,SBIC_count_med,val)
    429  1.1  bjh21 #define SET_SBIC_count_lo(sc,val)	wd33c93_write_reg(sc,SBIC_count_lo,val)
    430  1.1  bjh21 #define GET_SBIC_count_lo(sc,val)	wd33c93_read_reg(sc,SBIC_count_lo,val)
    431  1.1  bjh21 #define SET_SBIC_selid(sc,val)		wd33c93_write_reg(sc,SBIC_selid,val)
    432  1.1  bjh21 #define GET_SBIC_selid(sc,val)		wd33c93_read_reg(sc,SBIC_selid,val)
    433  1.1  bjh21 #define SET_SBIC_rselid(sc,val)		wd33c93_write_reg(sc,SBIC_rselid,val)
    434  1.1  bjh21 #define GET_SBIC_rselid(sc,val)		wd33c93_read_reg(sc,SBIC_rselid,val)
    435  1.1  bjh21 #define SET_SBIC_csr(sc,val)		wd33c93_write_reg(sc,SBIC_csr,val)
    436  1.1  bjh21 #define GET_SBIC_csr(sc,val)		wd33c93_read_reg(sc,SBIC_csr,val)
    437  1.1  bjh21 #define SET_SBIC_cmd(sc,val)		wd33c93_write_reg(sc,SBIC_cmd,val)
    438  1.1  bjh21 #define GET_SBIC_cmd(sc,val)		wd33c93_read_reg(sc,SBIC_cmd,val)
    439  1.1  bjh21 #define SET_SBIC_data(sc,val)		wd33c93_write_reg(sc,SBIC_data,val)
    440  1.1  bjh21 #define GET_SBIC_data(sc,val)		wd33c93_read_reg(sc,SBIC_data,val)
    441  1.1  bjh21 #define SET_SBIC_queue_tag(sc,val)	wd33c93_write_reg(sc,SBIC_queue_tag,val)
    442  1.1  bjh21 #define GET_SBIC_queue_tag(sc,val)	wd33c93_read_reg(sc,SBIC_queue_tag,val)
    443  1.1  bjh21 
    444  1.1  bjh21 #define SBIC_TC_PUT(sc,val)						\
    445  1.1  bjh21     do {								\
    446  1.1  bjh21 	wd33c93_write_reg(sc,SBIC_count_hi,((val)>>16));		\
    447  1.1  bjh21 	bus_space_write_1((sc)->sc_regt, (sc)->sc_regh,			\
    448  1.1  bjh21 			  SBIC_VAL, (val)>>8); 				\
    449  1.1  bjh21 	bus_space_write_1((sc)->sc_regt, (sc)->sc_regh,			\
    450  1.1  bjh21 			  SBIC_VAL, (val)); 				\
    451  1.1  bjh21     } while (0)
    452  1.1  bjh21 
    453  1.1  bjh21 #define SBIC_TC_GET(sc,val)						\
    454  1.1  bjh21     do {								\
    455  1.1  bjh21 	wd33c93_read_reg(sc,SBIC_count_hi,(val));			\
    456  1.1  bjh21 	(val) = ((val)<<8) | bus_space_read_1((sc)->sc_regt,		\
    457  1.1  bjh21 				(sc)->sc_regh,SBIC_VAL);		\
    458  1.1  bjh21 	(val) = ((val)<<8) | bus_space_read_1((sc)->sc_regt,		\
    459  1.1  bjh21 				(sc)->sc_regh,SBIC_VAL);		\
    460  1.1  bjh21     } while (0)
    461  1.1  bjh21 
    462  1.1  bjh21 #define SBIC_LOAD_COMMAND(sc,cmd,cmdsize)				\
    463  1.1  bjh21     do {								\
    464  1.1  bjh21 	int   n   = (cmdsize) - 1;					\
    465  1.1  bjh21 	char *ptr = (char *)(cmd);					\
    466  1.1  bjh21 	wd33c93_write_reg(regs, SBIC_cdb1, *ptr++);			\
    467  1.1  bjh21 	while(n-- > 0)							\
    468  1.1  bjh21 		bus_space_write_1((sc)->sc_regt, (sc)->sc_regh,		\
    469  1.1  bjh21 			  SBIC_VAL, *ptr++); /* XXX write_multi */	\
    470  1.1  bjh21     } while (0)
    471  1.1  bjh21 
    472  1.1  bjh21 #define GET_SBIC_asr(sc,val)						\
    473  1.1  bjh21     do {								\
    474  1.1  bjh21 	(val) = bus_space_read_1((sc)->sc_regt,(sc)->sc_regh,SBIC_ASR);	\
    475  1.1  bjh21     } while (0)
    476  1.1  bjh21 
    477  1.1  bjh21 
    478  1.1  bjh21 #define WAIT_CIP(sc)							\
    479  1.1  bjh21     do {								\
    480  1.1  bjh21 	while (bus_space_read_1((sc)->sc_regt,(sc)->sc_regh,		\
    481  1.1  bjh21 			SBIC_ASR) & SBIC_ASR_CIP) 			\
    482  1.1  bjh21 		/*nop*/;						\
    483  1.1  bjh21     } while (0)
    484  1.1  bjh21 
    485  1.1  bjh21 /*
    486  1.1  bjh21  * transmit a byte in programmed I/O mode
    487  1.1  bjh21  */
    488  1.1  bjh21 #define SEND_BYTE(sc, ch)						\
    489  1.1  bjh21     do {								\
    490  1.1  bjh21 	WAIT_CIP(sc);							\
    491  1.1  bjh21 	SET_SBIC_cmd(sc, SBIC_CMD_SBT | SBIC_CMD_XFER_INFO);		\
    492  1.1  bjh21 	SBIC_WAIT(sc, SBIC_ASR_DBR, 0);					\
    493  1.1  bjh21 	SET_SBIC_data(sc, ch);						\
    494  1.1  bjh21     } while (0)
    495  1.1  bjh21 
    496  1.1  bjh21 /*
    497  1.1  bjh21  * receive a byte in programmed I/O mode
    498  1.1  bjh21  */
    499  1.1  bjh21 #define RECV_BYTE(sc, ch)						\
    500  1.1  bjh21     do {								\
    501  1.1  bjh21 	WAIT_CIP(sc);							\
    502  1.1  bjh21 	SET_SBIC_cmd(sc, SBIC_CMD_SBT | SBIC_CMD_XFER_INFO);		\
    503  1.1  bjh21 	SBIC_WAIT(sc, SBIC_ASR_DBR, 0);					\
    504  1.1  bjh21 	GET_SBIC_data(sc, ch);						\
    505  1.1  bjh21     } while (0)
    506