Home | History | Annotate | Line # | Download | only in ic
wdc.c revision 1.101
      1  1.101    bouyer /*	$NetBSD: wdc.c,v 1.101 2001/11/14 20:18:11 bouyer Exp $ */
      2   1.31    bouyer 
      3   1.31    bouyer 
      4   1.31    bouyer /*
      5   1.31    bouyer  * Copyright (c) 1998 Manuel Bouyer.  All rights reserved.
      6   1.31    bouyer  *
      7   1.31    bouyer  * Redistribution and use in source and binary forms, with or without
      8   1.31    bouyer  * modification, are permitted provided that the following conditions
      9   1.31    bouyer  * are met:
     10   1.31    bouyer  * 1. Redistributions of source code must retain the above copyright
     11   1.31    bouyer  *    notice, this list of conditions and the following disclaimer.
     12   1.31    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.31    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14   1.31    bouyer  *    documentation and/or other materials provided with the distribution.
     15   1.31    bouyer  * 3. All advertising materials mentioning features or use of this software
     16   1.31    bouyer  *    must display the following acknowledgement:
     17   1.31    bouyer  *  This product includes software developed by Manuel Bouyer.
     18   1.31    bouyer  * 4. The name of the author may not be used to endorse or promote products
     19   1.31    bouyer  *    derived from this software without specific prior written permission.
     20   1.31    bouyer  *
     21   1.31    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22   1.31    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23   1.31    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24   1.31    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25   1.31    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26   1.31    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27   1.31    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28   1.31    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29   1.31    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30   1.31    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31   1.31    bouyer  */
     32    1.2    bouyer 
     33   1.27   mycroft /*-
     34   1.27   mycroft  * Copyright (c) 1998 The NetBSD Foundation, Inc.
     35   1.27   mycroft  * All rights reserved.
     36    1.2    bouyer  *
     37   1.27   mycroft  * This code is derived from software contributed to The NetBSD Foundation
     38   1.27   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
     39   1.12       cgd  *
     40    1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     41    1.2    bouyer  * modification, are permitted provided that the following conditions
     42    1.2    bouyer  * are met:
     43    1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     44    1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     45    1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     46    1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     47    1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     48    1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     49    1.2    bouyer  *    must display the following acknowledgement:
     50   1.27   mycroft  *        This product includes software developed by the NetBSD
     51   1.27   mycroft  *        Foundation, Inc. and its contributors.
     52   1.27   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     53   1.27   mycroft  *    contributors may be used to endorse or promote products derived
     54   1.27   mycroft  *    from this software without specific prior written permission.
     55    1.2    bouyer  *
     56   1.27   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     57   1.27   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     58   1.27   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     59   1.27   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     60   1.27   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     61   1.27   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     62   1.27   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     63   1.27   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     64   1.27   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     65   1.27   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     66   1.27   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     67    1.2    bouyer  */
     68    1.2    bouyer 
     69   1.12       cgd /*
     70   1.12       cgd  * CODE UNTESTED IN THE CURRENT REVISION:
     71   1.31    bouyer  *
     72   1.12       cgd  */
     73  1.100     lukem 
     74  1.100     lukem #include <sys/cdefs.h>
     75  1.101    bouyer __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.101 2001/11/14 20:18:11 bouyer Exp $");
     76   1.12       cgd 
     77   1.59   hubertf #ifndef WDCDEBUG
     78   1.31    bouyer #define WDCDEBUG
     79   1.59   hubertf #endif /* WDCDEBUG */
     80   1.31    bouyer 
     81    1.2    bouyer #include <sys/param.h>
     82    1.2    bouyer #include <sys/systm.h>
     83    1.2    bouyer #include <sys/kernel.h>
     84    1.2    bouyer #include <sys/conf.h>
     85    1.2    bouyer #include <sys/buf.h>
     86   1.31    bouyer #include <sys/device.h>
     87    1.2    bouyer #include <sys/malloc.h>
     88   1.71    bouyer #include <sys/pool.h>
     89    1.2    bouyer #include <sys/syslog.h>
     90    1.2    bouyer #include <sys/proc.h>
     91    1.2    bouyer 
     92    1.2    bouyer #include <machine/intr.h>
     93    1.2    bouyer #include <machine/bus.h>
     94    1.2    bouyer 
     95   1.17  sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
     96   1.31    bouyer #define bus_space_write_multi_stream_2	bus_space_write_multi_2
     97   1.31    bouyer #define bus_space_write_multi_stream_4	bus_space_write_multi_4
     98   1.31    bouyer #define bus_space_read_multi_stream_2	bus_space_read_multi_2
     99   1.31    bouyer #define bus_space_read_multi_stream_4	bus_space_read_multi_4
    100   1.17  sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
    101   1.16  sakamoto 
    102   1.31    bouyer #include <dev/ata/atavar.h>
    103   1.31    bouyer #include <dev/ata/atareg.h>
    104   1.12       cgd #include <dev/ic/wdcreg.h>
    105   1.12       cgd #include <dev/ic/wdcvar.h>
    106   1.31    bouyer 
    107    1.2    bouyer #include "atapibus.h"
    108    1.2    bouyer 
    109   1.31    bouyer #define WDCDELAY  100 /* 100 microseconds */
    110   1.31    bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
    111    1.2    bouyer #if 0
    112   1.31    bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
    113    1.2    bouyer #define WDCNDELAY_DEBUG	50
    114    1.2    bouyer #endif
    115    1.2    bouyer 
    116   1.71    bouyer struct pool wdc_xfer_pool;
    117    1.2    bouyer 
    118   1.31    bouyer static void  __wdcerror	  __P((struct channel_softc*, char *));
    119   1.31    bouyer static int   __wdcwait_reset  __P((struct channel_softc *, int));
    120   1.31    bouyer void  __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
    121   1.31    bouyer void  __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
    122   1.66    bouyer int   __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
    123   1.31    bouyer int   wdprint __P((void *, const char *));
    124   1.31    bouyer 
    125   1.31    bouyer 
    126   1.31    bouyer #define DEBUG_INTR   0x01
    127   1.31    bouyer #define DEBUG_XFERS  0x02
    128   1.31    bouyer #define DEBUG_STATUS 0x04
    129   1.31    bouyer #define DEBUG_FUNCS  0x08
    130   1.31    bouyer #define DEBUG_PROBE  0x10
    131   1.74     enami #define DEBUG_DETACH 0x20
    132   1.87    bouyer #define DEBUG_DELAY  0x40
    133   1.31    bouyer #ifdef WDCDEBUG
    134   1.32    bouyer int wdcdebug_mask = 0;
    135   1.31    bouyer int wdc_nxfer = 0;
    136   1.31    bouyer #define WDCDEBUG_PRINT(args, level)  if (wdcdebug_mask & (level)) printf args
    137    1.2    bouyer #else
    138   1.31    bouyer #define WDCDEBUG_PRINT(args, level)
    139    1.2    bouyer #endif
    140    1.2    bouyer 
    141   1.31    bouyer int
    142   1.31    bouyer wdprint(aux, pnp)
    143   1.31    bouyer 	void *aux;
    144   1.31    bouyer 	const char *pnp;
    145   1.31    bouyer {
    146   1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    147   1.31    bouyer 	if (pnp)
    148   1.31    bouyer 		printf("drive at %s", pnp);
    149   1.31    bouyer 	printf(" channel %d drive %d", aa_link->aa_channel,
    150   1.31    bouyer 	    aa_link->aa_drv_data->drive);
    151   1.31    bouyer 	return (UNCONF);
    152   1.31    bouyer }
    153    1.2    bouyer 
    154   1.31    bouyer int
    155   1.96    bouyer atapiprint(aux, pnp)
    156   1.31    bouyer 	void *aux;
    157   1.31    bouyer 	const char *pnp;
    158   1.31    bouyer {
    159   1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    160   1.31    bouyer 	if (pnp)
    161   1.31    bouyer 		printf("atapibus at %s", pnp);
    162   1.31    bouyer 	printf(" channel %d", aa_link->aa_channel);
    163   1.31    bouyer 	return (UNCONF);
    164   1.31    bouyer }
    165   1.31    bouyer 
    166   1.31    bouyer /* Test to see controller with at last one attached drive is there.
    167   1.31    bouyer  * Returns a bit for each possible drive found (0x01 for drive 0,
    168   1.31    bouyer  * 0x02 for drive 1).
    169   1.31    bouyer  * Logic:
    170   1.31    bouyer  * - If a status register is at 0xff, assume there is no drive here
    171   1.97     bjh21  *   (ISA has pull-up resistors).  Similarly if the status register has
    172   1.97     bjh21  *   the value we last wrote to the bus (for IDE interfaces without pullups).
    173   1.97     bjh21  *   If no drive at all -> return.
    174   1.31    bouyer  * - reset the controller, wait for it to complete (may take up to 31s !).
    175   1.31    bouyer  *   If timeout -> return.
    176   1.31    bouyer  * - test ATA/ATAPI signatures. If at last one drive found -> return.
    177   1.31    bouyer  * - try an ATA command on the master.
    178   1.12       cgd  */
    179   1.31    bouyer 
    180    1.2    bouyer int
    181   1.31    bouyer wdcprobe(chp)
    182   1.31    bouyer 	struct channel_softc *chp;
    183   1.12       cgd {
    184   1.31    bouyer 	u_int8_t st0, st1, sc, sn, cl, ch;
    185   1.31    bouyer 	u_int8_t ret_value = 0x03;
    186   1.31    bouyer 	u_int8_t drive;
    187   1.94  takemura 	int found;
    188   1.31    bouyer 
    189   1.31    bouyer 	/*
    190   1.31    bouyer 	 * Sanity check to see if the wdc channel responds at all.
    191   1.31    bouyer 	 */
    192   1.31    bouyer 
    193   1.43      kenh 	if (chp->wdc == NULL ||
    194   1.43      kenh 	    (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    195   1.43      kenh 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    196   1.43      kenh 		    WDSD_IBM);
    197   1.65    bouyer 		delay(10);
    198   1.43      kenh 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    199   1.43      kenh 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    200   1.43      kenh 		    WDSD_IBM | 0x10);
    201   1.65    bouyer 		delay(10);
    202   1.43      kenh 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    203   1.43      kenh 
    204   1.43      kenh 		WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
    205   1.43      kenh 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    206   1.43      kenh 		    chp->channel, st0, st1), DEBUG_PROBE);
    207   1.43      kenh 
    208   1.97     bjh21 		if (st0 == 0xff || st0 == WDSD_IBM)
    209   1.43      kenh 			ret_value &= ~0x01;
    210   1.97     bjh21 		if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
    211   1.43      kenh 			ret_value &= ~0x02;
    212   1.43      kenh 		if (ret_value == 0)
    213   1.43      kenh 			return 0;
    214   1.43      kenh 	}
    215   1.42   thorpej 
    216   1.31    bouyer 	/* assert SRST, wait for reset to complete */
    217   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    218   1.31    bouyer 	    WDSD_IBM);
    219   1.65    bouyer 	delay(10);
    220   1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    221   1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    222   1.31    bouyer 	DELAY(1000);
    223   1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    224   1.31    bouyer 	    WDCTL_IDS);
    225   1.31    bouyer 	delay(1000);
    226   1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    227   1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    228   1.65    bouyer 	delay(10);
    229   1.31    bouyer 
    230   1.31    bouyer 	ret_value = __wdcwait_reset(chp, ret_value);
    231   1.31    bouyer 	WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
    232   1.31    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    233   1.31    bouyer 	    ret_value), DEBUG_PROBE);
    234   1.26  drochner 
    235   1.31    bouyer 	/* if reset failed, there's nothing here */
    236   1.31    bouyer 	if (ret_value == 0)
    237   1.31    bouyer 		return 0;
    238    1.2    bouyer 
    239   1.31    bouyer 	/*
    240   1.31    bouyer 	 * Test presence of drives. First test register signatures looking for
    241   1.67    bouyer 	 * ATAPI devices. If it's not an ATAPI and reset said there may be
    242   1.67    bouyer 	 * something here assume it's ATA or OLD. Ghost will be killed later in
    243   1.67    bouyer 	 * attach routine.
    244   1.31    bouyer 	 */
    245   1.94  takemura 	found = 0;
    246   1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    247   1.31    bouyer 		if ((ret_value & (0x01 << drive)) == 0)
    248   1.31    bouyer 			continue;
    249   1.94  takemura 		if (1 < ++found && chp->wdc != NULL &&
    250   1.94  takemura 		    (chp->wdc->cap & WDC_CAPABILITY_SINGLE_DRIVE)) {
    251   1.94  takemura 			/*
    252   1.94  takemura 			 * Ignore second drive if WDC_CAPABILITY_SINGLE_DRIVE
    253   1.94  takemura 			 * is set.
    254   1.94  takemura 			 *
    255   1.94  takemura 			 * Some CF Card (for ex. IBM MicroDrive and SanDisk)
    256   1.94  takemura 			 * doesn't seem to implement drive select command. In
    257   1.94  takemura 			 * this case, you can't eliminate ghost drive properly.
    258   1.94  takemura 			 */
    259   1.94  takemura 			WDCDEBUG_PRINT(("%s:%d:%d: ignored.\n",
    260   1.94  takemura 			    chp->wdc->sc_dev.dv_xname,
    261   1.94  takemura 			    chp->channel, drive), DEBUG_PROBE);
    262   1.94  takemura 			break;
    263   1.94  takemura 		}
    264   1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    265   1.31    bouyer 		    WDSD_IBM | (drive << 4));
    266   1.65    bouyer 		delay(10);
    267   1.31    bouyer 		/* Save registers contents */
    268   1.31    bouyer 		sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    269   1.31    bouyer 		sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    270   1.31    bouyer 		cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    271   1.31    bouyer 		ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    272   1.31    bouyer 
    273   1.31    bouyer 		WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
    274   1.31    bouyer 		    "cl=0x%x ch=0x%x\n",
    275   1.31    bouyer 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    276   1.31    bouyer 	    	    chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
    277   1.57    bouyer 		/*
    278   1.90    bouyer 		 * sc & sn are supposted to be 0x1 for ATAPI but in some cases
    279   1.90    bouyer 		 * we get wrong values here, so ignore it.
    280   1.57    bouyer 		 */
    281   1.90    bouyer 		if (cl == 0x14 && ch == 0xeb) {
    282   1.31    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
    283   1.67    bouyer 		} else {
    284   1.62    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
    285   1.67    bouyer 			if (chp->wdc == NULL ||
    286   1.67    bouyer 			    (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
    287   1.67    bouyer 				chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
    288    1.2    bouyer 		}
    289    1.7    bouyer 	}
    290   1.31    bouyer 	return (ret_value);
    291   1.31    bouyer }
    292   1.31    bouyer 
    293   1.31    bouyer void
    294   1.31    bouyer wdcattach(chp)
    295   1.31    bouyer 	struct channel_softc *chp;
    296   1.31    bouyer {
    297   1.44   thorpej 	int channel_flags, ctrl_flags, i, error;
    298   1.31    bouyer 	struct ata_atapi_attach aa_link;
    299   1.62    bouyer 	struct ataparams params;
    300   1.62    bouyer 	static int inited = 0;
    301   1.31    bouyer 
    302   1.81   thorpej 	callout_init(&chp->ch_callout);
    303   1.81   thorpej 
    304   1.44   thorpej 	if ((error = wdc_addref(chp)) != 0) {
    305   1.44   thorpej 		printf("%s: unable to enable controller\n",
    306   1.44   thorpej 		    chp->wdc->sc_dev.dv_xname);
    307   1.44   thorpej 		return;
    308   1.44   thorpej 	}
    309   1.44   thorpej 
    310   1.74     enami 	if (wdcprobe(chp) == 0)
    311   1.44   thorpej 		/* If no drives, abort attach here. */
    312   1.74     enami 		goto out;
    313   1.31    bouyer 
    314   1.71    bouyer 	/* initialise global data */
    315   1.62    bouyer 	if (inited == 0) {
    316   1.71    bouyer 		/* Initialize the wdc_xfer pool. */
    317   1.71    bouyer 		pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
    318   1.71    bouyer 		    0, 0, "wdcspl", 0, NULL, NULL, M_DEVBUF);
    319   1.62    bouyer 		inited++;
    320   1.62    bouyer 	}
    321   1.31    bouyer 	TAILQ_INIT(&chp->ch_queue->sc_xfer);
    322   1.62    bouyer 
    323   1.62    bouyer 	for (i = 0; i < 2; i++) {
    324   1.62    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    325   1.62    bouyer 		chp->ch_drive[i].drive = i;
    326   1.78    bouyer 		/*
    327   1.78    bouyer 		 * Init error counter so that an error withing the first xfers
    328   1.78    bouyer 		 * will trigger a downgrade
    329   1.78    bouyer 		 */
    330   1.78    bouyer 		chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
    331   1.78    bouyer 
    332   1.62    bouyer 		/* If controller can't do 16bit flag the drives as 32bit */
    333   1.62    bouyer 		if ((chp->wdc->cap &
    334   1.62    bouyer 		    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    335   1.62    bouyer 		    WDC_CAPABILITY_DATA32)
    336   1.62    bouyer 			chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
    337   1.67    bouyer 		if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
    338   1.67    bouyer 			continue;
    339   1.62    bouyer 
    340   1.79    bouyer 		/*
    341   1.79    bouyer 		 * Wait a bit, some devices are weird just after a reset.
    342   1.79    bouyer 		 * Then issue a IDENTIFY command, to try to detect slave ghost
    343   1.79    bouyer 		 */
    344   1.86    bouyer 		delay(100);
    345   1.77    bouyer 		error = ata_get_params(&chp->ch_drive[i], AT_POLL, &params);
    346   1.86    bouyer 		if (error != CMD_OK) {
    347   1.86    bouyer 			delay(1000000);
    348   1.86    bouyer 			error = ata_get_params(&chp->ch_drive[i], AT_POLL,
    349   1.86    bouyer 			    &params);
    350   1.86    bouyer 		}
    351   1.77    bouyer 		if (error == CMD_OK) {
    352   1.67    bouyer 			/* If IDENTIFY succeded, this is not an OLD ctrl */
    353   1.67    bouyer 			chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
    354   1.67    bouyer 			chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
    355   1.67    bouyer 		} else {
    356   1.62    bouyer 			chp->ch_drive[i].drive_flags &=
    357   1.62    bouyer 			    ~(DRIVE_ATA | DRIVE_ATAPI);
    358   1.77    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
    359   1.67    bouyer 			    chp->wdc->sc_dev.dv_xname,
    360   1.77    bouyer 			    chp->channel, i, error), DEBUG_PROBE);
    361   1.67    bouyer 			if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
    362   1.67    bouyer 				continue;
    363   1.68    bouyer 			/*
    364   1.68    bouyer 			 * Pre-ATA drive ?
    365   1.68    bouyer 			 * Test registers writability (Error register not
    366   1.68    bouyer 			 * writable, but cyllo is), then try an ATA command.
    367   1.68    bouyer 			 */
    368   1.68    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    369   1.68    bouyer 			    WDSD_IBM | (i << 4));
    370   1.68    bouyer 			delay(10);
    371   1.68    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    372   1.68    bouyer 			    wd_error, 0x58);
    373   1.68    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    374   1.68    bouyer 			    wd_cyl_lo, 0xa5);
    375   1.68    bouyer 			if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    376   1.68    bouyer 			        wd_error == 0x58) ||
    377   1.68    bouyer 			    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    378   1.68    bouyer 				wd_cyl_lo) != 0xa5) {
    379   1.68    bouyer 				WDCDEBUG_PRINT(("%s:%d:%d: register "
    380   1.68    bouyer 				    "writability failed\n",
    381   1.68    bouyer 				    chp->wdc->sc_dev.dv_xname,
    382   1.68    bouyer 				    chp->channel, i), DEBUG_PROBE);
    383   1.68    bouyer 				    chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    384   1.68    bouyer 			}
    385   1.67    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    386   1.67    bouyer 			    WDSD_IBM | (i << 4));
    387   1.67    bouyer 			delay(100);
    388   1.67    bouyer 			if (wait_for_ready(chp, 10000) != 0) {
    389   1.67    bouyer 				WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
    390   1.67    bouyer 				    chp->wdc->sc_dev.dv_xname,
    391   1.67    bouyer 				    chp->channel, i), DEBUG_PROBE);
    392   1.67    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    393   1.67    bouyer 				continue;
    394   1.67    bouyer 			}
    395   1.67    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    396   1.67    bouyer 			    wd_command, WDCC_RECAL);
    397   1.67    bouyer 			if (wait_for_ready(chp, 10000) != 0) {
    398   1.67    bouyer 				WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
    399   1.67    bouyer 				    chp->wdc->sc_dev.dv_xname,
    400   1.67    bouyer 				    chp->channel, i), DEBUG_PROBE);
    401   1.67    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    402   1.67    bouyer 			}
    403   1.62    bouyer 		}
    404   1.62    bouyer 	}
    405   1.31    bouyer 	ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
    406   1.31    bouyer 	channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
    407   1.31    bouyer 
    408   1.31    bouyer 	WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
    409   1.31    bouyer 	    chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
    410   1.31    bouyer 	    DEBUG_PROBE);
    411   1.12       cgd 
    412   1.67    bouyer 	/* If no drives, abort here */
    413   1.67    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
    414   1.67    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE) == 0)
    415   1.74     enami 		goto out;
    416   1.67    bouyer 
    417   1.12       cgd 	/*
    418   1.31    bouyer 	 * Attach an ATAPI bus, if needed.
    419   1.12       cgd 	 */
    420   1.31    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
    421   1.31    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
    422   1.31    bouyer #if NATAPIBUS > 0
    423   1.31    bouyer 		wdc_atapibus_attach(chp);
    424   1.31    bouyer #else
    425   1.31    bouyer 		/*
    426   1.31    bouyer 		 * Fills in a fake aa_link and call config_found, so that
    427   1.31    bouyer 		 * the config machinery will print
    428   1.31    bouyer 		 * "atapibus at xxx not configured"
    429   1.31    bouyer 		 */
    430   1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    431   1.31    bouyer 		aa_link.aa_type = T_ATAPI;
    432   1.31    bouyer 		aa_link.aa_channel = chp->channel;
    433   1.31    bouyer 		aa_link.aa_openings = 1;
    434   1.31    bouyer 		aa_link.aa_drv_data = 0;
    435   1.31    bouyer 		aa_link.aa_bus_private = NULL;
    436   1.74     enami 		chp->atapibus = config_found(&chp->wdc->sc_dev,
    437   1.96    bouyer 		    (void *)&aa_link, atapiprint);
    438   1.31    bouyer #endif
    439   1.31    bouyer 	}
    440   1.31    bouyer 
    441   1.31    bouyer 	for (i = 0; i < 2; i++) {
    442   1.67    bouyer 		if ((chp->ch_drive[i].drive_flags &
    443   1.67    bouyer 		    (DRIVE_ATA | DRIVE_OLD)) == 0) {
    444   1.31    bouyer 			continue;
    445   1.31    bouyer 		}
    446   1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    447   1.31    bouyer 		aa_link.aa_type = T_ATA;
    448   1.31    bouyer 		aa_link.aa_channel = chp->channel;
    449   1.31    bouyer 		aa_link.aa_openings = 1;
    450   1.31    bouyer 		aa_link.aa_drv_data = &chp->ch_drive[i];
    451   1.31    bouyer 		if (config_found(&chp->wdc->sc_dev, (void *)&aa_link, wdprint))
    452   1.31    bouyer 			wdc_probe_caps(&chp->ch_drive[i]);
    453   1.32    bouyer 	}
    454   1.32    bouyer 
    455   1.32    bouyer 	/*
    456   1.32    bouyer 	 * reset drive_flags for unnatached devices, reset state for attached
    457   1.32    bouyer 	 *  ones
    458   1.32    bouyer 	 */
    459   1.32    bouyer 	for (i = 0; i < 2; i++) {
    460   1.32    bouyer 		if (chp->ch_drive[i].drv_softc == NULL)
    461   1.32    bouyer 			chp->ch_drive[i].drive_flags = 0;
    462   1.32    bouyer 		else
    463   1.32    bouyer 			chp->ch_drive[i].state = 0;
    464    1.2    bouyer 	}
    465   1.12       cgd 
    466   1.12       cgd 	/*
    467   1.31    bouyer 	 * Reset channel. The probe, with some combinations of ATA/ATAPI
    468   1.31    bouyer 	 * devices keep it in a mostly working, but strange state (with busy
    469   1.31    bouyer 	 * led on)
    470   1.12       cgd 	 */
    471   1.31    bouyer 	if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    472   1.95    bouyer 		delay(50);
    473   1.31    bouyer 		wdcreset(chp, VERBOSE);
    474   1.31    bouyer 		/*
    475   1.31    bouyer 		 * Read status registers to avoid spurious interrupts.
    476   1.31    bouyer 		 */
    477   1.31    bouyer 		for (i = 1; i >= 0; i--) {
    478   1.31    bouyer 			if (chp->ch_drive[i].drive_flags & DRIVE) {
    479   1.31    bouyer 				bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    480   1.31    bouyer 				    wd_sdh, WDSD_IBM | (i << 4));
    481   1.31    bouyer 				if (wait_for_unbusy(chp, 10000) < 0)
    482   1.31    bouyer 					printf("%s:%d:%d: device busy\n",
    483   1.31    bouyer 					    chp->wdc->sc_dev.dv_xname,
    484   1.31    bouyer 					    chp->channel, i);
    485   1.31    bouyer 			}
    486   1.31    bouyer 		}
    487   1.31    bouyer 	}
    488   1.74     enami 
    489   1.74     enami out:
    490   1.44   thorpej 	wdc_delref(chp);
    491   1.74     enami }
    492   1.74     enami 
    493   1.74     enami /*
    494   1.74     enami  * Call activate routine of underlying devices.
    495   1.74     enami  */
    496   1.74     enami int
    497   1.74     enami wdcactivate(self, act)
    498   1.74     enami 	struct device *self;
    499   1.74     enami 	enum devact act;
    500   1.74     enami {
    501   1.74     enami 	struct wdc_softc *wdc = (struct wdc_softc *)self;
    502   1.74     enami 	struct channel_softc *chp;
    503   1.88       mrg 	struct device *sc = 0;
    504   1.74     enami 	int s, i, j, error = 0;
    505   1.74     enami 
    506   1.74     enami 	s = splbio();
    507   1.74     enami 	switch (act) {
    508   1.74     enami 	case DVACT_ACTIVATE:
    509   1.74     enami 		error = EOPNOTSUPP;
    510   1.74     enami 		break;
    511   1.74     enami 
    512   1.74     enami 	case DVACT_DEACTIVATE:
    513   1.74     enami 		for (i = 0; i < wdc->nchannels; i++) {
    514   1.74     enami 			chp = wdc->channels[i];
    515   1.74     enami 
    516   1.74     enami 			/*
    517   1.74     enami 			 * We might call deactivate routine for
    518   1.74     enami 			 * the children of atapibus twice (once via
    519   1.74     enami 			 * atapibus, once directly), but since
    520   1.74     enami 			 * config_deactivate maintains DVF_ACTIVE flag,
    521   1.74     enami 			 * it's safe.
    522   1.74     enami 			 */
    523   1.74     enami 			sc = chp->atapibus;
    524   1.74     enami 			if (sc != NULL) {
    525   1.74     enami 				error = config_deactivate(sc);
    526   1.74     enami 				if (error != 0)
    527   1.74     enami 					goto out;
    528   1.74     enami 			}
    529   1.74     enami 
    530   1.74     enami 			for (j = 0; j < 2; j++) {
    531   1.74     enami 				sc = chp->ch_drive[j].drv_softc;
    532   1.74     enami 				WDCDEBUG_PRINT(("wdcactivate: %s:"
    533   1.74     enami 				    " deactivating %s\n", wdc->sc_dev.dv_xname,
    534   1.74     enami 				    sc == NULL ? "nodrv" : sc->dv_xname),
    535   1.74     enami 				    DEBUG_DETACH);
    536   1.74     enami 				if (sc != NULL) {
    537   1.74     enami 					error = config_deactivate(sc);
    538   1.74     enami 					if (error != 0)
    539   1.74     enami 						goto out;
    540   1.74     enami 				}
    541   1.74     enami 			}
    542   1.74     enami 		}
    543   1.74     enami 		break;
    544   1.74     enami 	}
    545   1.74     enami 
    546   1.74     enami out:
    547   1.74     enami 	splx(s);
    548   1.74     enami 
    549   1.74     enami #ifdef WDCDEBUG
    550   1.88       mrg 	if (sc && error != 0)
    551   1.74     enami 		WDCDEBUG_PRINT(("wdcactivate: %s: error %d deactivating %s\n",
    552   1.74     enami 		    wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
    553   1.74     enami #endif
    554   1.74     enami 	return (error);
    555   1.74     enami }
    556   1.74     enami 
    557   1.74     enami int
    558   1.74     enami wdcdetach(self, flags)
    559   1.74     enami 	struct device *self;
    560   1.74     enami 	int flags;
    561   1.74     enami {
    562   1.74     enami 	struct wdc_softc *wdc = (struct wdc_softc *)self;
    563   1.74     enami 	struct channel_softc *chp;
    564   1.88       mrg 	struct device *sc = 0;
    565   1.74     enami 	int i, j, error = 0;
    566   1.74     enami 
    567   1.74     enami 	for (i = 0; i < wdc->nchannels; i++) {
    568   1.74     enami 		chp = wdc->channels[i];
    569   1.74     enami 
    570   1.74     enami 		/*
    571   1.74     enami 		 * Detach atapibus and its children.
    572   1.74     enami 		 */
    573   1.74     enami 		sc = chp->atapibus;
    574   1.74     enami 		if (sc != NULL) {
    575   1.74     enami 			WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
    576   1.74     enami 			    wdc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
    577   1.74     enami 			error = config_detach(sc, flags);
    578   1.74     enami 			if (error != 0)
    579   1.74     enami 				goto out;
    580   1.74     enami 		}
    581   1.74     enami 
    582   1.74     enami 		/*
    583   1.74     enami 		 * Detach our other children.
    584   1.74     enami 		 */
    585   1.74     enami 		for (j = 0; j < 2; j++) {
    586   1.74     enami 			sc = chp->ch_drive[j].drv_softc;
    587   1.74     enami 			WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
    588   1.74     enami 			    wdc->sc_dev.dv_xname,
    589   1.74     enami 			    sc == NULL ? "nodrv" : sc->dv_xname),
    590   1.74     enami 			    DEBUG_DETACH);
    591   1.74     enami 			if (sc != NULL) {
    592   1.74     enami 				error = config_detach(sc, flags);
    593   1.74     enami 				if (error != 0)
    594   1.74     enami 					goto out;
    595   1.74     enami 			}
    596   1.74     enami 		}
    597   1.75     enami 
    598   1.75     enami 		wdc_kill_pending(chp);
    599   1.74     enami 	}
    600   1.74     enami 
    601   1.74     enami out:
    602   1.74     enami #ifdef WDCDEBUG
    603   1.88       mrg 	if (sc && error != 0)
    604   1.74     enami 		WDCDEBUG_PRINT(("wdcdetach: %s: error %d detaching %s\n",
    605   1.74     enami 		    wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
    606   1.74     enami #endif
    607   1.74     enami 	return (error);
    608   1.31    bouyer }
    609   1.31    bouyer 
    610   1.31    bouyer /*
    611   1.31    bouyer  * Start I/O on a controller, for the given channel.
    612   1.31    bouyer  * The first xfer may be not for our channel if the channel queues
    613   1.31    bouyer  * are shared.
    614   1.31    bouyer  */
    615   1.31    bouyer void
    616   1.45  drochner wdcstart(chp)
    617   1.45  drochner 	struct channel_softc *chp;
    618   1.31    bouyer {
    619   1.31    bouyer 	struct wdc_xfer *xfer;
    620   1.38    bouyer 
    621   1.38    bouyer #ifdef WDC_DIAGNOSTIC
    622   1.38    bouyer 	int spl1, spl2;
    623   1.38    bouyer 
    624   1.38    bouyer 	spl1 = splbio();
    625   1.38    bouyer 	spl2 = splbio();
    626   1.38    bouyer 	if (spl2 != spl1) {
    627   1.38    bouyer 		printf("wdcstart: not at splbio()\n");
    628   1.38    bouyer 		panic("wdcstart");
    629   1.38    bouyer 	}
    630   1.38    bouyer 	splx(spl2);
    631   1.38    bouyer 	splx(spl1);
    632   1.38    bouyer #endif /* WDC_DIAGNOSTIC */
    633   1.12       cgd 
    634   1.31    bouyer 	/* is there a xfer ? */
    635   1.45  drochner 	if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
    636   1.31    bouyer 		return;
    637   1.47    bouyer 
    638   1.47    bouyer 	/* adjust chp, in case we have a shared queue */
    639   1.49    bouyer 	chp = xfer->chp;
    640   1.47    bouyer 
    641   1.31    bouyer 	if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
    642   1.31    bouyer 		return; /* channel aleady active */
    643   1.31    bouyer 	}
    644   1.31    bouyer #ifdef DIAGNOSTIC
    645   1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
    646   1.31    bouyer 		panic("wdcstart: channel waiting for irq\n");
    647   1.31    bouyer #endif
    648   1.45  drochner 	if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
    649   1.45  drochner 		if (!(*chp->wdc->claim_hw)(chp, 0))
    650   1.31    bouyer 			return;
    651   1.12       cgd 
    652   1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
    653   1.49    bouyer 	    chp->channel, xfer->drive), DEBUG_XFERS);
    654   1.31    bouyer 	chp->ch_flags |= WDCF_ACTIVE;
    655   1.37    bouyer 	if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
    656   1.37    bouyer 		chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
    657   1.37    bouyer 		chp->ch_drive[xfer->drive].state = 0;
    658   1.37    bouyer 	}
    659   1.98     bjh21 	if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
    660   1.98     bjh21 		KASSERT(xfer->c_flags & C_POLL);
    661   1.31    bouyer 	xfer->c_start(chp, xfer);
    662   1.31    bouyer }
    663    1.2    bouyer 
    664   1.31    bouyer /* restart an interrupted I/O */
    665   1.31    bouyer void
    666   1.31    bouyer wdcrestart(v)
    667   1.31    bouyer 	void *v;
    668   1.31    bouyer {
    669   1.31    bouyer 	struct channel_softc *chp = v;
    670   1.31    bouyer 	int s;
    671    1.2    bouyer 
    672   1.31    bouyer 	s = splbio();
    673   1.45  drochner 	wdcstart(chp);
    674   1.31    bouyer 	splx(s);
    675    1.2    bouyer }
    676   1.31    bouyer 
    677    1.2    bouyer 
    678   1.31    bouyer /*
    679   1.31    bouyer  * Interrupt routine for the controller.  Acknowledge the interrupt, check for
    680   1.31    bouyer  * errors on the current operation, mark it done if necessary, and start the
    681   1.31    bouyer  * next request.  Also check for a partially done transfer, and continue with
    682   1.31    bouyer  * the next chunk if so.
    683   1.31    bouyer  */
    684   1.12       cgd int
    685   1.31    bouyer wdcintr(arg)
    686   1.31    bouyer 	void *arg;
    687   1.12       cgd {
    688   1.31    bouyer 	struct channel_softc *chp = arg;
    689   1.31    bouyer 	struct wdc_xfer *xfer;
    690   1.76    bouyer 	int ret;
    691   1.12       cgd 
    692   1.80     enami 	if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
    693   1.80     enami 		WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
    694   1.80     enami 		    DEBUG_INTR);
    695   1.80     enami 		return (0);
    696   1.80     enami 	}
    697   1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
    698   1.31    bouyer 		WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
    699   1.80     enami 		return (0);
    700   1.31    bouyer 	}
    701   1.12       cgd 
    702   1.31    bouyer 	WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
    703   1.84    bouyer 	xfer = chp->ch_queue->sc_xfer.tqh_first;
    704   1.84    bouyer 	if (chp->ch_flags & WDCF_DMA_WAIT) {
    705   1.84    bouyer 		chp->wdc->dma_status =
    706   1.84    bouyer 		    (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
    707   1.84    bouyer 			xfer->drive, 0);
    708   1.84    bouyer 		if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
    709   1.84    bouyer 			/* IRQ not for us, not detected by DMA engine */
    710   1.84    bouyer 			return 0;
    711   1.84    bouyer 		}
    712   1.84    bouyer 		chp->ch_flags &= ~WDCF_DMA_WAIT;
    713   1.84    bouyer 	}
    714   1.31    bouyer 	chp->ch_flags &= ~WDCF_IRQ_WAIT;
    715   1.76    bouyer 	ret = xfer->c_intr(chp, xfer, 1);
    716   1.76    bouyer 	if (ret == 0) /* irq was not for us, still waiting for irq */
    717   1.76    bouyer 		chp->ch_flags |= WDCF_IRQ_WAIT;
    718   1.76    bouyer 	return (ret);
    719   1.12       cgd }
    720   1.12       cgd 
    721   1.31    bouyer /* Put all disk in RESET state */
    722   1.31    bouyer void wdc_reset_channel(drvp)
    723   1.31    bouyer 	struct ata_drive_datas *drvp;
    724    1.2    bouyer {
    725   1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    726    1.2    bouyer 	int drive;
    727   1.34    bouyer 	WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
    728   1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
    729   1.34    bouyer 	    DEBUG_FUNCS);
    730   1.31    bouyer 	(void) wdcreset(chp, VERBOSE);
    731   1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    732   1.31    bouyer 		chp->ch_drive[drive].state = 0;
    733   1.12       cgd 	}
    734   1.31    bouyer }
    735   1.12       cgd 
    736   1.31    bouyer int
    737   1.31    bouyer wdcreset(chp, verb)
    738   1.31    bouyer 	struct channel_softc *chp;
    739   1.31    bouyer 	int verb;
    740   1.31    bouyer {
    741   1.31    bouyer 	int drv_mask1, drv_mask2;
    742    1.2    bouyer 
    743   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    744   1.31    bouyer 	    WDSD_IBM); /* master */
    745   1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    746   1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    747   1.31    bouyer 	delay(1000);
    748   1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    749   1.31    bouyer 	    WDCTL_IDS);
    750   1.31    bouyer 	delay(1000);
    751   1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    752   1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    753   1.31    bouyer 	    WDCTL_4BIT);
    754    1.2    bouyer 
    755   1.31    bouyer 	drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
    756   1.31    bouyer 	drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
    757   1.31    bouyer 	drv_mask2 = __wdcwait_reset(chp, drv_mask1);
    758   1.31    bouyer 	if (verb && drv_mask2 != drv_mask1) {
    759   1.31    bouyer 		printf("%s channel %d: reset failed for",
    760   1.31    bouyer 		    chp->wdc->sc_dev.dv_xname, chp->channel);
    761   1.31    bouyer 		if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
    762   1.31    bouyer 			printf(" drive 0");
    763   1.31    bouyer 		if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
    764   1.31    bouyer 			printf(" drive 1");
    765   1.31    bouyer 		printf("\n");
    766   1.31    bouyer 	}
    767   1.31    bouyer 	return  (drv_mask1 != drv_mask2) ? 1 : 0;
    768   1.31    bouyer }
    769   1.31    bouyer 
    770   1.31    bouyer static int
    771   1.31    bouyer __wdcwait_reset(chp, drv_mask)
    772   1.31    bouyer 	struct channel_softc *chp;
    773   1.31    bouyer 	int drv_mask;
    774   1.31    bouyer {
    775   1.31    bouyer 	int timeout;
    776   1.31    bouyer 	u_int8_t st0, st1;
    777   1.70    bouyer #ifdef WDCDEBUG
    778   1.70    bouyer 	u_int8_t sc0, sn0, cl0, ch0;
    779   1.70    bouyer 	u_int8_t sc1, sn1, cl1, ch1;
    780   1.70    bouyer #endif
    781   1.31    bouyer 	/* wait for BSY to deassert */
    782   1.31    bouyer 	for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
    783   1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    784   1.31    bouyer 		    WDSD_IBM); /* master */
    785   1.65    bouyer 		delay(10);
    786   1.31    bouyer 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    787   1.70    bouyer #ifdef WDCDEBUG
    788   1.70    bouyer 		sc0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    789   1.70    bouyer 		sn0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    790   1.70    bouyer 		cl0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    791   1.70    bouyer 		ch0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    792   1.70    bouyer #endif
    793   1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    794   1.31    bouyer 		    WDSD_IBM | 0x10); /* slave */
    795   1.65    bouyer 		delay(10);
    796   1.31    bouyer 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    797   1.70    bouyer #ifdef WDCDEBUG
    798   1.70    bouyer 		sc1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    799   1.70    bouyer 		sn1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    800   1.70    bouyer 		cl1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    801   1.70    bouyer 		ch1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    802   1.70    bouyer #endif
    803   1.31    bouyer 
    804   1.31    bouyer 		if ((drv_mask & 0x01) == 0) {
    805   1.31    bouyer 			/* no master */
    806   1.31    bouyer 			if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
    807   1.31    bouyer 				/* No master, slave is ready, it's done */
    808   1.65    bouyer 				goto end;
    809   1.31    bouyer 			}
    810   1.31    bouyer 		} else if ((drv_mask & 0x02) == 0) {
    811   1.31    bouyer 			/* no slave */
    812   1.31    bouyer 			if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
    813   1.31    bouyer 				/* No slave, master is ready, it's done */
    814   1.65    bouyer 				goto end;
    815   1.31    bouyer 			}
    816    1.2    bouyer 		} else {
    817   1.31    bouyer 			/* Wait for both master and slave to be ready */
    818   1.31    bouyer 			if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
    819   1.65    bouyer 				goto end;
    820    1.2    bouyer 			}
    821    1.2    bouyer 		}
    822   1.31    bouyer 		delay(WDCDELAY);
    823    1.2    bouyer 	}
    824   1.31    bouyer 	/* Reset timed out. Maybe it's because drv_mask was not rigth */
    825   1.31    bouyer 	if (st0 & WDCS_BSY)
    826   1.31    bouyer 		drv_mask &= ~0x01;
    827   1.31    bouyer 	if (st1 & WDCS_BSY)
    828   1.31    bouyer 		drv_mask &= ~0x02;
    829   1.65    bouyer end:
    830   1.70    bouyer 	WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
    831   1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
    832   1.70    bouyer 	     chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    833   1.70    bouyer 	     chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
    834   1.70    bouyer 	WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
    835   1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
    836   1.70    bouyer 	     chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    837   1.70    bouyer 	     chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
    838   1.70    bouyer 
    839   1.65    bouyer 	WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x, st1=0x%x\n",
    840   1.65    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    841   1.65    bouyer 	    st0, st1), DEBUG_PROBE);
    842   1.65    bouyer 
    843   1.31    bouyer 	return drv_mask;
    844    1.2    bouyer }
    845    1.2    bouyer 
    846    1.2    bouyer /*
    847   1.31    bouyer  * Wait for a drive to be !BSY, and have mask in its status register.
    848   1.31    bouyer  * return -1 for a timeout after "timeout" ms.
    849    1.2    bouyer  */
    850   1.31    bouyer int
    851   1.31    bouyer wdcwait(chp, mask, bits, timeout)
    852   1.31    bouyer 	struct channel_softc *chp;
    853   1.31    bouyer 	int mask, bits, timeout;
    854    1.2    bouyer {
    855   1.31    bouyer 	u_char status;
    856   1.31    bouyer 	int time = 0;
    857   1.31    bouyer #ifdef WDCNDELAY_DEBUG
    858   1.31    bouyer 	extern int cold;
    859   1.31    bouyer #endif
    860   1.60       abs 
    861   1.60       abs 	WDCDEBUG_PRINT(("wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
    862   1.60       abs 	    :"none", chp->channel), DEBUG_STATUS);
    863   1.31    bouyer 	chp->ch_error = 0;
    864   1.31    bouyer 
    865   1.31    bouyer 	timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
    866    1.2    bouyer 
    867   1.31    bouyer 	for (;;) {
    868   1.31    bouyer 		chp->ch_status = status =
    869   1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    870   1.31    bouyer 		if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
    871   1.31    bouyer 			break;
    872   1.31    bouyer 		if (++time > timeout) {
    873   1.87    bouyer 			WDCDEBUG_PRINT(("wdcwait: timeout (time=%d), "
    874   1.87    bouyer 			    "status %x error %x (mask 0x%x bits 0x%x)\n",
    875   1.87    bouyer 			    time, status,
    876   1.31    bouyer 			    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    877   1.77    bouyer 				wd_error), mask, bits),
    878   1.87    bouyer 			    DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
    879   1.31    bouyer 			return -1;
    880   1.31    bouyer 		}
    881   1.31    bouyer 		delay(WDCDELAY);
    882    1.2    bouyer 	}
    883   1.87    bouyer #ifdef WDCDEBUG
    884   1.87    bouyer 	if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
    885   1.87    bouyer 		printf("wdcwait: did busy-wait, time=%d\n", time);
    886   1.87    bouyer #endif
    887   1.31    bouyer 	if (status & WDCS_ERR)
    888   1.31    bouyer 		chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    889   1.31    bouyer 		    wd_error);
    890   1.31    bouyer #ifdef WDCNDELAY_DEBUG
    891   1.31    bouyer 	/* After autoconfig, there should be no long delays. */
    892   1.31    bouyer 	if (!cold && time > WDCNDELAY_DEBUG) {
    893   1.31    bouyer 		struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    894   1.31    bouyer 		if (xfer == NULL)
    895   1.31    bouyer 			printf("%s channel %d: warning: busy-wait took %dus\n",
    896   1.31    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    897   1.31    bouyer 			    WDCDELAY * time);
    898   1.31    bouyer 		else
    899   1.31    bouyer 			printf("%s:%d:%d: warning: busy-wait took %dus\n",
    900   1.49    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    901   1.31    bouyer 			    xfer->drive,
    902   1.31    bouyer 			    WDCDELAY * time);
    903    1.2    bouyer 	}
    904    1.2    bouyer #endif
    905   1.31    bouyer 	return 0;
    906    1.2    bouyer }
    907    1.2    bouyer 
    908   1.84    bouyer /*
    909   1.84    bouyer  * Busy-wait for DMA to complete
    910   1.84    bouyer  */
    911   1.84    bouyer int
    912   1.84    bouyer wdc_dmawait(chp, xfer, timeout)
    913   1.84    bouyer 	struct channel_softc *chp;
    914   1.84    bouyer 	struct wdc_xfer *xfer;
    915   1.84    bouyer 	int timeout;
    916   1.84    bouyer {
    917   1.84    bouyer 	int time;
    918   1.84    bouyer 	for (time = 0;  time < timeout * 1000 / WDCDELAY; time++) {
    919   1.84    bouyer 		chp->wdc->dma_status =
    920   1.84    bouyer 		    (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
    921   1.84    bouyer 			chp->channel, xfer->drive, 0);
    922   1.84    bouyer 		if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
    923   1.84    bouyer 			return 0;
    924   1.84    bouyer 		delay(WDCDELAY);
    925   1.84    bouyer 	}
    926   1.84    bouyer 	/* timeout, force a DMA halt */
    927   1.84    bouyer 	chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
    928   1.84    bouyer 	    chp->channel, xfer->drive, 1);
    929   1.84    bouyer 	return 1;
    930   1.84    bouyer }
    931   1.84    bouyer 
    932   1.31    bouyer void
    933   1.31    bouyer wdctimeout(arg)
    934   1.31    bouyer 	void *arg;
    935    1.2    bouyer {
    936   1.31    bouyer 	struct channel_softc *chp = (struct channel_softc *)arg;
    937   1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    938   1.31    bouyer 	int s;
    939    1.2    bouyer 
    940   1.31    bouyer 	WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
    941   1.31    bouyer 
    942   1.31    bouyer 	s = splbio();
    943   1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
    944   1.31    bouyer 		__wdcerror(chp, "lost interrupt");
    945   1.88       mrg 		printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
    946   1.88       mrg 		    (xfer->c_flags & C_ATAPI) ?  "atapi" : "ata",
    947   1.88       mrg 		    xfer->c_bcount,
    948   1.88       mrg 		    xfer->c_skip);
    949   1.84    bouyer 		if (chp->ch_flags & WDCF_DMA_WAIT) {
    950   1.84    bouyer 			chp->wdc->dma_status =
    951   1.84    bouyer 			    (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
    952   1.84    bouyer 				chp->channel, xfer->drive, 1);
    953   1.84    bouyer 			chp->ch_flags &= ~WDCF_DMA_WAIT;
    954   1.84    bouyer 		}
    955   1.31    bouyer 		/*
    956   1.31    bouyer 		 * Call the interrupt routine. If we just missed and interrupt,
    957   1.31    bouyer 		 * it will do what's needed. Else, it will take the needed
    958   1.31    bouyer 		 * action (reset the device).
    959   1.70    bouyer 		 * Before that we need to reinstall the timeout callback,
    960   1.70    bouyer 		 * in case it will miss another irq while in this transfer
    961   1.70    bouyer 		 * We arbitray chose it to be 1s
    962   1.31    bouyer 		 */
    963   1.81   thorpej 		callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
    964   1.31    bouyer 		xfer->c_flags |= C_TIMEOU;
    965   1.31    bouyer 		chp->ch_flags &= ~WDCF_IRQ_WAIT;
    966   1.66    bouyer 		xfer->c_intr(chp, xfer, 1);
    967   1.31    bouyer 	} else
    968   1.31    bouyer 		__wdcerror(chp, "missing untimeout");
    969   1.31    bouyer 	splx(s);
    970    1.2    bouyer }
    971    1.2    bouyer 
    972   1.31    bouyer /*
    973   1.31    bouyer  * Probe drive's capabilites, for use by the controller later
    974   1.31    bouyer  * Assumes drvp points to an existing drive.
    975   1.31    bouyer  * XXX this should be a controller-indep function
    976   1.31    bouyer  */
    977    1.2    bouyer void
    978   1.31    bouyer wdc_probe_caps(drvp)
    979   1.31    bouyer 	struct ata_drive_datas *drvp;
    980    1.2    bouyer {
    981   1.31    bouyer 	struct ataparams params, params2;
    982   1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    983   1.31    bouyer 	struct device *drv_dev = drvp->drv_softc;
    984   1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
    985   1.31    bouyer 	int i, printed;
    986   1.31    bouyer 	char *sep = "";
    987   1.48    bouyer 	int cf_flags;
    988   1.31    bouyer 
    989   1.31    bouyer 	if (ata_get_params(drvp, AT_POLL, &params) != CMD_OK) {
    990   1.31    bouyer 		/* IDENTIFY failed. Can't tell more about the device */
    991    1.2    bouyer 		return;
    992    1.2    bouyer 	}
    993   1.31    bouyer 	if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    994   1.31    bouyer 	    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
    995    1.2    bouyer 		/*
    996   1.39    bouyer 		 * Controller claims 16 and 32 bit transfers.
    997   1.39    bouyer 		 * Re-do an IDENTIFY with 32-bit transfers,
    998   1.31    bouyer 		 * and compare results.
    999    1.2    bouyer 		 */
   1000   1.31    bouyer 		drvp->drive_flags |= DRIVE_CAP32;
   1001   1.31    bouyer 		ata_get_params(drvp, AT_POLL, &params2);
   1002   1.31    bouyer 		if (memcmp(&params, &params2, sizeof(struct ataparams)) != 0) {
   1003   1.31    bouyer 			/* Not good. fall back to 16bits */
   1004   1.31    bouyer 			drvp->drive_flags &= ~DRIVE_CAP32;
   1005   1.31    bouyer 		} else {
   1006   1.82     soren 			printf("%s: 32-bit data port", drv_dev->dv_xname);
   1007    1.2    bouyer 		}
   1008    1.2    bouyer 	}
   1009   1.55    bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
   1010   1.55    bouyer 	if (params.atap_ata_major > 0x01 &&
   1011   1.55    bouyer 	    params.atap_ata_major != 0xffff) {
   1012   1.55    bouyer 		for (i = 14; i > 0; i--) {
   1013   1.55    bouyer 			if (params.atap_ata_major & (1 << i)) {
   1014   1.55    bouyer 				if ((drvp->drive_flags & DRIVE_CAP32) == 0)
   1015   1.55    bouyer 					printf("%s: ", drv_dev->dv_xname);
   1016   1.55    bouyer 				else
   1017   1.55    bouyer 					printf(", ");
   1018   1.55    bouyer 				printf("ATA version %d\n", i);
   1019   1.55    bouyer 				drvp->ata_vers = i;
   1020   1.55    bouyer 				break;
   1021   1.55    bouyer 			}
   1022   1.55    bouyer 		}
   1023   1.58    bouyer 	} else
   1024   1.55    bouyer #endif
   1025   1.58    bouyer 	if (drvp->drive_flags & DRIVE_CAP32)
   1026   1.55    bouyer 		printf("\n");
   1027    1.2    bouyer 
   1028   1.31    bouyer 	/* An ATAPI device is at last PIO mode 3 */
   1029   1.31    bouyer 	if (drvp->drive_flags & DRIVE_ATAPI)
   1030   1.31    bouyer 		drvp->PIO_mode = 3;
   1031    1.2    bouyer 
   1032    1.2    bouyer 	/*
   1033   1.31    bouyer 	 * It's not in the specs, but it seems that some drive
   1034   1.31    bouyer 	 * returns 0xffff in atap_extensions when this field is invalid
   1035    1.2    bouyer 	 */
   1036   1.31    bouyer 	if (params.atap_extensions != 0xffff &&
   1037   1.31    bouyer 	    (params.atap_extensions & WDC_EXT_MODES)) {
   1038   1.31    bouyer 		printed = 0;
   1039   1.31    bouyer 		/*
   1040   1.31    bouyer 		 * XXX some drives report something wrong here (they claim to
   1041   1.31    bouyer 		 * support PIO mode 8 !). As mode is coded on 3 bits in
   1042   1.31    bouyer 		 * SET FEATURE, limit it to 7 (so limit i to 4).
   1043   1.39    bouyer 		 * If higther mode than 7 is found, abort.
   1044   1.31    bouyer 		 */
   1045   1.39    bouyer 		for (i = 7; i >= 0; i--) {
   1046   1.31    bouyer 			if ((params.atap_piomode_supp & (1 << i)) == 0)
   1047   1.31    bouyer 				continue;
   1048   1.39    bouyer 			if (i > 4)
   1049   1.39    bouyer 				return;
   1050   1.31    bouyer 			/*
   1051   1.31    bouyer 			 * See if mode is accepted.
   1052   1.31    bouyer 			 * If the controller can't set its PIO mode,
   1053   1.31    bouyer 			 * assume the defaults are good, so don't try
   1054   1.31    bouyer 			 * to set it
   1055   1.31    bouyer 			 */
   1056   1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
   1057   1.31    bouyer 				if (ata_set_mode(drvp, 0x08 | (i + 3),
   1058   1.31    bouyer 				   AT_POLL) != CMD_OK)
   1059    1.2    bouyer 					continue;
   1060   1.31    bouyer 			if (!printed) {
   1061   1.39    bouyer 				printf("%s: drive supports PIO mode %d",
   1062   1.39    bouyer 				    drv_dev->dv_xname, i + 3);
   1063   1.31    bouyer 				sep = ",";
   1064   1.31    bouyer 				printed = 1;
   1065   1.31    bouyer 			}
   1066   1.31    bouyer 			/*
   1067   1.31    bouyer 			 * If controller's driver can't set its PIO mode,
   1068   1.31    bouyer 			 * get the highter one for the drive.
   1069   1.31    bouyer 			 */
   1070   1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
   1071   1.52    bouyer 			    wdc->PIO_cap >= i + 3) {
   1072   1.31    bouyer 				drvp->PIO_mode = i + 3;
   1073   1.48    bouyer 				drvp->PIO_cap = i + 3;
   1074    1.2    bouyer 				break;
   1075    1.2    bouyer 			}
   1076    1.2    bouyer 		}
   1077   1.31    bouyer 		if (!printed) {
   1078   1.31    bouyer 			/*
   1079   1.31    bouyer 			 * We didn't find a valid PIO mode.
   1080   1.31    bouyer 			 * Assume the values returned for DMA are buggy too
   1081   1.31    bouyer 			 */
   1082   1.31    bouyer 			return;
   1083    1.2    bouyer 		}
   1084   1.35    bouyer 		drvp->drive_flags |= DRIVE_MODE;
   1085   1.31    bouyer 		printed = 0;
   1086   1.31    bouyer 		for (i = 7; i >= 0; i--) {
   1087   1.31    bouyer 			if ((params.atap_dmamode_supp & (1 << i)) == 0)
   1088   1.31    bouyer 				continue;
   1089   1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_DMA) &&
   1090   1.31    bouyer 			    (wdc->cap & WDC_CAPABILITY_MODE))
   1091   1.31    bouyer 				if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
   1092   1.31    bouyer 				    != CMD_OK)
   1093   1.31    bouyer 					continue;
   1094   1.31    bouyer 			if (!printed) {
   1095   1.31    bouyer 				printf("%s DMA mode %d", sep, i);
   1096   1.31    bouyer 				sep = ",";
   1097   1.31    bouyer 				printed = 1;
   1098   1.31    bouyer 			}
   1099   1.31    bouyer 			if (wdc->cap & WDC_CAPABILITY_DMA) {
   1100   1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
   1101   1.52    bouyer 				    wdc->DMA_cap < i)
   1102   1.31    bouyer 					continue;
   1103   1.31    bouyer 				drvp->DMA_mode = i;
   1104   1.48    bouyer 				drvp->DMA_cap = i;
   1105   1.31    bouyer 				drvp->drive_flags |= DRIVE_DMA;
   1106   1.31    bouyer 			}
   1107    1.2    bouyer 			break;
   1108    1.2    bouyer 		}
   1109   1.31    bouyer 		if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
   1110   1.71    bouyer 			printed = 0;
   1111   1.31    bouyer 			for (i = 7; i >= 0; i--) {
   1112   1.31    bouyer 				if ((params.atap_udmamode_supp & (1 << i))
   1113   1.31    bouyer 				    == 0)
   1114   1.31    bouyer 					continue;
   1115   1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
   1116   1.31    bouyer 				    (wdc->cap & WDC_CAPABILITY_UDMA))
   1117   1.31    bouyer 					if (ata_set_mode(drvp, 0x40 | i,
   1118   1.31    bouyer 					    AT_POLL) != CMD_OK)
   1119   1.31    bouyer 						continue;
   1120   1.71    bouyer 				if (!printed) {
   1121   1.71    bouyer 					printf("%s Ultra-DMA mode %d", sep, i);
   1122   1.93  wrstuden 					if (i == 2)
   1123   1.93  wrstuden 						printf(" (Ultra/33)");
   1124   1.93  wrstuden 					else if (i == 4)
   1125   1.93  wrstuden 						printf(" (Ultra/66)");
   1126   1.93  wrstuden 					else if (i == 5)
   1127   1.93  wrstuden 						printf(" (Ultra/100)");
   1128   1.71    bouyer 					sep = ",";
   1129   1.71    bouyer 					printed = 1;
   1130   1.71    bouyer 				}
   1131   1.31    bouyer 				if (wdc->cap & WDC_CAPABILITY_UDMA) {
   1132   1.50    bouyer 					if ((wdc->cap & WDC_CAPABILITY_MODE) &&
   1133   1.52    bouyer 					    wdc->UDMA_cap < i)
   1134   1.50    bouyer 						continue;
   1135   1.31    bouyer 					drvp->UDMA_mode = i;
   1136   1.48    bouyer 					drvp->UDMA_cap = i;
   1137   1.31    bouyer 					drvp->drive_flags |= DRIVE_UDMA;
   1138   1.31    bouyer 				}
   1139   1.31    bouyer 				break;
   1140   1.31    bouyer 			}
   1141   1.31    bouyer 		}
   1142   1.31    bouyer 		printf("\n");
   1143   1.55    bouyer 	}
   1144   1.55    bouyer 
   1145   1.55    bouyer 	/* Try to guess ATA version here, if it didn't get reported */
   1146   1.55    bouyer 	if (drvp->ata_vers == 0) {
   1147   1.55    bouyer 		if (drvp->drive_flags & DRIVE_UDMA)
   1148   1.55    bouyer 			drvp->ata_vers = 4; /* should be at last ATA-4 */
   1149   1.55    bouyer 		else if (drvp->PIO_cap > 2)
   1150   1.55    bouyer 			drvp->ata_vers = 2; /* should be at last ATA-2 */
   1151   1.48    bouyer 	}
   1152   1.48    bouyer 	cf_flags = drv_dev->dv_cfdata->cf_flags;
   1153   1.48    bouyer 	if (cf_flags & ATA_CONFIG_PIO_SET) {
   1154   1.48    bouyer 		drvp->PIO_mode =
   1155   1.48    bouyer 		    (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
   1156   1.48    bouyer 		drvp->drive_flags |= DRIVE_MODE;
   1157   1.48    bouyer 	}
   1158   1.48    bouyer 	if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
   1159   1.48    bouyer 		/* don't care about DMA modes */
   1160   1.48    bouyer 		return;
   1161   1.48    bouyer 	}
   1162   1.48    bouyer 	if (cf_flags & ATA_CONFIG_DMA_SET) {
   1163   1.48    bouyer 		if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
   1164   1.48    bouyer 		    ATA_CONFIG_DMA_DISABLE) {
   1165   1.48    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1166   1.48    bouyer 		} else {
   1167   1.48    bouyer 			drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
   1168   1.48    bouyer 			    ATA_CONFIG_DMA_OFF;
   1169   1.48    bouyer 			drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
   1170   1.48    bouyer 		}
   1171  1.101    bouyer 	}
   1172  1.101    bouyer 	if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
   1173  1.101    bouyer 		/* don't care about UDMA modes */
   1174  1.101    bouyer 		return;
   1175   1.48    bouyer 	}
   1176   1.48    bouyer 	if (cf_flags & ATA_CONFIG_UDMA_SET) {
   1177   1.48    bouyer 		if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
   1178   1.48    bouyer 		    ATA_CONFIG_UDMA_DISABLE) {
   1179   1.48    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1180   1.48    bouyer 		} else {
   1181   1.48    bouyer 			drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
   1182   1.48    bouyer 			    ATA_CONFIG_UDMA_OFF;
   1183   1.48    bouyer 			drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
   1184   1.48    bouyer 		}
   1185    1.2    bouyer 	}
   1186   1.54    bouyer }
   1187   1.54    bouyer 
   1188   1.54    bouyer /*
   1189   1.56    bouyer  * downgrade the transfer mode of a drive after an error. return 1 if
   1190   1.54    bouyer  * downgrade was possible, 0 otherwise.
   1191   1.54    bouyer  */
   1192   1.54    bouyer int
   1193   1.54    bouyer wdc_downgrade_mode(drvp)
   1194   1.54    bouyer 	struct ata_drive_datas *drvp;
   1195   1.54    bouyer {
   1196   1.54    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1197   1.54    bouyer 	struct device *drv_dev = drvp->drv_softc;
   1198   1.54    bouyer 	struct wdc_softc *wdc = chp->wdc;
   1199   1.54    bouyer 	int cf_flags = drv_dev->dv_cfdata->cf_flags;
   1200   1.54    bouyer 
   1201   1.54    bouyer 	/* if drive or controller don't know its mode, we can't do much */
   1202   1.54    bouyer 	if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
   1203   1.54    bouyer 	    (wdc->cap & WDC_CAPABILITY_MODE) == 0)
   1204   1.54    bouyer 		return 0;
   1205   1.54    bouyer 	/* current drive mode was set by a config flag, let it this way */
   1206   1.54    bouyer 	if ((cf_flags & ATA_CONFIG_PIO_SET) ||
   1207   1.54    bouyer 	    (cf_flags & ATA_CONFIG_DMA_SET) ||
   1208   1.54    bouyer 	    (cf_flags & ATA_CONFIG_UDMA_SET))
   1209   1.54    bouyer 		return 0;
   1210   1.54    bouyer 
   1211   1.61    bouyer 	/*
   1212   1.73    bouyer 	 * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
   1213   1.73    bouyer 	 * Maybe we didn't properly notice the cable type
   1214   1.78    bouyer 	 * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
   1215   1.78    bouyer 	 * It helps in some cases.
   1216   1.73    bouyer 	 */
   1217   1.78    bouyer 	if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
   1218   1.78    bouyer 		drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
   1219   1.78    bouyer 		printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
   1220   1.73    bouyer 		    drv_dev->dv_xname, drvp->UDMA_mode);
   1221   1.73    bouyer 	}
   1222   1.73    bouyer 
   1223   1.73    bouyer 	/*
   1224   1.61    bouyer 	 * If we were using ultra-DMA, don't downgrade to multiword DMA
   1225   1.61    bouyer 	 * if we noticed a CRC error. It has been noticed that CRC errors
   1226   1.61    bouyer 	 * in ultra-DMA lead to silent data corruption in multiword DMA.
   1227   1.61    bouyer 	 * Data corruption is less likely to occur in PIO mode.
   1228   1.61    bouyer 	 */
   1229   1.73    bouyer 	else if ((drvp->drive_flags & DRIVE_UDMA) &&
   1230   1.61    bouyer 	    (drvp->drive_flags & DRIVE_DMAERR) == 0) {
   1231   1.54    bouyer 		drvp->drive_flags &= ~DRIVE_UDMA;
   1232   1.54    bouyer 		drvp->drive_flags |= DRIVE_DMA;
   1233   1.54    bouyer 		drvp->DMA_mode = drvp->DMA_cap;
   1234   1.56    bouyer 		printf("%s: transfer error, downgrading to DMA mode %d\n",
   1235   1.54    bouyer 		    drv_dev->dv_xname, drvp->DMA_mode);
   1236   1.61    bouyer 	} else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   1237   1.61    bouyer 		drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1238   1.54    bouyer 		drvp->PIO_mode = drvp->PIO_cap;
   1239   1.56    bouyer 		printf("%s: transfer error, downgrading to PIO mode %d\n",
   1240   1.54    bouyer 		    drv_dev->dv_xname, drvp->PIO_mode);
   1241   1.54    bouyer 	} else /* already using PIO, can't downgrade */
   1242   1.54    bouyer 		return 0;
   1243   1.54    bouyer 
   1244   1.54    bouyer 	wdc->set_modes(chp);
   1245   1.54    bouyer 	/* reset the channel, which will shedule all drives for setup */
   1246   1.54    bouyer 	wdc_reset_channel(drvp);
   1247   1.54    bouyer 	return 1;
   1248    1.2    bouyer }
   1249    1.2    bouyer 
   1250    1.2    bouyer int
   1251   1.31    bouyer wdc_exec_command(drvp, wdc_c)
   1252   1.31    bouyer 	struct ata_drive_datas *drvp;
   1253   1.31    bouyer 	struct wdc_command *wdc_c;
   1254   1.31    bouyer {
   1255   1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1256    1.2    bouyer 	struct wdc_xfer *xfer;
   1257   1.31    bouyer 	int s, ret;
   1258    1.2    bouyer 
   1259   1.34    bouyer 	WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
   1260   1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
   1261   1.34    bouyer 	    DEBUG_FUNCS);
   1262    1.2    bouyer 
   1263   1.31    bouyer 	/* set up an xfer and queue. Wait for completion */
   1264   1.31    bouyer 	xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
   1265   1.31    bouyer 	    WDC_NOSLEEP);
   1266   1.31    bouyer 	if (xfer == NULL) {
   1267   1.31    bouyer 		return WDC_TRY_AGAIN;
   1268   1.31    bouyer 	 }
   1269    1.2    bouyer 
   1270   1.98     bjh21 	if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
   1271   1.98     bjh21 		wdc_c->flags |= AT_POLL;
   1272   1.31    bouyer 	if (wdc_c->flags & AT_POLL)
   1273   1.31    bouyer 		xfer->c_flags |= C_POLL;
   1274   1.31    bouyer 	xfer->drive = drvp->drive;
   1275   1.31    bouyer 	xfer->databuf = wdc_c->data;
   1276   1.31    bouyer 	xfer->c_bcount = wdc_c->bcount;
   1277   1.31    bouyer 	xfer->cmd = wdc_c;
   1278   1.31    bouyer 	xfer->c_start = __wdccommand_start;
   1279   1.31    bouyer 	xfer->c_intr = __wdccommand_intr;
   1280   1.75     enami 	xfer->c_kill_xfer = __wdccommand_done;
   1281    1.2    bouyer 
   1282   1.31    bouyer 	s = splbio();
   1283   1.31    bouyer 	wdc_exec_xfer(chp, xfer);
   1284   1.31    bouyer #ifdef DIAGNOSTIC
   1285   1.31    bouyer 	if ((wdc_c->flags & AT_POLL) != 0 &&
   1286   1.31    bouyer 	    (wdc_c->flags & AT_DONE) == 0)
   1287   1.31    bouyer 		panic("wdc_exec_command: polled command not done\n");
   1288    1.2    bouyer #endif
   1289   1.31    bouyer 	if (wdc_c->flags & AT_DONE) {
   1290   1.31    bouyer 		ret = WDC_COMPLETE;
   1291   1.31    bouyer 	} else {
   1292   1.31    bouyer 		if (wdc_c->flags & AT_WAIT) {
   1293   1.69    bouyer 			while ((wdc_c->flags & AT_DONE) == 0) {
   1294   1.69    bouyer 				tsleep(wdc_c, PRIBIO, "wdccmd", 0);
   1295   1.69    bouyer 			}
   1296   1.31    bouyer 			ret = WDC_COMPLETE;
   1297   1.31    bouyer 		} else {
   1298   1.31    bouyer 			ret = WDC_QUEUED;
   1299    1.2    bouyer 		}
   1300    1.2    bouyer 	}
   1301   1.31    bouyer 	splx(s);
   1302   1.31    bouyer 	return ret;
   1303    1.2    bouyer }
   1304    1.2    bouyer 
   1305    1.2    bouyer void
   1306   1.31    bouyer __wdccommand_start(chp, xfer)
   1307   1.31    bouyer 	struct channel_softc *chp;
   1308    1.2    bouyer 	struct wdc_xfer *xfer;
   1309   1.31    bouyer {
   1310   1.31    bouyer 	int drive = xfer->drive;
   1311   1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1312   1.31    bouyer 
   1313   1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
   1314   1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
   1315   1.34    bouyer 	    DEBUG_FUNCS);
   1316   1.31    bouyer 
   1317   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1318   1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1319   1.79    bouyer 	if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ, wdc_c->r_st_bmask,
   1320   1.31    bouyer 	    wdc_c->timeout) != 0) {
   1321   1.31    bouyer 		wdc_c->flags |= AT_TIMEOU;
   1322   1.31    bouyer 		__wdccommand_done(chp, xfer);
   1323   1.53    bouyer 		return;
   1324   1.31    bouyer 	}
   1325   1.31    bouyer 	wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
   1326   1.31    bouyer 	    wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
   1327   1.31    bouyer 	if ((wdc_c->flags & AT_POLL) == 0) {
   1328   1.31    bouyer 		chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
   1329   1.81   thorpej 		callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
   1330   1.81   thorpej 		    wdctimeout, chp);
   1331   1.31    bouyer 		return;
   1332    1.2    bouyer 	}
   1333    1.2    bouyer 	/*
   1334   1.31    bouyer 	 * Polled command. Wait for drive ready or drq. Done in intr().
   1335   1.31    bouyer 	 * Wait for at last 400ns for status bit to be valid.
   1336    1.2    bouyer 	 */
   1337   1.31    bouyer 	delay(10);
   1338   1.66    bouyer 	__wdccommand_intr(chp, xfer, 0);
   1339    1.2    bouyer }
   1340    1.2    bouyer 
   1341    1.2    bouyer int
   1342   1.66    bouyer __wdccommand_intr(chp, xfer, irq)
   1343   1.31    bouyer 	struct channel_softc *chp;
   1344   1.31    bouyer 	struct wdc_xfer *xfer;
   1345   1.66    bouyer 	int irq;
   1346    1.2    bouyer {
   1347   1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1348   1.31    bouyer 	int bcount = wdc_c->bcount;
   1349   1.31    bouyer 	char *data = wdc_c->data;
   1350   1.31    bouyer 
   1351   1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
   1352   1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
   1353   1.31    bouyer 	if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
   1354   1.66    bouyer 	     (irq == 0)  ? wdc_c->timeout : 0)) {
   1355   1.66    bouyer 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1356   1.63    bouyer 			return 0; /* IRQ was not for us */
   1357   1.63    bouyer 		wdc_c->flags |= AT_TIMEOU;
   1358   1.31    bouyer 		__wdccommand_done(chp, xfer);
   1359    1.2    bouyer 		return 1;
   1360    1.2    bouyer 	}
   1361   1.91    bouyer 	if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
   1362   1.91    bouyer 		chp->wdc->irqack(chp);
   1363   1.31    bouyer 	if (wdc_c->flags & AT_READ) {
   1364   1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
   1365   1.31    bouyer 			bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
   1366   1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1367   1.31    bouyer 			data += bcount & 0xfffffffc;
   1368   1.31    bouyer 			bcount = bcount & 0x03;
   1369   1.31    bouyer 		}
   1370   1.31    bouyer 		if (bcount > 0)
   1371   1.31    bouyer 			bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
   1372   1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
   1373   1.31    bouyer 	} else if (wdc_c->flags & AT_WRITE) {
   1374   1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
   1375   1.31    bouyer 			bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
   1376   1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1377   1.31    bouyer 			data += bcount & 0xfffffffc;
   1378   1.31    bouyer 			bcount = bcount & 0x03;
   1379   1.31    bouyer 		}
   1380   1.31    bouyer 		if (bcount > 0)
   1381   1.31    bouyer 			bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
   1382   1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
   1383    1.2    bouyer 	}
   1384   1.31    bouyer 	__wdccommand_done(chp, xfer);
   1385   1.31    bouyer 	return 1;
   1386    1.2    bouyer }
   1387    1.2    bouyer 
   1388    1.2    bouyer void
   1389   1.31    bouyer __wdccommand_done(chp, xfer)
   1390   1.31    bouyer 	struct channel_softc *chp;
   1391   1.31    bouyer 	struct wdc_xfer *xfer;
   1392    1.2    bouyer {
   1393   1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1394    1.2    bouyer 
   1395   1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
   1396   1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
   1397   1.70    bouyer 
   1398   1.81   thorpej 	callout_stop(&chp->ch_callout);
   1399   1.70    bouyer 
   1400   1.31    bouyer 	if (chp->ch_status & WDCS_DWF)
   1401   1.31    bouyer 		wdc_c->flags |= AT_DF;
   1402   1.31    bouyer 	if (chp->ch_status & WDCS_ERR) {
   1403   1.31    bouyer 		wdc_c->flags |= AT_ERROR;
   1404   1.31    bouyer 		wdc_c->r_error = chp->ch_error;
   1405   1.31    bouyer 	}
   1406   1.31    bouyer 	wdc_c->flags |= AT_DONE;
   1407   1.80     enami 	if ((wdc_c->flags & AT_READREG) != 0 &&
   1408   1.80     enami 	    (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
   1409   1.75     enami 	    (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
   1410   1.46      kenh 		wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1411   1.46      kenh 						 wd_sdh);
   1412   1.46      kenh 		wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1413   1.46      kenh 						wd_cyl_hi) << 8;
   1414   1.46      kenh 		wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1415   1.46      kenh 						 wd_cyl_lo);
   1416   1.46      kenh 		wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1417   1.46      kenh 						   wd_sector);
   1418   1.46      kenh 		wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1419   1.46      kenh 						  wd_seccnt);
   1420   1.46      kenh 		wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1421   1.46      kenh 						  wd_error);
   1422   1.46      kenh 		wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1423   1.46      kenh 						    wd_precomp);
   1424   1.46      kenh 	}
   1425   1.31    bouyer 	wdc_free_xfer(chp, xfer);
   1426   1.71    bouyer 	if (wdc_c->flags & AT_WAIT)
   1427   1.71    bouyer 		wakeup(wdc_c);
   1428   1.71    bouyer 	else if (wdc_c->callback)
   1429   1.71    bouyer 		wdc_c->callback(wdc_c->callback_arg);
   1430   1.45  drochner 	wdcstart(chp);
   1431   1.31    bouyer 	return;
   1432    1.2    bouyer }
   1433    1.2    bouyer 
   1434    1.2    bouyer /*
   1435   1.31    bouyer  * Send a command. The drive should be ready.
   1436    1.2    bouyer  * Assumes interrupts are blocked.
   1437    1.2    bouyer  */
   1438   1.31    bouyer void
   1439   1.31    bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
   1440   1.31    bouyer 	struct channel_softc *chp;
   1441   1.31    bouyer 	u_int8_t drive;
   1442   1.31    bouyer 	u_int8_t command;
   1443   1.31    bouyer 	u_int16_t cylin;
   1444   1.31    bouyer 	u_int8_t head, sector, count, precomp;
   1445   1.31    bouyer {
   1446   1.31    bouyer 	WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
   1447   1.31    bouyer 	    "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
   1448   1.31    bouyer 	    chp->channel, drive, command, cylin, head, sector, count, precomp),
   1449   1.31    bouyer 	    DEBUG_FUNCS);
   1450   1.31    bouyer 
   1451   1.31    bouyer 	/* Select drive, head, and addressing mode. */
   1452   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1453   1.31    bouyer 	    WDSD_IBM | (drive << 4) | head);
   1454   1.31    bouyer 	/* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
   1455   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
   1456   1.31    bouyer 	    precomp);
   1457   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
   1458   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
   1459   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
   1460   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
   1461    1.2    bouyer 
   1462   1.31    bouyer 	/* Send command. */
   1463   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1464   1.31    bouyer 	return;
   1465    1.2    bouyer }
   1466    1.2    bouyer 
   1467    1.2    bouyer /*
   1468   1.31    bouyer  * Simplified version of wdccommand().  Unbusy/ready/drq must be
   1469   1.31    bouyer  * tested by the caller.
   1470    1.2    bouyer  */
   1471   1.31    bouyer void
   1472   1.31    bouyer wdccommandshort(chp, drive, command)
   1473   1.31    bouyer 	struct channel_softc *chp;
   1474   1.31    bouyer 	int drive;
   1475   1.31    bouyer 	int command;
   1476    1.2    bouyer {
   1477    1.2    bouyer 
   1478   1.31    bouyer 	WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
   1479   1.31    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
   1480   1.31    bouyer 	    DEBUG_FUNCS);
   1481    1.2    bouyer 
   1482   1.31    bouyer 	/* Select drive. */
   1483   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1484   1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1485    1.2    bouyer 
   1486   1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1487   1.31    bouyer }
   1488    1.2    bouyer 
   1489   1.31    bouyer /* Add a command to the queue and start controller. Must be called at splbio */
   1490    1.2    bouyer 
   1491    1.2    bouyer void
   1492   1.31    bouyer wdc_exec_xfer(chp, xfer)
   1493   1.31    bouyer 	struct channel_softc *chp;
   1494    1.2    bouyer 	struct wdc_xfer *xfer;
   1495    1.2    bouyer {
   1496   1.33    bouyer 	WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
   1497   1.33    bouyer 	    chp->channel, xfer->drive), DEBUG_XFERS);
   1498    1.2    bouyer 
   1499   1.31    bouyer 	/* complete xfer setup */
   1500   1.49    bouyer 	xfer->chp = chp;
   1501    1.2    bouyer 
   1502   1.31    bouyer 	/*
   1503   1.31    bouyer 	 * If we are a polled command, and the list is not empty,
   1504   1.31    bouyer 	 * we are doing a dump. Drop the list to allow the polled command
   1505   1.31    bouyer 	 * to complete, we're going to reboot soon anyway.
   1506   1.31    bouyer 	 */
   1507   1.31    bouyer 	if ((xfer->c_flags & C_POLL) != 0 &&
   1508   1.31    bouyer 	    chp->ch_queue->sc_xfer.tqh_first != NULL) {
   1509   1.31    bouyer 		TAILQ_INIT(&chp->ch_queue->sc_xfer);
   1510   1.31    bouyer 	}
   1511    1.2    bouyer 	/* insert at the end of command list */
   1512   1.31    bouyer 	TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
   1513   1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
   1514   1.33    bouyer 	    chp->ch_flags), DEBUG_XFERS);
   1515   1.45  drochner 	wdcstart(chp);
   1516   1.31    bouyer }
   1517    1.2    bouyer 
   1518    1.2    bouyer struct wdc_xfer *
   1519    1.2    bouyer wdc_get_xfer(flags)
   1520    1.2    bouyer 	int flags;
   1521    1.2    bouyer {
   1522    1.2    bouyer 	struct wdc_xfer *xfer;
   1523   1.72    bouyer 	int s;
   1524    1.2    bouyer 
   1525   1.72    bouyer 	s = splbio();
   1526   1.71    bouyer 	xfer = pool_get(&wdc_xfer_pool,
   1527   1.71    bouyer 	    ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
   1528   1.72    bouyer 	splx(s);
   1529   1.99       chs 	if (xfer != NULL) {
   1530   1.99       chs 		memset(xfer, 0, sizeof(struct wdc_xfer));
   1531   1.99       chs 	}
   1532    1.2    bouyer 	return xfer;
   1533    1.2    bouyer }
   1534    1.2    bouyer 
   1535    1.2    bouyer void
   1536   1.31    bouyer wdc_free_xfer(chp, xfer)
   1537   1.31    bouyer 	struct channel_softc *chp;
   1538    1.2    bouyer 	struct wdc_xfer *xfer;
   1539    1.2    bouyer {
   1540   1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
   1541    1.2    bouyer 	int s;
   1542    1.2    bouyer 
   1543   1.31    bouyer 	if (wdc->cap & WDC_CAPABILITY_HWLOCK)
   1544   1.31    bouyer 		(*wdc->free_hw)(chp);
   1545    1.2    bouyer 	s = splbio();
   1546   1.31    bouyer 	chp->ch_flags &= ~WDCF_ACTIVE;
   1547   1.31    bouyer 	TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
   1548   1.72    bouyer 	pool_put(&wdc_xfer_pool, xfer);
   1549    1.2    bouyer 	splx(s);
   1550   1.75     enami }
   1551   1.75     enami 
   1552   1.75     enami /*
   1553   1.75     enami  * Kill off all pending xfers for a channel_softc.
   1554   1.75     enami  *
   1555   1.75     enami  * Must be called at splbio().
   1556   1.75     enami  */
   1557   1.75     enami void
   1558   1.75     enami wdc_kill_pending(chp)
   1559   1.75     enami 	struct channel_softc *chp;
   1560   1.75     enami {
   1561   1.75     enami 	struct wdc_xfer *xfer;
   1562   1.75     enami 
   1563   1.75     enami 	while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
   1564   1.75     enami 		chp = xfer->chp;
   1565   1.75     enami 		(*xfer->c_kill_xfer)(chp, xfer);
   1566   1.75     enami 	}
   1567    1.2    bouyer }
   1568    1.2    bouyer 
   1569   1.31    bouyer static void
   1570   1.31    bouyer __wdcerror(chp, msg)
   1571   1.31    bouyer 	struct channel_softc *chp;
   1572    1.2    bouyer 	char *msg;
   1573    1.2    bouyer {
   1574   1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
   1575   1.88       mrg 
   1576    1.2    bouyer 	if (xfer == NULL)
   1577   1.31    bouyer 		printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
   1578   1.31    bouyer 		    msg);
   1579    1.2    bouyer 	else
   1580   1.31    bouyer 		printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
   1581   1.49    bouyer 		    chp->channel, xfer->drive, msg);
   1582    1.2    bouyer }
   1583    1.2    bouyer 
   1584    1.2    bouyer /*
   1585    1.2    bouyer  * the bit bucket
   1586    1.2    bouyer  */
   1587    1.2    bouyer void
   1588   1.31    bouyer wdcbit_bucket(chp, size)
   1589   1.31    bouyer 	struct channel_softc *chp;
   1590    1.2    bouyer 	int size;
   1591    1.2    bouyer {
   1592    1.2    bouyer 
   1593   1.12       cgd 	for (; size >= 2; size -= 2)
   1594   1.31    bouyer 		(void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1595   1.12       cgd 	if (size)
   1596   1.31    bouyer 		(void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1597   1.44   thorpej }
   1598   1.44   thorpej 
   1599   1.44   thorpej int
   1600   1.44   thorpej wdc_addref(chp)
   1601   1.44   thorpej 	struct channel_softc *chp;
   1602   1.44   thorpej {
   1603   1.44   thorpej 	struct wdc_softc *wdc = chp->wdc;
   1604   1.96    bouyer 	struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
   1605   1.44   thorpej 	int s, error = 0;
   1606   1.44   thorpej 
   1607   1.44   thorpej 	s = splbio();
   1608   1.96    bouyer 	if (adapt->adapt_refcnt++ == 0 &&
   1609   1.96    bouyer 	    adapt->adapt_enable != NULL) {
   1610   1.96    bouyer 		error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
   1611   1.44   thorpej 		if (error)
   1612   1.96    bouyer 			adapt->adapt_refcnt--;
   1613   1.44   thorpej 	}
   1614   1.44   thorpej 	splx(s);
   1615   1.44   thorpej 	return (error);
   1616   1.44   thorpej }
   1617   1.44   thorpej 
   1618   1.44   thorpej void
   1619   1.44   thorpej wdc_delref(chp)
   1620   1.44   thorpej 	struct channel_softc *chp;
   1621   1.44   thorpej {
   1622   1.44   thorpej 	struct wdc_softc *wdc = chp->wdc;
   1623   1.96    bouyer 	struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
   1624   1.44   thorpej 	int s;
   1625   1.44   thorpej 
   1626   1.44   thorpej 	s = splbio();
   1627   1.96    bouyer 	if (adapt->adapt_refcnt-- == 1 &&
   1628   1.96    bouyer 	    adapt->adapt_enable != NULL)
   1629   1.96    bouyer 		(void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
   1630   1.44   thorpej 	splx(s);
   1631   1.93  wrstuden }
   1632   1.93  wrstuden 
   1633   1.93  wrstuden void
   1634   1.93  wrstuden wdc_print_modes(struct channel_softc *chp)
   1635   1.93  wrstuden {
   1636   1.93  wrstuden 	int drive;
   1637   1.93  wrstuden 	struct ata_drive_datas *drvp;
   1638   1.93  wrstuden 
   1639   1.93  wrstuden 	for (drive = 0; drive < 2; drive++) {
   1640   1.93  wrstuden 		drvp = &chp->ch_drive[drive];
   1641   1.93  wrstuden 		if ((drvp->drive_flags & DRIVE) == 0)
   1642   1.93  wrstuden 			continue;
   1643   1.93  wrstuden 		printf("%s(%s:%d:%d): using PIO mode %d",
   1644   1.93  wrstuden 			drvp->drv_softc->dv_xname,
   1645   1.93  wrstuden 			chp->wdc->sc_dev.dv_xname,
   1646   1.93  wrstuden 			chp->channel, drive, drvp->PIO_mode);
   1647   1.93  wrstuden 		if (drvp->drive_flags & DRIVE_DMA)
   1648   1.93  wrstuden 			printf(", DMA mode %d", drvp->DMA_mode);
   1649   1.93  wrstuden 		if (drvp->drive_flags & DRIVE_UDMA) {
   1650   1.93  wrstuden 			printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
   1651   1.93  wrstuden 			if (drvp->UDMA_mode == 2)
   1652   1.93  wrstuden 				printf(" (Ultra/33)");
   1653   1.93  wrstuden 			else if (drvp->UDMA_mode == 4)
   1654   1.93  wrstuden 				printf(" (Ultra/66)");
   1655   1.93  wrstuden 			else if (drvp->UDMA_mode == 5)
   1656   1.93  wrstuden 				printf(" (Ultra/100)");
   1657   1.93  wrstuden 		}
   1658   1.93  wrstuden 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
   1659   1.93  wrstuden 			printf(" (using DMA data transfers)");
   1660   1.93  wrstuden 		printf("\n");
   1661   1.93  wrstuden 	}
   1662    1.2    bouyer }
   1663