wdc.c revision 1.105 1 1.105 enami /* $NetBSD: wdc.c,v 1.105 2001/12/03 11:07:34 enami Exp $ */
2 1.31 bouyer
3 1.31 bouyer
4 1.31 bouyer /*
5 1.104 bouyer * Copyright (c) 1998, 2001 Manuel Bouyer. All rights reserved.
6 1.31 bouyer *
7 1.31 bouyer * Redistribution and use in source and binary forms, with or without
8 1.31 bouyer * modification, are permitted provided that the following conditions
9 1.31 bouyer * are met:
10 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.31 bouyer * notice, this list of conditions and the following disclaimer.
12 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.31 bouyer * documentation and/or other materials provided with the distribution.
15 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.31 bouyer * must display the following acknowledgement:
17 1.31 bouyer * This product includes software developed by Manuel Bouyer.
18 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
19 1.31 bouyer * derived from this software without specific prior written permission.
20 1.31 bouyer *
21 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.31 bouyer */
32 1.2 bouyer
33 1.27 mycroft /*-
34 1.27 mycroft * Copyright (c) 1998 The NetBSD Foundation, Inc.
35 1.27 mycroft * All rights reserved.
36 1.2 bouyer *
37 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
38 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
39 1.12 cgd *
40 1.2 bouyer * Redistribution and use in source and binary forms, with or without
41 1.2 bouyer * modification, are permitted provided that the following conditions
42 1.2 bouyer * are met:
43 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
44 1.2 bouyer * notice, this list of conditions and the following disclaimer.
45 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
46 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
47 1.2 bouyer * documentation and/or other materials provided with the distribution.
48 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
49 1.2 bouyer * must display the following acknowledgement:
50 1.27 mycroft * This product includes software developed by the NetBSD
51 1.27 mycroft * Foundation, Inc. and its contributors.
52 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
53 1.27 mycroft * contributors may be used to endorse or promote products derived
54 1.27 mycroft * from this software without specific prior written permission.
55 1.2 bouyer *
56 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
57 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
58 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
59 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
60 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
61 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
62 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
63 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
64 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
65 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
66 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
67 1.2 bouyer */
68 1.2 bouyer
69 1.12 cgd /*
70 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
71 1.31 bouyer *
72 1.12 cgd */
73 1.100 lukem
74 1.100 lukem #include <sys/cdefs.h>
75 1.105 enami __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.105 2001/12/03 11:07:34 enami Exp $");
76 1.12 cgd
77 1.59 hubertf #ifndef WDCDEBUG
78 1.31 bouyer #define WDCDEBUG
79 1.59 hubertf #endif /* WDCDEBUG */
80 1.31 bouyer
81 1.2 bouyer #include <sys/param.h>
82 1.2 bouyer #include <sys/systm.h>
83 1.2 bouyer #include <sys/kernel.h>
84 1.2 bouyer #include <sys/conf.h>
85 1.2 bouyer #include <sys/buf.h>
86 1.31 bouyer #include <sys/device.h>
87 1.2 bouyer #include <sys/malloc.h>
88 1.71 bouyer #include <sys/pool.h>
89 1.2 bouyer #include <sys/syslog.h>
90 1.2 bouyer #include <sys/proc.h>
91 1.2 bouyer
92 1.2 bouyer #include <machine/intr.h>
93 1.2 bouyer #include <machine/bus.h>
94 1.2 bouyer
95 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
96 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
97 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
98 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
99 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
100 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
101 1.16 sakamoto
102 1.103 bouyer #include <dev/ata/atavar.h>
103 1.102 bouyer #include <dev/ata/wdvar.h>
104 1.31 bouyer #include <dev/ata/atareg.h>
105 1.12 cgd #include <dev/ic/wdcreg.h>
106 1.12 cgd #include <dev/ic/wdcvar.h>
107 1.31 bouyer
108 1.2 bouyer #include "atapibus.h"
109 1.2 bouyer
110 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
111 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
112 1.2 bouyer #if 0
113 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
114 1.2 bouyer #define WDCNDELAY_DEBUG 50
115 1.2 bouyer #endif
116 1.2 bouyer
117 1.71 bouyer struct pool wdc_xfer_pool;
118 1.2 bouyer
119 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
120 1.102 bouyer
121 1.31 bouyer static void __wdcerror __P((struct channel_softc*, char *));
122 1.31 bouyer static int __wdcwait_reset __P((struct channel_softc *, int));
123 1.31 bouyer void __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
124 1.31 bouyer void __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
125 1.66 bouyer int __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
126 1.31 bouyer int wdprint __P((void *, const char *));
127 1.31 bouyer
128 1.31 bouyer #define DEBUG_INTR 0x01
129 1.31 bouyer #define DEBUG_XFERS 0x02
130 1.31 bouyer #define DEBUG_STATUS 0x04
131 1.31 bouyer #define DEBUG_FUNCS 0x08
132 1.31 bouyer #define DEBUG_PROBE 0x10
133 1.74 enami #define DEBUG_DETACH 0x20
134 1.87 bouyer #define DEBUG_DELAY 0x40
135 1.31 bouyer #ifdef WDCDEBUG
136 1.32 bouyer int wdcdebug_mask = 0;
137 1.31 bouyer int wdc_nxfer = 0;
138 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
139 1.2 bouyer #else
140 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
141 1.2 bouyer #endif
142 1.2 bouyer
143 1.31 bouyer int
144 1.31 bouyer wdprint(aux, pnp)
145 1.31 bouyer void *aux;
146 1.31 bouyer const char *pnp;
147 1.31 bouyer {
148 1.102 bouyer struct ata_device *adev = aux;
149 1.31 bouyer if (pnp)
150 1.31 bouyer printf("drive at %s", pnp);
151 1.102 bouyer printf(" channel %d drive %d", adev->adev_channel,
152 1.102 bouyer adev->adev_drv_data->drive);
153 1.31 bouyer return (UNCONF);
154 1.31 bouyer }
155 1.31 bouyer
156 1.31 bouyer /* Test to see controller with at last one attached drive is there.
157 1.31 bouyer * Returns a bit for each possible drive found (0x01 for drive 0,
158 1.31 bouyer * 0x02 for drive 1).
159 1.31 bouyer * Logic:
160 1.31 bouyer * - If a status register is at 0xff, assume there is no drive here
161 1.97 bjh21 * (ISA has pull-up resistors). Similarly if the status register has
162 1.97 bjh21 * the value we last wrote to the bus (for IDE interfaces without pullups).
163 1.97 bjh21 * If no drive at all -> return.
164 1.31 bouyer * - reset the controller, wait for it to complete (may take up to 31s !).
165 1.31 bouyer * If timeout -> return.
166 1.31 bouyer * - test ATA/ATAPI signatures. If at last one drive found -> return.
167 1.31 bouyer * - try an ATA command on the master.
168 1.12 cgd */
169 1.31 bouyer
170 1.2 bouyer int
171 1.31 bouyer wdcprobe(chp)
172 1.31 bouyer struct channel_softc *chp;
173 1.12 cgd {
174 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
175 1.31 bouyer u_int8_t ret_value = 0x03;
176 1.31 bouyer u_int8_t drive;
177 1.94 takemura int found;
178 1.31 bouyer
179 1.31 bouyer /*
180 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
181 1.31 bouyer */
182 1.31 bouyer
183 1.43 kenh if (chp->wdc == NULL ||
184 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
185 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
186 1.43 kenh WDSD_IBM);
187 1.65 bouyer delay(10);
188 1.43 kenh st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
189 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
190 1.43 kenh WDSD_IBM | 0x10);
191 1.65 bouyer delay(10);
192 1.43 kenh st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
193 1.43 kenh
194 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
195 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
196 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
197 1.43 kenh
198 1.97 bjh21 if (st0 == 0xff || st0 == WDSD_IBM)
199 1.43 kenh ret_value &= ~0x01;
200 1.97 bjh21 if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
201 1.43 kenh ret_value &= ~0x02;
202 1.43 kenh if (ret_value == 0)
203 1.43 kenh return 0;
204 1.43 kenh }
205 1.42 thorpej
206 1.31 bouyer /* assert SRST, wait for reset to complete */
207 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
208 1.31 bouyer WDSD_IBM);
209 1.65 bouyer delay(10);
210 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
211 1.31 bouyer WDCTL_RST | WDCTL_IDS);
212 1.31 bouyer DELAY(1000);
213 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
214 1.31 bouyer WDCTL_IDS);
215 1.31 bouyer delay(1000);
216 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
217 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
218 1.65 bouyer delay(10);
219 1.31 bouyer
220 1.31 bouyer ret_value = __wdcwait_reset(chp, ret_value);
221 1.31 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
222 1.31 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
223 1.31 bouyer ret_value), DEBUG_PROBE);
224 1.26 drochner
225 1.31 bouyer /* if reset failed, there's nothing here */
226 1.31 bouyer if (ret_value == 0)
227 1.31 bouyer return 0;
228 1.2 bouyer
229 1.31 bouyer /*
230 1.31 bouyer * Test presence of drives. First test register signatures looking for
231 1.67 bouyer * ATAPI devices. If it's not an ATAPI and reset said there may be
232 1.67 bouyer * something here assume it's ATA or OLD. Ghost will be killed later in
233 1.67 bouyer * attach routine.
234 1.31 bouyer */
235 1.94 takemura found = 0;
236 1.31 bouyer for (drive = 0; drive < 2; drive++) {
237 1.31 bouyer if ((ret_value & (0x01 << drive)) == 0)
238 1.31 bouyer continue;
239 1.94 takemura if (1 < ++found && chp->wdc != NULL &&
240 1.94 takemura (chp->wdc->cap & WDC_CAPABILITY_SINGLE_DRIVE)) {
241 1.94 takemura /*
242 1.94 takemura * Ignore second drive if WDC_CAPABILITY_SINGLE_DRIVE
243 1.94 takemura * is set.
244 1.94 takemura *
245 1.94 takemura * Some CF Card (for ex. IBM MicroDrive and SanDisk)
246 1.94 takemura * doesn't seem to implement drive select command. In
247 1.94 takemura * this case, you can't eliminate ghost drive properly.
248 1.94 takemura */
249 1.94 takemura WDCDEBUG_PRINT(("%s:%d:%d: ignored.\n",
250 1.94 takemura chp->wdc->sc_dev.dv_xname,
251 1.94 takemura chp->channel, drive), DEBUG_PROBE);
252 1.94 takemura break;
253 1.94 takemura }
254 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
255 1.31 bouyer WDSD_IBM | (drive << 4));
256 1.65 bouyer delay(10);
257 1.31 bouyer /* Save registers contents */
258 1.31 bouyer sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
259 1.31 bouyer sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
260 1.31 bouyer cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
261 1.31 bouyer ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
262 1.31 bouyer
263 1.31 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
264 1.31 bouyer "cl=0x%x ch=0x%x\n",
265 1.31 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
266 1.31 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
267 1.57 bouyer /*
268 1.90 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
269 1.90 bouyer * we get wrong values here, so ignore it.
270 1.57 bouyer */
271 1.90 bouyer if (cl == 0x14 && ch == 0xeb) {
272 1.31 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
273 1.67 bouyer } else {
274 1.62 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
275 1.67 bouyer if (chp->wdc == NULL ||
276 1.67 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
277 1.67 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
278 1.2 bouyer }
279 1.7 bouyer }
280 1.31 bouyer return (ret_value);
281 1.31 bouyer }
282 1.31 bouyer
283 1.31 bouyer void
284 1.31 bouyer wdcattach(chp)
285 1.31 bouyer struct channel_softc *chp;
286 1.31 bouyer {
287 1.44 thorpej int channel_flags, ctrl_flags, i, error;
288 1.62 bouyer struct ataparams params;
289 1.62 bouyer static int inited = 0;
290 1.31 bouyer
291 1.81 thorpej callout_init(&chp->ch_callout);
292 1.81 thorpej
293 1.44 thorpej if ((error = wdc_addref(chp)) != 0) {
294 1.44 thorpej printf("%s: unable to enable controller\n",
295 1.44 thorpej chp->wdc->sc_dev.dv_xname);
296 1.44 thorpej return;
297 1.44 thorpej }
298 1.44 thorpej
299 1.74 enami if (wdcprobe(chp) == 0)
300 1.44 thorpej /* If no drives, abort attach here. */
301 1.74 enami goto out;
302 1.31 bouyer
303 1.71 bouyer /* initialise global data */
304 1.62 bouyer if (inited == 0) {
305 1.71 bouyer /* Initialize the wdc_xfer pool. */
306 1.71 bouyer pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
307 1.71 bouyer 0, 0, "wdcspl", 0, NULL, NULL, M_DEVBUF);
308 1.62 bouyer inited++;
309 1.62 bouyer }
310 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
311 1.62 bouyer
312 1.62 bouyer for (i = 0; i < 2; i++) {
313 1.62 bouyer chp->ch_drive[i].chnl_softc = chp;
314 1.62 bouyer chp->ch_drive[i].drive = i;
315 1.78 bouyer /*
316 1.78 bouyer * Init error counter so that an error withing the first xfers
317 1.78 bouyer * will trigger a downgrade
318 1.78 bouyer */
319 1.78 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
320 1.78 bouyer
321 1.62 bouyer /* If controller can't do 16bit flag the drives as 32bit */
322 1.62 bouyer if ((chp->wdc->cap &
323 1.62 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
324 1.62 bouyer WDC_CAPABILITY_DATA32)
325 1.62 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
326 1.67 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
327 1.67 bouyer continue;
328 1.62 bouyer
329 1.79 bouyer /*
330 1.79 bouyer * Wait a bit, some devices are weird just after a reset.
331 1.79 bouyer * Then issue a IDENTIFY command, to try to detect slave ghost
332 1.79 bouyer */
333 1.86 bouyer delay(100);
334 1.77 bouyer error = ata_get_params(&chp->ch_drive[i], AT_POLL, ¶ms);
335 1.86 bouyer if (error != CMD_OK) {
336 1.86 bouyer delay(1000000);
337 1.86 bouyer error = ata_get_params(&chp->ch_drive[i], AT_POLL,
338 1.86 bouyer ¶ms);
339 1.86 bouyer }
340 1.77 bouyer if (error == CMD_OK) {
341 1.67 bouyer /* If IDENTIFY succeded, this is not an OLD ctrl */
342 1.67 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
343 1.67 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
344 1.67 bouyer } else {
345 1.62 bouyer chp->ch_drive[i].drive_flags &=
346 1.62 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
347 1.77 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
348 1.67 bouyer chp->wdc->sc_dev.dv_xname,
349 1.77 bouyer chp->channel, i, error), DEBUG_PROBE);
350 1.67 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
351 1.67 bouyer continue;
352 1.68 bouyer /*
353 1.68 bouyer * Pre-ATA drive ?
354 1.68 bouyer * Test registers writability (Error register not
355 1.68 bouyer * writable, but cyllo is), then try an ATA command.
356 1.68 bouyer */
357 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
358 1.68 bouyer WDSD_IBM | (i << 4));
359 1.68 bouyer delay(10);
360 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
361 1.68 bouyer wd_error, 0x58);
362 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
363 1.68 bouyer wd_cyl_lo, 0xa5);
364 1.68 bouyer if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
365 1.68 bouyer wd_error == 0x58) ||
366 1.68 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
367 1.68 bouyer wd_cyl_lo) != 0xa5) {
368 1.68 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
369 1.68 bouyer "writability failed\n",
370 1.68 bouyer chp->wdc->sc_dev.dv_xname,
371 1.68 bouyer chp->channel, i), DEBUG_PROBE);
372 1.68 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
373 1.68 bouyer }
374 1.67 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
375 1.67 bouyer WDSD_IBM | (i << 4));
376 1.67 bouyer delay(100);
377 1.67 bouyer if (wait_for_ready(chp, 10000) != 0) {
378 1.67 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
379 1.67 bouyer chp->wdc->sc_dev.dv_xname,
380 1.67 bouyer chp->channel, i), DEBUG_PROBE);
381 1.67 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
382 1.67 bouyer continue;
383 1.67 bouyer }
384 1.67 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
385 1.67 bouyer wd_command, WDCC_RECAL);
386 1.67 bouyer if (wait_for_ready(chp, 10000) != 0) {
387 1.67 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
388 1.67 bouyer chp->wdc->sc_dev.dv_xname,
389 1.67 bouyer chp->channel, i), DEBUG_PROBE);
390 1.67 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
391 1.67 bouyer }
392 1.62 bouyer }
393 1.62 bouyer }
394 1.31 bouyer ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
395 1.31 bouyer channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
396 1.31 bouyer
397 1.31 bouyer WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
398 1.31 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
399 1.31 bouyer DEBUG_PROBE);
400 1.12 cgd
401 1.67 bouyer /* If no drives, abort here */
402 1.67 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
403 1.67 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
404 1.74 enami goto out;
405 1.67 bouyer
406 1.12 cgd /*
407 1.31 bouyer * Attach an ATAPI bus, if needed.
408 1.12 cgd */
409 1.31 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
410 1.31 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
411 1.31 bouyer #if NATAPIBUS > 0
412 1.31 bouyer wdc_atapibus_attach(chp);
413 1.31 bouyer #else
414 1.31 bouyer /*
415 1.102 bouyer * Fake the autoconfig "not configured" message
416 1.31 bouyer */
417 1.105 enami printf("atapibus at %s channel %d not configured\n",
418 1.102 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
419 1.102 bouyer chp->atapibus = NULL;
420 1.31 bouyer #endif
421 1.31 bouyer }
422 1.31 bouyer
423 1.31 bouyer for (i = 0; i < 2; i++) {
424 1.102 bouyer struct ata_device adev;
425 1.67 bouyer if ((chp->ch_drive[i].drive_flags &
426 1.67 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
427 1.31 bouyer continue;
428 1.31 bouyer }
429 1.102 bouyer memset(&adev, 0, sizeof(struct ata_device));
430 1.102 bouyer adev.adev_bustype = &wdc_ata_bustype;
431 1.102 bouyer adev.adev_channel = chp->channel;
432 1.102 bouyer adev.adev_openings = 1;
433 1.102 bouyer adev.adev_drv_data = &chp->ch_drive[i];
434 1.102 bouyer if (config_found(&chp->wdc->sc_dev, (void *)&adev, wdprint))
435 1.31 bouyer wdc_probe_caps(&chp->ch_drive[i]);
436 1.32 bouyer }
437 1.32 bouyer
438 1.32 bouyer /*
439 1.32 bouyer * reset drive_flags for unnatached devices, reset state for attached
440 1.32 bouyer * ones
441 1.32 bouyer */
442 1.32 bouyer for (i = 0; i < 2; i++) {
443 1.32 bouyer if (chp->ch_drive[i].drv_softc == NULL)
444 1.32 bouyer chp->ch_drive[i].drive_flags = 0;
445 1.32 bouyer else
446 1.32 bouyer chp->ch_drive[i].state = 0;
447 1.2 bouyer }
448 1.12 cgd
449 1.12 cgd /*
450 1.31 bouyer * Reset channel. The probe, with some combinations of ATA/ATAPI
451 1.31 bouyer * devices keep it in a mostly working, but strange state (with busy
452 1.31 bouyer * led on)
453 1.12 cgd */
454 1.31 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
455 1.95 bouyer delay(50);
456 1.31 bouyer wdcreset(chp, VERBOSE);
457 1.31 bouyer /*
458 1.31 bouyer * Read status registers to avoid spurious interrupts.
459 1.31 bouyer */
460 1.31 bouyer for (i = 1; i >= 0; i--) {
461 1.31 bouyer if (chp->ch_drive[i].drive_flags & DRIVE) {
462 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
463 1.31 bouyer wd_sdh, WDSD_IBM | (i << 4));
464 1.31 bouyer if (wait_for_unbusy(chp, 10000) < 0)
465 1.31 bouyer printf("%s:%d:%d: device busy\n",
466 1.31 bouyer chp->wdc->sc_dev.dv_xname,
467 1.31 bouyer chp->channel, i);
468 1.31 bouyer }
469 1.31 bouyer }
470 1.31 bouyer }
471 1.74 enami
472 1.74 enami out:
473 1.44 thorpej wdc_delref(chp);
474 1.74 enami }
475 1.74 enami
476 1.74 enami /*
477 1.74 enami * Call activate routine of underlying devices.
478 1.74 enami */
479 1.74 enami int
480 1.74 enami wdcactivate(self, act)
481 1.74 enami struct device *self;
482 1.74 enami enum devact act;
483 1.74 enami {
484 1.74 enami struct wdc_softc *wdc = (struct wdc_softc *)self;
485 1.74 enami struct channel_softc *chp;
486 1.88 mrg struct device *sc = 0;
487 1.74 enami int s, i, j, error = 0;
488 1.74 enami
489 1.74 enami s = splbio();
490 1.74 enami switch (act) {
491 1.74 enami case DVACT_ACTIVATE:
492 1.74 enami error = EOPNOTSUPP;
493 1.74 enami break;
494 1.74 enami
495 1.74 enami case DVACT_DEACTIVATE:
496 1.74 enami for (i = 0; i < wdc->nchannels; i++) {
497 1.74 enami chp = wdc->channels[i];
498 1.74 enami
499 1.74 enami /*
500 1.74 enami * We might call deactivate routine for
501 1.74 enami * the children of atapibus twice (once via
502 1.74 enami * atapibus, once directly), but since
503 1.74 enami * config_deactivate maintains DVF_ACTIVE flag,
504 1.74 enami * it's safe.
505 1.74 enami */
506 1.74 enami sc = chp->atapibus;
507 1.74 enami if (sc != NULL) {
508 1.74 enami error = config_deactivate(sc);
509 1.74 enami if (error != 0)
510 1.74 enami goto out;
511 1.74 enami }
512 1.74 enami
513 1.74 enami for (j = 0; j < 2; j++) {
514 1.74 enami sc = chp->ch_drive[j].drv_softc;
515 1.74 enami WDCDEBUG_PRINT(("wdcactivate: %s:"
516 1.74 enami " deactivating %s\n", wdc->sc_dev.dv_xname,
517 1.74 enami sc == NULL ? "nodrv" : sc->dv_xname),
518 1.74 enami DEBUG_DETACH);
519 1.74 enami if (sc != NULL) {
520 1.74 enami error = config_deactivate(sc);
521 1.74 enami if (error != 0)
522 1.74 enami goto out;
523 1.74 enami }
524 1.74 enami }
525 1.74 enami }
526 1.74 enami break;
527 1.74 enami }
528 1.74 enami
529 1.74 enami out:
530 1.74 enami splx(s);
531 1.74 enami
532 1.74 enami #ifdef WDCDEBUG
533 1.88 mrg if (sc && error != 0)
534 1.74 enami WDCDEBUG_PRINT(("wdcactivate: %s: error %d deactivating %s\n",
535 1.74 enami wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
536 1.74 enami #endif
537 1.74 enami return (error);
538 1.74 enami }
539 1.74 enami
540 1.74 enami int
541 1.74 enami wdcdetach(self, flags)
542 1.74 enami struct device *self;
543 1.74 enami int flags;
544 1.74 enami {
545 1.74 enami struct wdc_softc *wdc = (struct wdc_softc *)self;
546 1.74 enami struct channel_softc *chp;
547 1.88 mrg struct device *sc = 0;
548 1.74 enami int i, j, error = 0;
549 1.74 enami
550 1.74 enami for (i = 0; i < wdc->nchannels; i++) {
551 1.74 enami chp = wdc->channels[i];
552 1.74 enami
553 1.74 enami /*
554 1.74 enami * Detach atapibus and its children.
555 1.74 enami */
556 1.74 enami sc = chp->atapibus;
557 1.74 enami if (sc != NULL) {
558 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
559 1.74 enami wdc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
560 1.74 enami error = config_detach(sc, flags);
561 1.74 enami if (error != 0)
562 1.74 enami goto out;
563 1.74 enami }
564 1.74 enami
565 1.74 enami /*
566 1.74 enami * Detach our other children.
567 1.74 enami */
568 1.74 enami for (j = 0; j < 2; j++) {
569 1.102 bouyer if (chp->ch_drive[j].drive_flags & DRIVE_ATAPI)
570 1.102 bouyer continue;
571 1.74 enami sc = chp->ch_drive[j].drv_softc;
572 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
573 1.74 enami wdc->sc_dev.dv_xname,
574 1.74 enami sc == NULL ? "nodrv" : sc->dv_xname),
575 1.74 enami DEBUG_DETACH);
576 1.74 enami if (sc != NULL) {
577 1.74 enami error = config_detach(sc, flags);
578 1.74 enami if (error != 0)
579 1.74 enami goto out;
580 1.74 enami }
581 1.74 enami }
582 1.75 enami
583 1.75 enami wdc_kill_pending(chp);
584 1.74 enami }
585 1.74 enami
586 1.74 enami out:
587 1.74 enami #ifdef WDCDEBUG
588 1.88 mrg if (sc && error != 0)
589 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: error %d detaching %s\n",
590 1.74 enami wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
591 1.74 enami #endif
592 1.74 enami return (error);
593 1.31 bouyer }
594 1.31 bouyer
595 1.31 bouyer /*
596 1.31 bouyer * Start I/O on a controller, for the given channel.
597 1.31 bouyer * The first xfer may be not for our channel if the channel queues
598 1.31 bouyer * are shared.
599 1.31 bouyer */
600 1.31 bouyer void
601 1.45 drochner wdcstart(chp)
602 1.45 drochner struct channel_softc *chp;
603 1.31 bouyer {
604 1.31 bouyer struct wdc_xfer *xfer;
605 1.38 bouyer
606 1.38 bouyer #ifdef WDC_DIAGNOSTIC
607 1.38 bouyer int spl1, spl2;
608 1.38 bouyer
609 1.38 bouyer spl1 = splbio();
610 1.38 bouyer spl2 = splbio();
611 1.38 bouyer if (spl2 != spl1) {
612 1.38 bouyer printf("wdcstart: not at splbio()\n");
613 1.38 bouyer panic("wdcstart");
614 1.38 bouyer }
615 1.38 bouyer splx(spl2);
616 1.38 bouyer splx(spl1);
617 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
618 1.12 cgd
619 1.31 bouyer /* is there a xfer ? */
620 1.45 drochner if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
621 1.31 bouyer return;
622 1.47 bouyer
623 1.47 bouyer /* adjust chp, in case we have a shared queue */
624 1.49 bouyer chp = xfer->chp;
625 1.47 bouyer
626 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
627 1.31 bouyer return; /* channel aleady active */
628 1.31 bouyer }
629 1.31 bouyer #ifdef DIAGNOSTIC
630 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
631 1.31 bouyer panic("wdcstart: channel waiting for irq\n");
632 1.31 bouyer #endif
633 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
634 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
635 1.31 bouyer return;
636 1.12 cgd
637 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
638 1.49 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
639 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
640 1.37 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
641 1.37 bouyer chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
642 1.37 bouyer chp->ch_drive[xfer->drive].state = 0;
643 1.37 bouyer }
644 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
645 1.98 bjh21 KASSERT(xfer->c_flags & C_POLL);
646 1.31 bouyer xfer->c_start(chp, xfer);
647 1.31 bouyer }
648 1.2 bouyer
649 1.31 bouyer /* restart an interrupted I/O */
650 1.31 bouyer void
651 1.31 bouyer wdcrestart(v)
652 1.31 bouyer void *v;
653 1.31 bouyer {
654 1.31 bouyer struct channel_softc *chp = v;
655 1.31 bouyer int s;
656 1.2 bouyer
657 1.31 bouyer s = splbio();
658 1.45 drochner wdcstart(chp);
659 1.31 bouyer splx(s);
660 1.2 bouyer }
661 1.31 bouyer
662 1.2 bouyer
663 1.31 bouyer /*
664 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
665 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
666 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
667 1.31 bouyer * the next chunk if so.
668 1.31 bouyer */
669 1.12 cgd int
670 1.31 bouyer wdcintr(arg)
671 1.31 bouyer void *arg;
672 1.12 cgd {
673 1.31 bouyer struct channel_softc *chp = arg;
674 1.31 bouyer struct wdc_xfer *xfer;
675 1.76 bouyer int ret;
676 1.12 cgd
677 1.80 enami if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
678 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
679 1.80 enami DEBUG_INTR);
680 1.80 enami return (0);
681 1.80 enami }
682 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
683 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
684 1.80 enami return (0);
685 1.31 bouyer }
686 1.12 cgd
687 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
688 1.84 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
689 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
690 1.84 bouyer chp->wdc->dma_status =
691 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
692 1.84 bouyer xfer->drive, 0);
693 1.84 bouyer if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
694 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
695 1.84 bouyer return 0;
696 1.84 bouyer }
697 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
698 1.84 bouyer }
699 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
700 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
701 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
702 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
703 1.76 bouyer return (ret);
704 1.12 cgd }
705 1.12 cgd
706 1.31 bouyer /* Put all disk in RESET state */
707 1.31 bouyer void wdc_reset_channel(drvp)
708 1.31 bouyer struct ata_drive_datas *drvp;
709 1.2 bouyer {
710 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
711 1.2 bouyer int drive;
712 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
713 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
714 1.34 bouyer DEBUG_FUNCS);
715 1.31 bouyer (void) wdcreset(chp, VERBOSE);
716 1.31 bouyer for (drive = 0; drive < 2; drive++) {
717 1.31 bouyer chp->ch_drive[drive].state = 0;
718 1.12 cgd }
719 1.31 bouyer }
720 1.12 cgd
721 1.31 bouyer int
722 1.31 bouyer wdcreset(chp, verb)
723 1.31 bouyer struct channel_softc *chp;
724 1.31 bouyer int verb;
725 1.31 bouyer {
726 1.31 bouyer int drv_mask1, drv_mask2;
727 1.2 bouyer
728 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
729 1.31 bouyer WDSD_IBM); /* master */
730 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
731 1.31 bouyer WDCTL_RST | WDCTL_IDS);
732 1.31 bouyer delay(1000);
733 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
734 1.31 bouyer WDCTL_IDS);
735 1.31 bouyer delay(1000);
736 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
737 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
738 1.31 bouyer WDCTL_4BIT);
739 1.2 bouyer
740 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
741 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
742 1.31 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1);
743 1.31 bouyer if (verb && drv_mask2 != drv_mask1) {
744 1.31 bouyer printf("%s channel %d: reset failed for",
745 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
746 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
747 1.31 bouyer printf(" drive 0");
748 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
749 1.31 bouyer printf(" drive 1");
750 1.31 bouyer printf("\n");
751 1.31 bouyer }
752 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
753 1.31 bouyer }
754 1.31 bouyer
755 1.31 bouyer static int
756 1.31 bouyer __wdcwait_reset(chp, drv_mask)
757 1.31 bouyer struct channel_softc *chp;
758 1.31 bouyer int drv_mask;
759 1.31 bouyer {
760 1.31 bouyer int timeout;
761 1.31 bouyer u_int8_t st0, st1;
762 1.70 bouyer #ifdef WDCDEBUG
763 1.70 bouyer u_int8_t sc0, sn0, cl0, ch0;
764 1.70 bouyer u_int8_t sc1, sn1, cl1, ch1;
765 1.70 bouyer #endif
766 1.31 bouyer /* wait for BSY to deassert */
767 1.31 bouyer for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
768 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
769 1.31 bouyer WDSD_IBM); /* master */
770 1.65 bouyer delay(10);
771 1.31 bouyer st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
772 1.70 bouyer #ifdef WDCDEBUG
773 1.70 bouyer sc0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
774 1.70 bouyer sn0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
775 1.70 bouyer cl0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
776 1.70 bouyer ch0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
777 1.70 bouyer #endif
778 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
779 1.31 bouyer WDSD_IBM | 0x10); /* slave */
780 1.65 bouyer delay(10);
781 1.31 bouyer st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
782 1.70 bouyer #ifdef WDCDEBUG
783 1.70 bouyer sc1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
784 1.70 bouyer sn1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
785 1.70 bouyer cl1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
786 1.70 bouyer ch1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
787 1.70 bouyer #endif
788 1.31 bouyer
789 1.31 bouyer if ((drv_mask & 0x01) == 0) {
790 1.31 bouyer /* no master */
791 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
792 1.31 bouyer /* No master, slave is ready, it's done */
793 1.65 bouyer goto end;
794 1.31 bouyer }
795 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
796 1.31 bouyer /* no slave */
797 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
798 1.31 bouyer /* No slave, master is ready, it's done */
799 1.65 bouyer goto end;
800 1.31 bouyer }
801 1.2 bouyer } else {
802 1.31 bouyer /* Wait for both master and slave to be ready */
803 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
804 1.65 bouyer goto end;
805 1.2 bouyer }
806 1.2 bouyer }
807 1.31 bouyer delay(WDCDELAY);
808 1.2 bouyer }
809 1.31 bouyer /* Reset timed out. Maybe it's because drv_mask was not rigth */
810 1.31 bouyer if (st0 & WDCS_BSY)
811 1.31 bouyer drv_mask &= ~0x01;
812 1.31 bouyer if (st1 & WDCS_BSY)
813 1.31 bouyer drv_mask &= ~0x02;
814 1.65 bouyer end:
815 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
816 1.70 bouyer "cl=0x%x ch=0x%x\n",
817 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
818 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
819 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
820 1.70 bouyer "cl=0x%x ch=0x%x\n",
821 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
822 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
823 1.70 bouyer
824 1.65 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x, st1=0x%x\n",
825 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
826 1.65 bouyer st0, st1), DEBUG_PROBE);
827 1.65 bouyer
828 1.31 bouyer return drv_mask;
829 1.2 bouyer }
830 1.2 bouyer
831 1.2 bouyer /*
832 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
833 1.31 bouyer * return -1 for a timeout after "timeout" ms.
834 1.2 bouyer */
835 1.31 bouyer int
836 1.31 bouyer wdcwait(chp, mask, bits, timeout)
837 1.31 bouyer struct channel_softc *chp;
838 1.31 bouyer int mask, bits, timeout;
839 1.2 bouyer {
840 1.31 bouyer u_char status;
841 1.31 bouyer int time = 0;
842 1.31 bouyer #ifdef WDCNDELAY_DEBUG
843 1.31 bouyer extern int cold;
844 1.31 bouyer #endif
845 1.60 abs
846 1.60 abs WDCDEBUG_PRINT(("wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
847 1.60 abs :"none", chp->channel), DEBUG_STATUS);
848 1.31 bouyer chp->ch_error = 0;
849 1.31 bouyer
850 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
851 1.2 bouyer
852 1.31 bouyer for (;;) {
853 1.31 bouyer chp->ch_status = status =
854 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
855 1.31 bouyer if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
856 1.31 bouyer break;
857 1.31 bouyer if (++time > timeout) {
858 1.87 bouyer WDCDEBUG_PRINT(("wdcwait: timeout (time=%d), "
859 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
860 1.87 bouyer time, status,
861 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
862 1.77 bouyer wd_error), mask, bits),
863 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
864 1.31 bouyer return -1;
865 1.31 bouyer }
866 1.31 bouyer delay(WDCDELAY);
867 1.2 bouyer }
868 1.87 bouyer #ifdef WDCDEBUG
869 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
870 1.87 bouyer printf("wdcwait: did busy-wait, time=%d\n", time);
871 1.87 bouyer #endif
872 1.31 bouyer if (status & WDCS_ERR)
873 1.31 bouyer chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
874 1.31 bouyer wd_error);
875 1.31 bouyer #ifdef WDCNDELAY_DEBUG
876 1.31 bouyer /* After autoconfig, there should be no long delays. */
877 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
878 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
879 1.31 bouyer if (xfer == NULL)
880 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
881 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
882 1.31 bouyer WDCDELAY * time);
883 1.31 bouyer else
884 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
885 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
886 1.31 bouyer xfer->drive,
887 1.31 bouyer WDCDELAY * time);
888 1.2 bouyer }
889 1.2 bouyer #endif
890 1.31 bouyer return 0;
891 1.2 bouyer }
892 1.2 bouyer
893 1.84 bouyer /*
894 1.84 bouyer * Busy-wait for DMA to complete
895 1.84 bouyer */
896 1.84 bouyer int
897 1.84 bouyer wdc_dmawait(chp, xfer, timeout)
898 1.84 bouyer struct channel_softc *chp;
899 1.84 bouyer struct wdc_xfer *xfer;
900 1.84 bouyer int timeout;
901 1.84 bouyer {
902 1.84 bouyer int time;
903 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
904 1.84 bouyer chp->wdc->dma_status =
905 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
906 1.84 bouyer chp->channel, xfer->drive, 0);
907 1.84 bouyer if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
908 1.84 bouyer return 0;
909 1.84 bouyer delay(WDCDELAY);
910 1.84 bouyer }
911 1.84 bouyer /* timeout, force a DMA halt */
912 1.84 bouyer chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
913 1.84 bouyer chp->channel, xfer->drive, 1);
914 1.84 bouyer return 1;
915 1.84 bouyer }
916 1.84 bouyer
917 1.31 bouyer void
918 1.31 bouyer wdctimeout(arg)
919 1.31 bouyer void *arg;
920 1.2 bouyer {
921 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
922 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
923 1.31 bouyer int s;
924 1.2 bouyer
925 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
926 1.31 bouyer
927 1.31 bouyer s = splbio();
928 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
929 1.31 bouyer __wdcerror(chp, "lost interrupt");
930 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
931 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
932 1.88 mrg xfer->c_bcount,
933 1.88 mrg xfer->c_skip);
934 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
935 1.84 bouyer chp->wdc->dma_status =
936 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
937 1.84 bouyer chp->channel, xfer->drive, 1);
938 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
939 1.84 bouyer }
940 1.31 bouyer /*
941 1.31 bouyer * Call the interrupt routine. If we just missed and interrupt,
942 1.31 bouyer * it will do what's needed. Else, it will take the needed
943 1.31 bouyer * action (reset the device).
944 1.70 bouyer * Before that we need to reinstall the timeout callback,
945 1.70 bouyer * in case it will miss another irq while in this transfer
946 1.70 bouyer * We arbitray chose it to be 1s
947 1.31 bouyer */
948 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
949 1.31 bouyer xfer->c_flags |= C_TIMEOU;
950 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
951 1.66 bouyer xfer->c_intr(chp, xfer, 1);
952 1.31 bouyer } else
953 1.31 bouyer __wdcerror(chp, "missing untimeout");
954 1.31 bouyer splx(s);
955 1.2 bouyer }
956 1.2 bouyer
957 1.31 bouyer /*
958 1.31 bouyer * Probe drive's capabilites, for use by the controller later
959 1.31 bouyer * Assumes drvp points to an existing drive.
960 1.31 bouyer * XXX this should be a controller-indep function
961 1.31 bouyer */
962 1.2 bouyer void
963 1.31 bouyer wdc_probe_caps(drvp)
964 1.31 bouyer struct ata_drive_datas *drvp;
965 1.2 bouyer {
966 1.31 bouyer struct ataparams params, params2;
967 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
968 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
969 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
970 1.31 bouyer int i, printed;
971 1.31 bouyer char *sep = "";
972 1.48 bouyer int cf_flags;
973 1.31 bouyer
974 1.31 bouyer if (ata_get_params(drvp, AT_POLL, ¶ms) != CMD_OK) {
975 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
976 1.2 bouyer return;
977 1.2 bouyer }
978 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
979 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
980 1.2 bouyer /*
981 1.39 bouyer * Controller claims 16 and 32 bit transfers.
982 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
983 1.31 bouyer * and compare results.
984 1.2 bouyer */
985 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
986 1.31 bouyer ata_get_params(drvp, AT_POLL, ¶ms2);
987 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
988 1.31 bouyer /* Not good. fall back to 16bits */
989 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
990 1.31 bouyer } else {
991 1.82 soren printf("%s: 32-bit data port", drv_dev->dv_xname);
992 1.2 bouyer }
993 1.2 bouyer }
994 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
995 1.55 bouyer if (params.atap_ata_major > 0x01 &&
996 1.55 bouyer params.atap_ata_major != 0xffff) {
997 1.55 bouyer for (i = 14; i > 0; i--) {
998 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
999 1.55 bouyer if ((drvp->drive_flags & DRIVE_CAP32) == 0)
1000 1.55 bouyer printf("%s: ", drv_dev->dv_xname);
1001 1.55 bouyer else
1002 1.55 bouyer printf(", ");
1003 1.55 bouyer printf("ATA version %d\n", i);
1004 1.55 bouyer drvp->ata_vers = i;
1005 1.55 bouyer break;
1006 1.55 bouyer }
1007 1.55 bouyer }
1008 1.58 bouyer } else
1009 1.55 bouyer #endif
1010 1.58 bouyer if (drvp->drive_flags & DRIVE_CAP32)
1011 1.55 bouyer printf("\n");
1012 1.2 bouyer
1013 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1014 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1015 1.31 bouyer drvp->PIO_mode = 3;
1016 1.2 bouyer
1017 1.2 bouyer /*
1018 1.31 bouyer * It's not in the specs, but it seems that some drive
1019 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1020 1.2 bouyer */
1021 1.31 bouyer if (params.atap_extensions != 0xffff &&
1022 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1023 1.31 bouyer printed = 0;
1024 1.31 bouyer /*
1025 1.31 bouyer * XXX some drives report something wrong here (they claim to
1026 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1027 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1028 1.39 bouyer * If higther mode than 7 is found, abort.
1029 1.31 bouyer */
1030 1.39 bouyer for (i = 7; i >= 0; i--) {
1031 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1032 1.31 bouyer continue;
1033 1.39 bouyer if (i > 4)
1034 1.39 bouyer return;
1035 1.31 bouyer /*
1036 1.31 bouyer * See if mode is accepted.
1037 1.31 bouyer * If the controller can't set its PIO mode,
1038 1.31 bouyer * assume the defaults are good, so don't try
1039 1.31 bouyer * to set it
1040 1.31 bouyer */
1041 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1042 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1043 1.31 bouyer AT_POLL) != CMD_OK)
1044 1.2 bouyer continue;
1045 1.31 bouyer if (!printed) {
1046 1.39 bouyer printf("%s: drive supports PIO mode %d",
1047 1.39 bouyer drv_dev->dv_xname, i + 3);
1048 1.31 bouyer sep = ",";
1049 1.31 bouyer printed = 1;
1050 1.31 bouyer }
1051 1.31 bouyer /*
1052 1.31 bouyer * If controller's driver can't set its PIO mode,
1053 1.31 bouyer * get the highter one for the drive.
1054 1.31 bouyer */
1055 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1056 1.52 bouyer wdc->PIO_cap >= i + 3) {
1057 1.31 bouyer drvp->PIO_mode = i + 3;
1058 1.48 bouyer drvp->PIO_cap = i + 3;
1059 1.2 bouyer break;
1060 1.2 bouyer }
1061 1.2 bouyer }
1062 1.31 bouyer if (!printed) {
1063 1.31 bouyer /*
1064 1.31 bouyer * We didn't find a valid PIO mode.
1065 1.31 bouyer * Assume the values returned for DMA are buggy too
1066 1.31 bouyer */
1067 1.31 bouyer return;
1068 1.2 bouyer }
1069 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1070 1.31 bouyer printed = 0;
1071 1.31 bouyer for (i = 7; i >= 0; i--) {
1072 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1073 1.31 bouyer continue;
1074 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1075 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1076 1.31 bouyer if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
1077 1.31 bouyer != CMD_OK)
1078 1.31 bouyer continue;
1079 1.31 bouyer if (!printed) {
1080 1.31 bouyer printf("%s DMA mode %d", sep, i);
1081 1.31 bouyer sep = ",";
1082 1.31 bouyer printed = 1;
1083 1.31 bouyer }
1084 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1085 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1086 1.52 bouyer wdc->DMA_cap < i)
1087 1.31 bouyer continue;
1088 1.31 bouyer drvp->DMA_mode = i;
1089 1.48 bouyer drvp->DMA_cap = i;
1090 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1091 1.31 bouyer }
1092 1.2 bouyer break;
1093 1.2 bouyer }
1094 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1095 1.71 bouyer printed = 0;
1096 1.31 bouyer for (i = 7; i >= 0; i--) {
1097 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1098 1.31 bouyer == 0)
1099 1.31 bouyer continue;
1100 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1101 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1102 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1103 1.31 bouyer AT_POLL) != CMD_OK)
1104 1.31 bouyer continue;
1105 1.71 bouyer if (!printed) {
1106 1.71 bouyer printf("%s Ultra-DMA mode %d", sep, i);
1107 1.93 wrstuden if (i == 2)
1108 1.93 wrstuden printf(" (Ultra/33)");
1109 1.93 wrstuden else if (i == 4)
1110 1.93 wrstuden printf(" (Ultra/66)");
1111 1.93 wrstuden else if (i == 5)
1112 1.93 wrstuden printf(" (Ultra/100)");
1113 1.71 bouyer sep = ",";
1114 1.71 bouyer printed = 1;
1115 1.71 bouyer }
1116 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1117 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1118 1.52 bouyer wdc->UDMA_cap < i)
1119 1.50 bouyer continue;
1120 1.31 bouyer drvp->UDMA_mode = i;
1121 1.48 bouyer drvp->UDMA_cap = i;
1122 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1123 1.31 bouyer }
1124 1.31 bouyer break;
1125 1.31 bouyer }
1126 1.31 bouyer }
1127 1.31 bouyer printf("\n");
1128 1.55 bouyer }
1129 1.55 bouyer
1130 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1131 1.55 bouyer if (drvp->ata_vers == 0) {
1132 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1133 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1134 1.55 bouyer else if (drvp->PIO_cap > 2)
1135 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1136 1.48 bouyer }
1137 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1138 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1139 1.48 bouyer drvp->PIO_mode =
1140 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1141 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1142 1.48 bouyer }
1143 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1144 1.48 bouyer /* don't care about DMA modes */
1145 1.48 bouyer return;
1146 1.48 bouyer }
1147 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1148 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1149 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1150 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1151 1.48 bouyer } else {
1152 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1153 1.48 bouyer ATA_CONFIG_DMA_OFF;
1154 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1155 1.48 bouyer }
1156 1.101 bouyer }
1157 1.101 bouyer if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
1158 1.101 bouyer /* don't care about UDMA modes */
1159 1.101 bouyer return;
1160 1.48 bouyer }
1161 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1162 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1163 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1164 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1165 1.48 bouyer } else {
1166 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1167 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1168 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1169 1.48 bouyer }
1170 1.2 bouyer }
1171 1.54 bouyer }
1172 1.54 bouyer
1173 1.54 bouyer /*
1174 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1175 1.54 bouyer * downgrade was possible, 0 otherwise.
1176 1.54 bouyer */
1177 1.54 bouyer int
1178 1.54 bouyer wdc_downgrade_mode(drvp)
1179 1.54 bouyer struct ata_drive_datas *drvp;
1180 1.54 bouyer {
1181 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1182 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1183 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1184 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1185 1.54 bouyer
1186 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1187 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1188 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1189 1.54 bouyer return 0;
1190 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1191 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1192 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1193 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1194 1.54 bouyer return 0;
1195 1.54 bouyer
1196 1.61 bouyer /*
1197 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1198 1.73 bouyer * Maybe we didn't properly notice the cable type
1199 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1200 1.78 bouyer * It helps in some cases.
1201 1.73 bouyer */
1202 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1203 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1204 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1205 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1206 1.73 bouyer }
1207 1.73 bouyer
1208 1.73 bouyer /*
1209 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1210 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1211 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1212 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1213 1.61 bouyer */
1214 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1215 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1216 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1217 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1218 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1219 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1220 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1221 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1222 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1223 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1224 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1225 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1226 1.54 bouyer } else /* already using PIO, can't downgrade */
1227 1.54 bouyer return 0;
1228 1.54 bouyer
1229 1.54 bouyer wdc->set_modes(chp);
1230 1.54 bouyer /* reset the channel, which will shedule all drives for setup */
1231 1.54 bouyer wdc_reset_channel(drvp);
1232 1.54 bouyer return 1;
1233 1.2 bouyer }
1234 1.2 bouyer
1235 1.2 bouyer int
1236 1.31 bouyer wdc_exec_command(drvp, wdc_c)
1237 1.31 bouyer struct ata_drive_datas *drvp;
1238 1.31 bouyer struct wdc_command *wdc_c;
1239 1.31 bouyer {
1240 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1241 1.2 bouyer struct wdc_xfer *xfer;
1242 1.31 bouyer int s, ret;
1243 1.2 bouyer
1244 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1245 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1246 1.34 bouyer DEBUG_FUNCS);
1247 1.2 bouyer
1248 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1249 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1250 1.31 bouyer WDC_NOSLEEP);
1251 1.31 bouyer if (xfer == NULL) {
1252 1.31 bouyer return WDC_TRY_AGAIN;
1253 1.31 bouyer }
1254 1.2 bouyer
1255 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
1256 1.98 bjh21 wdc_c->flags |= AT_POLL;
1257 1.31 bouyer if (wdc_c->flags & AT_POLL)
1258 1.31 bouyer xfer->c_flags |= C_POLL;
1259 1.31 bouyer xfer->drive = drvp->drive;
1260 1.31 bouyer xfer->databuf = wdc_c->data;
1261 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1262 1.31 bouyer xfer->cmd = wdc_c;
1263 1.31 bouyer xfer->c_start = __wdccommand_start;
1264 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1265 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1266 1.2 bouyer
1267 1.31 bouyer s = splbio();
1268 1.31 bouyer wdc_exec_xfer(chp, xfer);
1269 1.31 bouyer #ifdef DIAGNOSTIC
1270 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1271 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1272 1.31 bouyer panic("wdc_exec_command: polled command not done\n");
1273 1.2 bouyer #endif
1274 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1275 1.31 bouyer ret = WDC_COMPLETE;
1276 1.31 bouyer } else {
1277 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1278 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1279 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1280 1.69 bouyer }
1281 1.31 bouyer ret = WDC_COMPLETE;
1282 1.31 bouyer } else {
1283 1.31 bouyer ret = WDC_QUEUED;
1284 1.2 bouyer }
1285 1.2 bouyer }
1286 1.31 bouyer splx(s);
1287 1.31 bouyer return ret;
1288 1.2 bouyer }
1289 1.2 bouyer
1290 1.2 bouyer void
1291 1.31 bouyer __wdccommand_start(chp, xfer)
1292 1.31 bouyer struct channel_softc *chp;
1293 1.2 bouyer struct wdc_xfer *xfer;
1294 1.31 bouyer {
1295 1.31 bouyer int drive = xfer->drive;
1296 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1297 1.31 bouyer
1298 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1299 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
1300 1.34 bouyer DEBUG_FUNCS);
1301 1.31 bouyer
1302 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1303 1.31 bouyer WDSD_IBM | (drive << 4));
1304 1.79 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ, wdc_c->r_st_bmask,
1305 1.31 bouyer wdc_c->timeout) != 0) {
1306 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1307 1.31 bouyer __wdccommand_done(chp, xfer);
1308 1.53 bouyer return;
1309 1.31 bouyer }
1310 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1311 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1312 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1313 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1314 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1315 1.81 thorpej wdctimeout, chp);
1316 1.31 bouyer return;
1317 1.2 bouyer }
1318 1.2 bouyer /*
1319 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1320 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1321 1.2 bouyer */
1322 1.31 bouyer delay(10);
1323 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1324 1.2 bouyer }
1325 1.2 bouyer
1326 1.2 bouyer int
1327 1.66 bouyer __wdccommand_intr(chp, xfer, irq)
1328 1.31 bouyer struct channel_softc *chp;
1329 1.31 bouyer struct wdc_xfer *xfer;
1330 1.66 bouyer int irq;
1331 1.2 bouyer {
1332 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1333 1.31 bouyer int bcount = wdc_c->bcount;
1334 1.31 bouyer char *data = wdc_c->data;
1335 1.31 bouyer
1336 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1337 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
1338 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1339 1.66 bouyer (irq == 0) ? wdc_c->timeout : 0)) {
1340 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1341 1.63 bouyer return 0; /* IRQ was not for us */
1342 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1343 1.31 bouyer __wdccommand_done(chp, xfer);
1344 1.2 bouyer return 1;
1345 1.2 bouyer }
1346 1.91 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
1347 1.91 bouyer chp->wdc->irqack(chp);
1348 1.31 bouyer if (wdc_c->flags & AT_READ) {
1349 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1350 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1351 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1352 1.31 bouyer data += bcount & 0xfffffffc;
1353 1.31 bouyer bcount = bcount & 0x03;
1354 1.31 bouyer }
1355 1.31 bouyer if (bcount > 0)
1356 1.31 bouyer bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
1357 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1358 1.31 bouyer } else if (wdc_c->flags & AT_WRITE) {
1359 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1360 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1361 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1362 1.31 bouyer data += bcount & 0xfffffffc;
1363 1.31 bouyer bcount = bcount & 0x03;
1364 1.31 bouyer }
1365 1.31 bouyer if (bcount > 0)
1366 1.31 bouyer bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
1367 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1368 1.2 bouyer }
1369 1.31 bouyer __wdccommand_done(chp, xfer);
1370 1.31 bouyer return 1;
1371 1.2 bouyer }
1372 1.2 bouyer
1373 1.2 bouyer void
1374 1.31 bouyer __wdccommand_done(chp, xfer)
1375 1.31 bouyer struct channel_softc *chp;
1376 1.31 bouyer struct wdc_xfer *xfer;
1377 1.2 bouyer {
1378 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1379 1.2 bouyer
1380 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1381 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
1382 1.70 bouyer
1383 1.81 thorpej callout_stop(&chp->ch_callout);
1384 1.70 bouyer
1385 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1386 1.31 bouyer wdc_c->flags |= AT_DF;
1387 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1388 1.31 bouyer wdc_c->flags |= AT_ERROR;
1389 1.31 bouyer wdc_c->r_error = chp->ch_error;
1390 1.31 bouyer }
1391 1.31 bouyer wdc_c->flags |= AT_DONE;
1392 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1393 1.80 enami (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1394 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1395 1.46 kenh wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1396 1.46 kenh wd_sdh);
1397 1.46 kenh wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1398 1.46 kenh wd_cyl_hi) << 8;
1399 1.46 kenh wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1400 1.46 kenh wd_cyl_lo);
1401 1.46 kenh wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1402 1.46 kenh wd_sector);
1403 1.46 kenh wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1404 1.46 kenh wd_seccnt);
1405 1.46 kenh wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1406 1.46 kenh wd_error);
1407 1.46 kenh wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1408 1.46 kenh wd_precomp);
1409 1.46 kenh }
1410 1.31 bouyer wdc_free_xfer(chp, xfer);
1411 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1412 1.71 bouyer wakeup(wdc_c);
1413 1.71 bouyer else if (wdc_c->callback)
1414 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1415 1.45 drochner wdcstart(chp);
1416 1.31 bouyer return;
1417 1.2 bouyer }
1418 1.2 bouyer
1419 1.2 bouyer /*
1420 1.31 bouyer * Send a command. The drive should be ready.
1421 1.2 bouyer * Assumes interrupts are blocked.
1422 1.2 bouyer */
1423 1.31 bouyer void
1424 1.31 bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
1425 1.31 bouyer struct channel_softc *chp;
1426 1.31 bouyer u_int8_t drive;
1427 1.31 bouyer u_int8_t command;
1428 1.31 bouyer u_int16_t cylin;
1429 1.31 bouyer u_int8_t head, sector, count, precomp;
1430 1.31 bouyer {
1431 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1432 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1433 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1434 1.31 bouyer DEBUG_FUNCS);
1435 1.31 bouyer
1436 1.31 bouyer /* Select drive, head, and addressing mode. */
1437 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1438 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1439 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1440 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
1441 1.31 bouyer precomp);
1442 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
1443 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
1444 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
1445 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
1446 1.2 bouyer
1447 1.31 bouyer /* Send command. */
1448 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1449 1.31 bouyer return;
1450 1.2 bouyer }
1451 1.2 bouyer
1452 1.2 bouyer /*
1453 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1454 1.31 bouyer * tested by the caller.
1455 1.2 bouyer */
1456 1.31 bouyer void
1457 1.31 bouyer wdccommandshort(chp, drive, command)
1458 1.31 bouyer struct channel_softc *chp;
1459 1.31 bouyer int drive;
1460 1.31 bouyer int command;
1461 1.2 bouyer {
1462 1.2 bouyer
1463 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1464 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
1465 1.31 bouyer DEBUG_FUNCS);
1466 1.2 bouyer
1467 1.31 bouyer /* Select drive. */
1468 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1469 1.31 bouyer WDSD_IBM | (drive << 4));
1470 1.2 bouyer
1471 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1472 1.31 bouyer }
1473 1.2 bouyer
1474 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
1475 1.2 bouyer
1476 1.2 bouyer void
1477 1.31 bouyer wdc_exec_xfer(chp, xfer)
1478 1.31 bouyer struct channel_softc *chp;
1479 1.2 bouyer struct wdc_xfer *xfer;
1480 1.2 bouyer {
1481 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
1482 1.33 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
1483 1.2 bouyer
1484 1.31 bouyer /* complete xfer setup */
1485 1.49 bouyer xfer->chp = chp;
1486 1.2 bouyer
1487 1.31 bouyer /*
1488 1.31 bouyer * If we are a polled command, and the list is not empty,
1489 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
1490 1.31 bouyer * to complete, we're going to reboot soon anyway.
1491 1.31 bouyer */
1492 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
1493 1.31 bouyer chp->ch_queue->sc_xfer.tqh_first != NULL) {
1494 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
1495 1.31 bouyer }
1496 1.2 bouyer /* insert at the end of command list */
1497 1.31 bouyer TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
1498 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
1499 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
1500 1.45 drochner wdcstart(chp);
1501 1.31 bouyer }
1502 1.2 bouyer
1503 1.2 bouyer struct wdc_xfer *
1504 1.2 bouyer wdc_get_xfer(flags)
1505 1.2 bouyer int flags;
1506 1.2 bouyer {
1507 1.2 bouyer struct wdc_xfer *xfer;
1508 1.72 bouyer int s;
1509 1.2 bouyer
1510 1.72 bouyer s = splbio();
1511 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
1512 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
1513 1.72 bouyer splx(s);
1514 1.99 chs if (xfer != NULL) {
1515 1.99 chs memset(xfer, 0, sizeof(struct wdc_xfer));
1516 1.99 chs }
1517 1.2 bouyer return xfer;
1518 1.2 bouyer }
1519 1.2 bouyer
1520 1.2 bouyer void
1521 1.31 bouyer wdc_free_xfer(chp, xfer)
1522 1.31 bouyer struct channel_softc *chp;
1523 1.2 bouyer struct wdc_xfer *xfer;
1524 1.2 bouyer {
1525 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1526 1.2 bouyer int s;
1527 1.2 bouyer
1528 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
1529 1.31 bouyer (*wdc->free_hw)(chp);
1530 1.2 bouyer s = splbio();
1531 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
1532 1.31 bouyer TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
1533 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
1534 1.2 bouyer splx(s);
1535 1.75 enami }
1536 1.75 enami
1537 1.75 enami /*
1538 1.75 enami * Kill off all pending xfers for a channel_softc.
1539 1.75 enami *
1540 1.75 enami * Must be called at splbio().
1541 1.75 enami */
1542 1.75 enami void
1543 1.75 enami wdc_kill_pending(chp)
1544 1.75 enami struct channel_softc *chp;
1545 1.75 enami {
1546 1.75 enami struct wdc_xfer *xfer;
1547 1.75 enami
1548 1.75 enami while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
1549 1.75 enami chp = xfer->chp;
1550 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
1551 1.75 enami }
1552 1.2 bouyer }
1553 1.2 bouyer
1554 1.31 bouyer static void
1555 1.31 bouyer __wdcerror(chp, msg)
1556 1.31 bouyer struct channel_softc *chp;
1557 1.2 bouyer char *msg;
1558 1.2 bouyer {
1559 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1560 1.88 mrg
1561 1.2 bouyer if (xfer == NULL)
1562 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
1563 1.31 bouyer msg);
1564 1.2 bouyer else
1565 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
1566 1.49 bouyer chp->channel, xfer->drive, msg);
1567 1.2 bouyer }
1568 1.2 bouyer
1569 1.2 bouyer /*
1570 1.2 bouyer * the bit bucket
1571 1.2 bouyer */
1572 1.2 bouyer void
1573 1.31 bouyer wdcbit_bucket(chp, size)
1574 1.31 bouyer struct channel_softc *chp;
1575 1.2 bouyer int size;
1576 1.2 bouyer {
1577 1.2 bouyer
1578 1.12 cgd for (; size >= 2; size -= 2)
1579 1.31 bouyer (void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
1580 1.12 cgd if (size)
1581 1.31 bouyer (void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
1582 1.44 thorpej }
1583 1.44 thorpej
1584 1.44 thorpej int
1585 1.44 thorpej wdc_addref(chp)
1586 1.44 thorpej struct channel_softc *chp;
1587 1.44 thorpej {
1588 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1589 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1590 1.44 thorpej int s, error = 0;
1591 1.44 thorpej
1592 1.44 thorpej s = splbio();
1593 1.96 bouyer if (adapt->adapt_refcnt++ == 0 &&
1594 1.96 bouyer adapt->adapt_enable != NULL) {
1595 1.96 bouyer error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
1596 1.44 thorpej if (error)
1597 1.96 bouyer adapt->adapt_refcnt--;
1598 1.44 thorpej }
1599 1.44 thorpej splx(s);
1600 1.44 thorpej return (error);
1601 1.44 thorpej }
1602 1.44 thorpej
1603 1.44 thorpej void
1604 1.44 thorpej wdc_delref(chp)
1605 1.44 thorpej struct channel_softc *chp;
1606 1.44 thorpej {
1607 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1608 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1609 1.44 thorpej int s;
1610 1.44 thorpej
1611 1.44 thorpej s = splbio();
1612 1.96 bouyer if (adapt->adapt_refcnt-- == 1 &&
1613 1.96 bouyer adapt->adapt_enable != NULL)
1614 1.96 bouyer (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
1615 1.44 thorpej splx(s);
1616 1.93 wrstuden }
1617 1.93 wrstuden
1618 1.93 wrstuden void
1619 1.93 wrstuden wdc_print_modes(struct channel_softc *chp)
1620 1.93 wrstuden {
1621 1.93 wrstuden int drive;
1622 1.93 wrstuden struct ata_drive_datas *drvp;
1623 1.93 wrstuden
1624 1.93 wrstuden for (drive = 0; drive < 2; drive++) {
1625 1.93 wrstuden drvp = &chp->ch_drive[drive];
1626 1.93 wrstuden if ((drvp->drive_flags & DRIVE) == 0)
1627 1.93 wrstuden continue;
1628 1.93 wrstuden printf("%s(%s:%d:%d): using PIO mode %d",
1629 1.93 wrstuden drvp->drv_softc->dv_xname,
1630 1.93 wrstuden chp->wdc->sc_dev.dv_xname,
1631 1.93 wrstuden chp->channel, drive, drvp->PIO_mode);
1632 1.93 wrstuden if (drvp->drive_flags & DRIVE_DMA)
1633 1.93 wrstuden printf(", DMA mode %d", drvp->DMA_mode);
1634 1.93 wrstuden if (drvp->drive_flags & DRIVE_UDMA) {
1635 1.93 wrstuden printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
1636 1.93 wrstuden if (drvp->UDMA_mode == 2)
1637 1.93 wrstuden printf(" (Ultra/33)");
1638 1.93 wrstuden else if (drvp->UDMA_mode == 4)
1639 1.93 wrstuden printf(" (Ultra/66)");
1640 1.93 wrstuden else if (drvp->UDMA_mode == 5)
1641 1.93 wrstuden printf(" (Ultra/100)");
1642 1.93 wrstuden }
1643 1.93 wrstuden if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1644 1.93 wrstuden printf(" (using DMA data transfers)");
1645 1.93 wrstuden printf("\n");
1646 1.93 wrstuden }
1647 1.2 bouyer }
1648