wdc.c revision 1.141 1 1.141 bouyer /* $NetBSD: wdc.c,v 1.141 2003/10/15 19:54:30 bouyer Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.141 bouyer __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.141 2003/10/15 19:54:30 bouyer Exp $");
74 1.12 cgd
75 1.59 hubertf #ifndef WDCDEBUG
76 1.31 bouyer #define WDCDEBUG
77 1.59 hubertf #endif /* WDCDEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.137 bouyer #include <sys/kthread.h>
83 1.2 bouyer #include <sys/conf.h>
84 1.2 bouyer #include <sys/buf.h>
85 1.31 bouyer #include <sys/device.h>
86 1.2 bouyer #include <sys/malloc.h>
87 1.71 bouyer #include <sys/pool.h>
88 1.2 bouyer #include <sys/syslog.h>
89 1.2 bouyer #include <sys/proc.h>
90 1.2 bouyer
91 1.2 bouyer #include <machine/intr.h>
92 1.2 bouyer #include <machine/bus.h>
93 1.2 bouyer
94 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
95 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
96 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
97 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
98 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
99 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
100 1.16 sakamoto
101 1.103 bouyer #include <dev/ata/atavar.h>
102 1.102 bouyer #include <dev/ata/wdvar.h>
103 1.31 bouyer #include <dev/ata/atareg.h>
104 1.12 cgd #include <dev/ic/wdcreg.h>
105 1.12 cgd #include <dev/ic/wdcvar.h>
106 1.31 bouyer
107 1.137 bouyer #include "locators.h"
108 1.137 bouyer
109 1.122 thorpej #include "ataraid.h"
110 1.2 bouyer #include "atapibus.h"
111 1.106 bouyer #include "wd.h"
112 1.2 bouyer
113 1.122 thorpej #if NATARAID > 0
114 1.122 thorpej #include <dev/ata/ata_raidvar.h>
115 1.122 thorpej #endif
116 1.122 thorpej
117 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
118 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
119 1.2 bouyer #if 0
120 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
121 1.2 bouyer #define WDCNDELAY_DEBUG 50
122 1.2 bouyer #endif
123 1.2 bouyer
124 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
125 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
126 1.137 bouyer
127 1.137 bouyer /* timeout for the control commands */
128 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
129 1.137 bouyer
130 1.71 bouyer struct pool wdc_xfer_pool;
131 1.2 bouyer
132 1.106 bouyer #if NWD > 0
133 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
134 1.106 bouyer #else
135 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
136 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
137 1.106 bouyer SCSIPI_BUSTYPE_ATA,
138 1.106 bouyer NULL,
139 1.106 bouyer NULL,
140 1.106 bouyer NULL,
141 1.106 bouyer NULL,
142 1.106 bouyer NULL,
143 1.106 bouyer NULL,
144 1.106 bouyer NULL
145 1.106 bouyer };
146 1.106 bouyer #endif
147 1.102 bouyer
148 1.137 bouyer int atabusmatch __P((struct device *, struct cfdata *, void *));
149 1.137 bouyer void atabusattach __P((struct device *, struct device *, void *));
150 1.137 bouyer void atabus_create_thread __P((void *));
151 1.137 bouyer void atabus_thread __P((void *));
152 1.137 bouyer void atabusconfig __P((struct atabus_softc *));
153 1.137 bouyer int atabusactivate __P((struct device *, enum devact));
154 1.137 bouyer int atabusdetach __P((struct device *, int flags));
155 1.137 bouyer int atabusprint __P((void *, const char *));
156 1.137 bouyer
157 1.137 bouyer CFATTACH_DECL(atabus, sizeof(struct atabus_softc),
158 1.137 bouyer atabusmatch, atabusattach, atabusdetach, atabusactivate);
159 1.137 bouyer
160 1.137 bouyer struct atabus_initq {
161 1.137 bouyer struct atabus_softc *atabus_sc;
162 1.137 bouyer TAILQ_ENTRY(atabus_initq) atabus_initq;
163 1.137 bouyer };
164 1.137 bouyer static TAILQ_HEAD(, atabus_initq) atabus_initq_head =
165 1.137 bouyer TAILQ_HEAD_INITIALIZER(atabus_initq_head);
166 1.137 bouyer static struct simplelock atabus_interlock = SIMPLELOCK_INITIALIZER;
167 1.137 bouyer
168 1.137 bouyer int __wdcprobe __P((struct channel_softc*, int));
169 1.31 bouyer static void __wdcerror __P((struct channel_softc*, char *));
170 1.137 bouyer static int __wdcwait_reset __P((struct channel_softc *, int, int));
171 1.31 bouyer void __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
172 1.31 bouyer void __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
173 1.66 bouyer int __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
174 1.137 bouyer int __wdcwait __P((struct channel_softc *, int, int, int));
175 1.31 bouyer int wdprint __P((void *, const char *));
176 1.134 mycroft void wdc_finish_attach __P((struct device *));
177 1.125 mycroft void wdc_channel_attach __P((struct channel_softc *));
178 1.31 bouyer
179 1.31 bouyer #define DEBUG_INTR 0x01
180 1.31 bouyer #define DEBUG_XFERS 0x02
181 1.31 bouyer #define DEBUG_STATUS 0x04
182 1.31 bouyer #define DEBUG_FUNCS 0x08
183 1.31 bouyer #define DEBUG_PROBE 0x10
184 1.74 enami #define DEBUG_DETACH 0x20
185 1.87 bouyer #define DEBUG_DELAY 0x40
186 1.31 bouyer #ifdef WDCDEBUG
187 1.32 bouyer int wdcdebug_mask = 0;
188 1.31 bouyer int wdc_nxfer = 0;
189 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
190 1.2 bouyer #else
191 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
192 1.2 bouyer #endif
193 1.2 bouyer
194 1.31 bouyer int
195 1.137 bouyer atabusprint(aux, pnp)
196 1.137 bouyer void *aux;
197 1.137 bouyer const char *pnp;
198 1.137 bouyer {
199 1.137 bouyer struct channel_softc *chan = aux;
200 1.137 bouyer if (pnp)
201 1.137 bouyer aprint_normal("atabus at %s", pnp);
202 1.137 bouyer aprint_normal(" channel %d", chan->channel);
203 1.137 bouyer return (UNCONF);
204 1.137 bouyer }
205 1.137 bouyer
206 1.137 bouyer int
207 1.137 bouyer atabusmatch(parent, cf, aux)
208 1.137 bouyer struct device *parent;
209 1.137 bouyer struct cfdata *cf;
210 1.137 bouyer void *aux;
211 1.137 bouyer {
212 1.137 bouyer struct channel_softc *chp = aux;
213 1.137 bouyer
214 1.137 bouyer if (chp == NULL)
215 1.137 bouyer return (0);
216 1.137 bouyer
217 1.138 bouyer if (cf->cf_loc[ATACF_CHANNEL] != chp->channel &&
218 1.138 bouyer cf->cf_loc[ATACF_CHANNEL] != ATACF_CHANNEL_DEFAULT)
219 1.137 bouyer return (0);
220 1.137 bouyer
221 1.137 bouyer return (1);
222 1.137 bouyer }
223 1.137 bouyer
224 1.137 bouyer void
225 1.137 bouyer atabusattach(parent, self, aux)
226 1.137 bouyer struct device *parent, *self;
227 1.137 bouyer void *aux;
228 1.137 bouyer {
229 1.137 bouyer struct atabus_softc *atabus_sc = (struct atabus_softc *)self;
230 1.137 bouyer struct channel_softc *chp = aux;
231 1.137 bouyer struct atabus_initq *atabus_initq;
232 1.137 bouyer
233 1.137 bouyer atabus_sc->sc_chan = chp;
234 1.137 bouyer
235 1.137 bouyer printf("\n");
236 1.137 bouyer atabus_initq = malloc(sizeof(struct atabus_initq), M_DEVBUF, M_NOWAIT);
237 1.137 bouyer atabus_initq->atabus_sc = atabus_sc;
238 1.137 bouyer TAILQ_INSERT_TAIL(&atabus_initq_head, atabus_initq, atabus_initq);
239 1.137 bouyer config_pending_incr();
240 1.137 bouyer kthread_create(atabus_create_thread, atabus_sc);
241 1.137 bouyer
242 1.137 bouyer }
243 1.137 bouyer
244 1.137 bouyer void
245 1.137 bouyer atabus_create_thread(arg)
246 1.137 bouyer void *arg;
247 1.137 bouyer {
248 1.137 bouyer struct atabus_softc *atabus_sc = arg;
249 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
250 1.137 bouyer int error;
251 1.137 bouyer
252 1.137 bouyer if ((error = kthread_create1(atabus_thread, atabus_sc, &chp->thread,
253 1.137 bouyer "%s", atabus_sc->sc_dev.dv_xname)) != 0)
254 1.137 bouyer printf("unable to create kernel thread for %s: error %d\n",
255 1.137 bouyer atabus_sc->sc_dev.dv_xname, error);
256 1.137 bouyer }
257 1.137 bouyer
258 1.137 bouyer void
259 1.137 bouyer atabus_thread(arg)
260 1.137 bouyer void *arg;
261 1.137 bouyer {
262 1.137 bouyer struct atabus_softc *atabus_sc = arg;
263 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
264 1.137 bouyer struct wdc_xfer *xfer;
265 1.137 bouyer int s;
266 1.137 bouyer
267 1.137 bouyer s = splbio();
268 1.137 bouyer chp->ch_flags |= WDCF_TH_RUN;
269 1.137 bouyer splx(s);
270 1.137 bouyer atabusconfig(atabus_sc);
271 1.137 bouyer for(;;)
272 1.137 bouyer {
273 1.137 bouyer s = splbio();
274 1.137 bouyer chp->ch_flags &= ~WDCF_TH_RUN;
275 1.137 bouyer tsleep(&chp->thread, PRIBIO, "atath", 0);
276 1.137 bouyer chp->ch_flags |= WDCF_TH_RUN;
277 1.137 bouyer splx(s);
278 1.137 bouyer if (chp->ch_flags & WDCF_SHUTDOWN)
279 1.137 bouyer break;
280 1.137 bouyer s = splbio();
281 1.137 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
282 1.137 bouyer int drive;
283 1.137 bouyer (void) wdcreset(chp, RESET_SLEEP);
284 1.137 bouyer for (drive = 0; drive < 2; drive++) {
285 1.137 bouyer chp->ch_drive[drive].state = 0;
286 1.137 bouyer }
287 1.137 bouyer chp->ch_flags &= ~WDCF_TH_RESET;
288 1.137 bouyer wdcstart(chp);
289 1.137 bouyer } else if ((chp->ch_flags & WDCF_ACTIVE) != 0 &&
290 1.137 bouyer chp->ch_queue->queue_freese == 1) {
291 1.137 bouyer /*
292 1.137 bouyer * caller has bumped queue_freese, decrease it
293 1.137 bouyer */
294 1.137 bouyer chp->ch_queue->queue_freese--;
295 1.137 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
296 1.137 bouyer #ifdef DIAGNOSTIC
297 1.137 bouyer if (xfer == NULL)
298 1.137 bouyer panic("channel active with no xfer ?");
299 1.137 bouyer #endif
300 1.137 bouyer xfer->c_start(chp, xfer);
301 1.137 bouyer } else if (chp->ch_queue->queue_freese > 1) {
302 1.137 bouyer panic("queue_freese");
303 1.137 bouyer }
304 1.137 bouyer splx(s);
305 1.137 bouyer }
306 1.137 bouyer chp->thread = NULL;
307 1.137 bouyer wakeup(&chp->ch_flags);
308 1.137 bouyer kthread_exit(0);
309 1.137 bouyer }
310 1.137 bouyer
311 1.137 bouyer void
312 1.137 bouyer atabusconfig(atabus_sc)
313 1.137 bouyer struct atabus_softc *atabus_sc;
314 1.137 bouyer {
315 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
316 1.137 bouyer int ctrl_flags, i, error;
317 1.137 bouyer struct ataparams params;
318 1.137 bouyer struct atabus_initq *atabus_initq = NULL;
319 1.137 bouyer u_int8_t st0, st1;
320 1.137 bouyer
321 1.137 bouyer if ((error = wdc_addref(chp)) != 0) {
322 1.137 bouyer aprint_error("%s: unable to enable controller\n",
323 1.137 bouyer chp->wdc->sc_dev.dv_xname);
324 1.137 bouyer config_pending_decr();
325 1.137 bouyer return;
326 1.137 bouyer }
327 1.137 bouyer
328 1.137 bouyer if (__wdcprobe(chp, 0) == 0)
329 1.137 bouyer /* If no drives, abort attach here. */
330 1.137 bouyer goto out;
331 1.137 bouyer
332 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
333 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
334 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
335 1.137 bouyer chp->wdc->select(chp,0);
336 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
337 1.137 bouyer WDSD_IBM);
338 1.137 bouyer delay(10); /* 400ns delay */
339 1.137 bouyer st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
340 1.137 bouyer
341 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
342 1.137 bouyer chp->wdc->select(chp,1);
343 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
344 1.137 bouyer WDSD_IBM | 0x10);
345 1.137 bouyer delay(10); /* 400ns delay */
346 1.137 bouyer st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
347 1.137 bouyer
348 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
349 1.137 bouyer == 0 ||
350 1.137 bouyer (st0 & WDCS_DRDY)) &&
351 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
352 1.137 bouyer == 0 ||
353 1.137 bouyer (st1 & WDCS_DRDY)))
354 1.137 bouyer break;
355 1.137 bouyer tsleep(&atabus_sc, PRIBIO, "atadrdy", 1);
356 1.137 bouyer }
357 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
358 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
359 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
360 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
361 1.137 bouyer
362 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
363 1.137 bouyer chp->wdc->sc_dev.dv_xname,
364 1.137 bouyer chp->channel, st0, st1), DEBUG_PROBE);
365 1.137 bouyer
366 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
367 1.137 bouyer delay(5000);
368 1.137 bouyer
369 1.137 bouyer for (i = 0; i < 2; i++) {
370 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
371 1.137 bouyer chp->ch_drive[i].drive = i;
372 1.137 bouyer /*
373 1.137 bouyer * Init error counter so that an error withing the first xfers
374 1.137 bouyer * will trigger a downgrade
375 1.137 bouyer */
376 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
377 1.137 bouyer
378 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
379 1.137 bouyer if ((chp->wdc->cap &
380 1.137 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
381 1.137 bouyer WDC_CAPABILITY_DATA32)
382 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
383 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
384 1.137 bouyer continue;
385 1.137 bouyer
386 1.137 bouyer /* issue an identify, to try to detect ghosts */
387 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
388 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
389 1.137 bouyer if (error != CMD_OK) {
390 1.137 bouyer tsleep(&atabus_sc, PRIBIO, "atacnf", mstohz(1000));
391 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
392 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
393 1.137 bouyer }
394 1.137 bouyer if (error == CMD_OK) {
395 1.137 bouyer /* If IDENTIFY succeded, this is not an OLD ctrl */
396 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
397 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
398 1.137 bouyer } else {
399 1.137 bouyer chp->ch_drive[i].drive_flags &=
400 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
401 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
402 1.137 bouyer chp->wdc->sc_dev.dv_xname,
403 1.137 bouyer chp->channel, i, error), DEBUG_PROBE);
404 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
405 1.137 bouyer continue;
406 1.137 bouyer /*
407 1.137 bouyer * Pre-ATA drive ?
408 1.137 bouyer * Test registers writability (Error register not
409 1.137 bouyer * writable, but cyllo is), then try an ATA command.
410 1.137 bouyer */
411 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
412 1.137 bouyer chp->wdc->select(chp,i);
413 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
414 1.137 bouyer WDSD_IBM | (i << 4));
415 1.137 bouyer delay(10); /* 400ns delay */
416 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
417 1.137 bouyer wd_error, 0x58);
418 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
419 1.137 bouyer wd_cyl_lo, 0xa5);
420 1.137 bouyer if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
421 1.137 bouyer wd_error) == 0x58 ||
422 1.137 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
423 1.137 bouyer wd_cyl_lo) != 0xa5) {
424 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
425 1.137 bouyer "writability failed\n",
426 1.137 bouyer chp->wdc->sc_dev.dv_xname,
427 1.137 bouyer chp->channel, i), DEBUG_PROBE);
428 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
429 1.137 bouyer }
430 1.137 bouyer if (wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
431 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
432 1.137 bouyer chp->wdc->sc_dev.dv_xname,
433 1.137 bouyer chp->channel, i), DEBUG_PROBE);
434 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
435 1.137 bouyer continue;
436 1.137 bouyer }
437 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
438 1.137 bouyer wd_command, WDCC_RECAL);
439 1.137 bouyer delay(10); /* 400ns delay */
440 1.137 bouyer if (wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
441 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
442 1.137 bouyer chp->wdc->sc_dev.dv_xname,
443 1.137 bouyer chp->channel, i), DEBUG_PROBE);
444 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
445 1.137 bouyer }
446 1.137 bouyer }
447 1.137 bouyer }
448 1.137 bouyer ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
449 1.137 bouyer
450 1.137 bouyer WDCDEBUG_PRINT(("atabusattach: ch_drive_flags 0x%x 0x%x\n",
451 1.137 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
452 1.137 bouyer DEBUG_PROBE);
453 1.137 bouyer
454 1.137 bouyer /* If no drives, abort here */
455 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
456 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
457 1.137 bouyer goto out;
458 1.137 bouyer
459 1.137 bouyer /* Make sure the devices probe in atabus order to avoid jitter. */
460 1.137 bouyer simple_lock(&atabus_interlock);
461 1.137 bouyer while(1) {
462 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
463 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
464 1.137 bouyer break;
465 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
466 1.137 bouyer &atabus_interlock);
467 1.137 bouyer }
468 1.137 bouyer simple_unlock(&atabus_interlock);
469 1.137 bouyer
470 1.137 bouyer /*
471 1.137 bouyer * Attach an ATAPI bus, if needed.
472 1.137 bouyer */
473 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
474 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
475 1.137 bouyer #if NATAPIBUS > 0
476 1.137 bouyer wdc_atapibus_attach(atabus_sc);
477 1.137 bouyer #else
478 1.137 bouyer /*
479 1.137 bouyer * Fake the autoconfig "not configured" message
480 1.137 bouyer */
481 1.137 bouyer aprint_normal("atapibus at %s not configured\n",
482 1.137 bouyer chp->wdc->sc_dev.dv_xname);
483 1.137 bouyer chp->atapibus = NULL;
484 1.141 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_ATAPI;
485 1.141 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_ATAPI;
486 1.137 bouyer #endif
487 1.137 bouyer }
488 1.137 bouyer
489 1.137 bouyer for (i = 0; i < 2; i++) {
490 1.137 bouyer struct ata_device adev;
491 1.137 bouyer if ((chp->ch_drive[i].drive_flags &
492 1.137 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
493 1.137 bouyer continue;
494 1.137 bouyer }
495 1.137 bouyer memset(&adev, 0, sizeof(struct ata_device));
496 1.137 bouyer adev.adev_bustype = &wdc_ata_bustype;
497 1.137 bouyer adev.adev_channel = chp->channel;
498 1.137 bouyer adev.adev_openings = 1;
499 1.137 bouyer adev.adev_drv_data = &chp->ch_drive[i];
500 1.137 bouyer chp->ata_drives[i] = config_found(&atabus_sc->sc_dev,
501 1.137 bouyer &adev, wdprint);
502 1.141 bouyer if (chp->ata_drives[i] != NULL)
503 1.137 bouyer wdc_probe_caps(&chp->ch_drive[i]);
504 1.141 bouyer else
505 1.141 bouyer chp->ch_drive[i].drive_flags &=
506 1.141 bouyer ~(DRIVE_ATA | DRIVE_OLD);
507 1.137 bouyer }
508 1.137 bouyer
509 1.137 bouyer /* now that we know the drives, the controller can set its modes */
510 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_MODE) {
511 1.137 bouyer chp->wdc->set_modes(chp);
512 1.137 bouyer wdc_print_modes(chp);
513 1.137 bouyer }
514 1.137 bouyer #if NATARAID > 0
515 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_RAID)
516 1.137 bouyer for (i = 0; i < 2; i++)
517 1.137 bouyer if (chp->ata_drives[i] != NULL)
518 1.137 bouyer ata_raid_check_component(chp->ata_drives[i]);
519 1.137 bouyer #endif /* NATARAID > 0 */
520 1.137 bouyer
521 1.137 bouyer /*
522 1.137 bouyer * reset drive_flags for unnatached devices, reset state for attached
523 1.137 bouyer * ones
524 1.137 bouyer */
525 1.137 bouyer for (i = 0; i < 2; i++) {
526 1.137 bouyer if (chp->ch_drive[i].drv_softc == NULL)
527 1.137 bouyer chp->ch_drive[i].drive_flags = 0;
528 1.137 bouyer else
529 1.137 bouyer chp->ch_drive[i].state = 0;
530 1.137 bouyer }
531 1.137 bouyer
532 1.137 bouyer out:
533 1.137 bouyer if (atabus_initq == NULL) {
534 1.137 bouyer simple_lock(&atabus_interlock);
535 1.137 bouyer while(1) {
536 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
537 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
538 1.137 bouyer break;
539 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
540 1.137 bouyer &atabus_interlock);
541 1.137 bouyer }
542 1.137 bouyer simple_unlock(&atabus_interlock);
543 1.137 bouyer }
544 1.137 bouyer simple_lock(&atabus_interlock);
545 1.137 bouyer TAILQ_REMOVE(&atabus_initq_head, atabus_initq, atabus_initq);
546 1.137 bouyer simple_unlock(&atabus_interlock);
547 1.137 bouyer
548 1.137 bouyer free(atabus_initq, M_DEVBUF);
549 1.137 bouyer wakeup(&atabus_initq_head);
550 1.137 bouyer
551 1.137 bouyer config_pending_decr();
552 1.137 bouyer wdc_delref(chp);
553 1.137 bouyer }
554 1.137 bouyer
555 1.137 bouyer
556 1.137 bouyer int
557 1.31 bouyer wdprint(aux, pnp)
558 1.31 bouyer void *aux;
559 1.31 bouyer const char *pnp;
560 1.31 bouyer {
561 1.102 bouyer struct ata_device *adev = aux;
562 1.31 bouyer if (pnp)
563 1.120 thorpej aprint_normal("wd at %s", pnp);
564 1.137 bouyer aprint_normal(" drive %d", adev->adev_drv_data->drive);
565 1.31 bouyer return (UNCONF);
566 1.31 bouyer }
567 1.31 bouyer
568 1.31 bouyer /* Test to see controller with at last one attached drive is there.
569 1.31 bouyer * Returns a bit for each possible drive found (0x01 for drive 0,
570 1.31 bouyer * 0x02 for drive 1).
571 1.31 bouyer * Logic:
572 1.31 bouyer * - If a status register is at 0xff, assume there is no drive here
573 1.97 bjh21 * (ISA has pull-up resistors). Similarly if the status register has
574 1.97 bjh21 * the value we last wrote to the bus (for IDE interfaces without pullups).
575 1.97 bjh21 * If no drive at all -> return.
576 1.31 bouyer * - reset the controller, wait for it to complete (may take up to 31s !).
577 1.31 bouyer * If timeout -> return.
578 1.31 bouyer * - test ATA/ATAPI signatures. If at last one drive found -> return.
579 1.31 bouyer * - try an ATA command on the master.
580 1.12 cgd */
581 1.31 bouyer
582 1.2 bouyer int
583 1.31 bouyer wdcprobe(chp)
584 1.31 bouyer struct channel_softc *chp;
585 1.12 cgd {
586 1.137 bouyer return __wdcprobe(chp, 1);
587 1.137 bouyer }
588 1.137 bouyer
589 1.137 bouyer int
590 1.137 bouyer __wdcprobe(chp, poll)
591 1.137 bouyer struct channel_softc *chp;
592 1.137 bouyer int poll;
593 1.137 bouyer {
594 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
595 1.31 bouyer u_int8_t ret_value = 0x03;
596 1.31 bouyer u_int8_t drive;
597 1.31 bouyer
598 1.31 bouyer /*
599 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
600 1.31 bouyer */
601 1.31 bouyer
602 1.43 kenh if (chp->wdc == NULL ||
603 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
604 1.107 dbj
605 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
606 1.107 dbj chp->wdc->select(chp,0);
607 1.137 bouyer
608 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
609 1.43 kenh WDSD_IBM);
610 1.131 mycroft delay(10); /* 400ns delay */
611 1.43 kenh st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
612 1.107 dbj
613 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
614 1.107 dbj chp->wdc->select(chp,1);
615 1.137 bouyer
616 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
617 1.43 kenh WDSD_IBM | 0x10);
618 1.131 mycroft delay(10); /* 400ns delay */
619 1.43 kenh st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
620 1.43 kenh
621 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
622 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
623 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
624 1.43 kenh
625 1.125 mycroft if ((st0 & 0x7f) == 0x7f || st0 == WDSD_IBM)
626 1.43 kenh ret_value &= ~0x01;
627 1.125 mycroft if ((st1 & 0x7f) == 0x7f || st1 == (WDSD_IBM | 0x10))
628 1.43 kenh ret_value &= ~0x02;
629 1.125 mycroft /* Register writability test, drive 0. */
630 1.125 mycroft if (ret_value & 0x01) {
631 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
632 1.125 mycroft chp->wdc->select(chp,0);
633 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
634 1.125 mycroft WDSD_IBM);
635 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, 0x02);
636 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
637 1.131 mycroft wd_cyl_lo) != 0x02)
638 1.125 mycroft ret_value &= ~0x01;
639 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo,
640 1.131 mycroft 0x01);
641 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
642 1.131 mycroft wd_cyl_lo) != 0x01)
643 1.125 mycroft ret_value &= ~0x01;
644 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector,
645 1.125 mycroft 0x01);
646 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
647 1.125 mycroft wd_sector) != 0x01)
648 1.125 mycroft ret_value &= ~0x01;
649 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector,
650 1.125 mycroft 0x02);
651 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
652 1.125 mycroft wd_sector) != 0x02)
653 1.125 mycroft ret_value &= ~0x01;
654 1.131 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
655 1.131 mycroft wd_cyl_lo) != 0x01)
656 1.131 mycroft ret_value &= ~0x01;
657 1.125 mycroft }
658 1.125 mycroft /* Register writability test, drive 1. */
659 1.125 mycroft if (ret_value & 0x02) {
660 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
661 1.137 bouyer chp->wdc->select(chp,1);
662 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
663 1.137 bouyer WDSD_IBM | 0x10);
664 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo,
665 1.131 mycroft 0x02);
666 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
667 1.137 bouyer wd_cyl_lo) != 0x02)
668 1.125 mycroft ret_value &= ~0x02;
669 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo,
670 1.131 mycroft 0x01);
671 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
672 1.137 bouyer wd_cyl_lo) != 0x01)
673 1.125 mycroft ret_value &= ~0x02;
674 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector,
675 1.125 mycroft 0x01);
676 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
677 1.125 mycroft wd_sector) != 0x01)
678 1.125 mycroft ret_value &= ~0x02;
679 1.125 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector,
680 1.125 mycroft 0x02);
681 1.125 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
682 1.125 mycroft wd_sector) != 0x02)
683 1.125 mycroft ret_value &= ~0x02;
684 1.131 mycroft if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
685 1.131 mycroft wd_cyl_lo) != 0x01)
686 1.131 mycroft ret_value &= ~0x02;
687 1.125 mycroft }
688 1.137 bouyer
689 1.137 bouyer if (ret_value == 0)
690 1.137 bouyer return 0;
691 1.62 bouyer }
692 1.31 bouyer
693 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
694 1.137 bouyer chp->wdc->select(chp,0);
695 1.137 bouyer /* assert SRST, wait for reset to complete */
696 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
697 1.137 bouyer WDSD_IBM);
698 1.137 bouyer delay(10); /* 400ns delay */
699 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
700 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
701 1.137 bouyer DELAY(2000);
702 1.137 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
703 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
704 1.137 bouyer delay(10); /* 400ns delay */
705 1.137 bouyer
706 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
707 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
708 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
709 1.137 bouyer ret_value), DEBUG_PROBE);
710 1.12 cgd
711 1.137 bouyer /* if reset failed, there's nothing here */
712 1.137 bouyer if (ret_value == 0)
713 1.137 bouyer return 0;
714 1.67 bouyer
715 1.12 cgd /*
716 1.137 bouyer * Test presence of drives. First test register signatures looking for
717 1.137 bouyer * ATAPI devices. If it's not an ATAPI and reset said there may be
718 1.137 bouyer * something here assume it's ATA or OLD. Ghost will be killed later in
719 1.137 bouyer * attach routine.
720 1.12 cgd */
721 1.137 bouyer for (drive = 0; drive < 2; drive++) {
722 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
723 1.137 bouyer continue;
724 1.137 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
725 1.137 bouyer chp->wdc->select(chp,drive);
726 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
727 1.137 bouyer WDSD_IBM | (drive << 4));
728 1.137 bouyer delay(10); /* 400ns delay */
729 1.137 bouyer /* Save registers contents */
730 1.137 bouyer sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
731 1.137 bouyer sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
732 1.137 bouyer cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
733 1.137 bouyer ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
734 1.137 bouyer
735 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
736 1.137 bouyer "cl=0x%x ch=0x%x\n",
737 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
738 1.137 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
739 1.31 bouyer /*
740 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
741 1.137 bouyer * we get wrong values here, so ignore it.
742 1.31 bouyer */
743 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
744 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
745 1.137 bouyer } else {
746 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
747 1.137 bouyer if (chp->wdc == NULL ||
748 1.137 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
749 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
750 1.137 bouyer }
751 1.31 bouyer }
752 1.137 bouyer return (ret_value);
753 1.137 bouyer }
754 1.31 bouyer
755 1.137 bouyer void
756 1.137 bouyer wdcattach(chp)
757 1.137 bouyer struct channel_softc *chp;
758 1.137 bouyer {
759 1.137 bouyer static int inited = 0;
760 1.32 bouyer
761 1.137 bouyer if (chp->ch_flags & WDCF_DISABLED)
762 1.137 bouyer return;
763 1.74 enami
764 1.137 bouyer /* initialise global data */
765 1.137 bouyer callout_init(&chp->ch_callout);
766 1.137 bouyer if (inited == 0) {
767 1.137 bouyer /* Initialize the wdc_xfer pool. */
768 1.137 bouyer pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
769 1.137 bouyer 0, 0, "wdcspl", NULL);
770 1.137 bouyer inited++;
771 1.133 bouyer }
772 1.137 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
773 1.137 bouyer chp->ch_queue->queue_freese = 0;
774 1.126 enami
775 1.137 bouyer config_found(&chp->wdc->sc_dev, chp, atabusprint);
776 1.74 enami }
777 1.74 enami
778 1.74 enami /*
779 1.74 enami * Call activate routine of underlying devices.
780 1.74 enami */
781 1.74 enami int
782 1.137 bouyer atabusactivate(self, act)
783 1.74 enami struct device *self;
784 1.74 enami enum devact act;
785 1.74 enami {
786 1.137 bouyer struct atabus_softc *atabus_sc = (struct atabus_softc *)self;
787 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
788 1.88 mrg struct device *sc = 0;
789 1.137 bouyer int s, i, error = 0;
790 1.74 enami
791 1.74 enami s = splbio();
792 1.74 enami switch (act) {
793 1.74 enami case DVACT_ACTIVATE:
794 1.74 enami error = EOPNOTSUPP;
795 1.74 enami break;
796 1.74 enami
797 1.74 enami case DVACT_DEACTIVATE:
798 1.137 bouyer /*
799 1.137 bouyer * We might call deactivate routine for
800 1.137 bouyer * the children of atapibus twice (once via
801 1.137 bouyer * atapibus, once directly), but since
802 1.137 bouyer * config_deactivate maintains DVF_ACTIVE flag,
803 1.137 bouyer * it's safe.
804 1.137 bouyer */
805 1.137 bouyer sc = chp->atapibus;
806 1.137 bouyer if (sc != NULL) {
807 1.137 bouyer error = config_deactivate(sc);
808 1.137 bouyer if (error != 0)
809 1.137 bouyer goto out;
810 1.137 bouyer }
811 1.74 enami
812 1.137 bouyer for (i = 0; i < 2; i++) {
813 1.137 bouyer sc = chp->ch_drive[i].drv_softc;
814 1.137 bouyer WDCDEBUG_PRINT(("atabusactivate: %s:"
815 1.137 bouyer " deactivating %s\n", atabus_sc->sc_dev.dv_xname,
816 1.137 bouyer sc == NULL ? "nodrv" : sc->dv_xname),
817 1.137 bouyer DEBUG_DETACH);
818 1.74 enami if (sc != NULL) {
819 1.74 enami error = config_deactivate(sc);
820 1.74 enami if (error != 0)
821 1.74 enami goto out;
822 1.74 enami }
823 1.74 enami }
824 1.74 enami break;
825 1.74 enami }
826 1.74 enami
827 1.74 enami out:
828 1.74 enami splx(s);
829 1.74 enami
830 1.74 enami #ifdef WDCDEBUG
831 1.88 mrg if (sc && error != 0)
832 1.137 bouyer WDCDEBUG_PRINT(("atabusactivate: %s: "
833 1.137 bouyer "error %d deactivating %s\n", atabus_sc->sc_dev.dv_xname,
834 1.137 bouyer error, sc->dv_xname), DEBUG_DETACH);
835 1.74 enami #endif
836 1.74 enami return (error);
837 1.74 enami }
838 1.74 enami
839 1.137 bouyer int wdcactivate(self, act)
840 1.137 bouyer struct device *self;
841 1.137 bouyer enum devact act;
842 1.137 bouyer {
843 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
844 1.137 bouyer int s, i, error = 0;
845 1.137 bouyer
846 1.137 bouyer s = splbio();
847 1.137 bouyer switch (act) {
848 1.137 bouyer case DVACT_ACTIVATE:
849 1.137 bouyer error = EOPNOTSUPP;
850 1.137 bouyer break;
851 1.137 bouyer
852 1.137 bouyer case DVACT_DEACTIVATE:
853 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
854 1.137 bouyer error = config_deactivate(wdc->channels[i]->atabus);
855 1.137 bouyer if (error)
856 1.137 bouyer break;
857 1.137 bouyer }
858 1.137 bouyer break;
859 1.137 bouyer }
860 1.137 bouyer splx(s);
861 1.137 bouyer return (error);
862 1.137 bouyer }
863 1.137 bouyer
864 1.137 bouyer
865 1.74 enami int
866 1.137 bouyer atabusdetach(self, flags)
867 1.74 enami struct device *self;
868 1.74 enami int flags;
869 1.74 enami {
870 1.137 bouyer struct atabus_softc *atabus_sc = (struct atabus_softc *)self;
871 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
872 1.88 mrg struct device *sc = 0;
873 1.137 bouyer int i, error = 0;
874 1.137 bouyer
875 1.137 bouyer /* shutdown channel */
876 1.137 bouyer chp->ch_flags |= WDCF_SHUTDOWN;
877 1.137 bouyer wakeup(&chp);
878 1.137 bouyer while (chp->thread != NULL)
879 1.137 bouyer tsleep(&chp->ch_flags, PRIBIO, "atadown", 0);
880 1.74 enami
881 1.137 bouyer /*
882 1.137 bouyer * Detach atapibus and its children.
883 1.137 bouyer */
884 1.137 bouyer sc = chp->atapibus;
885 1.137 bouyer if (sc != NULL) {
886 1.137 bouyer WDCDEBUG_PRINT(("atabusdetach: %s: detaching %s\n",
887 1.137 bouyer atabus_sc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
888 1.137 bouyer error = config_detach(sc, flags);
889 1.137 bouyer if (error != 0)
890 1.137 bouyer goto out;
891 1.137 bouyer }
892 1.74 enami
893 1.137 bouyer /*
894 1.137 bouyer * Detach our other children.
895 1.137 bouyer */
896 1.137 bouyer for (i = 0; i < 2; i++) {
897 1.137 bouyer if (chp->ch_drive[i].drive_flags & DRIVE_ATAPI)
898 1.137 bouyer continue;
899 1.137 bouyer sc = chp->ch_drive[i].drv_softc;
900 1.137 bouyer WDCDEBUG_PRINT(("atabusdetach: %s: detaching %s\n",
901 1.137 bouyer atabus_sc->sc_dev.dv_xname,
902 1.137 bouyer sc == NULL ? "nodrv" : sc->dv_xname),
903 1.137 bouyer DEBUG_DETACH);
904 1.74 enami if (sc != NULL) {
905 1.74 enami error = config_detach(sc, flags);
906 1.74 enami if (error != 0)
907 1.74 enami goto out;
908 1.74 enami }
909 1.137 bouyer }
910 1.74 enami
911 1.137 bouyer wdc_kill_pending(chp);
912 1.74 enami
913 1.74 enami out:
914 1.74 enami #ifdef WDCDEBUG
915 1.88 mrg if (sc && error != 0)
916 1.137 bouyer WDCDEBUG_PRINT(("atabusdetach: %s: error %d detaching %s\n",
917 1.137 bouyer atabus_sc->sc_dev.dv_xname, error, sc->dv_xname),
918 1.137 bouyer DEBUG_DETACH);
919 1.74 enami #endif
920 1.74 enami return (error);
921 1.31 bouyer }
922 1.31 bouyer
923 1.137 bouyer int
924 1.137 bouyer wdcdetach(self, flags)
925 1.137 bouyer struct device *self;
926 1.137 bouyer int flags;
927 1.137 bouyer {
928 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
929 1.137 bouyer struct channel_softc *chp;
930 1.137 bouyer int i, error = 0;
931 1.137 bouyer
932 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
933 1.137 bouyer chp = wdc->channels[i];
934 1.137 bouyer WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
935 1.137 bouyer wdc->sc_dev.dv_xname, chp->atabus->dv_xname), DEBUG_DETACH);
936 1.137 bouyer error = config_detach(chp->atabus, flags);
937 1.137 bouyer if (error)
938 1.137 bouyer break;
939 1.137 bouyer }
940 1.137 bouyer return (error);
941 1.137 bouyer }
942 1.137 bouyer
943 1.31 bouyer /*
944 1.31 bouyer * Start I/O on a controller, for the given channel.
945 1.31 bouyer * The first xfer may be not for our channel if the channel queues
946 1.31 bouyer * are shared.
947 1.31 bouyer */
948 1.31 bouyer void
949 1.45 drochner wdcstart(chp)
950 1.45 drochner struct channel_softc *chp;
951 1.31 bouyer {
952 1.31 bouyer struct wdc_xfer *xfer;
953 1.38 bouyer
954 1.38 bouyer #ifdef WDC_DIAGNOSTIC
955 1.38 bouyer int spl1, spl2;
956 1.38 bouyer
957 1.38 bouyer spl1 = splbio();
958 1.38 bouyer spl2 = splbio();
959 1.38 bouyer if (spl2 != spl1) {
960 1.38 bouyer printf("wdcstart: not at splbio()\n");
961 1.38 bouyer panic("wdcstart");
962 1.38 bouyer }
963 1.38 bouyer splx(spl2);
964 1.38 bouyer splx(spl1);
965 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
966 1.12 cgd
967 1.31 bouyer /* is there a xfer ? */
968 1.45 drochner if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
969 1.31 bouyer return;
970 1.47 bouyer
971 1.47 bouyer /* adjust chp, in case we have a shared queue */
972 1.49 bouyer chp = xfer->chp;
973 1.47 bouyer
974 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
975 1.31 bouyer return; /* channel aleady active */
976 1.31 bouyer }
977 1.137 bouyer if ((chp->ch_flags & WDCF_TH_RESET) != 0) {
978 1.137 bouyer return; /* a channel reset is pending */
979 1.137 bouyer }
980 1.31 bouyer #ifdef DIAGNOSTIC
981 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
982 1.118 provos panic("wdcstart: channel waiting for irq");
983 1.31 bouyer #endif
984 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
985 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
986 1.31 bouyer return;
987 1.12 cgd
988 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
989 1.49 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
990 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
991 1.37 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
992 1.37 bouyer chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
993 1.37 bouyer chp->ch_drive[xfer->drive].state = 0;
994 1.37 bouyer }
995 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
996 1.98 bjh21 KASSERT(xfer->c_flags & C_POLL);
997 1.31 bouyer xfer->c_start(chp, xfer);
998 1.31 bouyer }
999 1.2 bouyer
1000 1.31 bouyer /* restart an interrupted I/O */
1001 1.31 bouyer void
1002 1.31 bouyer wdcrestart(v)
1003 1.31 bouyer void *v;
1004 1.31 bouyer {
1005 1.31 bouyer struct channel_softc *chp = v;
1006 1.31 bouyer int s;
1007 1.2 bouyer
1008 1.31 bouyer s = splbio();
1009 1.45 drochner wdcstart(chp);
1010 1.31 bouyer splx(s);
1011 1.2 bouyer }
1012 1.31 bouyer
1013 1.2 bouyer
1014 1.31 bouyer /*
1015 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
1016 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
1017 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
1018 1.31 bouyer * the next chunk if so.
1019 1.31 bouyer */
1020 1.12 cgd int
1021 1.31 bouyer wdcintr(arg)
1022 1.31 bouyer void *arg;
1023 1.12 cgd {
1024 1.31 bouyer struct channel_softc *chp = arg;
1025 1.31 bouyer struct wdc_xfer *xfer;
1026 1.76 bouyer int ret;
1027 1.12 cgd
1028 1.80 enami if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
1029 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
1030 1.80 enami DEBUG_INTR);
1031 1.80 enami return (0);
1032 1.80 enami }
1033 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
1034 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
1035 1.113 bouyer /* try to clear the pending interrupt anyway */
1036 1.113 bouyer (void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
1037 1.80 enami return (0);
1038 1.31 bouyer }
1039 1.12 cgd
1040 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
1041 1.84 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
1042 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1043 1.84 bouyer chp->wdc->dma_status =
1044 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
1045 1.84 bouyer xfer->drive, 0);
1046 1.84 bouyer if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
1047 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
1048 1.84 bouyer return 0;
1049 1.84 bouyer }
1050 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1051 1.84 bouyer }
1052 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1053 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
1054 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
1055 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
1056 1.76 bouyer return (ret);
1057 1.12 cgd }
1058 1.12 cgd
1059 1.31 bouyer /* Put all disk in RESET state */
1060 1.125 mycroft void
1061 1.137 bouyer wdc_reset_channel(drvp, flags)
1062 1.31 bouyer struct ata_drive_datas *drvp;
1063 1.137 bouyer int flags;
1064 1.2 bouyer {
1065 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1066 1.2 bouyer int drive;
1067 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
1068 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1069 1.34 bouyer DEBUG_FUNCS);
1070 1.137 bouyer if ((chp->ch_flags & WDCF_TH_RUN) == 0 &&
1071 1.137 bouyer (flags & AT_POLL) == 0) {
1072 1.137 bouyer chp->ch_flags |= WDCF_TH_RESET;
1073 1.137 bouyer wakeup(&chp->thread);
1074 1.137 bouyer return;
1075 1.137 bouyer }
1076 1.137 bouyer (void) wdcreset(chp, (flags & AT_POLL) ? RESET_POLL : RESET_SLEEP);
1077 1.31 bouyer for (drive = 0; drive < 2; drive++) {
1078 1.31 bouyer chp->ch_drive[drive].state = 0;
1079 1.12 cgd }
1080 1.31 bouyer }
1081 1.12 cgd
1082 1.31 bouyer int
1083 1.137 bouyer wdcreset(chp, poll)
1084 1.31 bouyer struct channel_softc *chp;
1085 1.137 bouyer int poll;
1086 1.31 bouyer {
1087 1.31 bouyer int drv_mask1, drv_mask2;
1088 1.2 bouyer
1089 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1090 1.107 dbj chp->wdc->select(chp,0);
1091 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1092 1.31 bouyer WDSD_IBM); /* master */
1093 1.131 mycroft delay(10); /* 400ns delay */
1094 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1095 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1096 1.131 mycroft delay(2000);
1097 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
1098 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1099 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
1100 1.131 mycroft delay(10); /* 400ns delay */
1101 1.2 bouyer
1102 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
1103 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
1104 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1105 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1106 1.137 bouyer if (drv_mask2 != drv_mask1) {
1107 1.31 bouyer printf("%s channel %d: reset failed for",
1108 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
1109 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1110 1.31 bouyer printf(" drive 0");
1111 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1112 1.31 bouyer printf(" drive 1");
1113 1.31 bouyer printf("\n");
1114 1.31 bouyer }
1115 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
1116 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1117 1.31 bouyer }
1118 1.31 bouyer
1119 1.31 bouyer static int
1120 1.137 bouyer __wdcwait_reset(chp, drv_mask, poll)
1121 1.31 bouyer struct channel_softc *chp;
1122 1.31 bouyer int drv_mask;
1123 1.31 bouyer {
1124 1.137 bouyer int timeout, nloop;
1125 1.131 mycroft u_int8_t st0, er0, st1, er1;
1126 1.70 bouyer #ifdef WDCDEBUG
1127 1.70 bouyer u_int8_t sc0, sn0, cl0, ch0;
1128 1.70 bouyer u_int8_t sc1, sn1, cl1, ch1;
1129 1.70 bouyer #endif
1130 1.137 bouyer
1131 1.137 bouyer if (poll)
1132 1.137 bouyer nloop = WDCNDELAY_RST;
1133 1.137 bouyer else
1134 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1135 1.31 bouyer /* wait for BSY to deassert */
1136 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1137 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
1138 1.107 dbj chp->wdc->select(chp,0);
1139 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1140 1.31 bouyer WDSD_IBM); /* master */
1141 1.65 bouyer delay(10);
1142 1.31 bouyer st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
1143 1.131 mycroft er0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
1144 1.70 bouyer #ifdef WDCDEBUG
1145 1.70 bouyer sc0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
1146 1.70 bouyer sn0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
1147 1.70 bouyer cl0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
1148 1.70 bouyer ch0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
1149 1.70 bouyer #endif
1150 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
1151 1.107 dbj chp->wdc->select(chp,1);
1152 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1153 1.31 bouyer WDSD_IBM | 0x10); /* slave */
1154 1.65 bouyer delay(10);
1155 1.31 bouyer st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
1156 1.131 mycroft er1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
1157 1.70 bouyer #ifdef WDCDEBUG
1158 1.70 bouyer sc1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
1159 1.70 bouyer sn1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
1160 1.70 bouyer cl1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
1161 1.70 bouyer ch1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
1162 1.70 bouyer #endif
1163 1.31 bouyer
1164 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1165 1.31 bouyer /* no master */
1166 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1167 1.31 bouyer /* No master, slave is ready, it's done */
1168 1.65 bouyer goto end;
1169 1.31 bouyer }
1170 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1171 1.31 bouyer /* no slave */
1172 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1173 1.31 bouyer /* No slave, master is ready, it's done */
1174 1.65 bouyer goto end;
1175 1.31 bouyer }
1176 1.2 bouyer } else {
1177 1.31 bouyer /* Wait for both master and slave to be ready */
1178 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1179 1.65 bouyer goto end;
1180 1.2 bouyer }
1181 1.2 bouyer }
1182 1.137 bouyer if (poll)
1183 1.137 bouyer delay(WDCDELAY);
1184 1.137 bouyer else
1185 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1186 1.2 bouyer }
1187 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1188 1.31 bouyer if (st0 & WDCS_BSY)
1189 1.31 bouyer drv_mask &= ~0x01;
1190 1.31 bouyer if (st1 & WDCS_BSY)
1191 1.31 bouyer drv_mask &= ~0x02;
1192 1.65 bouyer end:
1193 1.131 mycroft if (er0 != 0x01 && er0 != 0x81)
1194 1.131 mycroft drv_mask &= ~0x01;
1195 1.131 mycroft if (er1 != 0x01)
1196 1.131 mycroft drv_mask &= ~0x02;
1197 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1198 1.70 bouyer "cl=0x%x ch=0x%x\n",
1199 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
1200 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1201 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1202 1.70 bouyer "cl=0x%x ch=0x%x\n",
1203 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
1204 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1205 1.70 bouyer
1206 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, "
1207 1.137 bouyer "st0=0x%x er0=0x%x, st1=0x%x er1=0x%x\n",
1208 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
1209 1.131 mycroft st0, er0, st1, er1), DEBUG_PROBE);
1210 1.65 bouyer
1211 1.31 bouyer return drv_mask;
1212 1.2 bouyer }
1213 1.2 bouyer
1214 1.2 bouyer /*
1215 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1216 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1217 1.2 bouyer */
1218 1.31 bouyer int
1219 1.137 bouyer __wdcwait(chp, mask, bits, timeout)
1220 1.31 bouyer struct channel_softc *chp;
1221 1.31 bouyer int mask, bits, timeout;
1222 1.2 bouyer {
1223 1.31 bouyer u_char status;
1224 1.31 bouyer int time = 0;
1225 1.60 abs
1226 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
1227 1.60 abs :"none", chp->channel), DEBUG_STATUS);
1228 1.31 bouyer chp->ch_error = 0;
1229 1.31 bouyer
1230 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1231 1.2 bouyer
1232 1.31 bouyer for (;;) {
1233 1.31 bouyer chp->ch_status = status =
1234 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
1235 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1236 1.31 bouyer break;
1237 1.31 bouyer if (++time > timeout) {
1238 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1239 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1240 1.87 bouyer time, status,
1241 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1242 1.77 bouyer wd_error), mask, bits),
1243 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1244 1.137 bouyer return(WDCWAIT_TOUT);
1245 1.31 bouyer }
1246 1.31 bouyer delay(WDCDELAY);
1247 1.2 bouyer }
1248 1.87 bouyer #ifdef WDCDEBUG
1249 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
1250 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1251 1.87 bouyer #endif
1252 1.31 bouyer if (status & WDCS_ERR)
1253 1.31 bouyer chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1254 1.31 bouyer wd_error);
1255 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1256 1.31 bouyer /* After autoconfig, there should be no long delays. */
1257 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1258 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1259 1.31 bouyer if (xfer == NULL)
1260 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1261 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1262 1.31 bouyer WDCDELAY * time);
1263 1.31 bouyer else
1264 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1265 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1266 1.31 bouyer xfer->drive,
1267 1.31 bouyer WDCDELAY * time);
1268 1.2 bouyer }
1269 1.2 bouyer #endif
1270 1.137 bouyer return(WDCWAIT_OK);
1271 1.137 bouyer }
1272 1.137 bouyer
1273 1.137 bouyer /*
1274 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1275 1.137 bouyer * thread if possible
1276 1.137 bouyer */
1277 1.137 bouyer int
1278 1.137 bouyer wdcwait(chp, mask, bits, timeout, flags)
1279 1.137 bouyer struct channel_softc *chp;
1280 1.137 bouyer int mask, bits, timeout, flags;
1281 1.137 bouyer {
1282 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1283 1.137 bouyer
1284 1.137 bouyer if (timeout_hz == 0 ||
1285 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1286 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1287 1.137 bouyer else {
1288 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1289 1.137 bouyer if (error != 0) {
1290 1.137 bouyer if (chp->ch_flags & WDCF_TH_RUN) {
1291 1.137 bouyer /*
1292 1.137 bouyer * we're running in the channel thread context
1293 1.137 bouyer */
1294 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1295 1.137 bouyer if (__wdcwait(chp, mask, bits,
1296 1.137 bouyer WDCDELAY_POLL) == 0) {
1297 1.137 bouyer error = 0;
1298 1.137 bouyer break;
1299 1.137 bouyer }
1300 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1301 1.137 bouyer }
1302 1.137 bouyer } else {
1303 1.137 bouyer /*
1304 1.137 bouyer * we're probably in interrupt context,
1305 1.137 bouyer * ask the thread to come back here
1306 1.137 bouyer */
1307 1.137 bouyer chp->ch_queue->queue_freese++;
1308 1.137 bouyer wakeup(&chp->thread);
1309 1.137 bouyer return(WDCWAIT_THR);
1310 1.137 bouyer }
1311 1.137 bouyer }
1312 1.137 bouyer }
1313 1.137 bouyer return(error);
1314 1.2 bouyer }
1315 1.2 bouyer
1316 1.137 bouyer
1317 1.84 bouyer /*
1318 1.84 bouyer * Busy-wait for DMA to complete
1319 1.84 bouyer */
1320 1.84 bouyer int
1321 1.84 bouyer wdc_dmawait(chp, xfer, timeout)
1322 1.84 bouyer struct channel_softc *chp;
1323 1.84 bouyer struct wdc_xfer *xfer;
1324 1.84 bouyer int timeout;
1325 1.84 bouyer {
1326 1.84 bouyer int time;
1327 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1328 1.84 bouyer chp->wdc->dma_status =
1329 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1330 1.84 bouyer chp->channel, xfer->drive, 0);
1331 1.84 bouyer if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1332 1.84 bouyer return 0;
1333 1.84 bouyer delay(WDCDELAY);
1334 1.84 bouyer }
1335 1.84 bouyer /* timeout, force a DMA halt */
1336 1.84 bouyer chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1337 1.84 bouyer chp->channel, xfer->drive, 1);
1338 1.84 bouyer return 1;
1339 1.84 bouyer }
1340 1.84 bouyer
1341 1.31 bouyer void
1342 1.31 bouyer wdctimeout(arg)
1343 1.31 bouyer void *arg;
1344 1.2 bouyer {
1345 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
1346 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1347 1.31 bouyer int s;
1348 1.2 bouyer
1349 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1350 1.31 bouyer
1351 1.31 bouyer s = splbio();
1352 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
1353 1.31 bouyer __wdcerror(chp, "lost interrupt");
1354 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1355 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1356 1.88 mrg xfer->c_bcount,
1357 1.88 mrg xfer->c_skip);
1358 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1359 1.84 bouyer chp->wdc->dma_status =
1360 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1361 1.84 bouyer chp->channel, xfer->drive, 1);
1362 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1363 1.84 bouyer }
1364 1.31 bouyer /*
1365 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1366 1.31 bouyer * it will do what's needed. Else, it will take the needed
1367 1.31 bouyer * action (reset the device).
1368 1.70 bouyer * Before that we need to reinstall the timeout callback,
1369 1.70 bouyer * in case it will miss another irq while in this transfer
1370 1.70 bouyer * We arbitray chose it to be 1s
1371 1.31 bouyer */
1372 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1373 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1374 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1375 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1376 1.31 bouyer } else
1377 1.31 bouyer __wdcerror(chp, "missing untimeout");
1378 1.31 bouyer splx(s);
1379 1.2 bouyer }
1380 1.2 bouyer
1381 1.31 bouyer /*
1382 1.31 bouyer * Probe drive's capabilites, for use by the controller later
1383 1.31 bouyer * Assumes drvp points to an existing drive.
1384 1.31 bouyer * XXX this should be a controller-indep function
1385 1.31 bouyer */
1386 1.2 bouyer void
1387 1.31 bouyer wdc_probe_caps(drvp)
1388 1.31 bouyer struct ata_drive_datas *drvp;
1389 1.2 bouyer {
1390 1.31 bouyer struct ataparams params, params2;
1391 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1392 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
1393 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1394 1.31 bouyer int i, printed;
1395 1.31 bouyer char *sep = "";
1396 1.48 bouyer int cf_flags;
1397 1.31 bouyer
1398 1.125 mycroft if (ata_get_params(drvp, AT_WAIT, ¶ms) != CMD_OK) {
1399 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
1400 1.2 bouyer return;
1401 1.2 bouyer }
1402 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
1403 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
1404 1.2 bouyer /*
1405 1.39 bouyer * Controller claims 16 and 32 bit transfers.
1406 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
1407 1.31 bouyer * and compare results.
1408 1.2 bouyer */
1409 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
1410 1.125 mycroft ata_get_params(drvp, AT_WAIT, ¶ms2);
1411 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
1412 1.31 bouyer /* Not good. fall back to 16bits */
1413 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
1414 1.31 bouyer } else {
1415 1.125 mycroft aprint_normal("%s: 32-bit data port\n",
1416 1.123 thorpej drv_dev->dv_xname);
1417 1.2 bouyer }
1418 1.2 bouyer }
1419 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
1420 1.55 bouyer if (params.atap_ata_major > 0x01 &&
1421 1.55 bouyer params.atap_ata_major != 0xffff) {
1422 1.55 bouyer for (i = 14; i > 0; i--) {
1423 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
1424 1.125 mycroft aprint_normal("%s: ATA version %d\n",
1425 1.125 mycroft drv_dev->dv_xname, i);
1426 1.55 bouyer drvp->ata_vers = i;
1427 1.55 bouyer break;
1428 1.55 bouyer }
1429 1.55 bouyer }
1430 1.125 mycroft }
1431 1.55 bouyer #endif
1432 1.2 bouyer
1433 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1434 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1435 1.31 bouyer drvp->PIO_mode = 3;
1436 1.2 bouyer
1437 1.2 bouyer /*
1438 1.31 bouyer * It's not in the specs, but it seems that some drive
1439 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1440 1.2 bouyer */
1441 1.31 bouyer if (params.atap_extensions != 0xffff &&
1442 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1443 1.31 bouyer printed = 0;
1444 1.31 bouyer /*
1445 1.31 bouyer * XXX some drives report something wrong here (they claim to
1446 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1447 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1448 1.116 wiz * If higher mode than 7 is found, abort.
1449 1.31 bouyer */
1450 1.39 bouyer for (i = 7; i >= 0; i--) {
1451 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1452 1.31 bouyer continue;
1453 1.39 bouyer if (i > 4)
1454 1.39 bouyer return;
1455 1.31 bouyer /*
1456 1.31 bouyer * See if mode is accepted.
1457 1.31 bouyer * If the controller can't set its PIO mode,
1458 1.31 bouyer * assume the defaults are good, so don't try
1459 1.31 bouyer * to set it
1460 1.31 bouyer */
1461 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1462 1.137 bouyer /*
1463 1.137 bouyer * It's OK to pool here, it's fast enouth
1464 1.137 bouyer * to not bother waiting for interrupt
1465 1.137 bouyer */
1466 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1467 1.125 mycroft AT_WAIT) != CMD_OK)
1468 1.2 bouyer continue;
1469 1.31 bouyer if (!printed) {
1470 1.123 thorpej aprint_normal("%s: drive supports PIO mode %d",
1471 1.39 bouyer drv_dev->dv_xname, i + 3);
1472 1.31 bouyer sep = ",";
1473 1.31 bouyer printed = 1;
1474 1.31 bouyer }
1475 1.31 bouyer /*
1476 1.31 bouyer * If controller's driver can't set its PIO mode,
1477 1.31 bouyer * get the highter one for the drive.
1478 1.31 bouyer */
1479 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1480 1.52 bouyer wdc->PIO_cap >= i + 3) {
1481 1.31 bouyer drvp->PIO_mode = i + 3;
1482 1.48 bouyer drvp->PIO_cap = i + 3;
1483 1.2 bouyer break;
1484 1.2 bouyer }
1485 1.2 bouyer }
1486 1.31 bouyer if (!printed) {
1487 1.31 bouyer /*
1488 1.31 bouyer * We didn't find a valid PIO mode.
1489 1.31 bouyer * Assume the values returned for DMA are buggy too
1490 1.31 bouyer */
1491 1.31 bouyer return;
1492 1.2 bouyer }
1493 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1494 1.31 bouyer printed = 0;
1495 1.31 bouyer for (i = 7; i >= 0; i--) {
1496 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1497 1.31 bouyer continue;
1498 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1499 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1500 1.125 mycroft if (ata_set_mode(drvp, 0x20 | i, AT_WAIT)
1501 1.31 bouyer != CMD_OK)
1502 1.31 bouyer continue;
1503 1.31 bouyer if (!printed) {
1504 1.123 thorpej aprint_normal("%s DMA mode %d", sep, i);
1505 1.31 bouyer sep = ",";
1506 1.31 bouyer printed = 1;
1507 1.31 bouyer }
1508 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1509 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1510 1.52 bouyer wdc->DMA_cap < i)
1511 1.31 bouyer continue;
1512 1.31 bouyer drvp->DMA_mode = i;
1513 1.48 bouyer drvp->DMA_cap = i;
1514 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1515 1.31 bouyer }
1516 1.2 bouyer break;
1517 1.2 bouyer }
1518 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1519 1.71 bouyer printed = 0;
1520 1.31 bouyer for (i = 7; i >= 0; i--) {
1521 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1522 1.31 bouyer == 0)
1523 1.31 bouyer continue;
1524 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1525 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1526 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1527 1.125 mycroft AT_WAIT) != CMD_OK)
1528 1.31 bouyer continue;
1529 1.71 bouyer if (!printed) {
1530 1.123 thorpej aprint_normal("%s Ultra-DMA mode %d",
1531 1.123 thorpej sep, i);
1532 1.93 wrstuden if (i == 2)
1533 1.123 thorpej aprint_normal(" (Ultra/33)");
1534 1.93 wrstuden else if (i == 4)
1535 1.123 thorpej aprint_normal(" (Ultra/66)");
1536 1.93 wrstuden else if (i == 5)
1537 1.123 thorpej aprint_normal(" (Ultra/100)");
1538 1.117 bouyer else if (i == 6)
1539 1.123 thorpej aprint_normal(" (Ultra/133)");
1540 1.71 bouyer sep = ",";
1541 1.71 bouyer printed = 1;
1542 1.71 bouyer }
1543 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1544 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1545 1.52 bouyer wdc->UDMA_cap < i)
1546 1.50 bouyer continue;
1547 1.31 bouyer drvp->UDMA_mode = i;
1548 1.48 bouyer drvp->UDMA_cap = i;
1549 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1550 1.31 bouyer }
1551 1.31 bouyer break;
1552 1.31 bouyer }
1553 1.31 bouyer }
1554 1.123 thorpej aprint_normal("\n");
1555 1.55 bouyer }
1556 1.55 bouyer
1557 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1558 1.55 bouyer if (drvp->ata_vers == 0) {
1559 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1560 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1561 1.55 bouyer else if (drvp->PIO_cap > 2)
1562 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1563 1.48 bouyer }
1564 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1565 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1566 1.48 bouyer drvp->PIO_mode =
1567 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1568 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1569 1.48 bouyer }
1570 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1571 1.48 bouyer /* don't care about DMA modes */
1572 1.48 bouyer return;
1573 1.48 bouyer }
1574 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1575 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1576 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1577 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1578 1.48 bouyer } else {
1579 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1580 1.48 bouyer ATA_CONFIG_DMA_OFF;
1581 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1582 1.48 bouyer }
1583 1.101 bouyer }
1584 1.101 bouyer if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
1585 1.101 bouyer /* don't care about UDMA modes */
1586 1.101 bouyer return;
1587 1.48 bouyer }
1588 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1589 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1590 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1591 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1592 1.48 bouyer } else {
1593 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1594 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1595 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1596 1.48 bouyer }
1597 1.2 bouyer }
1598 1.54 bouyer }
1599 1.54 bouyer
1600 1.54 bouyer /*
1601 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1602 1.54 bouyer * downgrade was possible, 0 otherwise.
1603 1.54 bouyer */
1604 1.54 bouyer int
1605 1.137 bouyer wdc_downgrade_mode(drvp, flags)
1606 1.54 bouyer struct ata_drive_datas *drvp;
1607 1.54 bouyer {
1608 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1609 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1610 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1611 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1612 1.54 bouyer
1613 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1614 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1615 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1616 1.54 bouyer return 0;
1617 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1618 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1619 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1620 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1621 1.54 bouyer return 0;
1622 1.54 bouyer
1623 1.61 bouyer /*
1624 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1625 1.73 bouyer * Maybe we didn't properly notice the cable type
1626 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1627 1.78 bouyer * It helps in some cases.
1628 1.73 bouyer */
1629 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1630 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1631 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1632 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1633 1.73 bouyer }
1634 1.73 bouyer
1635 1.73 bouyer /*
1636 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1637 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1638 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1639 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1640 1.61 bouyer */
1641 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1642 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1643 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1644 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1645 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1646 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1647 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1648 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1649 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1650 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1651 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1652 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1653 1.54 bouyer } else /* already using PIO, can't downgrade */
1654 1.54 bouyer return 0;
1655 1.54 bouyer
1656 1.54 bouyer wdc->set_modes(chp);
1657 1.137 bouyer wdc_print_modes(chp);
1658 1.137 bouyer /* reset the channel, which will shedule all drives for setup */
1659 1.137 bouyer wdc_reset_channel(drvp, flags);
1660 1.54 bouyer return 1;
1661 1.2 bouyer }
1662 1.2 bouyer
1663 1.2 bouyer int
1664 1.31 bouyer wdc_exec_command(drvp, wdc_c)
1665 1.31 bouyer struct ata_drive_datas *drvp;
1666 1.31 bouyer struct wdc_command *wdc_c;
1667 1.31 bouyer {
1668 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1669 1.2 bouyer struct wdc_xfer *xfer;
1670 1.31 bouyer int s, ret;
1671 1.2 bouyer
1672 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1673 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1674 1.34 bouyer DEBUG_FUNCS);
1675 1.2 bouyer
1676 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1677 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1678 1.31 bouyer WDC_NOSLEEP);
1679 1.31 bouyer if (xfer == NULL) {
1680 1.31 bouyer return WDC_TRY_AGAIN;
1681 1.31 bouyer }
1682 1.2 bouyer
1683 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
1684 1.98 bjh21 wdc_c->flags |= AT_POLL;
1685 1.31 bouyer if (wdc_c->flags & AT_POLL)
1686 1.31 bouyer xfer->c_flags |= C_POLL;
1687 1.31 bouyer xfer->drive = drvp->drive;
1688 1.31 bouyer xfer->databuf = wdc_c->data;
1689 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1690 1.31 bouyer xfer->cmd = wdc_c;
1691 1.31 bouyer xfer->c_start = __wdccommand_start;
1692 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1693 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1694 1.2 bouyer
1695 1.31 bouyer s = splbio();
1696 1.31 bouyer wdc_exec_xfer(chp, xfer);
1697 1.31 bouyer #ifdef DIAGNOSTIC
1698 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1699 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1700 1.118 provos panic("wdc_exec_command: polled command not done");
1701 1.2 bouyer #endif
1702 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1703 1.31 bouyer ret = WDC_COMPLETE;
1704 1.31 bouyer } else {
1705 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1706 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1707 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1708 1.69 bouyer }
1709 1.31 bouyer ret = WDC_COMPLETE;
1710 1.31 bouyer } else {
1711 1.31 bouyer ret = WDC_QUEUED;
1712 1.2 bouyer }
1713 1.2 bouyer }
1714 1.31 bouyer splx(s);
1715 1.31 bouyer return ret;
1716 1.2 bouyer }
1717 1.2 bouyer
1718 1.2 bouyer void
1719 1.31 bouyer __wdccommand_start(chp, xfer)
1720 1.31 bouyer struct channel_softc *chp;
1721 1.2 bouyer struct wdc_xfer *xfer;
1722 1.31 bouyer {
1723 1.31 bouyer int drive = xfer->drive;
1724 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1725 1.31 bouyer
1726 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1727 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
1728 1.34 bouyer DEBUG_FUNCS);
1729 1.31 bouyer
1730 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1731 1.107 dbj chp->wdc->select(chp,drive);
1732 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1733 1.31 bouyer WDSD_IBM | (drive << 4));
1734 1.137 bouyer switch(wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1735 1.137 bouyer wdc_c->r_st_bmask, wdc_c->timeout, wdc_c->flags)) {
1736 1.137 bouyer case WDCWAIT_OK:
1737 1.137 bouyer break;
1738 1.137 bouyer case WDCWAIT_TOUT:
1739 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1740 1.31 bouyer __wdccommand_done(chp, xfer);
1741 1.53 bouyer return;
1742 1.137 bouyer case WDCWAIT_THR:
1743 1.137 bouyer return;
1744 1.31 bouyer }
1745 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1746 1.135 bouyer /* polled command, disable interrupts */
1747 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1748 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1749 1.135 bouyer }
1750 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1751 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1752 1.139 bouyer
1753 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1754 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1755 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1756 1.81 thorpej wdctimeout, chp);
1757 1.31 bouyer return;
1758 1.2 bouyer }
1759 1.2 bouyer /*
1760 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1761 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1762 1.2 bouyer */
1763 1.134 mycroft delay(10); /* 400ns delay */
1764 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1765 1.2 bouyer }
1766 1.2 bouyer
1767 1.2 bouyer int
1768 1.66 bouyer __wdccommand_intr(chp, xfer, irq)
1769 1.31 bouyer struct channel_softc *chp;
1770 1.31 bouyer struct wdc_xfer *xfer;
1771 1.66 bouyer int irq;
1772 1.2 bouyer {
1773 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1774 1.31 bouyer int bcount = wdc_c->bcount;
1775 1.31 bouyer char *data = wdc_c->data;
1776 1.137 bouyer int wflags;
1777 1.137 bouyer
1778 1.137 bouyer if ((wdc_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1779 1.137 bouyer /* both wait and poll, we can tsleep here */
1780 1.137 bouyer wflags = 0;
1781 1.137 bouyer } else {
1782 1.137 bouyer wflags = AT_POLL;
1783 1.137 bouyer }
1784 1.31 bouyer
1785 1.114 bouyer again:
1786 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1787 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
1788 1.137 bouyer /*
1789 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1790 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1791 1.137 bouyer * penalty for the extra regiter write is acceptable,
1792 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1793 1.137 bouyer */
1794 1.137 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1795 1.137 bouyer WDSD_IBM | (xfer->drive << 4));
1796 1.114 bouyer if ((wdc_c->flags & AT_XFDONE) != 0) {
1797 1.114 bouyer /*
1798 1.114 bouyer * We have completed a data xfer. The drive should now be
1799 1.114 bouyer * in its initial state
1800 1.114 bouyer */
1801 1.114 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1802 1.137 bouyer wdc_c->r_st_bmask, (irq == 0) ? wdc_c->timeout : 0,
1803 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1804 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1805 1.114 bouyer return 0; /* IRQ was not for us */
1806 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1807 1.114 bouyer }
1808 1.131 mycroft goto out;
1809 1.114 bouyer }
1810 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1811 1.137 bouyer (irq == 0) ? wdc_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1812 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1813 1.63 bouyer return 0; /* IRQ was not for us */
1814 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1815 1.131 mycroft goto out;
1816 1.2 bouyer }
1817 1.91 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
1818 1.91 bouyer chp->wdc->irqack(chp);
1819 1.31 bouyer if (wdc_c->flags & AT_READ) {
1820 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1821 1.131 mycroft wdc_c->flags |= AT_TIMEOU;
1822 1.131 mycroft goto out;
1823 1.131 mycroft }
1824 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1825 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1826 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1827 1.31 bouyer data += bcount & 0xfffffffc;
1828 1.31 bouyer bcount = bcount & 0x03;
1829 1.31 bouyer }
1830 1.31 bouyer if (bcount > 0)
1831 1.31 bouyer bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
1832 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1833 1.114 bouyer /* at this point the drive should be in its initial state */
1834 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1835 1.137 bouyer /* XXX should read status register here ? */
1836 1.131 mycroft } else if (wdc_c->flags & AT_WRITE) {
1837 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1838 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1839 1.131 mycroft goto out;
1840 1.131 mycroft }
1841 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1842 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1843 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1844 1.31 bouyer data += bcount & 0xfffffffc;
1845 1.31 bouyer bcount = bcount & 0x03;
1846 1.31 bouyer }
1847 1.31 bouyer if (bcount > 0)
1848 1.31 bouyer bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
1849 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1850 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1851 1.114 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1852 1.114 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1853 1.114 bouyer callout_reset(&chp->ch_callout,
1854 1.114 bouyer wdc_c->timeout / 1000 * hz, wdctimeout, chp);
1855 1.114 bouyer return 1;
1856 1.114 bouyer } else {
1857 1.114 bouyer goto again;
1858 1.114 bouyer }
1859 1.2 bouyer }
1860 1.131 mycroft out:
1861 1.31 bouyer __wdccommand_done(chp, xfer);
1862 1.31 bouyer return 1;
1863 1.2 bouyer }
1864 1.2 bouyer
1865 1.2 bouyer void
1866 1.31 bouyer __wdccommand_done(chp, xfer)
1867 1.31 bouyer struct channel_softc *chp;
1868 1.31 bouyer struct wdc_xfer *xfer;
1869 1.2 bouyer {
1870 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1871 1.2 bouyer
1872 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1873 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
1874 1.70 bouyer
1875 1.81 thorpej callout_stop(&chp->ch_callout);
1876 1.70 bouyer
1877 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1878 1.31 bouyer wdc_c->flags |= AT_DF;
1879 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1880 1.31 bouyer wdc_c->flags |= AT_ERROR;
1881 1.31 bouyer wdc_c->r_error = chp->ch_error;
1882 1.31 bouyer }
1883 1.31 bouyer wdc_c->flags |= AT_DONE;
1884 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1885 1.80 enami (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1886 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1887 1.46 kenh wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1888 1.46 kenh wd_sdh);
1889 1.46 kenh wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1890 1.46 kenh wd_cyl_hi) << 8;
1891 1.46 kenh wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1892 1.46 kenh wd_cyl_lo);
1893 1.46 kenh wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1894 1.46 kenh wd_sector);
1895 1.46 kenh wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1896 1.46 kenh wd_seccnt);
1897 1.46 kenh wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1898 1.46 kenh wd_error);
1899 1.46 kenh wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1900 1.46 kenh wd_precomp);
1901 1.135 bouyer }
1902 1.137 bouyer
1903 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1904 1.135 bouyer /* enable interrupts */
1905 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1906 1.135 bouyer WDCTL_4BIT);
1907 1.46 kenh }
1908 1.31 bouyer wdc_free_xfer(chp, xfer);
1909 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1910 1.71 bouyer wakeup(wdc_c);
1911 1.71 bouyer else if (wdc_c->callback)
1912 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1913 1.45 drochner wdcstart(chp);
1914 1.31 bouyer return;
1915 1.2 bouyer }
1916 1.2 bouyer
1917 1.2 bouyer /*
1918 1.31 bouyer * Send a command. The drive should be ready.
1919 1.2 bouyer * Assumes interrupts are blocked.
1920 1.2 bouyer */
1921 1.31 bouyer void
1922 1.31 bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
1923 1.31 bouyer struct channel_softc *chp;
1924 1.31 bouyer u_int8_t drive;
1925 1.31 bouyer u_int8_t command;
1926 1.31 bouyer u_int16_t cylin;
1927 1.31 bouyer u_int8_t head, sector, count, precomp;
1928 1.31 bouyer {
1929 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1930 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1931 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1932 1.31 bouyer DEBUG_FUNCS);
1933 1.31 bouyer
1934 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1935 1.107 dbj chp->wdc->select(chp,drive);
1936 1.107 dbj
1937 1.31 bouyer /* Select drive, head, and addressing mode. */
1938 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1939 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1940 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1941 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
1942 1.31 bouyer precomp);
1943 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
1944 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
1945 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
1946 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
1947 1.108 christos
1948 1.108 christos /* Send command. */
1949 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1950 1.108 christos return;
1951 1.108 christos }
1952 1.108 christos
1953 1.108 christos /*
1954 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1955 1.108 christos * Assumes interrupts are blocked.
1956 1.108 christos */
1957 1.108 christos void
1958 1.108 christos wdccommandext(chp, drive, command, blkno, count)
1959 1.108 christos struct channel_softc *chp;
1960 1.108 christos u_int8_t drive;
1961 1.108 christos u_int8_t command;
1962 1.108 christos u_int64_t blkno;
1963 1.108 christos u_int16_t count;
1964 1.108 christos {
1965 1.108 christos WDCDEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1966 1.108 christos "count=%d\n", chp->wdc->sc_dev.dv_xname,
1967 1.108 christos chp->channel, drive, command, (u_int32_t) blkno, count),
1968 1.108 christos DEBUG_FUNCS);
1969 1.108 christos
1970 1.108 christos if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1971 1.108 christos chp->wdc->select(chp,drive);
1972 1.108 christos
1973 1.108 christos /* Select drive, head, and addressing mode. */
1974 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1975 1.108 christos (drive << 4) | WDSD_LBA);
1976 1.108 christos
1977 1.108 christos /* previous */
1978 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_features, 0);
1979 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count >> 8);
1980 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_lba_hi, blkno >> 40);
1981 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_lba_mi, blkno >> 32);
1982 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_lba_lo, blkno >> 24);
1983 1.108 christos
1984 1.108 christos /* current */
1985 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_features, 0);
1986 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
1987 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_lba_hi, blkno >> 16);
1988 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_lba_mi, blkno >> 8);
1989 1.108 christos bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_lba_lo, blkno);
1990 1.2 bouyer
1991 1.31 bouyer /* Send command. */
1992 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1993 1.31 bouyer return;
1994 1.2 bouyer }
1995 1.2 bouyer
1996 1.2 bouyer /*
1997 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1998 1.31 bouyer * tested by the caller.
1999 1.2 bouyer */
2000 1.31 bouyer void
2001 1.31 bouyer wdccommandshort(chp, drive, command)
2002 1.31 bouyer struct channel_softc *chp;
2003 1.31 bouyer int drive;
2004 1.31 bouyer int command;
2005 1.2 bouyer {
2006 1.2 bouyer
2007 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
2008 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
2009 1.31 bouyer DEBUG_FUNCS);
2010 1.107 dbj
2011 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
2012 1.107 dbj chp->wdc->select(chp,drive);
2013 1.2 bouyer
2014 1.31 bouyer /* Select drive. */
2015 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
2016 1.31 bouyer WDSD_IBM | (drive << 4));
2017 1.2 bouyer
2018 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
2019 1.31 bouyer }
2020 1.2 bouyer
2021 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
2022 1.2 bouyer
2023 1.2 bouyer void
2024 1.31 bouyer wdc_exec_xfer(chp, xfer)
2025 1.31 bouyer struct channel_softc *chp;
2026 1.2 bouyer struct wdc_xfer *xfer;
2027 1.2 bouyer {
2028 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
2029 1.33 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
2030 1.2 bouyer
2031 1.31 bouyer /* complete xfer setup */
2032 1.49 bouyer xfer->chp = chp;
2033 1.2 bouyer
2034 1.31 bouyer /*
2035 1.31 bouyer * If we are a polled command, and the list is not empty,
2036 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
2037 1.31 bouyer * to complete, we're going to reboot soon anyway.
2038 1.31 bouyer */
2039 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
2040 1.31 bouyer chp->ch_queue->sc_xfer.tqh_first != NULL) {
2041 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
2042 1.31 bouyer }
2043 1.2 bouyer /* insert at the end of command list */
2044 1.31 bouyer TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
2045 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
2046 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
2047 1.45 drochner wdcstart(chp);
2048 1.31 bouyer }
2049 1.2 bouyer
2050 1.2 bouyer struct wdc_xfer *
2051 1.2 bouyer wdc_get_xfer(flags)
2052 1.2 bouyer int flags;
2053 1.2 bouyer {
2054 1.2 bouyer struct wdc_xfer *xfer;
2055 1.72 bouyer int s;
2056 1.2 bouyer
2057 1.72 bouyer s = splbio();
2058 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
2059 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
2060 1.72 bouyer splx(s);
2061 1.99 chs if (xfer != NULL) {
2062 1.99 chs memset(xfer, 0, sizeof(struct wdc_xfer));
2063 1.99 chs }
2064 1.2 bouyer return xfer;
2065 1.2 bouyer }
2066 1.2 bouyer
2067 1.2 bouyer void
2068 1.31 bouyer wdc_free_xfer(chp, xfer)
2069 1.31 bouyer struct channel_softc *chp;
2070 1.2 bouyer struct wdc_xfer *xfer;
2071 1.2 bouyer {
2072 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
2073 1.2 bouyer int s;
2074 1.2 bouyer
2075 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
2076 1.31 bouyer (*wdc->free_hw)(chp);
2077 1.2 bouyer s = splbio();
2078 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
2079 1.31 bouyer TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
2080 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
2081 1.2 bouyer splx(s);
2082 1.75 enami }
2083 1.75 enami
2084 1.75 enami /*
2085 1.75 enami * Kill off all pending xfers for a channel_softc.
2086 1.75 enami *
2087 1.75 enami * Must be called at splbio().
2088 1.75 enami */
2089 1.75 enami void
2090 1.75 enami wdc_kill_pending(chp)
2091 1.75 enami struct channel_softc *chp;
2092 1.75 enami {
2093 1.75 enami struct wdc_xfer *xfer;
2094 1.75 enami
2095 1.75 enami while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
2096 1.75 enami chp = xfer->chp;
2097 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
2098 1.75 enami }
2099 1.2 bouyer }
2100 1.2 bouyer
2101 1.31 bouyer static void
2102 1.31 bouyer __wdcerror(chp, msg)
2103 1.31 bouyer struct channel_softc *chp;
2104 1.2 bouyer char *msg;
2105 1.2 bouyer {
2106 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
2107 1.88 mrg
2108 1.2 bouyer if (xfer == NULL)
2109 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
2110 1.31 bouyer msg);
2111 1.2 bouyer else
2112 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
2113 1.49 bouyer chp->channel, xfer->drive, msg);
2114 1.2 bouyer }
2115 1.2 bouyer
2116 1.2 bouyer /*
2117 1.2 bouyer * the bit bucket
2118 1.2 bouyer */
2119 1.2 bouyer void
2120 1.31 bouyer wdcbit_bucket(chp, size)
2121 1.31 bouyer struct channel_softc *chp;
2122 1.2 bouyer int size;
2123 1.2 bouyer {
2124 1.2 bouyer
2125 1.12 cgd for (; size >= 2; size -= 2)
2126 1.31 bouyer (void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
2127 1.12 cgd if (size)
2128 1.31 bouyer (void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
2129 1.44 thorpej }
2130 1.44 thorpej
2131 1.44 thorpej int
2132 1.44 thorpej wdc_addref(chp)
2133 1.44 thorpej struct channel_softc *chp;
2134 1.44 thorpej {
2135 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
2136 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
2137 1.44 thorpej int s, error = 0;
2138 1.44 thorpej
2139 1.44 thorpej s = splbio();
2140 1.96 bouyer if (adapt->adapt_refcnt++ == 0 &&
2141 1.96 bouyer adapt->adapt_enable != NULL) {
2142 1.96 bouyer error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
2143 1.44 thorpej if (error)
2144 1.96 bouyer adapt->adapt_refcnt--;
2145 1.44 thorpej }
2146 1.44 thorpej splx(s);
2147 1.44 thorpej return (error);
2148 1.44 thorpej }
2149 1.44 thorpej
2150 1.44 thorpej void
2151 1.44 thorpej wdc_delref(chp)
2152 1.44 thorpej struct channel_softc *chp;
2153 1.44 thorpej {
2154 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
2155 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
2156 1.44 thorpej int s;
2157 1.44 thorpej
2158 1.44 thorpej s = splbio();
2159 1.96 bouyer if (adapt->adapt_refcnt-- == 1 &&
2160 1.96 bouyer adapt->adapt_enable != NULL)
2161 1.96 bouyer (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
2162 1.44 thorpej splx(s);
2163 1.93 wrstuden }
2164 1.93 wrstuden
2165 1.93 wrstuden void
2166 1.93 wrstuden wdc_print_modes(struct channel_softc *chp)
2167 1.93 wrstuden {
2168 1.93 wrstuden int drive;
2169 1.93 wrstuden struct ata_drive_datas *drvp;
2170 1.93 wrstuden
2171 1.93 wrstuden for (drive = 0; drive < 2; drive++) {
2172 1.93 wrstuden drvp = &chp->ch_drive[drive];
2173 1.93 wrstuden if ((drvp->drive_flags & DRIVE) == 0)
2174 1.93 wrstuden continue;
2175 1.123 thorpej aprint_normal("%s(%s:%d:%d): using PIO mode %d",
2176 1.93 wrstuden drvp->drv_softc->dv_xname,
2177 1.93 wrstuden chp->wdc->sc_dev.dv_xname,
2178 1.93 wrstuden chp->channel, drive, drvp->PIO_mode);
2179 1.93 wrstuden if (drvp->drive_flags & DRIVE_DMA)
2180 1.123 thorpej aprint_normal(", DMA mode %d", drvp->DMA_mode);
2181 1.93 wrstuden if (drvp->drive_flags & DRIVE_UDMA) {
2182 1.123 thorpej aprint_normal(", Ultra-DMA mode %d", drvp->UDMA_mode);
2183 1.93 wrstuden if (drvp->UDMA_mode == 2)
2184 1.123 thorpej aprint_normal(" (Ultra/33)");
2185 1.93 wrstuden else if (drvp->UDMA_mode == 4)
2186 1.123 thorpej aprint_normal(" (Ultra/66)");
2187 1.93 wrstuden else if (drvp->UDMA_mode == 5)
2188 1.123 thorpej aprint_normal(" (Ultra/100)");
2189 1.123 thorpej else if (drvp->UDMA_mode == 6)
2190 1.123 thorpej aprint_normal(" (Ultra/133)");
2191 1.93 wrstuden }
2192 1.93 wrstuden if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
2193 1.123 thorpej aprint_normal(" (using DMA data transfers)");
2194 1.123 thorpej aprint_normal("\n");
2195 1.93 wrstuden }
2196 1.2 bouyer }
2197