wdc.c revision 1.160 1 1.160 thorpej /* $NetBSD: wdc.c,v 1.160 2003/12/14 18:51:10 thorpej Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.160 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.160 2003/12/14 18:51:10 thorpej Exp $");
74 1.12 cgd
75 1.59 hubertf #ifndef WDCDEBUG
76 1.31 bouyer #define WDCDEBUG
77 1.59 hubertf #endif /* WDCDEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.137 bouyer #include <sys/kthread.h>
83 1.2 bouyer #include <sys/conf.h>
84 1.2 bouyer #include <sys/buf.h>
85 1.31 bouyer #include <sys/device.h>
86 1.2 bouyer #include <sys/malloc.h>
87 1.71 bouyer #include <sys/pool.h>
88 1.2 bouyer #include <sys/syslog.h>
89 1.2 bouyer #include <sys/proc.h>
90 1.2 bouyer
91 1.2 bouyer #include <machine/intr.h>
92 1.2 bouyer #include <machine/bus.h>
93 1.2 bouyer
94 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
95 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
96 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
97 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
98 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
99 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
100 1.16 sakamoto
101 1.103 bouyer #include <dev/ata/atavar.h>
102 1.31 bouyer #include <dev/ata/atareg.h>
103 1.12 cgd #include <dev/ic/wdcreg.h>
104 1.12 cgd #include <dev/ic/wdcvar.h>
105 1.31 bouyer
106 1.137 bouyer #include "locators.h"
107 1.137 bouyer
108 1.122 thorpej #include "ataraid.h"
109 1.2 bouyer #include "atapibus.h"
110 1.106 bouyer #include "wd.h"
111 1.2 bouyer
112 1.122 thorpej #if NATARAID > 0
113 1.122 thorpej #include <dev/ata/ata_raidvar.h>
114 1.122 thorpej #endif
115 1.122 thorpej
116 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
117 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
118 1.2 bouyer #if 0
119 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
120 1.2 bouyer #define WDCNDELAY_DEBUG 50
121 1.2 bouyer #endif
122 1.2 bouyer
123 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
124 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
125 1.137 bouyer
126 1.137 bouyer /* timeout for the control commands */
127 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
128 1.137 bouyer
129 1.71 bouyer struct pool wdc_xfer_pool;
130 1.2 bouyer
131 1.106 bouyer #if NWD > 0
132 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
133 1.106 bouyer #else
134 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
135 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
136 1.106 bouyer SCSIPI_BUSTYPE_ATA,
137 1.106 bouyer NULL,
138 1.106 bouyer NULL,
139 1.106 bouyer NULL,
140 1.106 bouyer NULL,
141 1.106 bouyer NULL,
142 1.106 bouyer NULL,
143 1.106 bouyer NULL
144 1.106 bouyer };
145 1.106 bouyer #endif
146 1.102 bouyer
147 1.137 bouyer int atabusmatch __P((struct device *, struct cfdata *, void *));
148 1.137 bouyer void atabusattach __P((struct device *, struct device *, void *));
149 1.137 bouyer void atabus_create_thread __P((void *));
150 1.137 bouyer void atabus_thread __P((void *));
151 1.137 bouyer void atabusconfig __P((struct atabus_softc *));
152 1.137 bouyer int atabusactivate __P((struct device *, enum devact));
153 1.137 bouyer int atabusdetach __P((struct device *, int flags));
154 1.137 bouyer int atabusprint __P((void *, const char *));
155 1.137 bouyer
156 1.137 bouyer CFATTACH_DECL(atabus, sizeof(struct atabus_softc),
157 1.137 bouyer atabusmatch, atabusattach, atabusdetach, atabusactivate);
158 1.137 bouyer
159 1.137 bouyer struct atabus_initq {
160 1.137 bouyer struct atabus_softc *atabus_sc;
161 1.137 bouyer TAILQ_ENTRY(atabus_initq) atabus_initq;
162 1.137 bouyer };
163 1.137 bouyer static TAILQ_HEAD(, atabus_initq) atabus_initq_head =
164 1.137 bouyer TAILQ_HEAD_INITIALIZER(atabus_initq_head);
165 1.137 bouyer static struct simplelock atabus_interlock = SIMPLELOCK_INITIALIZER;
166 1.137 bouyer
167 1.160 thorpej int wdcprobe1 __P((struct channel_softc*, int));
168 1.31 bouyer static void __wdcerror __P((struct channel_softc*, char *));
169 1.137 bouyer static int __wdcwait_reset __P((struct channel_softc *, int, int));
170 1.31 bouyer void __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
171 1.31 bouyer void __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
172 1.66 bouyer int __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
173 1.137 bouyer int __wdcwait __P((struct channel_softc *, int, int, int));
174 1.31 bouyer int wdprint __P((void *, const char *));
175 1.134 mycroft void wdc_finish_attach __P((struct device *));
176 1.125 mycroft void wdc_channel_attach __P((struct channel_softc *));
177 1.31 bouyer
178 1.31 bouyer #define DEBUG_INTR 0x01
179 1.31 bouyer #define DEBUG_XFERS 0x02
180 1.31 bouyer #define DEBUG_STATUS 0x04
181 1.31 bouyer #define DEBUG_FUNCS 0x08
182 1.31 bouyer #define DEBUG_PROBE 0x10
183 1.74 enami #define DEBUG_DETACH 0x20
184 1.87 bouyer #define DEBUG_DELAY 0x40
185 1.31 bouyer #ifdef WDCDEBUG
186 1.32 bouyer int wdcdebug_mask = 0;
187 1.31 bouyer int wdc_nxfer = 0;
188 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
189 1.2 bouyer #else
190 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
191 1.2 bouyer #endif
192 1.2 bouyer
193 1.31 bouyer int
194 1.137 bouyer atabusprint(aux, pnp)
195 1.137 bouyer void *aux;
196 1.137 bouyer const char *pnp;
197 1.137 bouyer {
198 1.137 bouyer struct channel_softc *chan = aux;
199 1.137 bouyer if (pnp)
200 1.137 bouyer aprint_normal("atabus at %s", pnp);
201 1.137 bouyer aprint_normal(" channel %d", chan->channel);
202 1.137 bouyer return (UNCONF);
203 1.137 bouyer }
204 1.137 bouyer
205 1.137 bouyer int
206 1.137 bouyer atabusmatch(parent, cf, aux)
207 1.137 bouyer struct device *parent;
208 1.137 bouyer struct cfdata *cf;
209 1.137 bouyer void *aux;
210 1.137 bouyer {
211 1.137 bouyer struct channel_softc *chp = aux;
212 1.137 bouyer
213 1.137 bouyer if (chp == NULL)
214 1.137 bouyer return (0);
215 1.137 bouyer
216 1.138 bouyer if (cf->cf_loc[ATACF_CHANNEL] != chp->channel &&
217 1.138 bouyer cf->cf_loc[ATACF_CHANNEL] != ATACF_CHANNEL_DEFAULT)
218 1.137 bouyer return (0);
219 1.137 bouyer
220 1.137 bouyer return (1);
221 1.137 bouyer }
222 1.137 bouyer
223 1.137 bouyer void
224 1.137 bouyer atabusattach(parent, self, aux)
225 1.137 bouyer struct device *parent, *self;
226 1.137 bouyer void *aux;
227 1.137 bouyer {
228 1.137 bouyer struct atabus_softc *atabus_sc = (struct atabus_softc *)self;
229 1.137 bouyer struct channel_softc *chp = aux;
230 1.137 bouyer struct atabus_initq *atabus_initq;
231 1.137 bouyer
232 1.137 bouyer atabus_sc->sc_chan = chp;
233 1.137 bouyer
234 1.151 briggs aprint_normal("\n");
235 1.151 briggs aprint_naive("\n");
236 1.137 bouyer atabus_initq = malloc(sizeof(struct atabus_initq), M_DEVBUF, M_NOWAIT);
237 1.137 bouyer atabus_initq->atabus_sc = atabus_sc;
238 1.137 bouyer TAILQ_INSERT_TAIL(&atabus_initq_head, atabus_initq, atabus_initq);
239 1.137 bouyer config_pending_incr();
240 1.137 bouyer kthread_create(atabus_create_thread, atabus_sc);
241 1.137 bouyer
242 1.137 bouyer }
243 1.137 bouyer
244 1.137 bouyer void
245 1.137 bouyer atabus_create_thread(arg)
246 1.137 bouyer void *arg;
247 1.137 bouyer {
248 1.137 bouyer struct atabus_softc *atabus_sc = arg;
249 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
250 1.137 bouyer int error;
251 1.137 bouyer
252 1.137 bouyer if ((error = kthread_create1(atabus_thread, atabus_sc, &chp->thread,
253 1.137 bouyer "%s", atabus_sc->sc_dev.dv_xname)) != 0)
254 1.137 bouyer printf("unable to create kernel thread for %s: error %d\n",
255 1.137 bouyer atabus_sc->sc_dev.dv_xname, error);
256 1.137 bouyer }
257 1.137 bouyer
258 1.137 bouyer void
259 1.137 bouyer atabus_thread(arg)
260 1.137 bouyer void *arg;
261 1.137 bouyer {
262 1.137 bouyer struct atabus_softc *atabus_sc = arg;
263 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
264 1.137 bouyer struct wdc_xfer *xfer;
265 1.137 bouyer int s;
266 1.137 bouyer
267 1.137 bouyer s = splbio();
268 1.137 bouyer chp->ch_flags |= WDCF_TH_RUN;
269 1.137 bouyer splx(s);
270 1.137 bouyer atabusconfig(atabus_sc);
271 1.147 bouyer for(;;) {
272 1.137 bouyer s = splbio();
273 1.147 bouyer if ((chp->ch_flags & (WDCF_TH_RESET | WDCF_SHUTDOWN)) == 0 &&
274 1.147 bouyer ((chp->ch_flags & WDCF_ACTIVE) == 0 ||
275 1.148 bouyer chp->ch_queue->queue_freeze == 0)) {
276 1.147 bouyer chp->ch_flags &= ~WDCF_TH_RUN;
277 1.147 bouyer tsleep(&chp->thread, PRIBIO, "atath", 0);
278 1.147 bouyer chp->ch_flags |= WDCF_TH_RUN;
279 1.147 bouyer }
280 1.137 bouyer splx(s);
281 1.137 bouyer if (chp->ch_flags & WDCF_SHUTDOWN)
282 1.137 bouyer break;
283 1.137 bouyer s = splbio();
284 1.137 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
285 1.137 bouyer int drive;
286 1.137 bouyer (void) wdcreset(chp, RESET_SLEEP);
287 1.137 bouyer for (drive = 0; drive < 2; drive++) {
288 1.137 bouyer chp->ch_drive[drive].state = 0;
289 1.137 bouyer }
290 1.137 bouyer chp->ch_flags &= ~WDCF_TH_RESET;
291 1.148 bouyer chp->ch_queue->queue_freeze--;
292 1.137 bouyer wdcstart(chp);
293 1.137 bouyer } else if ((chp->ch_flags & WDCF_ACTIVE) != 0 &&
294 1.148 bouyer chp->ch_queue->queue_freeze == 1) {
295 1.137 bouyer /*
296 1.148 bouyer * caller has bumped queue_freeze, decrease it
297 1.137 bouyer */
298 1.148 bouyer chp->ch_queue->queue_freeze--;
299 1.137 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
300 1.137 bouyer #ifdef DIAGNOSTIC
301 1.137 bouyer if (xfer == NULL)
302 1.137 bouyer panic("channel active with no xfer ?");
303 1.137 bouyer #endif
304 1.137 bouyer xfer->c_start(chp, xfer);
305 1.148 bouyer } else if (chp->ch_queue->queue_freeze > 1) {
306 1.148 bouyer panic("queue_freeze");
307 1.137 bouyer }
308 1.137 bouyer splx(s);
309 1.137 bouyer }
310 1.137 bouyer chp->thread = NULL;
311 1.137 bouyer wakeup(&chp->ch_flags);
312 1.137 bouyer kthread_exit(0);
313 1.137 bouyer }
314 1.137 bouyer
315 1.137 bouyer void
316 1.137 bouyer atabusconfig(atabus_sc)
317 1.137 bouyer struct atabus_softc *atabus_sc;
318 1.137 bouyer {
319 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
320 1.150 simonb int i, error, need_delref = 0;
321 1.137 bouyer struct ataparams params;
322 1.137 bouyer struct atabus_initq *atabus_initq = NULL;
323 1.145 christos u_int8_t st0 = 0, st1 = 0;
324 1.137 bouyer
325 1.137 bouyer if ((error = wdc_addref(chp)) != 0) {
326 1.137 bouyer aprint_error("%s: unable to enable controller\n",
327 1.137 bouyer chp->wdc->sc_dev.dv_xname);
328 1.144 briggs goto out;
329 1.137 bouyer }
330 1.144 briggs need_delref = 1;
331 1.137 bouyer
332 1.160 thorpej if (wdcprobe1(chp, 0) == 0)
333 1.137 bouyer /* If no drives, abort attach here. */
334 1.137 bouyer goto out;
335 1.137 bouyer
336 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
337 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
338 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
339 1.137 bouyer chp->wdc->select(chp,0);
340 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
341 1.137 bouyer WDSD_IBM);
342 1.137 bouyer delay(10); /* 400ns delay */
343 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
344 1.157 fvdl chp->cmd_iohs[wd_status], 0);
345 1.137 bouyer
346 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
347 1.137 bouyer chp->wdc->select(chp,1);
348 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
349 1.137 bouyer WDSD_IBM | 0x10);
350 1.137 bouyer delay(10); /* 400ns delay */
351 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
352 1.157 fvdl chp->cmd_iohs[wd_status], 0);
353 1.137 bouyer
354 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
355 1.137 bouyer == 0 ||
356 1.137 bouyer (st0 & WDCS_DRDY)) &&
357 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
358 1.137 bouyer == 0 ||
359 1.137 bouyer (st1 & WDCS_DRDY)))
360 1.137 bouyer break;
361 1.137 bouyer tsleep(&atabus_sc, PRIBIO, "atadrdy", 1);
362 1.137 bouyer }
363 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
364 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
365 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
366 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
367 1.137 bouyer
368 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
369 1.137 bouyer chp->wdc->sc_dev.dv_xname,
370 1.137 bouyer chp->channel, st0, st1), DEBUG_PROBE);
371 1.137 bouyer
372 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
373 1.137 bouyer delay(5000);
374 1.137 bouyer
375 1.137 bouyer for (i = 0; i < 2; i++) {
376 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
377 1.137 bouyer chp->ch_drive[i].drive = i;
378 1.137 bouyer /*
379 1.137 bouyer * Init error counter so that an error withing the first xfers
380 1.137 bouyer * will trigger a downgrade
381 1.137 bouyer */
382 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
383 1.137 bouyer
384 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
385 1.137 bouyer if ((chp->wdc->cap &
386 1.137 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
387 1.137 bouyer WDC_CAPABILITY_DATA32)
388 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
389 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
390 1.137 bouyer continue;
391 1.137 bouyer
392 1.144 briggs /* Shortcut in case we've been shutdown */
393 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
394 1.144 briggs goto out;
395 1.144 briggs
396 1.137 bouyer /* issue an identify, to try to detect ghosts */
397 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
398 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
399 1.137 bouyer if (error != CMD_OK) {
400 1.137 bouyer tsleep(&atabus_sc, PRIBIO, "atacnf", mstohz(1000));
401 1.144 briggs
402 1.144 briggs /* Shortcut in case we've been shutdown */
403 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
404 1.144 briggs goto out;
405 1.144 briggs
406 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
407 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
408 1.137 bouyer }
409 1.137 bouyer if (error == CMD_OK) {
410 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
411 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
412 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
413 1.137 bouyer } else {
414 1.155 bouyer chp->ch_drive[i].drive_flags &=
415 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
416 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
417 1.137 bouyer chp->wdc->sc_dev.dv_xname,
418 1.137 bouyer chp->channel, i, error), DEBUG_PROBE);
419 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
420 1.137 bouyer continue;
421 1.137 bouyer /*
422 1.137 bouyer * Pre-ATA drive ?
423 1.137 bouyer * Test registers writability (Error register not
424 1.137 bouyer * writable, but cyllo is), then try an ATA command.
425 1.137 bouyer */
426 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
427 1.137 bouyer chp->wdc->select(chp,i);
428 1.157 fvdl bus_space_write_1(chp->cmd_iot,
429 1.157 fvdl chp->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
430 1.137 bouyer delay(10); /* 400ns delay */
431 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_error],
432 1.157 fvdl 0, 0x58);
433 1.157 fvdl bus_space_write_1(chp->cmd_iot,
434 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0xa5);
435 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
436 1.157 fvdl chp->cmd_iohs[wd_error], 0) == 0x58 ||
437 1.157 fvdl bus_space_read_1(chp->cmd_iot,
438 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
439 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
440 1.137 bouyer "writability failed\n",
441 1.137 bouyer chp->wdc->sc_dev.dv_xname,
442 1.137 bouyer chp->channel, i), DEBUG_PROBE);
443 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
444 1.155 bouyer continue;
445 1.137 bouyer }
446 1.137 bouyer if (wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
447 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
448 1.137 bouyer chp->wdc->sc_dev.dv_xname,
449 1.137 bouyer chp->channel, i), DEBUG_PROBE);
450 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
451 1.137 bouyer continue;
452 1.137 bouyer }
453 1.157 fvdl bus_space_write_1(chp->cmd_iot,
454 1.157 fvdl chp->cmd_iohs[wd_command], 0, WDCC_RECAL);
455 1.137 bouyer delay(10); /* 400ns delay */
456 1.137 bouyer if (wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
457 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
458 1.137 bouyer chp->wdc->sc_dev.dv_xname,
459 1.137 bouyer chp->channel, i), DEBUG_PROBE);
460 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
461 1.155 bouyer } else {
462 1.155 bouyer chp->ch_drive[0].drive_flags &=
463 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
464 1.155 bouyer chp->ch_drive[1].drive_flags &=
465 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
466 1.137 bouyer }
467 1.137 bouyer }
468 1.137 bouyer }
469 1.137 bouyer
470 1.137 bouyer WDCDEBUG_PRINT(("atabusattach: ch_drive_flags 0x%x 0x%x\n",
471 1.137 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
472 1.137 bouyer DEBUG_PROBE);
473 1.137 bouyer
474 1.137 bouyer /* If no drives, abort here */
475 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
476 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
477 1.137 bouyer goto out;
478 1.137 bouyer
479 1.137 bouyer /* Make sure the devices probe in atabus order to avoid jitter. */
480 1.137 bouyer simple_lock(&atabus_interlock);
481 1.137 bouyer while(1) {
482 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
483 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
484 1.137 bouyer break;
485 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
486 1.137 bouyer &atabus_interlock);
487 1.137 bouyer }
488 1.137 bouyer simple_unlock(&atabus_interlock);
489 1.137 bouyer
490 1.137 bouyer /*
491 1.137 bouyer * Attach an ATAPI bus, if needed.
492 1.137 bouyer */
493 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
494 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
495 1.137 bouyer #if NATAPIBUS > 0
496 1.137 bouyer wdc_atapibus_attach(atabus_sc);
497 1.137 bouyer #else
498 1.137 bouyer /*
499 1.137 bouyer * Fake the autoconfig "not configured" message
500 1.137 bouyer */
501 1.137 bouyer aprint_normal("atapibus at %s not configured\n",
502 1.137 bouyer chp->wdc->sc_dev.dv_xname);
503 1.137 bouyer chp->atapibus = NULL;
504 1.141 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_ATAPI;
505 1.141 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_ATAPI;
506 1.137 bouyer #endif
507 1.137 bouyer }
508 1.137 bouyer
509 1.137 bouyer for (i = 0; i < 2; i++) {
510 1.137 bouyer struct ata_device adev;
511 1.137 bouyer if ((chp->ch_drive[i].drive_flags &
512 1.137 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
513 1.137 bouyer continue;
514 1.137 bouyer }
515 1.137 bouyer memset(&adev, 0, sizeof(struct ata_device));
516 1.137 bouyer adev.adev_bustype = &wdc_ata_bustype;
517 1.137 bouyer adev.adev_channel = chp->channel;
518 1.137 bouyer adev.adev_openings = 1;
519 1.137 bouyer adev.adev_drv_data = &chp->ch_drive[i];
520 1.137 bouyer chp->ata_drives[i] = config_found(&atabus_sc->sc_dev,
521 1.137 bouyer &adev, wdprint);
522 1.141 bouyer if (chp->ata_drives[i] != NULL)
523 1.137 bouyer wdc_probe_caps(&chp->ch_drive[i]);
524 1.141 bouyer else
525 1.141 bouyer chp->ch_drive[i].drive_flags &=
526 1.141 bouyer ~(DRIVE_ATA | DRIVE_OLD);
527 1.137 bouyer }
528 1.137 bouyer
529 1.137 bouyer /* now that we know the drives, the controller can set its modes */
530 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_MODE) {
531 1.137 bouyer chp->wdc->set_modes(chp);
532 1.137 bouyer wdc_print_modes(chp);
533 1.137 bouyer }
534 1.137 bouyer #if NATARAID > 0
535 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_RAID)
536 1.137 bouyer for (i = 0; i < 2; i++)
537 1.137 bouyer if (chp->ata_drives[i] != NULL)
538 1.137 bouyer ata_raid_check_component(chp->ata_drives[i]);
539 1.137 bouyer #endif /* NATARAID > 0 */
540 1.137 bouyer
541 1.137 bouyer /*
542 1.152 wiz * reset drive_flags for unattached devices, reset state for attached
543 1.137 bouyer * ones
544 1.137 bouyer */
545 1.137 bouyer for (i = 0; i < 2; i++) {
546 1.137 bouyer if (chp->ch_drive[i].drv_softc == NULL)
547 1.137 bouyer chp->ch_drive[i].drive_flags = 0;
548 1.137 bouyer else
549 1.137 bouyer chp->ch_drive[i].state = 0;
550 1.137 bouyer }
551 1.137 bouyer
552 1.137 bouyer out:
553 1.137 bouyer if (atabus_initq == NULL) {
554 1.137 bouyer simple_lock(&atabus_interlock);
555 1.137 bouyer while(1) {
556 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
557 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
558 1.137 bouyer break;
559 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
560 1.137 bouyer &atabus_interlock);
561 1.137 bouyer }
562 1.137 bouyer simple_unlock(&atabus_interlock);
563 1.137 bouyer }
564 1.137 bouyer simple_lock(&atabus_interlock);
565 1.137 bouyer TAILQ_REMOVE(&atabus_initq_head, atabus_initq, atabus_initq);
566 1.137 bouyer simple_unlock(&atabus_interlock);
567 1.137 bouyer
568 1.137 bouyer free(atabus_initq, M_DEVBUF);
569 1.137 bouyer wakeup(&atabus_initq_head);
570 1.137 bouyer
571 1.137 bouyer config_pending_decr();
572 1.144 briggs if (need_delref)
573 1.144 briggs wdc_delref(chp);
574 1.137 bouyer }
575 1.137 bouyer
576 1.137 bouyer
577 1.137 bouyer int
578 1.31 bouyer wdprint(aux, pnp)
579 1.31 bouyer void *aux;
580 1.31 bouyer const char *pnp;
581 1.31 bouyer {
582 1.102 bouyer struct ata_device *adev = aux;
583 1.31 bouyer if (pnp)
584 1.120 thorpej aprint_normal("wd at %s", pnp);
585 1.137 bouyer aprint_normal(" drive %d", adev->adev_drv_data->drive);
586 1.31 bouyer return (UNCONF);
587 1.31 bouyer }
588 1.31 bouyer
589 1.31 bouyer /* Test to see controller with at last one attached drive is there.
590 1.31 bouyer * Returns a bit for each possible drive found (0x01 for drive 0,
591 1.31 bouyer * 0x02 for drive 1).
592 1.31 bouyer * Logic:
593 1.31 bouyer * - If a status register is at 0xff, assume there is no drive here
594 1.97 bjh21 * (ISA has pull-up resistors). Similarly if the status register has
595 1.97 bjh21 * the value we last wrote to the bus (for IDE interfaces without pullups).
596 1.97 bjh21 * If no drive at all -> return.
597 1.31 bouyer * - reset the controller, wait for it to complete (may take up to 31s !).
598 1.31 bouyer * If timeout -> return.
599 1.31 bouyer * - test ATA/ATAPI signatures. If at last one drive found -> return.
600 1.31 bouyer * - try an ATA command on the master.
601 1.12 cgd */
602 1.31 bouyer
603 1.2 bouyer int
604 1.31 bouyer wdcprobe(chp)
605 1.31 bouyer struct channel_softc *chp;
606 1.12 cgd {
607 1.160 thorpej return wdcprobe1(chp, 1);
608 1.137 bouyer }
609 1.137 bouyer
610 1.137 bouyer int
611 1.160 thorpej wdcprobe1(chp, poll)
612 1.137 bouyer struct channel_softc *chp;
613 1.137 bouyer int poll;
614 1.137 bouyer {
615 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
616 1.31 bouyer u_int8_t ret_value = 0x03;
617 1.31 bouyer u_int8_t drive;
618 1.156 bouyer int s;
619 1.31 bouyer
620 1.31 bouyer /*
621 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
622 1.31 bouyer */
623 1.31 bouyer
624 1.43 kenh if (chp->wdc == NULL ||
625 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
626 1.107 dbj
627 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
628 1.107 dbj chp->wdc->select(chp,0);
629 1.137 bouyer
630 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
631 1.43 kenh WDSD_IBM);
632 1.131 mycroft delay(10); /* 400ns delay */
633 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
634 1.157 fvdl chp->cmd_iohs[wd_status], 0);
635 1.107 dbj
636 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
637 1.107 dbj chp->wdc->select(chp,1);
638 1.137 bouyer
639 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
640 1.43 kenh WDSD_IBM | 0x10);
641 1.131 mycroft delay(10); /* 400ns delay */
642 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
643 1.157 fvdl chp->cmd_iohs[wd_status], 0);
644 1.43 kenh
645 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
646 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
647 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
648 1.43 kenh
649 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
650 1.43 kenh ret_value &= ~0x01;
651 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
652 1.43 kenh ret_value &= ~0x02;
653 1.125 mycroft /* Register writability test, drive 0. */
654 1.125 mycroft if (ret_value & 0x01) {
655 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
656 1.125 mycroft chp->wdc->select(chp,0);
657 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
658 1.157 fvdl 0, WDSD_IBM);
659 1.157 fvdl bus_space_write_1(chp->cmd_iot,
660 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
661 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
662 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
663 1.125 mycroft ret_value &= ~0x01;
664 1.157 fvdl bus_space_write_1(chp->cmd_iot,
665 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
666 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
667 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
668 1.125 mycroft ret_value &= ~0x01;
669 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector],
670 1.157 fvdl 0, 0x01);
671 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
672 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
673 1.125 mycroft ret_value &= ~0x01;
674 1.157 fvdl bus_space_write_1(chp->cmd_iot,
675 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x02);
676 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
677 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
678 1.125 mycroft ret_value &= ~0x01;
679 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
680 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
681 1.131 mycroft ret_value &= ~0x01;
682 1.125 mycroft }
683 1.125 mycroft /* Register writability test, drive 1. */
684 1.125 mycroft if (ret_value & 0x02) {
685 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
686 1.137 bouyer chp->wdc->select(chp,1);
687 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
688 1.157 fvdl 0, WDSD_IBM | 0x10);
689 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo],
690 1.157 fvdl 0, 0x02);
691 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
692 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
693 1.125 mycroft ret_value &= ~0x02;
694 1.157 fvdl bus_space_write_1(chp->cmd_iot,
695 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
696 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
697 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
698 1.125 mycroft ret_value &= ~0x02;
699 1.157 fvdl bus_space_write_1(chp->cmd_iot,
700 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x01);
701 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
702 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
703 1.125 mycroft ret_value &= ~0x02;
704 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector],
705 1.157 fvdl 0, 0x02);
706 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
707 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
708 1.125 mycroft ret_value &= ~0x02;
709 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
710 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
711 1.131 mycroft ret_value &= ~0x02;
712 1.125 mycroft }
713 1.137 bouyer
714 1.137 bouyer if (ret_value == 0)
715 1.137 bouyer return 0;
716 1.62 bouyer }
717 1.31 bouyer
718 1.156 bouyer s = splbio();
719 1.156 bouyer
720 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
721 1.137 bouyer chp->wdc->select(chp,0);
722 1.137 bouyer /* assert SRST, wait for reset to complete */
723 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
724 1.137 bouyer delay(10); /* 400ns delay */
725 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
726 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
727 1.137 bouyer DELAY(2000);
728 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
729 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
730 1.137 bouyer delay(10); /* 400ns delay */
731 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
732 1.158 he if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_IRQACK))
733 1.156 bouyer chp->wdc->irqack(chp);
734 1.156 bouyer splx(s);
735 1.137 bouyer
736 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
737 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
738 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
739 1.137 bouyer ret_value), DEBUG_PROBE);
740 1.12 cgd
741 1.137 bouyer /* if reset failed, there's nothing here */
742 1.137 bouyer if (ret_value == 0)
743 1.137 bouyer return 0;
744 1.67 bouyer
745 1.12 cgd /*
746 1.137 bouyer * Test presence of drives. First test register signatures looking for
747 1.137 bouyer * ATAPI devices. If it's not an ATAPI and reset said there may be
748 1.137 bouyer * something here assume it's ATA or OLD. Ghost will be killed later in
749 1.137 bouyer * attach routine.
750 1.12 cgd */
751 1.137 bouyer for (drive = 0; drive < 2; drive++) {
752 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
753 1.137 bouyer continue;
754 1.137 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
755 1.137 bouyer chp->wdc->select(chp,drive);
756 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
757 1.137 bouyer WDSD_IBM | (drive << 4));
758 1.137 bouyer delay(10); /* 400ns delay */
759 1.137 bouyer /* Save registers contents */
760 1.157 fvdl sc = bus_space_read_1(chp->cmd_iot,
761 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
762 1.157 fvdl sn = bus_space_read_1(chp->cmd_iot,
763 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
764 1.157 fvdl cl = bus_space_read_1(chp->cmd_iot,
765 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
766 1.157 fvdl ch = bus_space_read_1(chp->cmd_iot,
767 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
768 1.137 bouyer
769 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
770 1.137 bouyer "cl=0x%x ch=0x%x\n",
771 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
772 1.137 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
773 1.31 bouyer /*
774 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
775 1.137 bouyer * we get wrong values here, so ignore it.
776 1.31 bouyer */
777 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
778 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
779 1.137 bouyer } else {
780 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
781 1.137 bouyer if (chp->wdc == NULL ||
782 1.137 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
783 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
784 1.137 bouyer }
785 1.31 bouyer }
786 1.137 bouyer return (ret_value);
787 1.137 bouyer }
788 1.31 bouyer
789 1.137 bouyer void
790 1.137 bouyer wdcattach(chp)
791 1.137 bouyer struct channel_softc *chp;
792 1.137 bouyer {
793 1.137 bouyer static int inited = 0;
794 1.32 bouyer
795 1.137 bouyer if (chp->ch_flags & WDCF_DISABLED)
796 1.137 bouyer return;
797 1.74 enami
798 1.137 bouyer /* initialise global data */
799 1.137 bouyer callout_init(&chp->ch_callout);
800 1.137 bouyer if (inited == 0) {
801 1.137 bouyer /* Initialize the wdc_xfer pool. */
802 1.137 bouyer pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
803 1.137 bouyer 0, 0, "wdcspl", NULL);
804 1.137 bouyer inited++;
805 1.133 bouyer }
806 1.137 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
807 1.148 bouyer chp->ch_queue->queue_freeze = 0;
808 1.126 enami
809 1.143 bouyer chp->atabus = config_found(&chp->wdc->sc_dev, chp, atabusprint);
810 1.74 enami }
811 1.74 enami
812 1.74 enami /*
813 1.74 enami * Call activate routine of underlying devices.
814 1.74 enami */
815 1.74 enami int
816 1.137 bouyer atabusactivate(self, act)
817 1.74 enami struct device *self;
818 1.74 enami enum devact act;
819 1.74 enami {
820 1.137 bouyer struct atabus_softc *atabus_sc = (struct atabus_softc *)self;
821 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
822 1.88 mrg struct device *sc = 0;
823 1.137 bouyer int s, i, error = 0;
824 1.74 enami
825 1.74 enami s = splbio();
826 1.74 enami switch (act) {
827 1.74 enami case DVACT_ACTIVATE:
828 1.74 enami error = EOPNOTSUPP;
829 1.74 enami break;
830 1.74 enami
831 1.74 enami case DVACT_DEACTIVATE:
832 1.137 bouyer /*
833 1.137 bouyer * We might call deactivate routine for
834 1.137 bouyer * the children of atapibus twice (once via
835 1.137 bouyer * atapibus, once directly), but since
836 1.137 bouyer * config_deactivate maintains DVF_ACTIVE flag,
837 1.137 bouyer * it's safe.
838 1.137 bouyer */
839 1.137 bouyer sc = chp->atapibus;
840 1.137 bouyer if (sc != NULL) {
841 1.137 bouyer error = config_deactivate(sc);
842 1.137 bouyer if (error != 0)
843 1.137 bouyer goto out;
844 1.137 bouyer }
845 1.74 enami
846 1.137 bouyer for (i = 0; i < 2; i++) {
847 1.137 bouyer sc = chp->ch_drive[i].drv_softc;
848 1.137 bouyer WDCDEBUG_PRINT(("atabusactivate: %s:"
849 1.137 bouyer " deactivating %s\n", atabus_sc->sc_dev.dv_xname,
850 1.137 bouyer sc == NULL ? "nodrv" : sc->dv_xname),
851 1.137 bouyer DEBUG_DETACH);
852 1.74 enami if (sc != NULL) {
853 1.74 enami error = config_deactivate(sc);
854 1.74 enami if (error != 0)
855 1.74 enami goto out;
856 1.74 enami }
857 1.74 enami }
858 1.74 enami break;
859 1.74 enami }
860 1.74 enami
861 1.74 enami out:
862 1.74 enami splx(s);
863 1.74 enami
864 1.74 enami #ifdef WDCDEBUG
865 1.88 mrg if (sc && error != 0)
866 1.137 bouyer WDCDEBUG_PRINT(("atabusactivate: %s: "
867 1.137 bouyer "error %d deactivating %s\n", atabus_sc->sc_dev.dv_xname,
868 1.137 bouyer error, sc->dv_xname), DEBUG_DETACH);
869 1.74 enami #endif
870 1.74 enami return (error);
871 1.74 enami }
872 1.74 enami
873 1.137 bouyer int wdcactivate(self, act)
874 1.137 bouyer struct device *self;
875 1.137 bouyer enum devact act;
876 1.137 bouyer {
877 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
878 1.137 bouyer int s, i, error = 0;
879 1.137 bouyer
880 1.137 bouyer s = splbio();
881 1.137 bouyer switch (act) {
882 1.137 bouyer case DVACT_ACTIVATE:
883 1.137 bouyer error = EOPNOTSUPP;
884 1.137 bouyer break;
885 1.137 bouyer
886 1.137 bouyer case DVACT_DEACTIVATE:
887 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
888 1.137 bouyer error = config_deactivate(wdc->channels[i]->atabus);
889 1.137 bouyer if (error)
890 1.137 bouyer break;
891 1.137 bouyer }
892 1.137 bouyer break;
893 1.137 bouyer }
894 1.137 bouyer splx(s);
895 1.137 bouyer return (error);
896 1.137 bouyer }
897 1.137 bouyer
898 1.137 bouyer
899 1.74 enami int
900 1.137 bouyer atabusdetach(self, flags)
901 1.74 enami struct device *self;
902 1.74 enami int flags;
903 1.74 enami {
904 1.137 bouyer struct atabus_softc *atabus_sc = (struct atabus_softc *)self;
905 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
906 1.88 mrg struct device *sc = 0;
907 1.137 bouyer int i, error = 0;
908 1.137 bouyer
909 1.137 bouyer /* shutdown channel */
910 1.137 bouyer chp->ch_flags |= WDCF_SHUTDOWN;
911 1.143 bouyer wakeup(&chp->thread);
912 1.137 bouyer while (chp->thread != NULL)
913 1.137 bouyer tsleep(&chp->ch_flags, PRIBIO, "atadown", 0);
914 1.74 enami
915 1.137 bouyer /*
916 1.137 bouyer * Detach atapibus and its children.
917 1.137 bouyer */
918 1.137 bouyer sc = chp->atapibus;
919 1.137 bouyer if (sc != NULL) {
920 1.137 bouyer WDCDEBUG_PRINT(("atabusdetach: %s: detaching %s\n",
921 1.137 bouyer atabus_sc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
922 1.137 bouyer error = config_detach(sc, flags);
923 1.137 bouyer if (error != 0)
924 1.137 bouyer goto out;
925 1.137 bouyer }
926 1.74 enami
927 1.137 bouyer /*
928 1.137 bouyer * Detach our other children.
929 1.137 bouyer */
930 1.137 bouyer for (i = 0; i < 2; i++) {
931 1.137 bouyer if (chp->ch_drive[i].drive_flags & DRIVE_ATAPI)
932 1.137 bouyer continue;
933 1.137 bouyer sc = chp->ch_drive[i].drv_softc;
934 1.137 bouyer WDCDEBUG_PRINT(("atabusdetach: %s: detaching %s\n",
935 1.137 bouyer atabus_sc->sc_dev.dv_xname,
936 1.137 bouyer sc == NULL ? "nodrv" : sc->dv_xname),
937 1.137 bouyer DEBUG_DETACH);
938 1.74 enami if (sc != NULL) {
939 1.74 enami error = config_detach(sc, flags);
940 1.74 enami if (error != 0)
941 1.74 enami goto out;
942 1.74 enami }
943 1.137 bouyer }
944 1.74 enami
945 1.137 bouyer wdc_kill_pending(chp);
946 1.74 enami
947 1.74 enami out:
948 1.74 enami #ifdef WDCDEBUG
949 1.88 mrg if (sc && error != 0)
950 1.137 bouyer WDCDEBUG_PRINT(("atabusdetach: %s: error %d detaching %s\n",
951 1.137 bouyer atabus_sc->sc_dev.dv_xname, error, sc->dv_xname),
952 1.137 bouyer DEBUG_DETACH);
953 1.74 enami #endif
954 1.74 enami return (error);
955 1.31 bouyer }
956 1.31 bouyer
957 1.137 bouyer int
958 1.137 bouyer wdcdetach(self, flags)
959 1.137 bouyer struct device *self;
960 1.137 bouyer int flags;
961 1.137 bouyer {
962 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
963 1.137 bouyer struct channel_softc *chp;
964 1.137 bouyer int i, error = 0;
965 1.137 bouyer
966 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
967 1.137 bouyer chp = wdc->channels[i];
968 1.137 bouyer WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
969 1.137 bouyer wdc->sc_dev.dv_xname, chp->atabus->dv_xname), DEBUG_DETACH);
970 1.137 bouyer error = config_detach(chp->atabus, flags);
971 1.137 bouyer if (error)
972 1.137 bouyer break;
973 1.137 bouyer }
974 1.137 bouyer return (error);
975 1.137 bouyer }
976 1.137 bouyer
977 1.31 bouyer /*
978 1.31 bouyer * Start I/O on a controller, for the given channel.
979 1.31 bouyer * The first xfer may be not for our channel if the channel queues
980 1.31 bouyer * are shared.
981 1.31 bouyer */
982 1.31 bouyer void
983 1.45 drochner wdcstart(chp)
984 1.45 drochner struct channel_softc *chp;
985 1.31 bouyer {
986 1.31 bouyer struct wdc_xfer *xfer;
987 1.38 bouyer
988 1.38 bouyer #ifdef WDC_DIAGNOSTIC
989 1.38 bouyer int spl1, spl2;
990 1.38 bouyer
991 1.38 bouyer spl1 = splbio();
992 1.38 bouyer spl2 = splbio();
993 1.38 bouyer if (spl2 != spl1) {
994 1.38 bouyer printf("wdcstart: not at splbio()\n");
995 1.38 bouyer panic("wdcstart");
996 1.38 bouyer }
997 1.38 bouyer splx(spl2);
998 1.38 bouyer splx(spl1);
999 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
1000 1.12 cgd
1001 1.31 bouyer /* is there a xfer ? */
1002 1.45 drochner if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
1003 1.31 bouyer return;
1004 1.47 bouyer
1005 1.47 bouyer /* adjust chp, in case we have a shared queue */
1006 1.49 bouyer chp = xfer->chp;
1007 1.47 bouyer
1008 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
1009 1.31 bouyer return; /* channel aleady active */
1010 1.31 bouyer }
1011 1.148 bouyer if (__predict_false(chp->ch_queue->queue_freeze > 0)) {
1012 1.147 bouyer return; /* queue froozen */
1013 1.137 bouyer }
1014 1.31 bouyer #ifdef DIAGNOSTIC
1015 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
1016 1.118 provos panic("wdcstart: channel waiting for irq");
1017 1.31 bouyer #endif
1018 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
1019 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
1020 1.31 bouyer return;
1021 1.12 cgd
1022 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
1023 1.49 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
1024 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
1025 1.37 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
1026 1.37 bouyer chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
1027 1.37 bouyer chp->ch_drive[xfer->drive].state = 0;
1028 1.37 bouyer }
1029 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
1030 1.98 bjh21 KASSERT(xfer->c_flags & C_POLL);
1031 1.31 bouyer xfer->c_start(chp, xfer);
1032 1.31 bouyer }
1033 1.2 bouyer
1034 1.31 bouyer /* restart an interrupted I/O */
1035 1.31 bouyer void
1036 1.31 bouyer wdcrestart(v)
1037 1.31 bouyer void *v;
1038 1.31 bouyer {
1039 1.31 bouyer struct channel_softc *chp = v;
1040 1.31 bouyer int s;
1041 1.2 bouyer
1042 1.31 bouyer s = splbio();
1043 1.45 drochner wdcstart(chp);
1044 1.31 bouyer splx(s);
1045 1.2 bouyer }
1046 1.31 bouyer
1047 1.2 bouyer
1048 1.31 bouyer /*
1049 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
1050 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
1051 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
1052 1.31 bouyer * the next chunk if so.
1053 1.31 bouyer */
1054 1.12 cgd int
1055 1.31 bouyer wdcintr(arg)
1056 1.31 bouyer void *arg;
1057 1.12 cgd {
1058 1.31 bouyer struct channel_softc *chp = arg;
1059 1.31 bouyer struct wdc_xfer *xfer;
1060 1.76 bouyer int ret;
1061 1.12 cgd
1062 1.80 enami if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
1063 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
1064 1.80 enami DEBUG_INTR);
1065 1.80 enami return (0);
1066 1.80 enami }
1067 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
1068 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
1069 1.113 bouyer /* try to clear the pending interrupt anyway */
1070 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot,
1071 1.157 fvdl chp->cmd_iohs[wd_status], 0);
1072 1.80 enami return (0);
1073 1.31 bouyer }
1074 1.12 cgd
1075 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
1076 1.84 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
1077 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1078 1.84 bouyer chp->wdc->dma_status =
1079 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
1080 1.84 bouyer xfer->drive, 0);
1081 1.84 bouyer if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
1082 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
1083 1.84 bouyer return 0;
1084 1.84 bouyer }
1085 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1086 1.84 bouyer }
1087 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1088 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
1089 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
1090 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
1091 1.76 bouyer return (ret);
1092 1.12 cgd }
1093 1.12 cgd
1094 1.31 bouyer /* Put all disk in RESET state */
1095 1.125 mycroft void
1096 1.137 bouyer wdc_reset_channel(drvp, flags)
1097 1.31 bouyer struct ata_drive_datas *drvp;
1098 1.137 bouyer int flags;
1099 1.2 bouyer {
1100 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1101 1.2 bouyer int drive;
1102 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
1103 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1104 1.34 bouyer DEBUG_FUNCS);
1105 1.147 bouyer if ((flags & AT_POLL) == 0) {
1106 1.153 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
1107 1.153 bouyer /* no need to schedule a reset more than one time */
1108 1.153 bouyer return;
1109 1.153 bouyer }
1110 1.137 bouyer chp->ch_flags |= WDCF_TH_RESET;
1111 1.148 bouyer chp->ch_queue->queue_freeze++;
1112 1.137 bouyer wakeup(&chp->thread);
1113 1.137 bouyer return;
1114 1.137 bouyer }
1115 1.147 bouyer (void) wdcreset(chp, RESET_POLL);
1116 1.31 bouyer for (drive = 0; drive < 2; drive++) {
1117 1.31 bouyer chp->ch_drive[drive].state = 0;
1118 1.12 cgd }
1119 1.31 bouyer }
1120 1.12 cgd
1121 1.31 bouyer int
1122 1.137 bouyer wdcreset(chp, poll)
1123 1.31 bouyer struct channel_softc *chp;
1124 1.137 bouyer int poll;
1125 1.31 bouyer {
1126 1.31 bouyer int drv_mask1, drv_mask2;
1127 1.156 bouyer int s = 0;
1128 1.2 bouyer
1129 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1130 1.107 dbj chp->wdc->select(chp,0);
1131 1.156 bouyer if (poll != RESET_SLEEP)
1132 1.156 bouyer s = splbio();
1133 1.157 fvdl /* master */
1134 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1135 1.131 mycroft delay(10); /* 400ns delay */
1136 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1137 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1138 1.131 mycroft delay(2000);
1139 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
1140 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1141 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
1142 1.131 mycroft delay(10); /* 400ns delay */
1143 1.156 bouyer if (poll != RESET_SLEEP) {
1144 1.156 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
1145 1.156 bouyer chp->wdc->irqack(chp);
1146 1.156 bouyer splx(s);
1147 1.156 bouyer }
1148 1.2 bouyer
1149 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
1150 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
1151 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1152 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1153 1.137 bouyer if (drv_mask2 != drv_mask1) {
1154 1.31 bouyer printf("%s channel %d: reset failed for",
1155 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
1156 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1157 1.31 bouyer printf(" drive 0");
1158 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1159 1.31 bouyer printf(" drive 1");
1160 1.31 bouyer printf("\n");
1161 1.31 bouyer }
1162 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
1163 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1164 1.31 bouyer }
1165 1.31 bouyer
1166 1.31 bouyer static int
1167 1.137 bouyer __wdcwait_reset(chp, drv_mask, poll)
1168 1.31 bouyer struct channel_softc *chp;
1169 1.31 bouyer int drv_mask;
1170 1.31 bouyer {
1171 1.137 bouyer int timeout, nloop;
1172 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1173 1.70 bouyer #ifdef WDCDEBUG
1174 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1175 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1176 1.70 bouyer #endif
1177 1.137 bouyer
1178 1.137 bouyer if (poll)
1179 1.137 bouyer nloop = WDCNDELAY_RST;
1180 1.137 bouyer else
1181 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1182 1.31 bouyer /* wait for BSY to deassert */
1183 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1184 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
1185 1.107 dbj chp->wdc->select(chp,0);
1186 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1187 1.31 bouyer WDSD_IBM); /* master */
1188 1.65 bouyer delay(10);
1189 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
1190 1.157 fvdl chp->cmd_iohs[wd_status], 0);
1191 1.70 bouyer #ifdef WDCDEBUG
1192 1.157 fvdl sc0 = bus_space_read_1(chp->cmd_iot,
1193 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
1194 1.157 fvdl sn0 = bus_space_read_1(chp->cmd_iot,
1195 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
1196 1.157 fvdl cl0 = bus_space_read_1(chp->cmd_iot,
1197 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
1198 1.157 fvdl ch0 = bus_space_read_1(chp->cmd_iot,
1199 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
1200 1.70 bouyer #endif
1201 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
1202 1.107 dbj chp->wdc->select(chp,1);
1203 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1204 1.31 bouyer WDSD_IBM | 0x10); /* slave */
1205 1.65 bouyer delay(10);
1206 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
1207 1.157 fvdl chp->cmd_iohs[wd_status], 0);
1208 1.70 bouyer #ifdef WDCDEBUG
1209 1.157 fvdl sc1 = bus_space_read_1(chp->cmd_iot,
1210 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
1211 1.157 fvdl sn1 = bus_space_read_1(chp->cmd_iot,
1212 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
1213 1.157 fvdl cl1 = bus_space_read_1(chp->cmd_iot,
1214 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
1215 1.157 fvdl ch1 = bus_space_read_1(chp->cmd_iot,
1216 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
1217 1.70 bouyer #endif
1218 1.31 bouyer
1219 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1220 1.31 bouyer /* no master */
1221 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1222 1.31 bouyer /* No master, slave is ready, it's done */
1223 1.65 bouyer goto end;
1224 1.31 bouyer }
1225 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1226 1.31 bouyer /* no slave */
1227 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1228 1.31 bouyer /* No slave, master is ready, it's done */
1229 1.65 bouyer goto end;
1230 1.31 bouyer }
1231 1.2 bouyer } else {
1232 1.31 bouyer /* Wait for both master and slave to be ready */
1233 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1234 1.65 bouyer goto end;
1235 1.2 bouyer }
1236 1.2 bouyer }
1237 1.137 bouyer if (poll)
1238 1.137 bouyer delay(WDCDELAY);
1239 1.137 bouyer else
1240 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1241 1.2 bouyer }
1242 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1243 1.31 bouyer if (st0 & WDCS_BSY)
1244 1.31 bouyer drv_mask &= ~0x01;
1245 1.31 bouyer if (st1 & WDCS_BSY)
1246 1.31 bouyer drv_mask &= ~0x02;
1247 1.65 bouyer end:
1248 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1249 1.70 bouyer "cl=0x%x ch=0x%x\n",
1250 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
1251 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1252 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1253 1.70 bouyer "cl=0x%x ch=0x%x\n",
1254 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
1255 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1256 1.70 bouyer
1257 1.149 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1258 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
1259 1.149 bouyer st0, st1), DEBUG_PROBE);
1260 1.65 bouyer
1261 1.31 bouyer return drv_mask;
1262 1.2 bouyer }
1263 1.2 bouyer
1264 1.2 bouyer /*
1265 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1266 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1267 1.2 bouyer */
1268 1.31 bouyer int
1269 1.137 bouyer __wdcwait(chp, mask, bits, timeout)
1270 1.31 bouyer struct channel_softc *chp;
1271 1.31 bouyer int mask, bits, timeout;
1272 1.2 bouyer {
1273 1.31 bouyer u_char status;
1274 1.31 bouyer int time = 0;
1275 1.60 abs
1276 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
1277 1.60 abs :"none", chp->channel), DEBUG_STATUS);
1278 1.31 bouyer chp->ch_error = 0;
1279 1.31 bouyer
1280 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1281 1.2 bouyer
1282 1.31 bouyer for (;;) {
1283 1.31 bouyer chp->ch_status = status =
1284 1.157 fvdl bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_status], 0);
1285 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1286 1.31 bouyer break;
1287 1.31 bouyer if (++time > timeout) {
1288 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1289 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1290 1.87 bouyer time, status,
1291 1.157 fvdl bus_space_read_1(chp->cmd_iot,
1292 1.157 fvdl chp->cmd_iohs[wd_error], 0), mask, bits),
1293 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1294 1.137 bouyer return(WDCWAIT_TOUT);
1295 1.31 bouyer }
1296 1.31 bouyer delay(WDCDELAY);
1297 1.2 bouyer }
1298 1.87 bouyer #ifdef WDCDEBUG
1299 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
1300 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1301 1.87 bouyer #endif
1302 1.31 bouyer if (status & WDCS_ERR)
1303 1.157 fvdl chp->ch_error = bus_space_read_1(chp->cmd_iot,
1304 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1305 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1306 1.31 bouyer /* After autoconfig, there should be no long delays. */
1307 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1308 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1309 1.31 bouyer if (xfer == NULL)
1310 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1311 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1312 1.31 bouyer WDCDELAY * time);
1313 1.31 bouyer else
1314 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1315 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1316 1.31 bouyer xfer->drive,
1317 1.31 bouyer WDCDELAY * time);
1318 1.2 bouyer }
1319 1.2 bouyer #endif
1320 1.137 bouyer return(WDCWAIT_OK);
1321 1.137 bouyer }
1322 1.137 bouyer
1323 1.137 bouyer /*
1324 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1325 1.137 bouyer * thread if possible
1326 1.137 bouyer */
1327 1.137 bouyer int
1328 1.137 bouyer wdcwait(chp, mask, bits, timeout, flags)
1329 1.137 bouyer struct channel_softc *chp;
1330 1.137 bouyer int mask, bits, timeout, flags;
1331 1.137 bouyer {
1332 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1333 1.137 bouyer
1334 1.137 bouyer if (timeout_hz == 0 ||
1335 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1336 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1337 1.137 bouyer else {
1338 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1339 1.137 bouyer if (error != 0) {
1340 1.147 bouyer if ((chp->ch_flags & WDCF_TH_RUN) ||
1341 1.147 bouyer (flags & AT_WAIT)) {
1342 1.137 bouyer /*
1343 1.147 bouyer * we're running in the channel thread
1344 1.147 bouyer * or some userland thread context
1345 1.137 bouyer */
1346 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1347 1.137 bouyer if (__wdcwait(chp, mask, bits,
1348 1.137 bouyer WDCDELAY_POLL) == 0) {
1349 1.137 bouyer error = 0;
1350 1.137 bouyer break;
1351 1.137 bouyer }
1352 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1353 1.137 bouyer }
1354 1.137 bouyer } else {
1355 1.137 bouyer /*
1356 1.137 bouyer * we're probably in interrupt context,
1357 1.137 bouyer * ask the thread to come back here
1358 1.137 bouyer */
1359 1.147 bouyer #ifdef DIAGNOSTIC
1360 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1361 1.148 bouyer panic("wdcwait: queue_freeze");
1362 1.147 bouyer #endif
1363 1.148 bouyer chp->ch_queue->queue_freeze++;
1364 1.137 bouyer wakeup(&chp->thread);
1365 1.137 bouyer return(WDCWAIT_THR);
1366 1.137 bouyer }
1367 1.137 bouyer }
1368 1.137 bouyer }
1369 1.137 bouyer return(error);
1370 1.2 bouyer }
1371 1.2 bouyer
1372 1.137 bouyer
1373 1.84 bouyer /*
1374 1.84 bouyer * Busy-wait for DMA to complete
1375 1.84 bouyer */
1376 1.84 bouyer int
1377 1.84 bouyer wdc_dmawait(chp, xfer, timeout)
1378 1.84 bouyer struct channel_softc *chp;
1379 1.84 bouyer struct wdc_xfer *xfer;
1380 1.84 bouyer int timeout;
1381 1.84 bouyer {
1382 1.84 bouyer int time;
1383 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1384 1.84 bouyer chp->wdc->dma_status =
1385 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1386 1.84 bouyer chp->channel, xfer->drive, 0);
1387 1.84 bouyer if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1388 1.84 bouyer return 0;
1389 1.84 bouyer delay(WDCDELAY);
1390 1.84 bouyer }
1391 1.84 bouyer /* timeout, force a DMA halt */
1392 1.84 bouyer chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1393 1.84 bouyer chp->channel, xfer->drive, 1);
1394 1.84 bouyer return 1;
1395 1.84 bouyer }
1396 1.84 bouyer
1397 1.31 bouyer void
1398 1.31 bouyer wdctimeout(arg)
1399 1.31 bouyer void *arg;
1400 1.2 bouyer {
1401 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
1402 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1403 1.31 bouyer int s;
1404 1.2 bouyer
1405 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1406 1.31 bouyer
1407 1.31 bouyer s = splbio();
1408 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
1409 1.31 bouyer __wdcerror(chp, "lost interrupt");
1410 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1411 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1412 1.88 mrg xfer->c_bcount,
1413 1.88 mrg xfer->c_skip);
1414 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1415 1.84 bouyer chp->wdc->dma_status =
1416 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1417 1.84 bouyer chp->channel, xfer->drive, 1);
1418 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1419 1.84 bouyer }
1420 1.31 bouyer /*
1421 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1422 1.31 bouyer * it will do what's needed. Else, it will take the needed
1423 1.31 bouyer * action (reset the device).
1424 1.70 bouyer * Before that we need to reinstall the timeout callback,
1425 1.70 bouyer * in case it will miss another irq while in this transfer
1426 1.70 bouyer * We arbitray chose it to be 1s
1427 1.31 bouyer */
1428 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1429 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1430 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1431 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1432 1.31 bouyer } else
1433 1.31 bouyer __wdcerror(chp, "missing untimeout");
1434 1.31 bouyer splx(s);
1435 1.2 bouyer }
1436 1.2 bouyer
1437 1.31 bouyer /*
1438 1.152 wiz * Probe drive's capabilities, for use by the controller later
1439 1.31 bouyer * Assumes drvp points to an existing drive.
1440 1.31 bouyer * XXX this should be a controller-indep function
1441 1.31 bouyer */
1442 1.2 bouyer void
1443 1.31 bouyer wdc_probe_caps(drvp)
1444 1.31 bouyer struct ata_drive_datas *drvp;
1445 1.2 bouyer {
1446 1.31 bouyer struct ataparams params, params2;
1447 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1448 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
1449 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1450 1.31 bouyer int i, printed;
1451 1.31 bouyer char *sep = "";
1452 1.48 bouyer int cf_flags;
1453 1.31 bouyer
1454 1.125 mycroft if (ata_get_params(drvp, AT_WAIT, ¶ms) != CMD_OK) {
1455 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
1456 1.2 bouyer return;
1457 1.2 bouyer }
1458 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
1459 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
1460 1.2 bouyer /*
1461 1.39 bouyer * Controller claims 16 and 32 bit transfers.
1462 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
1463 1.31 bouyer * and compare results.
1464 1.2 bouyer */
1465 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
1466 1.125 mycroft ata_get_params(drvp, AT_WAIT, ¶ms2);
1467 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
1468 1.31 bouyer /* Not good. fall back to 16bits */
1469 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
1470 1.31 bouyer } else {
1471 1.125 mycroft aprint_normal("%s: 32-bit data port\n",
1472 1.123 thorpej drv_dev->dv_xname);
1473 1.2 bouyer }
1474 1.2 bouyer }
1475 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
1476 1.55 bouyer if (params.atap_ata_major > 0x01 &&
1477 1.55 bouyer params.atap_ata_major != 0xffff) {
1478 1.55 bouyer for (i = 14; i > 0; i--) {
1479 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
1480 1.125 mycroft aprint_normal("%s: ATA version %d\n",
1481 1.125 mycroft drv_dev->dv_xname, i);
1482 1.55 bouyer drvp->ata_vers = i;
1483 1.55 bouyer break;
1484 1.55 bouyer }
1485 1.55 bouyer }
1486 1.125 mycroft }
1487 1.55 bouyer #endif
1488 1.2 bouyer
1489 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1490 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1491 1.31 bouyer drvp->PIO_mode = 3;
1492 1.2 bouyer
1493 1.2 bouyer /*
1494 1.31 bouyer * It's not in the specs, but it seems that some drive
1495 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1496 1.2 bouyer */
1497 1.31 bouyer if (params.atap_extensions != 0xffff &&
1498 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1499 1.31 bouyer printed = 0;
1500 1.31 bouyer /*
1501 1.31 bouyer * XXX some drives report something wrong here (they claim to
1502 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1503 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1504 1.116 wiz * If higher mode than 7 is found, abort.
1505 1.31 bouyer */
1506 1.39 bouyer for (i = 7; i >= 0; i--) {
1507 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1508 1.31 bouyer continue;
1509 1.39 bouyer if (i > 4)
1510 1.39 bouyer return;
1511 1.31 bouyer /*
1512 1.31 bouyer * See if mode is accepted.
1513 1.31 bouyer * If the controller can't set its PIO mode,
1514 1.31 bouyer * assume the defaults are good, so don't try
1515 1.31 bouyer * to set it
1516 1.31 bouyer */
1517 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1518 1.137 bouyer /*
1519 1.137 bouyer * It's OK to pool here, it's fast enouth
1520 1.137 bouyer * to not bother waiting for interrupt
1521 1.137 bouyer */
1522 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1523 1.125 mycroft AT_WAIT) != CMD_OK)
1524 1.2 bouyer continue;
1525 1.31 bouyer if (!printed) {
1526 1.123 thorpej aprint_normal("%s: drive supports PIO mode %d",
1527 1.39 bouyer drv_dev->dv_xname, i + 3);
1528 1.31 bouyer sep = ",";
1529 1.31 bouyer printed = 1;
1530 1.31 bouyer }
1531 1.31 bouyer /*
1532 1.31 bouyer * If controller's driver can't set its PIO mode,
1533 1.31 bouyer * get the highter one for the drive.
1534 1.31 bouyer */
1535 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1536 1.52 bouyer wdc->PIO_cap >= i + 3) {
1537 1.31 bouyer drvp->PIO_mode = i + 3;
1538 1.48 bouyer drvp->PIO_cap = i + 3;
1539 1.2 bouyer break;
1540 1.2 bouyer }
1541 1.2 bouyer }
1542 1.31 bouyer if (!printed) {
1543 1.31 bouyer /*
1544 1.31 bouyer * We didn't find a valid PIO mode.
1545 1.31 bouyer * Assume the values returned for DMA are buggy too
1546 1.31 bouyer */
1547 1.31 bouyer return;
1548 1.2 bouyer }
1549 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1550 1.31 bouyer printed = 0;
1551 1.31 bouyer for (i = 7; i >= 0; i--) {
1552 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1553 1.31 bouyer continue;
1554 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1555 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1556 1.125 mycroft if (ata_set_mode(drvp, 0x20 | i, AT_WAIT)
1557 1.31 bouyer != CMD_OK)
1558 1.31 bouyer continue;
1559 1.31 bouyer if (!printed) {
1560 1.123 thorpej aprint_normal("%s DMA mode %d", sep, i);
1561 1.31 bouyer sep = ",";
1562 1.31 bouyer printed = 1;
1563 1.31 bouyer }
1564 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1565 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1566 1.52 bouyer wdc->DMA_cap < i)
1567 1.31 bouyer continue;
1568 1.31 bouyer drvp->DMA_mode = i;
1569 1.48 bouyer drvp->DMA_cap = i;
1570 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1571 1.31 bouyer }
1572 1.2 bouyer break;
1573 1.2 bouyer }
1574 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1575 1.71 bouyer printed = 0;
1576 1.31 bouyer for (i = 7; i >= 0; i--) {
1577 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1578 1.31 bouyer == 0)
1579 1.31 bouyer continue;
1580 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1581 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1582 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1583 1.125 mycroft AT_WAIT) != CMD_OK)
1584 1.31 bouyer continue;
1585 1.71 bouyer if (!printed) {
1586 1.123 thorpej aprint_normal("%s Ultra-DMA mode %d",
1587 1.123 thorpej sep, i);
1588 1.93 wrstuden if (i == 2)
1589 1.123 thorpej aprint_normal(" (Ultra/33)");
1590 1.93 wrstuden else if (i == 4)
1591 1.123 thorpej aprint_normal(" (Ultra/66)");
1592 1.93 wrstuden else if (i == 5)
1593 1.123 thorpej aprint_normal(" (Ultra/100)");
1594 1.117 bouyer else if (i == 6)
1595 1.123 thorpej aprint_normal(" (Ultra/133)");
1596 1.71 bouyer sep = ",";
1597 1.71 bouyer printed = 1;
1598 1.71 bouyer }
1599 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1600 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1601 1.52 bouyer wdc->UDMA_cap < i)
1602 1.50 bouyer continue;
1603 1.31 bouyer drvp->UDMA_mode = i;
1604 1.48 bouyer drvp->UDMA_cap = i;
1605 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1606 1.31 bouyer }
1607 1.31 bouyer break;
1608 1.31 bouyer }
1609 1.31 bouyer }
1610 1.123 thorpej aprint_normal("\n");
1611 1.55 bouyer }
1612 1.55 bouyer
1613 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1614 1.55 bouyer if (drvp->ata_vers == 0) {
1615 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1616 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1617 1.55 bouyer else if (drvp->PIO_cap > 2)
1618 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1619 1.48 bouyer }
1620 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1621 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1622 1.48 bouyer drvp->PIO_mode =
1623 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1624 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1625 1.48 bouyer }
1626 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1627 1.48 bouyer /* don't care about DMA modes */
1628 1.48 bouyer return;
1629 1.48 bouyer }
1630 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1631 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1632 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1633 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1634 1.48 bouyer } else {
1635 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1636 1.48 bouyer ATA_CONFIG_DMA_OFF;
1637 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1638 1.48 bouyer }
1639 1.101 bouyer }
1640 1.101 bouyer if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
1641 1.101 bouyer /* don't care about UDMA modes */
1642 1.101 bouyer return;
1643 1.48 bouyer }
1644 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1645 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1646 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1647 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1648 1.48 bouyer } else {
1649 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1650 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1651 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1652 1.48 bouyer }
1653 1.2 bouyer }
1654 1.54 bouyer }
1655 1.54 bouyer
1656 1.54 bouyer /*
1657 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1658 1.54 bouyer * downgrade was possible, 0 otherwise.
1659 1.54 bouyer */
1660 1.54 bouyer int
1661 1.137 bouyer wdc_downgrade_mode(drvp, flags)
1662 1.54 bouyer struct ata_drive_datas *drvp;
1663 1.54 bouyer {
1664 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1665 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1666 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1667 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1668 1.54 bouyer
1669 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1670 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1671 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1672 1.54 bouyer return 0;
1673 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1674 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1675 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1676 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1677 1.54 bouyer return 0;
1678 1.54 bouyer
1679 1.61 bouyer /*
1680 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1681 1.73 bouyer * Maybe we didn't properly notice the cable type
1682 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1683 1.78 bouyer * It helps in some cases.
1684 1.73 bouyer */
1685 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1686 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1687 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1688 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1689 1.73 bouyer }
1690 1.73 bouyer
1691 1.73 bouyer /*
1692 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1693 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1694 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1695 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1696 1.61 bouyer */
1697 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1698 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1699 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1700 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1701 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1702 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1703 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1704 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1705 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1706 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1707 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1708 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1709 1.54 bouyer } else /* already using PIO, can't downgrade */
1710 1.54 bouyer return 0;
1711 1.54 bouyer
1712 1.54 bouyer wdc->set_modes(chp);
1713 1.137 bouyer wdc_print_modes(chp);
1714 1.137 bouyer /* reset the channel, which will shedule all drives for setup */
1715 1.137 bouyer wdc_reset_channel(drvp, flags);
1716 1.54 bouyer return 1;
1717 1.2 bouyer }
1718 1.2 bouyer
1719 1.2 bouyer int
1720 1.31 bouyer wdc_exec_command(drvp, wdc_c)
1721 1.31 bouyer struct ata_drive_datas *drvp;
1722 1.31 bouyer struct wdc_command *wdc_c;
1723 1.31 bouyer {
1724 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1725 1.2 bouyer struct wdc_xfer *xfer;
1726 1.31 bouyer int s, ret;
1727 1.2 bouyer
1728 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1729 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1730 1.34 bouyer DEBUG_FUNCS);
1731 1.2 bouyer
1732 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1733 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1734 1.31 bouyer WDC_NOSLEEP);
1735 1.31 bouyer if (xfer == NULL) {
1736 1.31 bouyer return WDC_TRY_AGAIN;
1737 1.31 bouyer }
1738 1.2 bouyer
1739 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
1740 1.98 bjh21 wdc_c->flags |= AT_POLL;
1741 1.31 bouyer if (wdc_c->flags & AT_POLL)
1742 1.31 bouyer xfer->c_flags |= C_POLL;
1743 1.31 bouyer xfer->drive = drvp->drive;
1744 1.31 bouyer xfer->databuf = wdc_c->data;
1745 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1746 1.31 bouyer xfer->cmd = wdc_c;
1747 1.31 bouyer xfer->c_start = __wdccommand_start;
1748 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1749 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1750 1.2 bouyer
1751 1.31 bouyer s = splbio();
1752 1.31 bouyer wdc_exec_xfer(chp, xfer);
1753 1.31 bouyer #ifdef DIAGNOSTIC
1754 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1755 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1756 1.118 provos panic("wdc_exec_command: polled command not done");
1757 1.2 bouyer #endif
1758 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1759 1.31 bouyer ret = WDC_COMPLETE;
1760 1.31 bouyer } else {
1761 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1762 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1763 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1764 1.69 bouyer }
1765 1.31 bouyer ret = WDC_COMPLETE;
1766 1.31 bouyer } else {
1767 1.31 bouyer ret = WDC_QUEUED;
1768 1.2 bouyer }
1769 1.2 bouyer }
1770 1.31 bouyer splx(s);
1771 1.31 bouyer return ret;
1772 1.2 bouyer }
1773 1.2 bouyer
1774 1.2 bouyer void
1775 1.31 bouyer __wdccommand_start(chp, xfer)
1776 1.31 bouyer struct channel_softc *chp;
1777 1.2 bouyer struct wdc_xfer *xfer;
1778 1.31 bouyer {
1779 1.31 bouyer int drive = xfer->drive;
1780 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1781 1.31 bouyer
1782 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1783 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
1784 1.34 bouyer DEBUG_FUNCS);
1785 1.31 bouyer
1786 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1787 1.107 dbj chp->wdc->select(chp,drive);
1788 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1789 1.31 bouyer WDSD_IBM | (drive << 4));
1790 1.137 bouyer switch(wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1791 1.137 bouyer wdc_c->r_st_bmask, wdc_c->timeout, wdc_c->flags)) {
1792 1.137 bouyer case WDCWAIT_OK:
1793 1.137 bouyer break;
1794 1.137 bouyer case WDCWAIT_TOUT:
1795 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1796 1.31 bouyer __wdccommand_done(chp, xfer);
1797 1.53 bouyer return;
1798 1.137 bouyer case WDCWAIT_THR:
1799 1.137 bouyer return;
1800 1.31 bouyer }
1801 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1802 1.135 bouyer /* polled command, disable interrupts */
1803 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1804 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1805 1.135 bouyer }
1806 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1807 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1808 1.139 bouyer
1809 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1810 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1811 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1812 1.81 thorpej wdctimeout, chp);
1813 1.31 bouyer return;
1814 1.2 bouyer }
1815 1.2 bouyer /*
1816 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1817 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1818 1.2 bouyer */
1819 1.134 mycroft delay(10); /* 400ns delay */
1820 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1821 1.2 bouyer }
1822 1.2 bouyer
1823 1.2 bouyer int
1824 1.66 bouyer __wdccommand_intr(chp, xfer, irq)
1825 1.31 bouyer struct channel_softc *chp;
1826 1.31 bouyer struct wdc_xfer *xfer;
1827 1.66 bouyer int irq;
1828 1.2 bouyer {
1829 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1830 1.31 bouyer int bcount = wdc_c->bcount;
1831 1.31 bouyer char *data = wdc_c->data;
1832 1.137 bouyer int wflags;
1833 1.137 bouyer
1834 1.137 bouyer if ((wdc_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1835 1.137 bouyer /* both wait and poll, we can tsleep here */
1836 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1837 1.137 bouyer } else {
1838 1.137 bouyer wflags = AT_POLL;
1839 1.137 bouyer }
1840 1.31 bouyer
1841 1.114 bouyer again:
1842 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1843 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
1844 1.137 bouyer /*
1845 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1846 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1847 1.137 bouyer * penalty for the extra regiter write is acceptable,
1848 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1849 1.137 bouyer */
1850 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1851 1.137 bouyer WDSD_IBM | (xfer->drive << 4));
1852 1.114 bouyer if ((wdc_c->flags & AT_XFDONE) != 0) {
1853 1.114 bouyer /*
1854 1.114 bouyer * We have completed a data xfer. The drive should now be
1855 1.114 bouyer * in its initial state
1856 1.114 bouyer */
1857 1.114 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1858 1.137 bouyer wdc_c->r_st_bmask, (irq == 0) ? wdc_c->timeout : 0,
1859 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1860 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1861 1.114 bouyer return 0; /* IRQ was not for us */
1862 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1863 1.114 bouyer }
1864 1.131 mycroft goto out;
1865 1.114 bouyer }
1866 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1867 1.137 bouyer (irq == 0) ? wdc_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1868 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1869 1.63 bouyer return 0; /* IRQ was not for us */
1870 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1871 1.131 mycroft goto out;
1872 1.2 bouyer }
1873 1.91 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
1874 1.91 bouyer chp->wdc->irqack(chp);
1875 1.31 bouyer if (wdc_c->flags & AT_READ) {
1876 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1877 1.131 mycroft wdc_c->flags |= AT_TIMEOU;
1878 1.131 mycroft goto out;
1879 1.131 mycroft }
1880 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1881 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1882 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1883 1.31 bouyer data += bcount & 0xfffffffc;
1884 1.31 bouyer bcount = bcount & 0x03;
1885 1.31 bouyer }
1886 1.31 bouyer if (bcount > 0)
1887 1.157 fvdl bus_space_read_multi_2(chp->cmd_iot,
1888 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1889 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1890 1.114 bouyer /* at this point the drive should be in its initial state */
1891 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1892 1.137 bouyer /* XXX should read status register here ? */
1893 1.131 mycroft } else if (wdc_c->flags & AT_WRITE) {
1894 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1895 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1896 1.131 mycroft goto out;
1897 1.131 mycroft }
1898 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1899 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1900 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1901 1.31 bouyer data += bcount & 0xfffffffc;
1902 1.31 bouyer bcount = bcount & 0x03;
1903 1.31 bouyer }
1904 1.31 bouyer if (bcount > 0)
1905 1.157 fvdl bus_space_write_multi_2(chp->cmd_iot,
1906 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1907 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1908 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1909 1.114 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1910 1.114 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1911 1.114 bouyer callout_reset(&chp->ch_callout,
1912 1.114 bouyer wdc_c->timeout / 1000 * hz, wdctimeout, chp);
1913 1.114 bouyer return 1;
1914 1.114 bouyer } else {
1915 1.114 bouyer goto again;
1916 1.114 bouyer }
1917 1.2 bouyer }
1918 1.131 mycroft out:
1919 1.31 bouyer __wdccommand_done(chp, xfer);
1920 1.31 bouyer return 1;
1921 1.2 bouyer }
1922 1.2 bouyer
1923 1.2 bouyer void
1924 1.31 bouyer __wdccommand_done(chp, xfer)
1925 1.31 bouyer struct channel_softc *chp;
1926 1.31 bouyer struct wdc_xfer *xfer;
1927 1.2 bouyer {
1928 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1929 1.2 bouyer
1930 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1931 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
1932 1.70 bouyer
1933 1.81 thorpej callout_stop(&chp->ch_callout);
1934 1.70 bouyer
1935 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1936 1.31 bouyer wdc_c->flags |= AT_DF;
1937 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1938 1.31 bouyer wdc_c->flags |= AT_ERROR;
1939 1.31 bouyer wdc_c->r_error = chp->ch_error;
1940 1.31 bouyer }
1941 1.31 bouyer wdc_c->flags |= AT_DONE;
1942 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1943 1.80 enami (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1944 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1945 1.157 fvdl wdc_c->r_head = bus_space_read_1(chp->cmd_iot,
1946 1.157 fvdl chp->cmd_iohs[wd_sdh], 0);
1947 1.157 fvdl wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot,
1948 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0) << 8;
1949 1.157 fvdl wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot,
1950 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
1951 1.157 fvdl wdc_c->r_sector = bus_space_read_1(chp->cmd_iot,
1952 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
1953 1.157 fvdl wdc_c->r_count = bus_space_read_1(chp->cmd_iot,
1954 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
1955 1.157 fvdl wdc_c->r_error = bus_space_read_1(chp->cmd_iot,
1956 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1957 1.157 fvdl wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot,
1958 1.157 fvdl chp->cmd_iohs[wd_precomp], 0);
1959 1.135 bouyer }
1960 1.137 bouyer
1961 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1962 1.135 bouyer /* enable interrupts */
1963 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1964 1.135 bouyer WDCTL_4BIT);
1965 1.46 kenh }
1966 1.31 bouyer wdc_free_xfer(chp, xfer);
1967 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1968 1.71 bouyer wakeup(wdc_c);
1969 1.71 bouyer else if (wdc_c->callback)
1970 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1971 1.45 drochner wdcstart(chp);
1972 1.31 bouyer return;
1973 1.2 bouyer }
1974 1.2 bouyer
1975 1.2 bouyer /*
1976 1.31 bouyer * Send a command. The drive should be ready.
1977 1.2 bouyer * Assumes interrupts are blocked.
1978 1.2 bouyer */
1979 1.31 bouyer void
1980 1.31 bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
1981 1.31 bouyer struct channel_softc *chp;
1982 1.31 bouyer u_int8_t drive;
1983 1.31 bouyer u_int8_t command;
1984 1.31 bouyer u_int16_t cylin;
1985 1.31 bouyer u_int8_t head, sector, count, precomp;
1986 1.31 bouyer {
1987 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1988 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1989 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1990 1.31 bouyer DEBUG_FUNCS);
1991 1.31 bouyer
1992 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1993 1.107 dbj chp->wdc->select(chp,drive);
1994 1.107 dbj
1995 1.31 bouyer /* Select drive, head, and addressing mode. */
1996 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1997 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1998 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1999 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_precomp], 0,
2000 1.31 bouyer precomp);
2001 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo], 0, cylin);
2002 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_hi],
2003 1.157 fvdl 0, cylin >> 8);
2004 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector], 0, sector);
2005 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
2006 1.108 christos
2007 1.108 christos /* Send command. */
2008 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
2009 1.108 christos return;
2010 1.108 christos }
2011 1.108 christos
2012 1.108 christos /*
2013 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
2014 1.108 christos * Assumes interrupts are blocked.
2015 1.108 christos */
2016 1.108 christos void
2017 1.108 christos wdccommandext(chp, drive, command, blkno, count)
2018 1.108 christos struct channel_softc *chp;
2019 1.108 christos u_int8_t drive;
2020 1.108 christos u_int8_t command;
2021 1.108 christos u_int64_t blkno;
2022 1.108 christos u_int16_t count;
2023 1.108 christos {
2024 1.108 christos WDCDEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
2025 1.108 christos "count=%d\n", chp->wdc->sc_dev.dv_xname,
2026 1.108 christos chp->channel, drive, command, (u_int32_t) blkno, count),
2027 1.108 christos DEBUG_FUNCS);
2028 1.108 christos
2029 1.108 christos if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
2030 1.108 christos chp->wdc->select(chp,drive);
2031 1.108 christos
2032 1.108 christos /* Select drive, head, and addressing mode. */
2033 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
2034 1.108 christos (drive << 4) | WDSD_LBA);
2035 1.108 christos
2036 1.108 christos /* previous */
2037 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
2038 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt],
2039 1.157 fvdl 0, count >> 8);
2040 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
2041 1.157 fvdl 0, blkno >> 40);
2042 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
2043 1.157 fvdl 0, blkno >> 32);
2044 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo],
2045 1.157 fvdl 0, blkno >> 24);
2046 1.108 christos
2047 1.108 christos /* current */
2048 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
2049 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
2050 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
2051 1.157 fvdl 0, blkno >> 16);
2052 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
2053 1.157 fvdl 0, blkno >> 8);
2054 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo], 0, blkno);
2055 1.2 bouyer
2056 1.31 bouyer /* Send command. */
2057 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
2058 1.31 bouyer return;
2059 1.2 bouyer }
2060 1.2 bouyer
2061 1.2 bouyer /*
2062 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
2063 1.31 bouyer * tested by the caller.
2064 1.2 bouyer */
2065 1.31 bouyer void
2066 1.31 bouyer wdccommandshort(chp, drive, command)
2067 1.31 bouyer struct channel_softc *chp;
2068 1.31 bouyer int drive;
2069 1.31 bouyer int command;
2070 1.2 bouyer {
2071 1.2 bouyer
2072 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
2073 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
2074 1.31 bouyer DEBUG_FUNCS);
2075 1.107 dbj
2076 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
2077 1.107 dbj chp->wdc->select(chp,drive);
2078 1.2 bouyer
2079 1.31 bouyer /* Select drive. */
2080 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
2081 1.31 bouyer WDSD_IBM | (drive << 4));
2082 1.2 bouyer
2083 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
2084 1.31 bouyer }
2085 1.2 bouyer
2086 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
2087 1.2 bouyer
2088 1.2 bouyer void
2089 1.31 bouyer wdc_exec_xfer(chp, xfer)
2090 1.31 bouyer struct channel_softc *chp;
2091 1.2 bouyer struct wdc_xfer *xfer;
2092 1.2 bouyer {
2093 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
2094 1.33 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
2095 1.2 bouyer
2096 1.31 bouyer /* complete xfer setup */
2097 1.49 bouyer xfer->chp = chp;
2098 1.2 bouyer
2099 1.31 bouyer /*
2100 1.31 bouyer * If we are a polled command, and the list is not empty,
2101 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
2102 1.31 bouyer * to complete, we're going to reboot soon anyway.
2103 1.31 bouyer */
2104 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
2105 1.31 bouyer chp->ch_queue->sc_xfer.tqh_first != NULL) {
2106 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
2107 1.31 bouyer }
2108 1.2 bouyer /* insert at the end of command list */
2109 1.31 bouyer TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
2110 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
2111 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
2112 1.45 drochner wdcstart(chp);
2113 1.31 bouyer }
2114 1.2 bouyer
2115 1.2 bouyer struct wdc_xfer *
2116 1.2 bouyer wdc_get_xfer(flags)
2117 1.2 bouyer int flags;
2118 1.2 bouyer {
2119 1.2 bouyer struct wdc_xfer *xfer;
2120 1.72 bouyer int s;
2121 1.2 bouyer
2122 1.72 bouyer s = splbio();
2123 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
2124 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
2125 1.72 bouyer splx(s);
2126 1.99 chs if (xfer != NULL) {
2127 1.99 chs memset(xfer, 0, sizeof(struct wdc_xfer));
2128 1.99 chs }
2129 1.2 bouyer return xfer;
2130 1.2 bouyer }
2131 1.2 bouyer
2132 1.2 bouyer void
2133 1.31 bouyer wdc_free_xfer(chp, xfer)
2134 1.31 bouyer struct channel_softc *chp;
2135 1.2 bouyer struct wdc_xfer *xfer;
2136 1.2 bouyer {
2137 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
2138 1.2 bouyer int s;
2139 1.2 bouyer
2140 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
2141 1.31 bouyer (*wdc->free_hw)(chp);
2142 1.2 bouyer s = splbio();
2143 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
2144 1.31 bouyer TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
2145 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
2146 1.2 bouyer splx(s);
2147 1.75 enami }
2148 1.75 enami
2149 1.75 enami /*
2150 1.75 enami * Kill off all pending xfers for a channel_softc.
2151 1.75 enami *
2152 1.75 enami * Must be called at splbio().
2153 1.75 enami */
2154 1.75 enami void
2155 1.75 enami wdc_kill_pending(chp)
2156 1.75 enami struct channel_softc *chp;
2157 1.75 enami {
2158 1.75 enami struct wdc_xfer *xfer;
2159 1.75 enami
2160 1.75 enami while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
2161 1.75 enami chp = xfer->chp;
2162 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
2163 1.75 enami }
2164 1.2 bouyer }
2165 1.2 bouyer
2166 1.31 bouyer static void
2167 1.31 bouyer __wdcerror(chp, msg)
2168 1.31 bouyer struct channel_softc *chp;
2169 1.2 bouyer char *msg;
2170 1.2 bouyer {
2171 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
2172 1.88 mrg
2173 1.2 bouyer if (xfer == NULL)
2174 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
2175 1.31 bouyer msg);
2176 1.2 bouyer else
2177 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
2178 1.49 bouyer chp->channel, xfer->drive, msg);
2179 1.2 bouyer }
2180 1.2 bouyer
2181 1.2 bouyer /*
2182 1.2 bouyer * the bit bucket
2183 1.2 bouyer */
2184 1.2 bouyer void
2185 1.31 bouyer wdcbit_bucket(chp, size)
2186 1.31 bouyer struct channel_softc *chp;
2187 1.2 bouyer int size;
2188 1.2 bouyer {
2189 1.2 bouyer
2190 1.12 cgd for (; size >= 2; size -= 2)
2191 1.157 fvdl (void)bus_space_read_2(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
2192 1.12 cgd if (size)
2193 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
2194 1.44 thorpej }
2195 1.44 thorpej
2196 1.44 thorpej int
2197 1.44 thorpej wdc_addref(chp)
2198 1.44 thorpej struct channel_softc *chp;
2199 1.44 thorpej {
2200 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
2201 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
2202 1.44 thorpej int s, error = 0;
2203 1.44 thorpej
2204 1.44 thorpej s = splbio();
2205 1.96 bouyer if (adapt->adapt_refcnt++ == 0 &&
2206 1.96 bouyer adapt->adapt_enable != NULL) {
2207 1.96 bouyer error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
2208 1.44 thorpej if (error)
2209 1.96 bouyer adapt->adapt_refcnt--;
2210 1.44 thorpej }
2211 1.44 thorpej splx(s);
2212 1.44 thorpej return (error);
2213 1.44 thorpej }
2214 1.44 thorpej
2215 1.44 thorpej void
2216 1.44 thorpej wdc_delref(chp)
2217 1.44 thorpej struct channel_softc *chp;
2218 1.44 thorpej {
2219 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
2220 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
2221 1.44 thorpej int s;
2222 1.44 thorpej
2223 1.44 thorpej s = splbio();
2224 1.96 bouyer if (adapt->adapt_refcnt-- == 1 &&
2225 1.96 bouyer adapt->adapt_enable != NULL)
2226 1.96 bouyer (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
2227 1.44 thorpej splx(s);
2228 1.93 wrstuden }
2229 1.93 wrstuden
2230 1.93 wrstuden void
2231 1.93 wrstuden wdc_print_modes(struct channel_softc *chp)
2232 1.93 wrstuden {
2233 1.93 wrstuden int drive;
2234 1.93 wrstuden struct ata_drive_datas *drvp;
2235 1.93 wrstuden
2236 1.93 wrstuden for (drive = 0; drive < 2; drive++) {
2237 1.93 wrstuden drvp = &chp->ch_drive[drive];
2238 1.93 wrstuden if ((drvp->drive_flags & DRIVE) == 0)
2239 1.93 wrstuden continue;
2240 1.123 thorpej aprint_normal("%s(%s:%d:%d): using PIO mode %d",
2241 1.93 wrstuden drvp->drv_softc->dv_xname,
2242 1.93 wrstuden chp->wdc->sc_dev.dv_xname,
2243 1.93 wrstuden chp->channel, drive, drvp->PIO_mode);
2244 1.93 wrstuden if (drvp->drive_flags & DRIVE_DMA)
2245 1.123 thorpej aprint_normal(", DMA mode %d", drvp->DMA_mode);
2246 1.93 wrstuden if (drvp->drive_flags & DRIVE_UDMA) {
2247 1.123 thorpej aprint_normal(", Ultra-DMA mode %d", drvp->UDMA_mode);
2248 1.93 wrstuden if (drvp->UDMA_mode == 2)
2249 1.123 thorpej aprint_normal(" (Ultra/33)");
2250 1.93 wrstuden else if (drvp->UDMA_mode == 4)
2251 1.123 thorpej aprint_normal(" (Ultra/66)");
2252 1.93 wrstuden else if (drvp->UDMA_mode == 5)
2253 1.123 thorpej aprint_normal(" (Ultra/100)");
2254 1.123 thorpej else if (drvp->UDMA_mode == 6)
2255 1.123 thorpej aprint_normal(" (Ultra/133)");
2256 1.93 wrstuden }
2257 1.93 wrstuden if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
2258 1.123 thorpej aprint_normal(" (using DMA data transfers)");
2259 1.123 thorpej aprint_normal("\n");
2260 1.93 wrstuden }
2261 1.2 bouyer }
2262