wdc.c revision 1.162 1 1.162 thorpej /* $NetBSD: wdc.c,v 1.162 2003/12/30 16:28:37 thorpej Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.162 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.162 2003/12/30 16:28:37 thorpej Exp $");
74 1.12 cgd
75 1.59 hubertf #ifndef WDCDEBUG
76 1.31 bouyer #define WDCDEBUG
77 1.59 hubertf #endif /* WDCDEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.71 bouyer #include <sys/pool.h>
87 1.2 bouyer #include <sys/syslog.h>
88 1.2 bouyer #include <sys/proc.h>
89 1.2 bouyer
90 1.2 bouyer #include <machine/intr.h>
91 1.2 bouyer #include <machine/bus.h>
92 1.2 bouyer
93 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
94 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
95 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
96 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
97 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
98 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
99 1.16 sakamoto
100 1.103 bouyer #include <dev/ata/atavar.h>
101 1.31 bouyer #include <dev/ata/atareg.h>
102 1.12 cgd #include <dev/ic/wdcreg.h>
103 1.12 cgd #include <dev/ic/wdcvar.h>
104 1.31 bouyer
105 1.137 bouyer #include "locators.h"
106 1.137 bouyer
107 1.122 thorpej #include "ataraid.h"
108 1.2 bouyer #include "atapibus.h"
109 1.106 bouyer #include "wd.h"
110 1.2 bouyer
111 1.122 thorpej #if NATARAID > 0
112 1.122 thorpej #include <dev/ata/ata_raidvar.h>
113 1.122 thorpej #endif
114 1.122 thorpej
115 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
116 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
117 1.2 bouyer #if 0
118 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
119 1.2 bouyer #define WDCNDELAY_DEBUG 50
120 1.2 bouyer #endif
121 1.2 bouyer
122 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
123 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
124 1.137 bouyer
125 1.137 bouyer /* timeout for the control commands */
126 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
127 1.137 bouyer
128 1.71 bouyer struct pool wdc_xfer_pool;
129 1.2 bouyer
130 1.106 bouyer #if NWD > 0
131 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
132 1.106 bouyer #else
133 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
134 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
135 1.106 bouyer SCSIPI_BUSTYPE_ATA,
136 1.106 bouyer NULL,
137 1.106 bouyer NULL,
138 1.106 bouyer NULL,
139 1.106 bouyer NULL,
140 1.106 bouyer NULL,
141 1.106 bouyer NULL,
142 1.106 bouyer NULL
143 1.106 bouyer };
144 1.106 bouyer #endif
145 1.102 bouyer
146 1.160 thorpej int wdcprobe1 __P((struct channel_softc*, int));
147 1.31 bouyer static void __wdcerror __P((struct channel_softc*, char *));
148 1.137 bouyer static int __wdcwait_reset __P((struct channel_softc *, int, int));
149 1.31 bouyer void __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
150 1.31 bouyer void __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
151 1.66 bouyer int __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
152 1.137 bouyer int __wdcwait __P((struct channel_softc *, int, int, int));
153 1.134 mycroft void wdc_finish_attach __P((struct device *));
154 1.125 mycroft void wdc_channel_attach __P((struct channel_softc *));
155 1.31 bouyer
156 1.31 bouyer #define DEBUG_INTR 0x01
157 1.31 bouyer #define DEBUG_XFERS 0x02
158 1.31 bouyer #define DEBUG_STATUS 0x04
159 1.31 bouyer #define DEBUG_FUNCS 0x08
160 1.31 bouyer #define DEBUG_PROBE 0x10
161 1.74 enami #define DEBUG_DETACH 0x20
162 1.87 bouyer #define DEBUG_DELAY 0x40
163 1.31 bouyer #ifdef WDCDEBUG
164 1.32 bouyer int wdcdebug_mask = 0;
165 1.31 bouyer int wdc_nxfer = 0;
166 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
167 1.2 bouyer #else
168 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
169 1.2 bouyer #endif
170 1.2 bouyer
171 1.162 thorpej /*
172 1.162 thorpej * A queue of atabus instances, used to ensure the same bus probe order
173 1.162 thorpej * for a given hardware configuration at each boot.
174 1.162 thorpej */
175 1.162 thorpej struct atabus_initq_head atabus_initq_head =
176 1.162 thorpej TAILQ_HEAD_INITIALIZER(atabus_initq_head);
177 1.162 thorpej struct simplelock atabus_interlock = SIMPLELOCK_INITIALIZER;
178 1.137 bouyer
179 1.162 thorpej /* Test to see controller with at last one attached drive is there.
180 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
181 1.162 thorpej * 0x02 for drive 1).
182 1.162 thorpej * Logic:
183 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
184 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
185 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
186 1.162 thorpej * If no drive at all -> return.
187 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
188 1.162 thorpej * If timeout -> return.
189 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
190 1.162 thorpej * - try an ATA command on the master.
191 1.162 thorpej */
192 1.137 bouyer
193 1.137 bouyer void
194 1.137 bouyer atabusconfig(atabus_sc)
195 1.137 bouyer struct atabus_softc *atabus_sc;
196 1.137 bouyer {
197 1.137 bouyer struct channel_softc *chp = atabus_sc->sc_chan;
198 1.150 simonb int i, error, need_delref = 0;
199 1.137 bouyer struct ataparams params;
200 1.137 bouyer struct atabus_initq *atabus_initq = NULL;
201 1.145 christos u_int8_t st0 = 0, st1 = 0;
202 1.137 bouyer
203 1.137 bouyer if ((error = wdc_addref(chp)) != 0) {
204 1.137 bouyer aprint_error("%s: unable to enable controller\n",
205 1.137 bouyer chp->wdc->sc_dev.dv_xname);
206 1.144 briggs goto out;
207 1.137 bouyer }
208 1.144 briggs need_delref = 1;
209 1.137 bouyer
210 1.161 thorpej if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_DRVPROBE) != 0) {
211 1.161 thorpej if ((*chp->wdc->drv_probe)(chp) == 0) {
212 1.161 thorpej /* If no drives, abort attach here. */
213 1.161 thorpej goto out;
214 1.161 thorpej }
215 1.161 thorpej } else if (wdcprobe1(chp, 0) == 0) {
216 1.137 bouyer /* If no drives, abort attach here. */
217 1.137 bouyer goto out;
218 1.161 thorpej }
219 1.137 bouyer
220 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
221 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
222 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
223 1.137 bouyer chp->wdc->select(chp,0);
224 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
225 1.137 bouyer WDSD_IBM);
226 1.137 bouyer delay(10); /* 400ns delay */
227 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
228 1.157 fvdl chp->cmd_iohs[wd_status], 0);
229 1.137 bouyer
230 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
231 1.137 bouyer chp->wdc->select(chp,1);
232 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
233 1.137 bouyer WDSD_IBM | 0x10);
234 1.137 bouyer delay(10); /* 400ns delay */
235 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
236 1.157 fvdl chp->cmd_iohs[wd_status], 0);
237 1.137 bouyer
238 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
239 1.137 bouyer == 0 ||
240 1.137 bouyer (st0 & WDCS_DRDY)) &&
241 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
242 1.137 bouyer == 0 ||
243 1.137 bouyer (st1 & WDCS_DRDY)))
244 1.137 bouyer break;
245 1.137 bouyer tsleep(&atabus_sc, PRIBIO, "atadrdy", 1);
246 1.137 bouyer }
247 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
248 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
249 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
250 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
251 1.137 bouyer
252 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
253 1.137 bouyer chp->wdc->sc_dev.dv_xname,
254 1.137 bouyer chp->channel, st0, st1), DEBUG_PROBE);
255 1.137 bouyer
256 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
257 1.137 bouyer delay(5000);
258 1.137 bouyer
259 1.137 bouyer for (i = 0; i < 2; i++) {
260 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
261 1.137 bouyer chp->ch_drive[i].drive = i;
262 1.137 bouyer /*
263 1.137 bouyer * Init error counter so that an error withing the first xfers
264 1.137 bouyer * will trigger a downgrade
265 1.137 bouyer */
266 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
267 1.137 bouyer
268 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
269 1.137 bouyer if ((chp->wdc->cap &
270 1.137 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
271 1.137 bouyer WDC_CAPABILITY_DATA32)
272 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
273 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
274 1.137 bouyer continue;
275 1.137 bouyer
276 1.144 briggs /* Shortcut in case we've been shutdown */
277 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
278 1.144 briggs goto out;
279 1.144 briggs
280 1.137 bouyer /* issue an identify, to try to detect ghosts */
281 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
282 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
283 1.137 bouyer if (error != CMD_OK) {
284 1.137 bouyer tsleep(&atabus_sc, PRIBIO, "atacnf", mstohz(1000));
285 1.144 briggs
286 1.144 briggs /* Shortcut in case we've been shutdown */
287 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
288 1.144 briggs goto out;
289 1.144 briggs
290 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
291 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
292 1.137 bouyer }
293 1.137 bouyer if (error == CMD_OK) {
294 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
295 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
296 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
297 1.137 bouyer } else {
298 1.155 bouyer chp->ch_drive[i].drive_flags &=
299 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
300 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
301 1.137 bouyer chp->wdc->sc_dev.dv_xname,
302 1.137 bouyer chp->channel, i, error), DEBUG_PROBE);
303 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
304 1.137 bouyer continue;
305 1.137 bouyer /*
306 1.137 bouyer * Pre-ATA drive ?
307 1.137 bouyer * Test registers writability (Error register not
308 1.137 bouyer * writable, but cyllo is), then try an ATA command.
309 1.137 bouyer */
310 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
311 1.137 bouyer chp->wdc->select(chp,i);
312 1.157 fvdl bus_space_write_1(chp->cmd_iot,
313 1.157 fvdl chp->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
314 1.137 bouyer delay(10); /* 400ns delay */
315 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_error],
316 1.157 fvdl 0, 0x58);
317 1.157 fvdl bus_space_write_1(chp->cmd_iot,
318 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0xa5);
319 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
320 1.157 fvdl chp->cmd_iohs[wd_error], 0) == 0x58 ||
321 1.157 fvdl bus_space_read_1(chp->cmd_iot,
322 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
323 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
324 1.137 bouyer "writability failed\n",
325 1.137 bouyer chp->wdc->sc_dev.dv_xname,
326 1.137 bouyer chp->channel, i), DEBUG_PROBE);
327 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
328 1.155 bouyer continue;
329 1.137 bouyer }
330 1.137 bouyer if (wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
331 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
332 1.137 bouyer chp->wdc->sc_dev.dv_xname,
333 1.137 bouyer chp->channel, i), DEBUG_PROBE);
334 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
335 1.137 bouyer continue;
336 1.137 bouyer }
337 1.157 fvdl bus_space_write_1(chp->cmd_iot,
338 1.157 fvdl chp->cmd_iohs[wd_command], 0, WDCC_RECAL);
339 1.137 bouyer delay(10); /* 400ns delay */
340 1.137 bouyer if (wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
341 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
342 1.137 bouyer chp->wdc->sc_dev.dv_xname,
343 1.137 bouyer chp->channel, i), DEBUG_PROBE);
344 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
345 1.155 bouyer } else {
346 1.155 bouyer chp->ch_drive[0].drive_flags &=
347 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
348 1.155 bouyer chp->ch_drive[1].drive_flags &=
349 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
350 1.137 bouyer }
351 1.137 bouyer }
352 1.137 bouyer }
353 1.137 bouyer
354 1.137 bouyer WDCDEBUG_PRINT(("atabusattach: ch_drive_flags 0x%x 0x%x\n",
355 1.137 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
356 1.137 bouyer DEBUG_PROBE);
357 1.137 bouyer
358 1.137 bouyer /* If no drives, abort here */
359 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
360 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
361 1.137 bouyer goto out;
362 1.137 bouyer
363 1.137 bouyer /* Make sure the devices probe in atabus order to avoid jitter. */
364 1.137 bouyer simple_lock(&atabus_interlock);
365 1.137 bouyer while(1) {
366 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
367 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
368 1.137 bouyer break;
369 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
370 1.137 bouyer &atabus_interlock);
371 1.137 bouyer }
372 1.137 bouyer simple_unlock(&atabus_interlock);
373 1.137 bouyer
374 1.137 bouyer /*
375 1.137 bouyer * Attach an ATAPI bus, if needed.
376 1.137 bouyer */
377 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
378 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
379 1.137 bouyer #if NATAPIBUS > 0
380 1.137 bouyer wdc_atapibus_attach(atabus_sc);
381 1.137 bouyer #else
382 1.137 bouyer /*
383 1.137 bouyer * Fake the autoconfig "not configured" message
384 1.137 bouyer */
385 1.137 bouyer aprint_normal("atapibus at %s not configured\n",
386 1.137 bouyer chp->wdc->sc_dev.dv_xname);
387 1.137 bouyer chp->atapibus = NULL;
388 1.141 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_ATAPI;
389 1.141 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_ATAPI;
390 1.137 bouyer #endif
391 1.137 bouyer }
392 1.137 bouyer
393 1.137 bouyer for (i = 0; i < 2; i++) {
394 1.137 bouyer struct ata_device adev;
395 1.137 bouyer if ((chp->ch_drive[i].drive_flags &
396 1.137 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
397 1.137 bouyer continue;
398 1.137 bouyer }
399 1.137 bouyer memset(&adev, 0, sizeof(struct ata_device));
400 1.137 bouyer adev.adev_bustype = &wdc_ata_bustype;
401 1.137 bouyer adev.adev_channel = chp->channel;
402 1.137 bouyer adev.adev_openings = 1;
403 1.137 bouyer adev.adev_drv_data = &chp->ch_drive[i];
404 1.137 bouyer chp->ata_drives[i] = config_found(&atabus_sc->sc_dev,
405 1.162 thorpej &adev, ataprint);
406 1.141 bouyer if (chp->ata_drives[i] != NULL)
407 1.137 bouyer wdc_probe_caps(&chp->ch_drive[i]);
408 1.141 bouyer else
409 1.141 bouyer chp->ch_drive[i].drive_flags &=
410 1.141 bouyer ~(DRIVE_ATA | DRIVE_OLD);
411 1.137 bouyer }
412 1.137 bouyer
413 1.137 bouyer /* now that we know the drives, the controller can set its modes */
414 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_MODE) {
415 1.137 bouyer chp->wdc->set_modes(chp);
416 1.137 bouyer wdc_print_modes(chp);
417 1.137 bouyer }
418 1.137 bouyer #if NATARAID > 0
419 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_RAID)
420 1.137 bouyer for (i = 0; i < 2; i++)
421 1.137 bouyer if (chp->ata_drives[i] != NULL)
422 1.137 bouyer ata_raid_check_component(chp->ata_drives[i]);
423 1.137 bouyer #endif /* NATARAID > 0 */
424 1.137 bouyer
425 1.137 bouyer /*
426 1.152 wiz * reset drive_flags for unattached devices, reset state for attached
427 1.137 bouyer * ones
428 1.137 bouyer */
429 1.137 bouyer for (i = 0; i < 2; i++) {
430 1.137 bouyer if (chp->ch_drive[i].drv_softc == NULL)
431 1.137 bouyer chp->ch_drive[i].drive_flags = 0;
432 1.137 bouyer else
433 1.137 bouyer chp->ch_drive[i].state = 0;
434 1.137 bouyer }
435 1.137 bouyer
436 1.137 bouyer out:
437 1.137 bouyer if (atabus_initq == NULL) {
438 1.137 bouyer simple_lock(&atabus_interlock);
439 1.137 bouyer while(1) {
440 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
441 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
442 1.137 bouyer break;
443 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
444 1.137 bouyer &atabus_interlock);
445 1.137 bouyer }
446 1.137 bouyer simple_unlock(&atabus_interlock);
447 1.137 bouyer }
448 1.137 bouyer simple_lock(&atabus_interlock);
449 1.137 bouyer TAILQ_REMOVE(&atabus_initq_head, atabus_initq, atabus_initq);
450 1.137 bouyer simple_unlock(&atabus_interlock);
451 1.137 bouyer
452 1.137 bouyer free(atabus_initq, M_DEVBUF);
453 1.137 bouyer wakeup(&atabus_initq_head);
454 1.137 bouyer
455 1.137 bouyer config_pending_decr();
456 1.144 briggs if (need_delref)
457 1.144 briggs wdc_delref(chp);
458 1.137 bouyer }
459 1.137 bouyer
460 1.2 bouyer int
461 1.31 bouyer wdcprobe(chp)
462 1.31 bouyer struct channel_softc *chp;
463 1.12 cgd {
464 1.160 thorpej return wdcprobe1(chp, 1);
465 1.137 bouyer }
466 1.137 bouyer
467 1.137 bouyer int
468 1.160 thorpej wdcprobe1(chp, poll)
469 1.137 bouyer struct channel_softc *chp;
470 1.137 bouyer int poll;
471 1.137 bouyer {
472 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
473 1.31 bouyer u_int8_t ret_value = 0x03;
474 1.31 bouyer u_int8_t drive;
475 1.156 bouyer int s;
476 1.31 bouyer
477 1.31 bouyer /*
478 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
479 1.31 bouyer */
480 1.31 bouyer
481 1.43 kenh if (chp->wdc == NULL ||
482 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
483 1.107 dbj
484 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
485 1.107 dbj chp->wdc->select(chp,0);
486 1.137 bouyer
487 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
488 1.43 kenh WDSD_IBM);
489 1.131 mycroft delay(10); /* 400ns delay */
490 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
491 1.157 fvdl chp->cmd_iohs[wd_status], 0);
492 1.107 dbj
493 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
494 1.107 dbj chp->wdc->select(chp,1);
495 1.137 bouyer
496 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
497 1.43 kenh WDSD_IBM | 0x10);
498 1.131 mycroft delay(10); /* 400ns delay */
499 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
500 1.157 fvdl chp->cmd_iohs[wd_status], 0);
501 1.43 kenh
502 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
503 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
504 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
505 1.43 kenh
506 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
507 1.43 kenh ret_value &= ~0x01;
508 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
509 1.43 kenh ret_value &= ~0x02;
510 1.125 mycroft /* Register writability test, drive 0. */
511 1.125 mycroft if (ret_value & 0x01) {
512 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
513 1.125 mycroft chp->wdc->select(chp,0);
514 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
515 1.157 fvdl 0, WDSD_IBM);
516 1.157 fvdl bus_space_write_1(chp->cmd_iot,
517 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
518 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
519 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
520 1.125 mycroft ret_value &= ~0x01;
521 1.157 fvdl bus_space_write_1(chp->cmd_iot,
522 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
523 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
524 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
525 1.125 mycroft ret_value &= ~0x01;
526 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector],
527 1.157 fvdl 0, 0x01);
528 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
529 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
530 1.125 mycroft ret_value &= ~0x01;
531 1.157 fvdl bus_space_write_1(chp->cmd_iot,
532 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x02);
533 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
534 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
535 1.125 mycroft ret_value &= ~0x01;
536 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
537 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
538 1.131 mycroft ret_value &= ~0x01;
539 1.125 mycroft }
540 1.125 mycroft /* Register writability test, drive 1. */
541 1.125 mycroft if (ret_value & 0x02) {
542 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
543 1.137 bouyer chp->wdc->select(chp,1);
544 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
545 1.157 fvdl 0, WDSD_IBM | 0x10);
546 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo],
547 1.157 fvdl 0, 0x02);
548 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
549 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
550 1.125 mycroft ret_value &= ~0x02;
551 1.157 fvdl bus_space_write_1(chp->cmd_iot,
552 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
553 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
554 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
555 1.125 mycroft ret_value &= ~0x02;
556 1.157 fvdl bus_space_write_1(chp->cmd_iot,
557 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x01);
558 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
559 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
560 1.125 mycroft ret_value &= ~0x02;
561 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector],
562 1.157 fvdl 0, 0x02);
563 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
564 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
565 1.125 mycroft ret_value &= ~0x02;
566 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
567 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
568 1.131 mycroft ret_value &= ~0x02;
569 1.125 mycroft }
570 1.137 bouyer
571 1.137 bouyer if (ret_value == 0)
572 1.137 bouyer return 0;
573 1.62 bouyer }
574 1.31 bouyer
575 1.156 bouyer s = splbio();
576 1.156 bouyer
577 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
578 1.137 bouyer chp->wdc->select(chp,0);
579 1.137 bouyer /* assert SRST, wait for reset to complete */
580 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
581 1.137 bouyer delay(10); /* 400ns delay */
582 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
583 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
584 1.137 bouyer DELAY(2000);
585 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
586 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
587 1.137 bouyer delay(10); /* 400ns delay */
588 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
589 1.158 he if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_IRQACK))
590 1.156 bouyer chp->wdc->irqack(chp);
591 1.156 bouyer splx(s);
592 1.137 bouyer
593 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
594 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
595 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
596 1.137 bouyer ret_value), DEBUG_PROBE);
597 1.12 cgd
598 1.137 bouyer /* if reset failed, there's nothing here */
599 1.137 bouyer if (ret_value == 0)
600 1.137 bouyer return 0;
601 1.67 bouyer
602 1.12 cgd /*
603 1.137 bouyer * Test presence of drives. First test register signatures looking for
604 1.137 bouyer * ATAPI devices. If it's not an ATAPI and reset said there may be
605 1.137 bouyer * something here assume it's ATA or OLD. Ghost will be killed later in
606 1.137 bouyer * attach routine.
607 1.12 cgd */
608 1.137 bouyer for (drive = 0; drive < 2; drive++) {
609 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
610 1.137 bouyer continue;
611 1.137 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
612 1.137 bouyer chp->wdc->select(chp,drive);
613 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
614 1.137 bouyer WDSD_IBM | (drive << 4));
615 1.137 bouyer delay(10); /* 400ns delay */
616 1.137 bouyer /* Save registers contents */
617 1.157 fvdl sc = bus_space_read_1(chp->cmd_iot,
618 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
619 1.157 fvdl sn = bus_space_read_1(chp->cmd_iot,
620 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
621 1.157 fvdl cl = bus_space_read_1(chp->cmd_iot,
622 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
623 1.157 fvdl ch = bus_space_read_1(chp->cmd_iot,
624 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
625 1.137 bouyer
626 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
627 1.137 bouyer "cl=0x%x ch=0x%x\n",
628 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
629 1.137 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
630 1.31 bouyer /*
631 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
632 1.137 bouyer * we get wrong values here, so ignore it.
633 1.31 bouyer */
634 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
635 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
636 1.137 bouyer } else {
637 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
638 1.137 bouyer if (chp->wdc == NULL ||
639 1.137 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
640 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
641 1.137 bouyer }
642 1.31 bouyer }
643 1.137 bouyer return (ret_value);
644 1.137 bouyer }
645 1.31 bouyer
646 1.137 bouyer void
647 1.137 bouyer wdcattach(chp)
648 1.137 bouyer struct channel_softc *chp;
649 1.137 bouyer {
650 1.137 bouyer static int inited = 0;
651 1.32 bouyer
652 1.137 bouyer if (chp->ch_flags & WDCF_DISABLED)
653 1.137 bouyer return;
654 1.74 enami
655 1.137 bouyer /* initialise global data */
656 1.137 bouyer callout_init(&chp->ch_callout);
657 1.137 bouyer if (inited == 0) {
658 1.137 bouyer /* Initialize the wdc_xfer pool. */
659 1.137 bouyer pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
660 1.137 bouyer 0, 0, "wdcspl", NULL);
661 1.137 bouyer inited++;
662 1.133 bouyer }
663 1.137 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
664 1.148 bouyer chp->ch_queue->queue_freeze = 0;
665 1.126 enami
666 1.143 bouyer chp->atabus = config_found(&chp->wdc->sc_dev, chp, atabusprint);
667 1.74 enami }
668 1.74 enami
669 1.137 bouyer int wdcactivate(self, act)
670 1.137 bouyer struct device *self;
671 1.137 bouyer enum devact act;
672 1.137 bouyer {
673 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
674 1.137 bouyer int s, i, error = 0;
675 1.137 bouyer
676 1.137 bouyer s = splbio();
677 1.137 bouyer switch (act) {
678 1.137 bouyer case DVACT_ACTIVATE:
679 1.137 bouyer error = EOPNOTSUPP;
680 1.137 bouyer break;
681 1.137 bouyer
682 1.137 bouyer case DVACT_DEACTIVATE:
683 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
684 1.137 bouyer error = config_deactivate(wdc->channels[i]->atabus);
685 1.137 bouyer if (error)
686 1.137 bouyer break;
687 1.137 bouyer }
688 1.137 bouyer break;
689 1.137 bouyer }
690 1.137 bouyer splx(s);
691 1.137 bouyer return (error);
692 1.137 bouyer }
693 1.137 bouyer
694 1.137 bouyer int
695 1.137 bouyer wdcdetach(self, flags)
696 1.137 bouyer struct device *self;
697 1.137 bouyer int flags;
698 1.137 bouyer {
699 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
700 1.137 bouyer struct channel_softc *chp;
701 1.137 bouyer int i, error = 0;
702 1.137 bouyer
703 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
704 1.137 bouyer chp = wdc->channels[i];
705 1.137 bouyer WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
706 1.137 bouyer wdc->sc_dev.dv_xname, chp->atabus->dv_xname), DEBUG_DETACH);
707 1.137 bouyer error = config_detach(chp->atabus, flags);
708 1.137 bouyer if (error)
709 1.137 bouyer break;
710 1.137 bouyer }
711 1.137 bouyer return (error);
712 1.137 bouyer }
713 1.137 bouyer
714 1.31 bouyer /*
715 1.31 bouyer * Start I/O on a controller, for the given channel.
716 1.31 bouyer * The first xfer may be not for our channel if the channel queues
717 1.31 bouyer * are shared.
718 1.31 bouyer */
719 1.31 bouyer void
720 1.45 drochner wdcstart(chp)
721 1.45 drochner struct channel_softc *chp;
722 1.31 bouyer {
723 1.31 bouyer struct wdc_xfer *xfer;
724 1.38 bouyer
725 1.38 bouyer #ifdef WDC_DIAGNOSTIC
726 1.38 bouyer int spl1, spl2;
727 1.38 bouyer
728 1.38 bouyer spl1 = splbio();
729 1.38 bouyer spl2 = splbio();
730 1.38 bouyer if (spl2 != spl1) {
731 1.38 bouyer printf("wdcstart: not at splbio()\n");
732 1.38 bouyer panic("wdcstart");
733 1.38 bouyer }
734 1.38 bouyer splx(spl2);
735 1.38 bouyer splx(spl1);
736 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
737 1.12 cgd
738 1.31 bouyer /* is there a xfer ? */
739 1.45 drochner if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
740 1.31 bouyer return;
741 1.47 bouyer
742 1.47 bouyer /* adjust chp, in case we have a shared queue */
743 1.49 bouyer chp = xfer->chp;
744 1.47 bouyer
745 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
746 1.31 bouyer return; /* channel aleady active */
747 1.31 bouyer }
748 1.148 bouyer if (__predict_false(chp->ch_queue->queue_freeze > 0)) {
749 1.147 bouyer return; /* queue froozen */
750 1.137 bouyer }
751 1.31 bouyer #ifdef DIAGNOSTIC
752 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
753 1.118 provos panic("wdcstart: channel waiting for irq");
754 1.31 bouyer #endif
755 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
756 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
757 1.31 bouyer return;
758 1.12 cgd
759 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
760 1.49 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
761 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
762 1.37 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
763 1.37 bouyer chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
764 1.37 bouyer chp->ch_drive[xfer->drive].state = 0;
765 1.37 bouyer }
766 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
767 1.98 bjh21 KASSERT(xfer->c_flags & C_POLL);
768 1.31 bouyer xfer->c_start(chp, xfer);
769 1.31 bouyer }
770 1.2 bouyer
771 1.31 bouyer /* restart an interrupted I/O */
772 1.31 bouyer void
773 1.31 bouyer wdcrestart(v)
774 1.31 bouyer void *v;
775 1.31 bouyer {
776 1.31 bouyer struct channel_softc *chp = v;
777 1.31 bouyer int s;
778 1.2 bouyer
779 1.31 bouyer s = splbio();
780 1.45 drochner wdcstart(chp);
781 1.31 bouyer splx(s);
782 1.2 bouyer }
783 1.31 bouyer
784 1.2 bouyer
785 1.31 bouyer /*
786 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
787 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
788 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
789 1.31 bouyer * the next chunk if so.
790 1.31 bouyer */
791 1.12 cgd int
792 1.31 bouyer wdcintr(arg)
793 1.31 bouyer void *arg;
794 1.12 cgd {
795 1.31 bouyer struct channel_softc *chp = arg;
796 1.31 bouyer struct wdc_xfer *xfer;
797 1.76 bouyer int ret;
798 1.12 cgd
799 1.80 enami if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
800 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
801 1.80 enami DEBUG_INTR);
802 1.80 enami return (0);
803 1.80 enami }
804 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
805 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
806 1.113 bouyer /* try to clear the pending interrupt anyway */
807 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot,
808 1.157 fvdl chp->cmd_iohs[wd_status], 0);
809 1.80 enami return (0);
810 1.31 bouyer }
811 1.12 cgd
812 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
813 1.84 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
814 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
815 1.84 bouyer chp->wdc->dma_status =
816 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
817 1.84 bouyer xfer->drive, 0);
818 1.84 bouyer if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
819 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
820 1.84 bouyer return 0;
821 1.84 bouyer }
822 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
823 1.84 bouyer }
824 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
825 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
826 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
827 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
828 1.76 bouyer return (ret);
829 1.12 cgd }
830 1.12 cgd
831 1.31 bouyer /* Put all disk in RESET state */
832 1.125 mycroft void
833 1.137 bouyer wdc_reset_channel(drvp, flags)
834 1.31 bouyer struct ata_drive_datas *drvp;
835 1.137 bouyer int flags;
836 1.2 bouyer {
837 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
838 1.2 bouyer int drive;
839 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
840 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
841 1.34 bouyer DEBUG_FUNCS);
842 1.147 bouyer if ((flags & AT_POLL) == 0) {
843 1.153 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
844 1.153 bouyer /* no need to schedule a reset more than one time */
845 1.153 bouyer return;
846 1.153 bouyer }
847 1.137 bouyer chp->ch_flags |= WDCF_TH_RESET;
848 1.148 bouyer chp->ch_queue->queue_freeze++;
849 1.137 bouyer wakeup(&chp->thread);
850 1.137 bouyer return;
851 1.137 bouyer }
852 1.147 bouyer (void) wdcreset(chp, RESET_POLL);
853 1.31 bouyer for (drive = 0; drive < 2; drive++) {
854 1.31 bouyer chp->ch_drive[drive].state = 0;
855 1.12 cgd }
856 1.31 bouyer }
857 1.12 cgd
858 1.31 bouyer int
859 1.137 bouyer wdcreset(chp, poll)
860 1.31 bouyer struct channel_softc *chp;
861 1.137 bouyer int poll;
862 1.31 bouyer {
863 1.31 bouyer int drv_mask1, drv_mask2;
864 1.156 bouyer int s = 0;
865 1.2 bouyer
866 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
867 1.107 dbj chp->wdc->select(chp,0);
868 1.156 bouyer if (poll != RESET_SLEEP)
869 1.156 bouyer s = splbio();
870 1.157 fvdl /* master */
871 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
872 1.131 mycroft delay(10); /* 400ns delay */
873 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
874 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
875 1.131 mycroft delay(2000);
876 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
877 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
878 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
879 1.131 mycroft delay(10); /* 400ns delay */
880 1.156 bouyer if (poll != RESET_SLEEP) {
881 1.156 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
882 1.156 bouyer chp->wdc->irqack(chp);
883 1.156 bouyer splx(s);
884 1.156 bouyer }
885 1.2 bouyer
886 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
887 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
888 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
889 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
890 1.137 bouyer if (drv_mask2 != drv_mask1) {
891 1.31 bouyer printf("%s channel %d: reset failed for",
892 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
893 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
894 1.31 bouyer printf(" drive 0");
895 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
896 1.31 bouyer printf(" drive 1");
897 1.31 bouyer printf("\n");
898 1.31 bouyer }
899 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
900 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
901 1.31 bouyer }
902 1.31 bouyer
903 1.31 bouyer static int
904 1.137 bouyer __wdcwait_reset(chp, drv_mask, poll)
905 1.31 bouyer struct channel_softc *chp;
906 1.31 bouyer int drv_mask;
907 1.31 bouyer {
908 1.137 bouyer int timeout, nloop;
909 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
910 1.70 bouyer #ifdef WDCDEBUG
911 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
912 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
913 1.70 bouyer #endif
914 1.137 bouyer
915 1.137 bouyer if (poll)
916 1.137 bouyer nloop = WDCNDELAY_RST;
917 1.137 bouyer else
918 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
919 1.31 bouyer /* wait for BSY to deassert */
920 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
921 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
922 1.107 dbj chp->wdc->select(chp,0);
923 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
924 1.31 bouyer WDSD_IBM); /* master */
925 1.65 bouyer delay(10);
926 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
927 1.157 fvdl chp->cmd_iohs[wd_status], 0);
928 1.70 bouyer #ifdef WDCDEBUG
929 1.157 fvdl sc0 = bus_space_read_1(chp->cmd_iot,
930 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
931 1.157 fvdl sn0 = bus_space_read_1(chp->cmd_iot,
932 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
933 1.157 fvdl cl0 = bus_space_read_1(chp->cmd_iot,
934 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
935 1.157 fvdl ch0 = bus_space_read_1(chp->cmd_iot,
936 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
937 1.70 bouyer #endif
938 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
939 1.107 dbj chp->wdc->select(chp,1);
940 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
941 1.31 bouyer WDSD_IBM | 0x10); /* slave */
942 1.65 bouyer delay(10);
943 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
944 1.157 fvdl chp->cmd_iohs[wd_status], 0);
945 1.70 bouyer #ifdef WDCDEBUG
946 1.157 fvdl sc1 = bus_space_read_1(chp->cmd_iot,
947 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
948 1.157 fvdl sn1 = bus_space_read_1(chp->cmd_iot,
949 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
950 1.157 fvdl cl1 = bus_space_read_1(chp->cmd_iot,
951 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
952 1.157 fvdl ch1 = bus_space_read_1(chp->cmd_iot,
953 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
954 1.70 bouyer #endif
955 1.31 bouyer
956 1.31 bouyer if ((drv_mask & 0x01) == 0) {
957 1.31 bouyer /* no master */
958 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
959 1.31 bouyer /* No master, slave is ready, it's done */
960 1.65 bouyer goto end;
961 1.31 bouyer }
962 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
963 1.31 bouyer /* no slave */
964 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
965 1.31 bouyer /* No slave, master is ready, it's done */
966 1.65 bouyer goto end;
967 1.31 bouyer }
968 1.2 bouyer } else {
969 1.31 bouyer /* Wait for both master and slave to be ready */
970 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
971 1.65 bouyer goto end;
972 1.2 bouyer }
973 1.2 bouyer }
974 1.137 bouyer if (poll)
975 1.137 bouyer delay(WDCDELAY);
976 1.137 bouyer else
977 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
978 1.2 bouyer }
979 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
980 1.31 bouyer if (st0 & WDCS_BSY)
981 1.31 bouyer drv_mask &= ~0x01;
982 1.31 bouyer if (st1 & WDCS_BSY)
983 1.31 bouyer drv_mask &= ~0x02;
984 1.65 bouyer end:
985 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
986 1.70 bouyer "cl=0x%x ch=0x%x\n",
987 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
988 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
989 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
990 1.70 bouyer "cl=0x%x ch=0x%x\n",
991 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
992 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
993 1.70 bouyer
994 1.149 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
995 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
996 1.149 bouyer st0, st1), DEBUG_PROBE);
997 1.65 bouyer
998 1.31 bouyer return drv_mask;
999 1.2 bouyer }
1000 1.2 bouyer
1001 1.2 bouyer /*
1002 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1003 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1004 1.2 bouyer */
1005 1.31 bouyer int
1006 1.137 bouyer __wdcwait(chp, mask, bits, timeout)
1007 1.31 bouyer struct channel_softc *chp;
1008 1.31 bouyer int mask, bits, timeout;
1009 1.2 bouyer {
1010 1.31 bouyer u_char status;
1011 1.31 bouyer int time = 0;
1012 1.60 abs
1013 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
1014 1.60 abs :"none", chp->channel), DEBUG_STATUS);
1015 1.31 bouyer chp->ch_error = 0;
1016 1.31 bouyer
1017 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1018 1.2 bouyer
1019 1.31 bouyer for (;;) {
1020 1.31 bouyer chp->ch_status = status =
1021 1.157 fvdl bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_status], 0);
1022 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1023 1.31 bouyer break;
1024 1.31 bouyer if (++time > timeout) {
1025 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1026 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1027 1.87 bouyer time, status,
1028 1.157 fvdl bus_space_read_1(chp->cmd_iot,
1029 1.157 fvdl chp->cmd_iohs[wd_error], 0), mask, bits),
1030 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1031 1.137 bouyer return(WDCWAIT_TOUT);
1032 1.31 bouyer }
1033 1.31 bouyer delay(WDCDELAY);
1034 1.2 bouyer }
1035 1.87 bouyer #ifdef WDCDEBUG
1036 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
1037 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1038 1.87 bouyer #endif
1039 1.31 bouyer if (status & WDCS_ERR)
1040 1.157 fvdl chp->ch_error = bus_space_read_1(chp->cmd_iot,
1041 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1042 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1043 1.31 bouyer /* After autoconfig, there should be no long delays. */
1044 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1045 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1046 1.31 bouyer if (xfer == NULL)
1047 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1048 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1049 1.31 bouyer WDCDELAY * time);
1050 1.31 bouyer else
1051 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1052 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1053 1.31 bouyer xfer->drive,
1054 1.31 bouyer WDCDELAY * time);
1055 1.2 bouyer }
1056 1.2 bouyer #endif
1057 1.137 bouyer return(WDCWAIT_OK);
1058 1.137 bouyer }
1059 1.137 bouyer
1060 1.137 bouyer /*
1061 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1062 1.137 bouyer * thread if possible
1063 1.137 bouyer */
1064 1.137 bouyer int
1065 1.137 bouyer wdcwait(chp, mask, bits, timeout, flags)
1066 1.137 bouyer struct channel_softc *chp;
1067 1.137 bouyer int mask, bits, timeout, flags;
1068 1.137 bouyer {
1069 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1070 1.137 bouyer
1071 1.137 bouyer if (timeout_hz == 0 ||
1072 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1073 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1074 1.137 bouyer else {
1075 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1076 1.137 bouyer if (error != 0) {
1077 1.147 bouyer if ((chp->ch_flags & WDCF_TH_RUN) ||
1078 1.147 bouyer (flags & AT_WAIT)) {
1079 1.137 bouyer /*
1080 1.147 bouyer * we're running in the channel thread
1081 1.147 bouyer * or some userland thread context
1082 1.137 bouyer */
1083 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1084 1.137 bouyer if (__wdcwait(chp, mask, bits,
1085 1.137 bouyer WDCDELAY_POLL) == 0) {
1086 1.137 bouyer error = 0;
1087 1.137 bouyer break;
1088 1.137 bouyer }
1089 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1090 1.137 bouyer }
1091 1.137 bouyer } else {
1092 1.137 bouyer /*
1093 1.137 bouyer * we're probably in interrupt context,
1094 1.137 bouyer * ask the thread to come back here
1095 1.137 bouyer */
1096 1.147 bouyer #ifdef DIAGNOSTIC
1097 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1098 1.148 bouyer panic("wdcwait: queue_freeze");
1099 1.147 bouyer #endif
1100 1.148 bouyer chp->ch_queue->queue_freeze++;
1101 1.137 bouyer wakeup(&chp->thread);
1102 1.137 bouyer return(WDCWAIT_THR);
1103 1.137 bouyer }
1104 1.137 bouyer }
1105 1.137 bouyer }
1106 1.137 bouyer return(error);
1107 1.2 bouyer }
1108 1.2 bouyer
1109 1.137 bouyer
1110 1.84 bouyer /*
1111 1.84 bouyer * Busy-wait for DMA to complete
1112 1.84 bouyer */
1113 1.84 bouyer int
1114 1.84 bouyer wdc_dmawait(chp, xfer, timeout)
1115 1.84 bouyer struct channel_softc *chp;
1116 1.84 bouyer struct wdc_xfer *xfer;
1117 1.84 bouyer int timeout;
1118 1.84 bouyer {
1119 1.84 bouyer int time;
1120 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1121 1.84 bouyer chp->wdc->dma_status =
1122 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1123 1.84 bouyer chp->channel, xfer->drive, 0);
1124 1.84 bouyer if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1125 1.84 bouyer return 0;
1126 1.84 bouyer delay(WDCDELAY);
1127 1.84 bouyer }
1128 1.84 bouyer /* timeout, force a DMA halt */
1129 1.84 bouyer chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1130 1.84 bouyer chp->channel, xfer->drive, 1);
1131 1.84 bouyer return 1;
1132 1.84 bouyer }
1133 1.84 bouyer
1134 1.31 bouyer void
1135 1.31 bouyer wdctimeout(arg)
1136 1.31 bouyer void *arg;
1137 1.2 bouyer {
1138 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
1139 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1140 1.31 bouyer int s;
1141 1.2 bouyer
1142 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1143 1.31 bouyer
1144 1.31 bouyer s = splbio();
1145 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
1146 1.31 bouyer __wdcerror(chp, "lost interrupt");
1147 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1148 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1149 1.88 mrg xfer->c_bcount,
1150 1.88 mrg xfer->c_skip);
1151 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1152 1.84 bouyer chp->wdc->dma_status =
1153 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1154 1.84 bouyer chp->channel, xfer->drive, 1);
1155 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1156 1.84 bouyer }
1157 1.31 bouyer /*
1158 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1159 1.31 bouyer * it will do what's needed. Else, it will take the needed
1160 1.31 bouyer * action (reset the device).
1161 1.70 bouyer * Before that we need to reinstall the timeout callback,
1162 1.70 bouyer * in case it will miss another irq while in this transfer
1163 1.70 bouyer * We arbitray chose it to be 1s
1164 1.31 bouyer */
1165 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1166 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1167 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1168 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1169 1.31 bouyer } else
1170 1.31 bouyer __wdcerror(chp, "missing untimeout");
1171 1.31 bouyer splx(s);
1172 1.2 bouyer }
1173 1.2 bouyer
1174 1.31 bouyer /*
1175 1.152 wiz * Probe drive's capabilities, for use by the controller later
1176 1.31 bouyer * Assumes drvp points to an existing drive.
1177 1.31 bouyer * XXX this should be a controller-indep function
1178 1.31 bouyer */
1179 1.2 bouyer void
1180 1.31 bouyer wdc_probe_caps(drvp)
1181 1.31 bouyer struct ata_drive_datas *drvp;
1182 1.2 bouyer {
1183 1.31 bouyer struct ataparams params, params2;
1184 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1185 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
1186 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1187 1.31 bouyer int i, printed;
1188 1.31 bouyer char *sep = "";
1189 1.48 bouyer int cf_flags;
1190 1.31 bouyer
1191 1.125 mycroft if (ata_get_params(drvp, AT_WAIT, ¶ms) != CMD_OK) {
1192 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
1193 1.2 bouyer return;
1194 1.2 bouyer }
1195 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
1196 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
1197 1.2 bouyer /*
1198 1.39 bouyer * Controller claims 16 and 32 bit transfers.
1199 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
1200 1.31 bouyer * and compare results.
1201 1.2 bouyer */
1202 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
1203 1.125 mycroft ata_get_params(drvp, AT_WAIT, ¶ms2);
1204 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
1205 1.31 bouyer /* Not good. fall back to 16bits */
1206 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
1207 1.31 bouyer } else {
1208 1.125 mycroft aprint_normal("%s: 32-bit data port\n",
1209 1.123 thorpej drv_dev->dv_xname);
1210 1.2 bouyer }
1211 1.2 bouyer }
1212 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
1213 1.55 bouyer if (params.atap_ata_major > 0x01 &&
1214 1.55 bouyer params.atap_ata_major != 0xffff) {
1215 1.55 bouyer for (i = 14; i > 0; i--) {
1216 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
1217 1.125 mycroft aprint_normal("%s: ATA version %d\n",
1218 1.125 mycroft drv_dev->dv_xname, i);
1219 1.55 bouyer drvp->ata_vers = i;
1220 1.55 bouyer break;
1221 1.55 bouyer }
1222 1.55 bouyer }
1223 1.125 mycroft }
1224 1.55 bouyer #endif
1225 1.2 bouyer
1226 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1227 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1228 1.31 bouyer drvp->PIO_mode = 3;
1229 1.2 bouyer
1230 1.2 bouyer /*
1231 1.31 bouyer * It's not in the specs, but it seems that some drive
1232 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1233 1.2 bouyer */
1234 1.31 bouyer if (params.atap_extensions != 0xffff &&
1235 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1236 1.31 bouyer printed = 0;
1237 1.31 bouyer /*
1238 1.31 bouyer * XXX some drives report something wrong here (they claim to
1239 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1240 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1241 1.116 wiz * If higher mode than 7 is found, abort.
1242 1.31 bouyer */
1243 1.39 bouyer for (i = 7; i >= 0; i--) {
1244 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1245 1.31 bouyer continue;
1246 1.39 bouyer if (i > 4)
1247 1.39 bouyer return;
1248 1.31 bouyer /*
1249 1.31 bouyer * See if mode is accepted.
1250 1.31 bouyer * If the controller can't set its PIO mode,
1251 1.31 bouyer * assume the defaults are good, so don't try
1252 1.31 bouyer * to set it
1253 1.31 bouyer */
1254 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1255 1.137 bouyer /*
1256 1.137 bouyer * It's OK to pool here, it's fast enouth
1257 1.137 bouyer * to not bother waiting for interrupt
1258 1.137 bouyer */
1259 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1260 1.125 mycroft AT_WAIT) != CMD_OK)
1261 1.2 bouyer continue;
1262 1.31 bouyer if (!printed) {
1263 1.123 thorpej aprint_normal("%s: drive supports PIO mode %d",
1264 1.39 bouyer drv_dev->dv_xname, i + 3);
1265 1.31 bouyer sep = ",";
1266 1.31 bouyer printed = 1;
1267 1.31 bouyer }
1268 1.31 bouyer /*
1269 1.31 bouyer * If controller's driver can't set its PIO mode,
1270 1.31 bouyer * get the highter one for the drive.
1271 1.31 bouyer */
1272 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1273 1.52 bouyer wdc->PIO_cap >= i + 3) {
1274 1.31 bouyer drvp->PIO_mode = i + 3;
1275 1.48 bouyer drvp->PIO_cap = i + 3;
1276 1.2 bouyer break;
1277 1.2 bouyer }
1278 1.2 bouyer }
1279 1.31 bouyer if (!printed) {
1280 1.31 bouyer /*
1281 1.31 bouyer * We didn't find a valid PIO mode.
1282 1.31 bouyer * Assume the values returned for DMA are buggy too
1283 1.31 bouyer */
1284 1.31 bouyer return;
1285 1.2 bouyer }
1286 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1287 1.31 bouyer printed = 0;
1288 1.31 bouyer for (i = 7; i >= 0; i--) {
1289 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1290 1.31 bouyer continue;
1291 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1292 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1293 1.125 mycroft if (ata_set_mode(drvp, 0x20 | i, AT_WAIT)
1294 1.31 bouyer != CMD_OK)
1295 1.31 bouyer continue;
1296 1.31 bouyer if (!printed) {
1297 1.123 thorpej aprint_normal("%s DMA mode %d", sep, i);
1298 1.31 bouyer sep = ",";
1299 1.31 bouyer printed = 1;
1300 1.31 bouyer }
1301 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1302 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1303 1.52 bouyer wdc->DMA_cap < i)
1304 1.31 bouyer continue;
1305 1.31 bouyer drvp->DMA_mode = i;
1306 1.48 bouyer drvp->DMA_cap = i;
1307 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1308 1.31 bouyer }
1309 1.2 bouyer break;
1310 1.2 bouyer }
1311 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1312 1.71 bouyer printed = 0;
1313 1.31 bouyer for (i = 7; i >= 0; i--) {
1314 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1315 1.31 bouyer == 0)
1316 1.31 bouyer continue;
1317 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1318 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1319 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1320 1.125 mycroft AT_WAIT) != CMD_OK)
1321 1.31 bouyer continue;
1322 1.71 bouyer if (!printed) {
1323 1.123 thorpej aprint_normal("%s Ultra-DMA mode %d",
1324 1.123 thorpej sep, i);
1325 1.93 wrstuden if (i == 2)
1326 1.123 thorpej aprint_normal(" (Ultra/33)");
1327 1.93 wrstuden else if (i == 4)
1328 1.123 thorpej aprint_normal(" (Ultra/66)");
1329 1.93 wrstuden else if (i == 5)
1330 1.123 thorpej aprint_normal(" (Ultra/100)");
1331 1.117 bouyer else if (i == 6)
1332 1.123 thorpej aprint_normal(" (Ultra/133)");
1333 1.71 bouyer sep = ",";
1334 1.71 bouyer printed = 1;
1335 1.71 bouyer }
1336 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1337 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1338 1.52 bouyer wdc->UDMA_cap < i)
1339 1.50 bouyer continue;
1340 1.31 bouyer drvp->UDMA_mode = i;
1341 1.48 bouyer drvp->UDMA_cap = i;
1342 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1343 1.31 bouyer }
1344 1.31 bouyer break;
1345 1.31 bouyer }
1346 1.31 bouyer }
1347 1.123 thorpej aprint_normal("\n");
1348 1.55 bouyer }
1349 1.55 bouyer
1350 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1351 1.55 bouyer if (drvp->ata_vers == 0) {
1352 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1353 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1354 1.55 bouyer else if (drvp->PIO_cap > 2)
1355 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1356 1.48 bouyer }
1357 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1358 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1359 1.48 bouyer drvp->PIO_mode =
1360 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1361 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1362 1.48 bouyer }
1363 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1364 1.48 bouyer /* don't care about DMA modes */
1365 1.48 bouyer return;
1366 1.48 bouyer }
1367 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1368 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1369 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1370 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1371 1.48 bouyer } else {
1372 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1373 1.48 bouyer ATA_CONFIG_DMA_OFF;
1374 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1375 1.48 bouyer }
1376 1.101 bouyer }
1377 1.101 bouyer if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
1378 1.101 bouyer /* don't care about UDMA modes */
1379 1.101 bouyer return;
1380 1.48 bouyer }
1381 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1382 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1383 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1384 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1385 1.48 bouyer } else {
1386 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1387 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1388 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1389 1.48 bouyer }
1390 1.2 bouyer }
1391 1.54 bouyer }
1392 1.54 bouyer
1393 1.54 bouyer /*
1394 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1395 1.54 bouyer * downgrade was possible, 0 otherwise.
1396 1.54 bouyer */
1397 1.54 bouyer int
1398 1.137 bouyer wdc_downgrade_mode(drvp, flags)
1399 1.54 bouyer struct ata_drive_datas *drvp;
1400 1.54 bouyer {
1401 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1402 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1403 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1404 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1405 1.54 bouyer
1406 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1407 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1408 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1409 1.54 bouyer return 0;
1410 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1411 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1412 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1413 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1414 1.54 bouyer return 0;
1415 1.54 bouyer
1416 1.61 bouyer /*
1417 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1418 1.73 bouyer * Maybe we didn't properly notice the cable type
1419 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1420 1.78 bouyer * It helps in some cases.
1421 1.73 bouyer */
1422 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1423 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1424 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1425 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1426 1.73 bouyer }
1427 1.73 bouyer
1428 1.73 bouyer /*
1429 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1430 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1431 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1432 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1433 1.61 bouyer */
1434 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1435 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1436 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1437 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1438 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1439 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1440 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1441 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1442 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1443 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1444 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1445 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1446 1.54 bouyer } else /* already using PIO, can't downgrade */
1447 1.54 bouyer return 0;
1448 1.54 bouyer
1449 1.54 bouyer wdc->set_modes(chp);
1450 1.137 bouyer wdc_print_modes(chp);
1451 1.137 bouyer /* reset the channel, which will shedule all drives for setup */
1452 1.137 bouyer wdc_reset_channel(drvp, flags);
1453 1.54 bouyer return 1;
1454 1.2 bouyer }
1455 1.2 bouyer
1456 1.2 bouyer int
1457 1.31 bouyer wdc_exec_command(drvp, wdc_c)
1458 1.31 bouyer struct ata_drive_datas *drvp;
1459 1.31 bouyer struct wdc_command *wdc_c;
1460 1.31 bouyer {
1461 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1462 1.2 bouyer struct wdc_xfer *xfer;
1463 1.31 bouyer int s, ret;
1464 1.2 bouyer
1465 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1466 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1467 1.34 bouyer DEBUG_FUNCS);
1468 1.2 bouyer
1469 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1470 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1471 1.31 bouyer WDC_NOSLEEP);
1472 1.31 bouyer if (xfer == NULL) {
1473 1.31 bouyer return WDC_TRY_AGAIN;
1474 1.31 bouyer }
1475 1.2 bouyer
1476 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
1477 1.98 bjh21 wdc_c->flags |= AT_POLL;
1478 1.31 bouyer if (wdc_c->flags & AT_POLL)
1479 1.31 bouyer xfer->c_flags |= C_POLL;
1480 1.31 bouyer xfer->drive = drvp->drive;
1481 1.31 bouyer xfer->databuf = wdc_c->data;
1482 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1483 1.31 bouyer xfer->cmd = wdc_c;
1484 1.31 bouyer xfer->c_start = __wdccommand_start;
1485 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1486 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1487 1.2 bouyer
1488 1.31 bouyer s = splbio();
1489 1.31 bouyer wdc_exec_xfer(chp, xfer);
1490 1.31 bouyer #ifdef DIAGNOSTIC
1491 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1492 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1493 1.118 provos panic("wdc_exec_command: polled command not done");
1494 1.2 bouyer #endif
1495 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1496 1.31 bouyer ret = WDC_COMPLETE;
1497 1.31 bouyer } else {
1498 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1499 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1500 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1501 1.69 bouyer }
1502 1.31 bouyer ret = WDC_COMPLETE;
1503 1.31 bouyer } else {
1504 1.31 bouyer ret = WDC_QUEUED;
1505 1.2 bouyer }
1506 1.2 bouyer }
1507 1.31 bouyer splx(s);
1508 1.31 bouyer return ret;
1509 1.2 bouyer }
1510 1.2 bouyer
1511 1.2 bouyer void
1512 1.31 bouyer __wdccommand_start(chp, xfer)
1513 1.31 bouyer struct channel_softc *chp;
1514 1.2 bouyer struct wdc_xfer *xfer;
1515 1.31 bouyer {
1516 1.31 bouyer int drive = xfer->drive;
1517 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1518 1.31 bouyer
1519 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1520 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
1521 1.34 bouyer DEBUG_FUNCS);
1522 1.31 bouyer
1523 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1524 1.107 dbj chp->wdc->select(chp,drive);
1525 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1526 1.31 bouyer WDSD_IBM | (drive << 4));
1527 1.137 bouyer switch(wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1528 1.137 bouyer wdc_c->r_st_bmask, wdc_c->timeout, wdc_c->flags)) {
1529 1.137 bouyer case WDCWAIT_OK:
1530 1.137 bouyer break;
1531 1.137 bouyer case WDCWAIT_TOUT:
1532 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1533 1.31 bouyer __wdccommand_done(chp, xfer);
1534 1.53 bouyer return;
1535 1.137 bouyer case WDCWAIT_THR:
1536 1.137 bouyer return;
1537 1.31 bouyer }
1538 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1539 1.135 bouyer /* polled command, disable interrupts */
1540 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1541 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1542 1.135 bouyer }
1543 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1544 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1545 1.139 bouyer
1546 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1547 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1548 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1549 1.81 thorpej wdctimeout, chp);
1550 1.31 bouyer return;
1551 1.2 bouyer }
1552 1.2 bouyer /*
1553 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1554 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1555 1.2 bouyer */
1556 1.134 mycroft delay(10); /* 400ns delay */
1557 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1558 1.2 bouyer }
1559 1.2 bouyer
1560 1.2 bouyer int
1561 1.66 bouyer __wdccommand_intr(chp, xfer, irq)
1562 1.31 bouyer struct channel_softc *chp;
1563 1.31 bouyer struct wdc_xfer *xfer;
1564 1.66 bouyer int irq;
1565 1.2 bouyer {
1566 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1567 1.31 bouyer int bcount = wdc_c->bcount;
1568 1.31 bouyer char *data = wdc_c->data;
1569 1.137 bouyer int wflags;
1570 1.137 bouyer
1571 1.137 bouyer if ((wdc_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1572 1.137 bouyer /* both wait and poll, we can tsleep here */
1573 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1574 1.137 bouyer } else {
1575 1.137 bouyer wflags = AT_POLL;
1576 1.137 bouyer }
1577 1.31 bouyer
1578 1.114 bouyer again:
1579 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1580 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
1581 1.137 bouyer /*
1582 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1583 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1584 1.137 bouyer * penalty for the extra regiter write is acceptable,
1585 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1586 1.137 bouyer */
1587 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1588 1.137 bouyer WDSD_IBM | (xfer->drive << 4));
1589 1.114 bouyer if ((wdc_c->flags & AT_XFDONE) != 0) {
1590 1.114 bouyer /*
1591 1.114 bouyer * We have completed a data xfer. The drive should now be
1592 1.114 bouyer * in its initial state
1593 1.114 bouyer */
1594 1.114 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1595 1.137 bouyer wdc_c->r_st_bmask, (irq == 0) ? wdc_c->timeout : 0,
1596 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1597 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1598 1.114 bouyer return 0; /* IRQ was not for us */
1599 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1600 1.114 bouyer }
1601 1.131 mycroft goto out;
1602 1.114 bouyer }
1603 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1604 1.137 bouyer (irq == 0) ? wdc_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1605 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1606 1.63 bouyer return 0; /* IRQ was not for us */
1607 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1608 1.131 mycroft goto out;
1609 1.2 bouyer }
1610 1.91 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
1611 1.91 bouyer chp->wdc->irqack(chp);
1612 1.31 bouyer if (wdc_c->flags & AT_READ) {
1613 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1614 1.131 mycroft wdc_c->flags |= AT_TIMEOU;
1615 1.131 mycroft goto out;
1616 1.131 mycroft }
1617 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1618 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1619 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1620 1.31 bouyer data += bcount & 0xfffffffc;
1621 1.31 bouyer bcount = bcount & 0x03;
1622 1.31 bouyer }
1623 1.31 bouyer if (bcount > 0)
1624 1.157 fvdl bus_space_read_multi_2(chp->cmd_iot,
1625 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1626 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1627 1.114 bouyer /* at this point the drive should be in its initial state */
1628 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1629 1.137 bouyer /* XXX should read status register here ? */
1630 1.131 mycroft } else if (wdc_c->flags & AT_WRITE) {
1631 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1632 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1633 1.131 mycroft goto out;
1634 1.131 mycroft }
1635 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1636 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1637 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1638 1.31 bouyer data += bcount & 0xfffffffc;
1639 1.31 bouyer bcount = bcount & 0x03;
1640 1.31 bouyer }
1641 1.31 bouyer if (bcount > 0)
1642 1.157 fvdl bus_space_write_multi_2(chp->cmd_iot,
1643 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1644 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1645 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1646 1.114 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1647 1.114 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1648 1.114 bouyer callout_reset(&chp->ch_callout,
1649 1.114 bouyer wdc_c->timeout / 1000 * hz, wdctimeout, chp);
1650 1.114 bouyer return 1;
1651 1.114 bouyer } else {
1652 1.114 bouyer goto again;
1653 1.114 bouyer }
1654 1.2 bouyer }
1655 1.131 mycroft out:
1656 1.31 bouyer __wdccommand_done(chp, xfer);
1657 1.31 bouyer return 1;
1658 1.2 bouyer }
1659 1.2 bouyer
1660 1.2 bouyer void
1661 1.31 bouyer __wdccommand_done(chp, xfer)
1662 1.31 bouyer struct channel_softc *chp;
1663 1.31 bouyer struct wdc_xfer *xfer;
1664 1.2 bouyer {
1665 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1666 1.2 bouyer
1667 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1668 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
1669 1.70 bouyer
1670 1.81 thorpej callout_stop(&chp->ch_callout);
1671 1.70 bouyer
1672 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1673 1.31 bouyer wdc_c->flags |= AT_DF;
1674 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1675 1.31 bouyer wdc_c->flags |= AT_ERROR;
1676 1.31 bouyer wdc_c->r_error = chp->ch_error;
1677 1.31 bouyer }
1678 1.31 bouyer wdc_c->flags |= AT_DONE;
1679 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1680 1.80 enami (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1681 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1682 1.157 fvdl wdc_c->r_head = bus_space_read_1(chp->cmd_iot,
1683 1.157 fvdl chp->cmd_iohs[wd_sdh], 0);
1684 1.157 fvdl wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot,
1685 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0) << 8;
1686 1.157 fvdl wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot,
1687 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
1688 1.157 fvdl wdc_c->r_sector = bus_space_read_1(chp->cmd_iot,
1689 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
1690 1.157 fvdl wdc_c->r_count = bus_space_read_1(chp->cmd_iot,
1691 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
1692 1.157 fvdl wdc_c->r_error = bus_space_read_1(chp->cmd_iot,
1693 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1694 1.157 fvdl wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot,
1695 1.157 fvdl chp->cmd_iohs[wd_precomp], 0);
1696 1.135 bouyer }
1697 1.137 bouyer
1698 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1699 1.135 bouyer /* enable interrupts */
1700 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1701 1.135 bouyer WDCTL_4BIT);
1702 1.46 kenh }
1703 1.31 bouyer wdc_free_xfer(chp, xfer);
1704 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1705 1.71 bouyer wakeup(wdc_c);
1706 1.71 bouyer else if (wdc_c->callback)
1707 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1708 1.45 drochner wdcstart(chp);
1709 1.31 bouyer return;
1710 1.2 bouyer }
1711 1.2 bouyer
1712 1.2 bouyer /*
1713 1.31 bouyer * Send a command. The drive should be ready.
1714 1.2 bouyer * Assumes interrupts are blocked.
1715 1.2 bouyer */
1716 1.31 bouyer void
1717 1.31 bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
1718 1.31 bouyer struct channel_softc *chp;
1719 1.31 bouyer u_int8_t drive;
1720 1.31 bouyer u_int8_t command;
1721 1.31 bouyer u_int16_t cylin;
1722 1.31 bouyer u_int8_t head, sector, count, precomp;
1723 1.31 bouyer {
1724 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1725 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1726 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1727 1.31 bouyer DEBUG_FUNCS);
1728 1.31 bouyer
1729 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1730 1.107 dbj chp->wdc->select(chp,drive);
1731 1.107 dbj
1732 1.31 bouyer /* Select drive, head, and addressing mode. */
1733 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1734 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1735 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1736 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_precomp], 0,
1737 1.31 bouyer precomp);
1738 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo], 0, cylin);
1739 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_hi],
1740 1.157 fvdl 0, cylin >> 8);
1741 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector], 0, sector);
1742 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1743 1.108 christos
1744 1.108 christos /* Send command. */
1745 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1746 1.108 christos return;
1747 1.108 christos }
1748 1.108 christos
1749 1.108 christos /*
1750 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1751 1.108 christos * Assumes interrupts are blocked.
1752 1.108 christos */
1753 1.108 christos void
1754 1.108 christos wdccommandext(chp, drive, command, blkno, count)
1755 1.108 christos struct channel_softc *chp;
1756 1.108 christos u_int8_t drive;
1757 1.108 christos u_int8_t command;
1758 1.108 christos u_int64_t blkno;
1759 1.108 christos u_int16_t count;
1760 1.108 christos {
1761 1.108 christos WDCDEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1762 1.108 christos "count=%d\n", chp->wdc->sc_dev.dv_xname,
1763 1.108 christos chp->channel, drive, command, (u_int32_t) blkno, count),
1764 1.108 christos DEBUG_FUNCS);
1765 1.108 christos
1766 1.108 christos if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1767 1.108 christos chp->wdc->select(chp,drive);
1768 1.108 christos
1769 1.108 christos /* Select drive, head, and addressing mode. */
1770 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1771 1.108 christos (drive << 4) | WDSD_LBA);
1772 1.108 christos
1773 1.108 christos /* previous */
1774 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1775 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt],
1776 1.157 fvdl 0, count >> 8);
1777 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1778 1.157 fvdl 0, blkno >> 40);
1779 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1780 1.157 fvdl 0, blkno >> 32);
1781 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo],
1782 1.157 fvdl 0, blkno >> 24);
1783 1.108 christos
1784 1.108 christos /* current */
1785 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1786 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1787 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1788 1.157 fvdl 0, blkno >> 16);
1789 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1790 1.157 fvdl 0, blkno >> 8);
1791 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo], 0, blkno);
1792 1.2 bouyer
1793 1.31 bouyer /* Send command. */
1794 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1795 1.31 bouyer return;
1796 1.2 bouyer }
1797 1.2 bouyer
1798 1.2 bouyer /*
1799 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1800 1.31 bouyer * tested by the caller.
1801 1.2 bouyer */
1802 1.31 bouyer void
1803 1.31 bouyer wdccommandshort(chp, drive, command)
1804 1.31 bouyer struct channel_softc *chp;
1805 1.31 bouyer int drive;
1806 1.31 bouyer int command;
1807 1.2 bouyer {
1808 1.2 bouyer
1809 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1810 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
1811 1.31 bouyer DEBUG_FUNCS);
1812 1.107 dbj
1813 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1814 1.107 dbj chp->wdc->select(chp,drive);
1815 1.2 bouyer
1816 1.31 bouyer /* Select drive. */
1817 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1818 1.31 bouyer WDSD_IBM | (drive << 4));
1819 1.2 bouyer
1820 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1821 1.31 bouyer }
1822 1.2 bouyer
1823 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
1824 1.2 bouyer
1825 1.2 bouyer void
1826 1.31 bouyer wdc_exec_xfer(chp, xfer)
1827 1.31 bouyer struct channel_softc *chp;
1828 1.2 bouyer struct wdc_xfer *xfer;
1829 1.2 bouyer {
1830 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
1831 1.33 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
1832 1.2 bouyer
1833 1.31 bouyer /* complete xfer setup */
1834 1.49 bouyer xfer->chp = chp;
1835 1.2 bouyer
1836 1.31 bouyer /*
1837 1.31 bouyer * If we are a polled command, and the list is not empty,
1838 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
1839 1.31 bouyer * to complete, we're going to reboot soon anyway.
1840 1.31 bouyer */
1841 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
1842 1.31 bouyer chp->ch_queue->sc_xfer.tqh_first != NULL) {
1843 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
1844 1.31 bouyer }
1845 1.2 bouyer /* insert at the end of command list */
1846 1.31 bouyer TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
1847 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
1848 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
1849 1.45 drochner wdcstart(chp);
1850 1.31 bouyer }
1851 1.2 bouyer
1852 1.2 bouyer struct wdc_xfer *
1853 1.2 bouyer wdc_get_xfer(flags)
1854 1.2 bouyer int flags;
1855 1.2 bouyer {
1856 1.2 bouyer struct wdc_xfer *xfer;
1857 1.72 bouyer int s;
1858 1.2 bouyer
1859 1.72 bouyer s = splbio();
1860 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
1861 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
1862 1.72 bouyer splx(s);
1863 1.99 chs if (xfer != NULL) {
1864 1.99 chs memset(xfer, 0, sizeof(struct wdc_xfer));
1865 1.99 chs }
1866 1.2 bouyer return xfer;
1867 1.2 bouyer }
1868 1.2 bouyer
1869 1.2 bouyer void
1870 1.31 bouyer wdc_free_xfer(chp, xfer)
1871 1.31 bouyer struct channel_softc *chp;
1872 1.2 bouyer struct wdc_xfer *xfer;
1873 1.2 bouyer {
1874 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1875 1.2 bouyer int s;
1876 1.2 bouyer
1877 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
1878 1.31 bouyer (*wdc->free_hw)(chp);
1879 1.2 bouyer s = splbio();
1880 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
1881 1.31 bouyer TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
1882 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
1883 1.2 bouyer splx(s);
1884 1.75 enami }
1885 1.75 enami
1886 1.75 enami /*
1887 1.75 enami * Kill off all pending xfers for a channel_softc.
1888 1.75 enami *
1889 1.75 enami * Must be called at splbio().
1890 1.75 enami */
1891 1.75 enami void
1892 1.75 enami wdc_kill_pending(chp)
1893 1.75 enami struct channel_softc *chp;
1894 1.75 enami {
1895 1.75 enami struct wdc_xfer *xfer;
1896 1.75 enami
1897 1.75 enami while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
1898 1.75 enami chp = xfer->chp;
1899 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
1900 1.75 enami }
1901 1.2 bouyer }
1902 1.2 bouyer
1903 1.31 bouyer static void
1904 1.31 bouyer __wdcerror(chp, msg)
1905 1.31 bouyer struct channel_softc *chp;
1906 1.2 bouyer char *msg;
1907 1.2 bouyer {
1908 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1909 1.88 mrg
1910 1.2 bouyer if (xfer == NULL)
1911 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
1912 1.31 bouyer msg);
1913 1.2 bouyer else
1914 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
1915 1.49 bouyer chp->channel, xfer->drive, msg);
1916 1.2 bouyer }
1917 1.2 bouyer
1918 1.2 bouyer /*
1919 1.2 bouyer * the bit bucket
1920 1.2 bouyer */
1921 1.2 bouyer void
1922 1.31 bouyer wdcbit_bucket(chp, size)
1923 1.31 bouyer struct channel_softc *chp;
1924 1.2 bouyer int size;
1925 1.2 bouyer {
1926 1.2 bouyer
1927 1.12 cgd for (; size >= 2; size -= 2)
1928 1.157 fvdl (void)bus_space_read_2(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1929 1.12 cgd if (size)
1930 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1931 1.44 thorpej }
1932 1.44 thorpej
1933 1.44 thorpej int
1934 1.44 thorpej wdc_addref(chp)
1935 1.44 thorpej struct channel_softc *chp;
1936 1.44 thorpej {
1937 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1938 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1939 1.44 thorpej int s, error = 0;
1940 1.44 thorpej
1941 1.44 thorpej s = splbio();
1942 1.96 bouyer if (adapt->adapt_refcnt++ == 0 &&
1943 1.96 bouyer adapt->adapt_enable != NULL) {
1944 1.96 bouyer error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
1945 1.44 thorpej if (error)
1946 1.96 bouyer adapt->adapt_refcnt--;
1947 1.44 thorpej }
1948 1.44 thorpej splx(s);
1949 1.44 thorpej return (error);
1950 1.44 thorpej }
1951 1.44 thorpej
1952 1.44 thorpej void
1953 1.44 thorpej wdc_delref(chp)
1954 1.44 thorpej struct channel_softc *chp;
1955 1.44 thorpej {
1956 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1957 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1958 1.44 thorpej int s;
1959 1.44 thorpej
1960 1.44 thorpej s = splbio();
1961 1.96 bouyer if (adapt->adapt_refcnt-- == 1 &&
1962 1.96 bouyer adapt->adapt_enable != NULL)
1963 1.96 bouyer (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
1964 1.44 thorpej splx(s);
1965 1.93 wrstuden }
1966 1.93 wrstuden
1967 1.93 wrstuden void
1968 1.93 wrstuden wdc_print_modes(struct channel_softc *chp)
1969 1.93 wrstuden {
1970 1.93 wrstuden int drive;
1971 1.93 wrstuden struct ata_drive_datas *drvp;
1972 1.93 wrstuden
1973 1.93 wrstuden for (drive = 0; drive < 2; drive++) {
1974 1.93 wrstuden drvp = &chp->ch_drive[drive];
1975 1.93 wrstuden if ((drvp->drive_flags & DRIVE) == 0)
1976 1.93 wrstuden continue;
1977 1.123 thorpej aprint_normal("%s(%s:%d:%d): using PIO mode %d",
1978 1.93 wrstuden drvp->drv_softc->dv_xname,
1979 1.93 wrstuden chp->wdc->sc_dev.dv_xname,
1980 1.93 wrstuden chp->channel, drive, drvp->PIO_mode);
1981 1.93 wrstuden if (drvp->drive_flags & DRIVE_DMA)
1982 1.123 thorpej aprint_normal(", DMA mode %d", drvp->DMA_mode);
1983 1.93 wrstuden if (drvp->drive_flags & DRIVE_UDMA) {
1984 1.123 thorpej aprint_normal(", Ultra-DMA mode %d", drvp->UDMA_mode);
1985 1.93 wrstuden if (drvp->UDMA_mode == 2)
1986 1.123 thorpej aprint_normal(" (Ultra/33)");
1987 1.93 wrstuden else if (drvp->UDMA_mode == 4)
1988 1.123 thorpej aprint_normal(" (Ultra/66)");
1989 1.93 wrstuden else if (drvp->UDMA_mode == 5)
1990 1.123 thorpej aprint_normal(" (Ultra/100)");
1991 1.123 thorpej else if (drvp->UDMA_mode == 6)
1992 1.123 thorpej aprint_normal(" (Ultra/133)");
1993 1.93 wrstuden }
1994 1.93 wrstuden if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1995 1.123 thorpej aprint_normal(" (using DMA data transfers)");
1996 1.123 thorpej aprint_normal("\n");
1997 1.93 wrstuden }
1998 1.2 bouyer }
1999